blob: 75df88e0a2708a8139f40e4a35ea60861a9223d7 [file] [log] [blame]
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01001#ifndef _AM_X86_MPSPEC_H
2#define _AM_X86_MPSPEC_H
3
4#include <asm/mpspec_def.h>
5
Thomas Gleixner96a388d2007-10-11 11:20:03 +02006#ifdef CONFIG_X86_32
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +01007#include <mach_mpspec.h>
8
9extern int mp_bus_id_to_type[MAX_MP_BUSSES];
10extern int mp_bus_id_to_node[MAX_MP_BUSSES];
11extern int mp_bus_id_to_local[MAX_MP_BUSSES];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010012
13extern unsigned int def_to_bigsmp;
14extern int apic_version[MAX_APICS];
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010015extern u8 apicid_2_node[];
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010016extern int pic_mode;
17
Thomas Gleixnerae9d9832008-01-30 13:30:36 +010018#define MAX_APICID 256
19
Thomas Gleixner96a388d2007-10-11 11:20:03 +020020#else
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010021
22#define MAX_MP_BUSSES 256
23/* Each PCI slot may be a combo card with its own bus. 4 IRQ pins per slot. */
24#define MAX_IRQ_SOURCES (MAX_MP_BUSSES * 4)
25
Yinghai Lu8643f9d2008-02-19 03:21:06 -080026extern void early_find_smp_config(void);
27extern void early_get_smp_config(void);
28
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010029#endif
30
Alexey Starikovskiya6333c32008-03-20 14:54:09 +030031extern DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
Thomas Gleixnerc2805aa2008-01-30 13:30:35 +010032extern int mp_bus_id_to_pci_bus[MAX_MP_BUSSES];
33
34extern unsigned int boot_cpu_physical_apicid;
35extern int smp_found_config;
36extern int nr_ioapics;
37extern int mp_irq_entries;
38extern struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
39extern int mpc_default_type;
40extern unsigned long mp_lapic_addr;
41
42extern void find_smp_config(void);
43extern void get_smp_config(void);
44
45#ifdef CONFIG_ACPI
46extern void mp_register_lapic(u8 id, u8 enabled);
47extern void mp_register_lapic_address(u64 address);
48extern void mp_register_ioapic(u8 id, u32 address, u32 gsi_base);
49extern void mp_override_legacy_irq(u8 bus_irq, u8 polarity, u8 trigger,
50 u32 gsi);
51extern void mp_config_acpi_legacy_irqs(void);
52extern int mp_register_gsi(u32 gsi, int edge_level, int active_high_low);
53#endif /* CONFIG_ACPI */
54
55#define PHYSID_ARRAY_SIZE BITS_TO_LONGS(MAX_APICS)
56
57struct physid_mask
58{
59 unsigned long mask[PHYSID_ARRAY_SIZE];
60};
61
62typedef struct physid_mask physid_mask_t;
63
64#define physid_set(physid, map) set_bit(physid, (map).mask)
65#define physid_clear(physid, map) clear_bit(physid, (map).mask)
66#define physid_isset(physid, map) test_bit(physid, (map).mask)
67#define physid_test_and_set(physid, map) \
68 test_and_set_bit(physid, (map).mask)
69
70#define physids_and(dst, src1, src2) \
71 bitmap_and((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
72
73#define physids_or(dst, src1, src2) \
74 bitmap_or((dst).mask, (src1).mask, (src2).mask, MAX_APICS)
75
76#define physids_clear(map) \
77 bitmap_zero((map).mask, MAX_APICS)
78
79#define physids_complement(dst, src) \
80 bitmap_complement((dst).mask, (src).mask, MAX_APICS)
81
82#define physids_empty(map) \
83 bitmap_empty((map).mask, MAX_APICS)
84
85#define physids_equal(map1, map2) \
86 bitmap_equal((map1).mask, (map2).mask, MAX_APICS)
87
88#define physids_weight(map) \
89 bitmap_weight((map).mask, MAX_APICS)
90
91#define physids_shift_right(d, s, n) \
92 bitmap_shift_right((d).mask, (s).mask, n, MAX_APICS)
93
94#define physids_shift_left(d, s, n) \
95 bitmap_shift_left((d).mask, (s).mask, n, MAX_APICS)
96
97#define physids_coerce(map) ((map).mask[0])
98
99#define physids_promote(physids) \
100 ({ \
101 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
102 __physid_mask.mask[0] = physids; \
103 __physid_mask; \
104 })
105
106#define physid_mask_of_physid(physid) \
107 ({ \
108 physid_mask_t __physid_mask = PHYSID_MASK_NONE; \
109 physid_set(physid, __physid_mask); \
110 __physid_mask; \
111 })
112
113#define PHYSID_MASK_ALL { {[0 ... PHYSID_ARRAY_SIZE-1] = ~0UL} }
114#define PHYSID_MASK_NONE { {[0 ... PHYSID_ARRAY_SIZE-1] = 0UL} }
115
116extern physid_mask_t phys_cpu_present_map;
117
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200118#endif