blob: 9587236b5d51a1de756239b8e41d044d4637676c [file] [log] [blame]
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01001/*
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002 Copyright (C) 2010 Ivo van Doorn <IvDoorn@gmail.com>
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01003 Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
Gertjan van Wingerdecce5fc42009-11-10 22:42:40 +01004 Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +01005
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01006 Based on the original rt2800pci.c and rt2800usb.c.
Gertjan van Wingerde9c9a0d12009-11-08 16:39:55 +01007 Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
8 Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
9 Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
10 Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
11 Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
12 Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010013 <http://rt2x00.serialmonkey.com>
14
15 This program is free software; you can redistribute it and/or modify
16 it under the terms of the GNU General Public License as published by
17 the Free Software Foundation; either version 2 of the License, or
18 (at your option) any later version.
19
20 This program is distributed in the hope that it will be useful,
21 but WITHOUT ANY WARRANTY; without even the implied warranty of
22 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 GNU General Public License for more details.
24
25 You should have received a copy of the GNU General Public License
26 along with this program; if not, write to the
27 Free Software Foundation, Inc.,
28 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
29 */
30
31/*
32 Module: rt2800lib
33 Abstract: rt2800 generic device routines.
34 */
35
36#include <linux/kernel.h>
37#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090038#include <linux/slab.h>
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010039
40#include "rt2x00.h"
41#include "rt2800lib.h"
42#include "rt2800.h"
43
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010044/*
45 * Register access.
46 * All access to the CSR registers will go through the methods
47 * rt2800_register_read and rt2800_register_write.
48 * BBP and RF register require indirect register access,
49 * and use the CSR registers BBPCSR and RFCSR to achieve this.
50 * These indirect registers work with busy bits,
51 * and we will try maximal REGISTER_BUSY_COUNT times to access
52 * the register while taking a REGISTER_BUSY_DELAY us delay
53 * between each attampt. When the busy bit is still set at that time,
54 * the access attempt is considered to have failed,
55 * and we will print an error.
56 * The _lock versions must be used if you already hold the csr_mutex
57 */
58#define WAIT_FOR_BBP(__dev, __reg) \
59 rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
60#define WAIT_FOR_RFCSR(__dev, __reg) \
61 rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
62#define WAIT_FOR_RF(__dev, __reg) \
63 rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
64#define WAIT_FOR_MCU(__dev, __reg) \
65 rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
66 H2M_MAILBOX_CSR_OWNER, (__reg))
67
Helmut Schaabaff8002010-04-28 09:58:59 +020068static inline bool rt2800_is_305x_soc(struct rt2x00_dev *rt2x00dev)
69{
70 /* check for rt2872 on SoC */
71 if (!rt2x00_is_soc(rt2x00dev) ||
72 !rt2x00_rt(rt2x00dev, RT2872))
73 return false;
74
75 /* we know for sure that these rf chipsets are used on rt305x boards */
76 if (rt2x00_rf(rt2x00dev, RF3020) ||
77 rt2x00_rf(rt2x00dev, RF3021) ||
78 rt2x00_rf(rt2x00dev, RF3022))
79 return true;
80
81 NOTICE(rt2x00dev, "Unknown RF chipset on rt305x\n");
82 return false;
83}
84
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +010085static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
86 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +010087{
88 u32 reg;
89
90 mutex_lock(&rt2x00dev->csr_mutex);
91
92 /*
93 * Wait until the BBP becomes available, afterwards we
94 * can safely write the new data into the register.
95 */
96 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
97 reg = 0;
98 rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
99 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
100 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
101 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200102 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100103
104 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
105 }
106
107 mutex_unlock(&rt2x00dev->csr_mutex);
108}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100109
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100110static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
111 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100112{
113 u32 reg;
114
115 mutex_lock(&rt2x00dev->csr_mutex);
116
117 /*
118 * Wait until the BBP becomes available, afterwards we
119 * can safely write the read request into the register.
120 * After the data has been written, we wait until hardware
121 * returns the correct value, if at any time the register
122 * doesn't become available in time, reg will be 0xffffffff
123 * which means we return 0xff to the caller.
124 */
125 if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
126 reg = 0;
127 rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
128 rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
129 rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
Ivo van Doornefc7d362010-06-29 21:49:26 +0200130 rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100131
132 rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
133
134 WAIT_FOR_BBP(rt2x00dev, &reg);
135 }
136
137 *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
138
139 mutex_unlock(&rt2x00dev->csr_mutex);
140}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100141
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100142static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
143 const unsigned int word, const u8 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100144{
145 u32 reg;
146
147 mutex_lock(&rt2x00dev->csr_mutex);
148
149 /*
150 * Wait until the RFCSR becomes available, afterwards we
151 * can safely write the new data into the register.
152 */
153 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
154 reg = 0;
155 rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
156 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
157 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
158 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
159
160 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
161 }
162
163 mutex_unlock(&rt2x00dev->csr_mutex);
164}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100165
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100166static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
167 const unsigned int word, u8 *value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100168{
169 u32 reg;
170
171 mutex_lock(&rt2x00dev->csr_mutex);
172
173 /*
174 * Wait until the RFCSR becomes available, afterwards we
175 * can safely write the read request into the register.
176 * After the data has been written, we wait until hardware
177 * returns the correct value, if at any time the register
178 * doesn't become available in time, reg will be 0xffffffff
179 * which means we return 0xff to the caller.
180 */
181 if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
182 reg = 0;
183 rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
184 rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
185 rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
186
187 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
188
189 WAIT_FOR_RFCSR(rt2x00dev, &reg);
190 }
191
192 *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
193
194 mutex_unlock(&rt2x00dev->csr_mutex);
195}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100196
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +0100197static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
198 const unsigned int word, const u32 value)
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100199{
200 u32 reg;
201
202 mutex_lock(&rt2x00dev->csr_mutex);
203
204 /*
205 * Wait until the RF becomes available, afterwards we
206 * can safely write the new data into the register.
207 */
208 if (WAIT_FOR_RF(rt2x00dev, &reg)) {
209 reg = 0;
210 rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
211 rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
212 rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
213 rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
214
215 rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
216 rt2x00_rf_write(rt2x00dev, word, value);
217 }
218
219 mutex_unlock(&rt2x00dev->csr_mutex);
220}
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100221
222void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
223 const u8 command, const u8 token,
224 const u8 arg0, const u8 arg1)
225{
226 u32 reg;
227
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100228 /*
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100229 * SOC devices don't support MCU requests.
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100230 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +0100231 if (rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerdeee303e52009-11-23 22:44:49 +0100232 return;
Bartlomiej Zolnierkiewicz89297422009-11-04 18:36:24 +0100233
234 mutex_lock(&rt2x00dev->csr_mutex);
235
236 /*
237 * Wait until the MCU becomes available, afterwards we
238 * can safely write the new data into the register.
239 */
240 if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
241 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
242 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
243 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
244 rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
245 rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
246
247 reg = 0;
248 rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
249 rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
250 }
251
252 mutex_unlock(&rt2x00dev->csr_mutex);
253}
254EXPORT_SYMBOL_GPL(rt2800_mcu_request);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100255
Gertjan van Wingerde67a4c1e2009-12-30 11:36:32 +0100256int rt2800_wait_wpdma_ready(struct rt2x00_dev *rt2x00dev)
257{
258 unsigned int i;
259 u32 reg;
260
261 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
262 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
263 if (!rt2x00_get_field32(reg, WPDMA_GLO_CFG_TX_DMA_BUSY) &&
264 !rt2x00_get_field32(reg, WPDMA_GLO_CFG_RX_DMA_BUSY))
265 return 0;
266
267 msleep(1);
268 }
269
270 ERROR(rt2x00dev, "WPDMA TX/RX busy, aborting.\n");
271 return -EACCES;
272}
273EXPORT_SYMBOL_GPL(rt2800_wait_wpdma_ready);
274
Gertjan van Wingerde0b8004a2010-06-03 10:51:45 +0200275void rt2800_write_txwi(__le32 *txwi, struct txentry_desc *txdesc)
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200276{
Gertjan van Wingerde59679b92010-05-08 23:40:21 +0200277 u32 word;
278
279 /*
280 * Initialize TX Info descriptor
281 */
282 rt2x00_desc_read(txwi, 0, &word);
283 rt2x00_set_field32(&word, TXWI_W0_FRAG,
284 test_bit(ENTRY_TXD_MORE_FRAG, &txdesc->flags));
285 rt2x00_set_field32(&word, TXWI_W0_MIMO_PS, 0);
286 rt2x00_set_field32(&word, TXWI_W0_CF_ACK, 0);
287 rt2x00_set_field32(&word, TXWI_W0_TS,
288 test_bit(ENTRY_TXD_REQ_TIMESTAMP, &txdesc->flags));
289 rt2x00_set_field32(&word, TXWI_W0_AMPDU,
290 test_bit(ENTRY_TXD_HT_AMPDU, &txdesc->flags));
291 rt2x00_set_field32(&word, TXWI_W0_MPDU_DENSITY, txdesc->mpdu_density);
292 rt2x00_set_field32(&word, TXWI_W0_TX_OP, txdesc->txop);
293 rt2x00_set_field32(&word, TXWI_W0_MCS, txdesc->mcs);
294 rt2x00_set_field32(&word, TXWI_W0_BW,
295 test_bit(ENTRY_TXD_HT_BW_40, &txdesc->flags));
296 rt2x00_set_field32(&word, TXWI_W0_SHORT_GI,
297 test_bit(ENTRY_TXD_HT_SHORT_GI, &txdesc->flags));
298 rt2x00_set_field32(&word, TXWI_W0_STBC, txdesc->stbc);
299 rt2x00_set_field32(&word, TXWI_W0_PHYMODE, txdesc->rate_mode);
300 rt2x00_desc_write(txwi, 0, word);
301
302 rt2x00_desc_read(txwi, 1, &word);
303 rt2x00_set_field32(&word, TXWI_W1_ACK,
304 test_bit(ENTRY_TXD_ACK, &txdesc->flags));
305 rt2x00_set_field32(&word, TXWI_W1_NSEQ,
306 test_bit(ENTRY_TXD_GENERATE_SEQ, &txdesc->flags));
307 rt2x00_set_field32(&word, TXWI_W1_BW_WIN_SIZE, txdesc->ba_size);
308 rt2x00_set_field32(&word, TXWI_W1_WIRELESS_CLI_ID,
309 test_bit(ENTRY_TXD_ENCRYPT, &txdesc->flags) ?
310 txdesc->key_idx : 0xff);
311 rt2x00_set_field32(&word, TXWI_W1_MPDU_TOTAL_BYTE_COUNT,
312 txdesc->length);
313 rt2x00_set_field32(&word, TXWI_W1_PACKETID, txdesc->queue + 1);
314 rt2x00_desc_write(txwi, 1, word);
315
316 /*
317 * Always write 0 to IV/EIV fields, hardware will insert the IV
318 * from the IVEIV register when TXD_W3_WIV is set to 0.
319 * When TXD_W3_WIV is set to 1 it will use the IV data
320 * from the descriptor. The TXWI_W1_WIRELESS_CLI_ID indicates which
321 * crypto entry in the registers should be used to encrypt the frame.
322 */
323 _rt2x00_desc_write(txwi, 2, 0 /* skbdesc->iv[0] */);
324 _rt2x00_desc_write(txwi, 3, 0 /* skbdesc->iv[1] */);
325}
326EXPORT_SYMBOL_GPL(rt2800_write_txwi);
327
Ivo van Doorn74861922010-07-11 12:23:50 +0200328static int rt2800_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxwi_w2)
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200329{
Ivo van Doorn74861922010-07-11 12:23:50 +0200330 int rssi0 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI0);
331 int rssi1 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI1);
332 int rssi2 = rt2x00_get_field32(rxwi_w2, RXWI_W2_RSSI2);
333 u16 eeprom;
334 u8 offset0;
335 u8 offset1;
336 u8 offset2;
337
338 if (rt2x00dev->rx_status.band == IEEE80211_BAND_2GHZ) {
339 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &eeprom);
340 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET0);
341 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG_OFFSET1);
342 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
343 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_OFFSET2);
344 } else {
345 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &eeprom);
346 offset0 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET0);
347 offset1 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A_OFFSET1);
348 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
349 offset2 = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_OFFSET2);
350 }
351
352 /*
353 * Convert the value from the descriptor into the RSSI value
354 * If the value in the descriptor is 0, it is considered invalid
355 * and the default (extremely low) rssi value is assumed
356 */
357 rssi0 = (rssi0) ? (-12 - offset0 - rt2x00dev->lna_gain - rssi0) : -128;
358 rssi1 = (rssi1) ? (-12 - offset1 - rt2x00dev->lna_gain - rssi1) : -128;
359 rssi2 = (rssi2) ? (-12 - offset2 - rt2x00dev->lna_gain - rssi2) : -128;
360
361 /*
362 * mac80211 only accepts a single RSSI value. Calculating the
363 * average doesn't deliver a fair answer either since -60:-60 would
364 * be considered equally good as -50:-70 while the second is the one
365 * which gives less energy...
366 */
367 rssi0 = max(rssi0, rssi1);
368 return max(rssi0, rssi2);
369}
370
371void rt2800_process_rxwi(struct queue_entry *entry,
372 struct rxdone_entry_desc *rxdesc)
373{
374 __le32 *rxwi = (__le32 *) entry->skb->data;
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200375 u32 word;
376
377 rt2x00_desc_read(rxwi, 0, &word);
378
379 rxdesc->cipher = rt2x00_get_field32(word, RXWI_W0_UDF);
380 rxdesc->size = rt2x00_get_field32(word, RXWI_W0_MPDU_TOTAL_BYTE_COUNT);
381
382 rt2x00_desc_read(rxwi, 1, &word);
383
384 if (rt2x00_get_field32(word, RXWI_W1_SHORT_GI))
385 rxdesc->flags |= RX_FLAG_SHORT_GI;
386
387 if (rt2x00_get_field32(word, RXWI_W1_BW))
388 rxdesc->flags |= RX_FLAG_40MHZ;
389
390 /*
391 * Detect RX rate, always use MCS as signal type.
392 */
393 rxdesc->dev_flags |= RXDONE_SIGNAL_MCS;
394 rxdesc->signal = rt2x00_get_field32(word, RXWI_W1_MCS);
395 rxdesc->rate_mode = rt2x00_get_field32(word, RXWI_W1_PHYMODE);
396
397 /*
398 * Mask of 0x8 bit to remove the short preamble flag.
399 */
400 if (rxdesc->rate_mode == RATE_MODE_CCK)
401 rxdesc->signal &= ~0x8;
402
403 rt2x00_desc_read(rxwi, 2, &word);
404
Ivo van Doorn74861922010-07-11 12:23:50 +0200405 /*
406 * Convert descriptor AGC value to RSSI value.
407 */
408 rxdesc->rssi = rt2800_agc_to_rssi(entry->queue->rt2x00dev, word);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200409
410 /*
411 * Remove RXWI descriptor from start of buffer.
412 */
Ivo van Doorn74861922010-07-11 12:23:50 +0200413 skb_pull(entry->skb, RXWI_DESC_SIZE);
Gertjan van Wingerde2de64dd2010-05-08 23:40:22 +0200414}
415EXPORT_SYMBOL_GPL(rt2800_process_rxwi);
416
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200417void rt2800_write_beacon(struct queue_entry *entry, struct txentry_desc *txdesc)
418{
419 struct rt2x00_dev *rt2x00dev = entry->queue->rt2x00dev;
420 struct skb_frame_desc *skbdesc = get_skb_frame_desc(entry->skb);
421 unsigned int beacon_base;
422 u32 reg;
423
424 /*
425 * Disable beaconing while we are reloading the beacon data,
426 * otherwise we might be sending out invalid data.
427 */
428 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
429 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
430 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
431
432 /*
433 * Add space for the TXWI in front of the skb.
434 */
435 skb_push(entry->skb, TXWI_DESC_SIZE);
436 memset(entry->skb, 0, TXWI_DESC_SIZE);
437
438 /*
439 * Register descriptor details in skb frame descriptor.
440 */
441 skbdesc->flags |= SKBDESC_DESC_IN_SKB;
442 skbdesc->desc = entry->skb->data;
443 skbdesc->desc_len = TXWI_DESC_SIZE;
444
445 /*
446 * Add the TXWI for the beacon to the skb.
447 */
448 rt2800_write_txwi((__le32 *)entry->skb->data, txdesc);
449
450 /*
451 * Dump beacon to userspace through debugfs.
452 */
453 rt2x00debug_dump_frame(rt2x00dev, DUMP_FRAME_BEACON, entry->skb);
454
455 /*
456 * Write entire beacon with TXWI to register.
457 */
458 beacon_base = HW_BEACON_OFFSET(entry->entry_idx);
459 rt2800_register_multiwrite(rt2x00dev, beacon_base,
460 entry->skb->data, entry->skb->len);
461
462 /*
463 * Enable beaconing again.
464 */
465 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
466 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 1);
467 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 1);
468 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
469
470 /*
471 * Clean up beacon skb.
472 */
473 dev_kfree_skb_any(entry->skb);
474 entry->skb = NULL;
475}
Ivo van Doorn50e888e2010-07-11 12:26:12 +0200476EXPORT_SYMBOL_GPL(rt2800_write_beacon);
Gertjan van Wingerdef0194b22010-06-03 10:51:53 +0200477
Helmut Schaafdb87252010-06-29 21:48:06 +0200478static void inline rt2800_clear_beacon(struct rt2x00_dev *rt2x00dev,
479 unsigned int beacon_base)
480{
481 int i;
482
483 /*
484 * For the Beacon base registers we only need to clear
485 * the whole TXWI which (when set to 0) will invalidate
486 * the entire beacon.
487 */
488 for (i = 0; i < TXWI_DESC_SIZE; i += sizeof(__le32))
489 rt2800_register_write(rt2x00dev, beacon_base + i, 0);
490}
491
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100492#ifdef CONFIG_RT2X00_LIB_DEBUGFS
493const struct rt2x00debug rt2800_rt2x00debug = {
494 .owner = THIS_MODULE,
495 .csr = {
496 .read = rt2800_register_read,
497 .write = rt2800_register_write,
498 .flags = RT2X00DEBUGFS_OFFSET,
499 .word_base = CSR_REG_BASE,
500 .word_size = sizeof(u32),
501 .word_count = CSR_REG_SIZE / sizeof(u32),
502 },
503 .eeprom = {
504 .read = rt2x00_eeprom_read,
505 .write = rt2x00_eeprom_write,
506 .word_base = EEPROM_BASE,
507 .word_size = sizeof(u16),
508 .word_count = EEPROM_SIZE / sizeof(u16),
509 },
510 .bbp = {
511 .read = rt2800_bbp_read,
512 .write = rt2800_bbp_write,
513 .word_base = BBP_BASE,
514 .word_size = sizeof(u8),
515 .word_count = BBP_SIZE / sizeof(u8),
516 },
517 .rf = {
518 .read = rt2x00_rf_read,
519 .write = rt2800_rf_write,
520 .word_base = RF_BASE,
521 .word_size = sizeof(u32),
522 .word_count = RF_SIZE / sizeof(u32),
523 },
524};
525EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
526#endif /* CONFIG_RT2X00_LIB_DEBUGFS */
527
528int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
529{
530 u32 reg;
531
532 rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
533 return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
534}
535EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
536
537#ifdef CONFIG_RT2X00_LIB_LEDS
538static void rt2800_brightness_set(struct led_classdev *led_cdev,
539 enum led_brightness brightness)
540{
541 struct rt2x00_led *led =
542 container_of(led_cdev, struct rt2x00_led, led_dev);
543 unsigned int enabled = brightness != LED_OFF;
544 unsigned int bg_mode =
545 (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
546 unsigned int polarity =
547 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
548 EEPROM_FREQ_LED_POLARITY);
549 unsigned int ledmode =
550 rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
551 EEPROM_FREQ_LED_MODE);
552
553 if (led->type == LED_TYPE_RADIO) {
554 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
555 enabled ? 0x20 : 0);
556 } else if (led->type == LED_TYPE_ASSOC) {
557 rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
558 enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
559 } else if (led->type == LED_TYPE_QUALITY) {
560 /*
561 * The brightness is divided into 6 levels (0 - 5),
562 * The specs tell us the following levels:
563 * 0, 1 ,3, 7, 15, 31
564 * to determine the level in a simple way we can simply
565 * work with bitshifting:
566 * (1 << level) - 1
567 */
568 rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
569 (1 << brightness / (LED_FULL / 6)) - 1,
570 polarity);
571 }
572}
573
574static int rt2800_blink_set(struct led_classdev *led_cdev,
575 unsigned long *delay_on, unsigned long *delay_off)
576{
577 struct rt2x00_led *led =
578 container_of(led_cdev, struct rt2x00_led, led_dev);
579 u32 reg;
580
581 rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
582 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
583 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100584 rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
585
586 return 0;
587}
588
Gertjan van Wingerdeb3579d62009-12-30 11:36:34 +0100589static void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100590 struct rt2x00_led *led, enum led_type type)
591{
592 led->rt2x00dev = rt2x00dev;
593 led->type = type;
594 led->led_dev.brightness_set = rt2800_brightness_set;
595 led->led_dev.blink_set = rt2800_blink_set;
596 led->flags = LED_INITIALIZED;
597}
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100598#endif /* CONFIG_RT2X00_LIB_LEDS */
599
600/*
601 * Configuration handlers.
602 */
603static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
604 struct rt2x00lib_crypto *crypto,
605 struct ieee80211_key_conf *key)
606{
607 struct mac_wcid_entry wcid_entry;
608 struct mac_iveiv_entry iveiv_entry;
609 u32 offset;
610 u32 reg;
611
612 offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
613
Ivo van Doorne4a0ab32010-06-14 22:14:19 +0200614 if (crypto->cmd == SET_KEY) {
615 rt2800_register_read(rt2x00dev, offset, &reg);
616 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
617 !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
618 /*
619 * Both the cipher as the BSS Idx numbers are split in a main
620 * value of 3 bits, and a extended field for adding one additional
621 * bit to the value.
622 */
623 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
624 (crypto->cipher & 0x7));
625 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER_EXT,
626 (crypto->cipher & 0x8) >> 3);
627 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
628 (crypto->bssidx & 0x7));
629 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX_EXT,
630 (crypto->bssidx & 0x8) >> 3);
631 rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
632 rt2800_register_write(rt2x00dev, offset, reg);
633 } else {
634 rt2800_register_write(rt2x00dev, offset, 0);
635 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100636
637 offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
638
639 memset(&iveiv_entry, 0, sizeof(iveiv_entry));
640 if ((crypto->cipher == CIPHER_TKIP) ||
641 (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
642 (crypto->cipher == CIPHER_AES))
643 iveiv_entry.iv[3] |= 0x20;
644 iveiv_entry.iv[3] |= key->keyidx << 6;
645 rt2800_register_multiwrite(rt2x00dev, offset,
646 &iveiv_entry, sizeof(iveiv_entry));
647
648 offset = MAC_WCID_ENTRY(key->hw_key_idx);
649
650 memset(&wcid_entry, 0, sizeof(wcid_entry));
651 if (crypto->cmd == SET_KEY)
652 memcpy(&wcid_entry, crypto->address, ETH_ALEN);
653 rt2800_register_multiwrite(rt2x00dev, offset,
654 &wcid_entry, sizeof(wcid_entry));
655}
656
657int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
658 struct rt2x00lib_crypto *crypto,
659 struct ieee80211_key_conf *key)
660{
661 struct hw_key_entry key_entry;
662 struct rt2x00_field32 field;
663 u32 offset;
664 u32 reg;
665
666 if (crypto->cmd == SET_KEY) {
667 key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
668
669 memcpy(key_entry.key, crypto->key,
670 sizeof(key_entry.key));
671 memcpy(key_entry.tx_mic, crypto->tx_mic,
672 sizeof(key_entry.tx_mic));
673 memcpy(key_entry.rx_mic, crypto->rx_mic,
674 sizeof(key_entry.rx_mic));
675
676 offset = SHARED_KEY_ENTRY(key->hw_key_idx);
677 rt2800_register_multiwrite(rt2x00dev, offset,
678 &key_entry, sizeof(key_entry));
679 }
680
681 /*
682 * The cipher types are stored over multiple registers
683 * starting with SHARED_KEY_MODE_BASE each word will have
684 * 32 bits and contains the cipher types for 2 bssidx each.
685 * Using the correct defines correctly will cause overhead,
686 * so just calculate the correct offset.
687 */
688 field.bit_offset = 4 * (key->hw_key_idx % 8);
689 field.bit_mask = 0x7 << field.bit_offset;
690
691 offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
692
693 rt2800_register_read(rt2x00dev, offset, &reg);
694 rt2x00_set_field32(&reg, field,
695 (crypto->cmd == SET_KEY) * crypto->cipher);
696 rt2800_register_write(rt2x00dev, offset, reg);
697
698 /*
699 * Update WCID information
700 */
701 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
702
703 return 0;
704}
705EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
706
707int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
708 struct rt2x00lib_crypto *crypto,
709 struct ieee80211_key_conf *key)
710{
711 struct hw_key_entry key_entry;
712 u32 offset;
713
714 if (crypto->cmd == SET_KEY) {
715 /*
716 * 1 pairwise key is possible per AID, this means that the AID
717 * equals our hw_key_idx. Make sure the WCID starts _after_ the
718 * last possible shared key entry.
719 */
720 if (crypto->aid > (256 - 32))
721 return -ENOSPC;
722
723 key->hw_key_idx = 32 + crypto->aid;
724
725 memcpy(key_entry.key, crypto->key,
726 sizeof(key_entry.key));
727 memcpy(key_entry.tx_mic, crypto->tx_mic,
728 sizeof(key_entry.tx_mic));
729 memcpy(key_entry.rx_mic, crypto->rx_mic,
730 sizeof(key_entry.rx_mic));
731
732 offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
733 rt2800_register_multiwrite(rt2x00dev, offset,
734 &key_entry, sizeof(key_entry));
735 }
736
737 /*
738 * Update WCID information
739 */
740 rt2800_config_wcid_attr(rt2x00dev, crypto, key);
741
742 return 0;
743}
744EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
745
746void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
747 const unsigned int filter_flags)
748{
749 u32 reg;
750
751 /*
752 * Start configuration steps.
753 * Note that the version error will always be dropped
754 * and broadcast frames will always be accepted since
755 * there is no filter for it at this time.
756 */
757 rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
758 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
759 !(filter_flags & FIF_FCSFAIL));
760 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
761 !(filter_flags & FIF_PLCPFAIL));
762 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
763 !(filter_flags & FIF_PROMISC_IN_BSS));
764 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
765 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
766 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
767 !(filter_flags & FIF_ALLMULTI));
768 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
769 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
770 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
771 !(filter_flags & FIF_CONTROL));
772 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
773 !(filter_flags & FIF_CONTROL));
774 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
775 !(filter_flags & FIF_CONTROL));
776 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
777 !(filter_flags & FIF_CONTROL));
778 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
779 !(filter_flags & FIF_CONTROL));
780 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
781 !(filter_flags & FIF_PSPOLL));
782 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
783 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
784 rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
785 !(filter_flags & FIF_CONTROL));
786 rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
787}
788EXPORT_SYMBOL_GPL(rt2800_config_filter);
789
790void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
791 struct rt2x00intf_conf *conf, const unsigned int flags)
792{
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100793 u32 reg;
794
795 if (flags & CONFIG_UPDATE_TYPE) {
796 /*
797 * Clear current synchronisation setup.
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100798 */
Helmut Schaafdb87252010-06-29 21:48:06 +0200799 rt2800_clear_beacon(rt2x00dev,
800 HW_BEACON_OFFSET(intf->beacon->entry_idx));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100801 /*
802 * Enable synchronisation.
803 */
804 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
805 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
806 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
Josef Bacik6a62e5e2009-11-15 21:33:18 -0500807 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200808 (conf->sync == TSF_SYNC_ADHOC ||
809 conf->sync == TSF_SYNC_AP_NONE));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100810 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200811
812 /*
813 * Enable pre tbtt interrupt for beaconing modes
814 */
815 rt2800_register_read(rt2x00dev, INT_TIMER_EN, &reg);
816 rt2x00_set_field32(&reg, INT_TIMER_EN_PRE_TBTT_TIMER,
Helmut Schaaab8966d2010-07-11 12:30:13 +0200817 (conf->sync == TSF_SYNC_AP_NONE));
Helmut Schaa9f926fb2010-07-11 12:28:23 +0200818 rt2800_register_write(rt2x00dev, INT_TIMER_EN, reg);
819
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100820 }
821
822 if (flags & CONFIG_UPDATE_MAC) {
823 reg = le32_to_cpu(conf->mac[1]);
824 rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
825 conf->mac[1] = cpu_to_le32(reg);
826
827 rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
828 conf->mac, sizeof(conf->mac));
829 }
830
831 if (flags & CONFIG_UPDATE_BSSID) {
832 reg = le32_to_cpu(conf->bssid[1]);
Ivo van Doornd440cb92010-06-29 21:45:31 +0200833 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 3);
834 rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 7);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100835 conf->bssid[1] = cpu_to_le32(reg);
836
837 rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
838 conf->bssid, sizeof(conf->bssid));
839 }
840}
841EXPORT_SYMBOL_GPL(rt2800_config_intf);
842
843void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
844{
845 u32 reg;
846
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100847 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
848 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
849 !!erp->short_preamble);
850 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
851 !!erp->short_preamble);
852 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
853
854 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
855 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
856 erp->cts_protection ? 2 : 0);
857 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
858
859 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
860 erp->basic_rates);
861 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
862
863 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
864 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100865 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
866
867 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100868 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100869 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
870
871 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
872 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
873 erp->beacon_int * 16);
874 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
875}
876EXPORT_SYMBOL_GPL(rt2800_config_erp);
877
878void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
879{
880 u8 r1;
881 u8 r3;
882
883 rt2800_bbp_read(rt2x00dev, 1, &r1);
884 rt2800_bbp_read(rt2x00dev, 3, &r3);
885
886 /*
887 * Configure the TX antenna.
888 */
889 switch ((int)ant->tx) {
890 case 1:
891 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100892 break;
893 case 2:
894 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
895 break;
896 case 3:
Ivo van Doorne22557f2010-06-29 21:49:05 +0200897 rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100898 break;
899 }
900
901 /*
902 * Configure the RX antenna.
903 */
904 switch ((int)ant->rx) {
905 case 1:
906 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
907 break;
908 case 2:
909 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
910 break;
911 case 3:
912 rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
913 break;
914 }
915
916 rt2800_bbp_write(rt2x00dev, 3, r3);
917 rt2800_bbp_write(rt2x00dev, 1, r1);
918}
919EXPORT_SYMBOL_GPL(rt2800_config_ant);
920
921static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
922 struct rt2x00lib_conf *libconf)
923{
924 u16 eeprom;
925 short lna_gain;
926
927 if (libconf->rf.channel <= 14) {
928 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
929 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
930 } else if (libconf->rf.channel <= 64) {
931 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
932 lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
933 } else if (libconf->rf.channel <= 128) {
934 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
935 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
936 } else {
937 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
938 lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
939 }
940
941 rt2x00dev->lna_gain = lna_gain;
942}
943
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +0200944static void rt2800_config_channel_rf2xxx(struct rt2x00_dev *rt2x00dev,
945 struct ieee80211_conf *conf,
946 struct rf_channel *rf,
947 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +0100948{
949 rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
950
951 if (rt2x00dev->default_ant.tx == 1)
952 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
953
954 if (rt2x00dev->default_ant.rx == 1) {
955 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
956 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
957 } else if (rt2x00dev->default_ant.rx == 2)
958 rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
959
960 if (rf->channel > 14) {
961 /*
962 * When TX power is below 0, we should increase it by 7 to
963 * make it a positive value (Minumum value is -7).
964 * However this means that values between 0 and 7 have
965 * double meaning, and we should set a 7DBm boost flag.
966 */
967 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
968 (info->tx_power1 >= 0));
969
970 if (info->tx_power1 < 0)
971 info->tx_power1 += 7;
972
973 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
974 TXPOWER_A_TO_DEV(info->tx_power1));
975
976 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
977 (info->tx_power2 >= 0));
978
979 if (info->tx_power2 < 0)
980 info->tx_power2 += 7;
981
982 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
983 TXPOWER_A_TO_DEV(info->tx_power2));
984 } else {
985 rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
986 TXPOWER_G_TO_DEV(info->tx_power1));
987 rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
988 TXPOWER_G_TO_DEV(info->tx_power2));
989 }
990
991 rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
992
993 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
994 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
995 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
996 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
997
998 udelay(200);
999
1000 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1001 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1002 rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
1003 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1004
1005 udelay(200);
1006
1007 rt2800_rf_write(rt2x00dev, 1, rf->rf1);
1008 rt2800_rf_write(rt2x00dev, 2, rf->rf2);
1009 rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
1010 rt2800_rf_write(rt2x00dev, 4, rf->rf4);
1011}
1012
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001013static void rt2800_config_channel_rf3xxx(struct rt2x00_dev *rt2x00dev,
1014 struct ieee80211_conf *conf,
1015 struct rf_channel *rf,
1016 struct channel_info *info)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001017{
1018 u8 rfcsr;
1019
1020 rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
Gertjan van Wingerde41a26172009-11-09 22:59:04 +01001021 rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001022
1023 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
Gertjan van Wingerdefab799c2010-04-11 14:31:08 +02001024 rt2x00_set_field8(&rfcsr, RFCSR6_R1, rf->rf2);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001025 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
1026
1027 rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
1028 rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
1029 TXPOWER_G_TO_DEV(info->tx_power1));
1030 rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
1031
Helmut Schaa5a673962010-04-23 15:54:43 +02001032 rt2800_rfcsr_read(rt2x00dev, 13, &rfcsr);
1033 rt2x00_set_field8(&rfcsr, RFCSR13_TX_POWER,
1034 TXPOWER_G_TO_DEV(info->tx_power2));
1035 rt2800_rfcsr_write(rt2x00dev, 13, rfcsr);
1036
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001037 rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
1038 rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
1039 rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
1040
1041 rt2800_rfcsr_write(rt2x00dev, 24,
1042 rt2x00dev->calibration[conf_is_ht40(conf)]);
1043
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001044 rt2800_rfcsr_read(rt2x00dev, 7, &rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001045 rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
Gertjan van Wingerde71976902010-03-24 21:42:36 +01001046 rt2800_rfcsr_write(rt2x00dev, 7, rfcsr);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001047}
1048
1049static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
1050 struct ieee80211_conf *conf,
1051 struct rf_channel *rf,
1052 struct channel_info *info)
1053{
1054 u32 reg;
1055 unsigned int tx_pin;
1056 u8 bbp;
1057
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001058 if (rt2x00_rf(rt2x00dev, RF2020) ||
1059 rt2x00_rf(rt2x00dev, RF3020) ||
1060 rt2x00_rf(rt2x00dev, RF3021) ||
1061 rt2x00_rf(rt2x00dev, RF3022))
1062 rt2800_config_channel_rf3xxx(rt2x00dev, conf, rf, info);
Gertjan van Wingerdefa6f6322009-11-09 22:59:58 +01001063 else
Gertjan van Wingerde06855ef2010-04-11 14:31:07 +02001064 rt2800_config_channel_rf2xxx(rt2x00dev, conf, rf, info);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001065
1066 /*
1067 * Change BBP settings
1068 */
1069 rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
1070 rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
1071 rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
1072 rt2800_bbp_write(rt2x00dev, 86, 0);
1073
1074 if (rf->channel <= 14) {
1075 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
1076 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1077 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1078 } else {
1079 rt2800_bbp_write(rt2x00dev, 82, 0x84);
1080 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1081 }
1082 } else {
1083 rt2800_bbp_write(rt2x00dev, 82, 0xf2);
1084
1085 if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
1086 rt2800_bbp_write(rt2x00dev, 75, 0x46);
1087 else
1088 rt2800_bbp_write(rt2x00dev, 75, 0x50);
1089 }
1090
1091 rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001092 rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001093 rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
1094 rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
1095 rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
1096
1097 tx_pin = 0;
1098
1099 /* Turn on unused PA or LNA when not using 1T or 1R */
1100 if (rt2x00dev->default_ant.tx != 1) {
1101 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
1102 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
1103 }
1104
1105 /* Turn on unused PA or LNA when not using 1T or 1R */
1106 if (rt2x00dev->default_ant.rx != 1) {
1107 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
1108 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
1109 }
1110
1111 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
1112 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
1113 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
1114 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
1115 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
1116 rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
1117
1118 rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
1119
1120 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1121 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
1122 rt2800_bbp_write(rt2x00dev, 4, bbp);
1123
1124 rt2800_bbp_read(rt2x00dev, 3, &bbp);
Gertjan van Wingerdea21ee722010-05-03 22:43:04 +02001125 rt2x00_set_field8(&bbp, BBP3_HT40_MINUS, conf_is_ht40_minus(conf));
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001126 rt2800_bbp_write(rt2x00dev, 3, bbp);
1127
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001128 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001129 if (conf_is_ht40(conf)) {
1130 rt2800_bbp_write(rt2x00dev, 69, 0x1a);
1131 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
1132 rt2800_bbp_write(rt2x00dev, 73, 0x16);
1133 } else {
1134 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1135 rt2800_bbp_write(rt2x00dev, 70, 0x08);
1136 rt2800_bbp_write(rt2x00dev, 73, 0x11);
1137 }
1138 }
1139
1140 msleep(1);
1141}
1142
1143static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
Helmut Schaa5e846002010-07-11 12:23:09 +02001144 const int max_txpower)
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001145{
Helmut Schaa5e846002010-07-11 12:23:09 +02001146 u8 txpower;
1147 u8 max_value = (u8)max_txpower;
1148 u16 eeprom;
1149 int i;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001150 u32 reg;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001151 u8 r1;
Helmut Schaa5e846002010-07-11 12:23:09 +02001152 u32 offset;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001153
Helmut Schaa5e846002010-07-11 12:23:09 +02001154 /*
1155 * set to normal tx power mode: +/- 0dBm
1156 */
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001157 rt2800_bbp_read(rt2x00dev, 1, &r1);
Helmut Schaaa3f84ca2010-06-14 22:11:32 +02001158 rt2x00_set_field8(&r1, BBP1_TX_POWER, 0);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001159 rt2800_bbp_write(rt2x00dev, 1, r1);
1160
Helmut Schaa5e846002010-07-11 12:23:09 +02001161 /*
1162 * The eeprom contains the tx power values for each rate. These
1163 * values map to 100% tx power. Each 16bit word contains four tx
1164 * power values and the order is the same as used in the TX_PWR_CFG
1165 * registers.
1166 */
1167 offset = TX_PWR_CFG_0;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001168
Helmut Schaa5e846002010-07-11 12:23:09 +02001169 for (i = 0; i < EEPROM_TXPOWER_BYRATE_SIZE; i += 2) {
1170 /* just to be safe */
1171 if (offset > TX_PWR_CFG_4)
1172 break;
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001173
Helmut Schaa5e846002010-07-11 12:23:09 +02001174 rt2800_register_read(rt2x00dev, offset, &reg);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001175
Helmut Schaa5e846002010-07-11 12:23:09 +02001176 /* read the next four txpower values */
1177 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i,
1178 &eeprom);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001179
Helmut Schaa5e846002010-07-11 12:23:09 +02001180 /* TX_PWR_CFG_0: 1MBS, TX_PWR_CFG_1: 24MBS,
1181 * TX_PWR_CFG_2: MCS4, TX_PWR_CFG_3: MCS12,
1182 * TX_PWR_CFG_4: unknown */
1183 txpower = rt2x00_get_field16(eeprom,
1184 EEPROM_TXPOWER_BYRATE_RATE0);
1185 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE0,
1186 min(txpower, max_value));
1187
1188 /* TX_PWR_CFG_0: 2MBS, TX_PWR_CFG_1: 36MBS,
1189 * TX_PWR_CFG_2: MCS5, TX_PWR_CFG_3: MCS13,
1190 * TX_PWR_CFG_4: unknown */
1191 txpower = rt2x00_get_field16(eeprom,
1192 EEPROM_TXPOWER_BYRATE_RATE1);
1193 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE1,
1194 min(txpower, max_value));
1195
1196 /* TX_PWR_CFG_0: 55MBS, TX_PWR_CFG_1: 48MBS,
1197 * TX_PWR_CFG_2: MCS6, TX_PWR_CFG_3: MCS14,
1198 * TX_PWR_CFG_4: unknown */
1199 txpower = rt2x00_get_field16(eeprom,
1200 EEPROM_TXPOWER_BYRATE_RATE2);
1201 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE2,
1202 min(txpower, max_value));
1203
1204 /* TX_PWR_CFG_0: 11MBS, TX_PWR_CFG_1: 54MBS,
1205 * TX_PWR_CFG_2: MCS7, TX_PWR_CFG_3: MCS15,
1206 * TX_PWR_CFG_4: unknown */
1207 txpower = rt2x00_get_field16(eeprom,
1208 EEPROM_TXPOWER_BYRATE_RATE3);
1209 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE3,
1210 min(txpower, max_value));
1211
1212 /* read the next four txpower values */
1213 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXPOWER_BYRATE + i + 1,
1214 &eeprom);
1215
1216 /* TX_PWR_CFG_0: 6MBS, TX_PWR_CFG_1: MCS0,
1217 * TX_PWR_CFG_2: MCS8, TX_PWR_CFG_3: unknown,
1218 * TX_PWR_CFG_4: unknown */
1219 txpower = rt2x00_get_field16(eeprom,
1220 EEPROM_TXPOWER_BYRATE_RATE0);
1221 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE4,
1222 min(txpower, max_value));
1223
1224 /* TX_PWR_CFG_0: 9MBS, TX_PWR_CFG_1: MCS1,
1225 * TX_PWR_CFG_2: MCS9, TX_PWR_CFG_3: unknown,
1226 * TX_PWR_CFG_4: unknown */
1227 txpower = rt2x00_get_field16(eeprom,
1228 EEPROM_TXPOWER_BYRATE_RATE1);
1229 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE5,
1230 min(txpower, max_value));
1231
1232 /* TX_PWR_CFG_0: 12MBS, TX_PWR_CFG_1: MCS2,
1233 * TX_PWR_CFG_2: MCS10, TX_PWR_CFG_3: unknown,
1234 * TX_PWR_CFG_4: unknown */
1235 txpower = rt2x00_get_field16(eeprom,
1236 EEPROM_TXPOWER_BYRATE_RATE2);
1237 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE6,
1238 min(txpower, max_value));
1239
1240 /* TX_PWR_CFG_0: 18MBS, TX_PWR_CFG_1: MCS3,
1241 * TX_PWR_CFG_2: MCS11, TX_PWR_CFG_3: unknown,
1242 * TX_PWR_CFG_4: unknown */
1243 txpower = rt2x00_get_field16(eeprom,
1244 EEPROM_TXPOWER_BYRATE_RATE3);
1245 rt2x00_set_field32(&reg, TX_PWR_CFG_RATE7,
1246 min(txpower, max_value));
1247
1248 rt2800_register_write(rt2x00dev, offset, reg);
1249
1250 /* next TX_PWR_CFG register */
1251 offset += 4;
1252 }
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001253}
1254
1255static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
1256 struct rt2x00lib_conf *libconf)
1257{
1258 u32 reg;
1259
1260 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1261 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
1262 libconf->conf->short_frame_max_tx_count);
1263 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
1264 libconf->conf->long_frame_max_tx_count);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001265 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1266}
1267
1268static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
1269 struct rt2x00lib_conf *libconf)
1270{
1271 enum dev_state state =
1272 (libconf->conf->flags & IEEE80211_CONF_PS) ?
1273 STATE_SLEEP : STATE_AWAKE;
1274 u32 reg;
1275
1276 if (state == STATE_SLEEP) {
1277 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
1278
1279 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1280 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
1281 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
1282 libconf->conf->listen_interval - 1);
1283 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
1284 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
1285
1286 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
1287 } else {
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001288 rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
1289 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
1290 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
1291 rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
1292 rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
Gertjan van Wingerde57318582010-03-30 23:50:23 +02001293
1294 rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001295 }
1296}
1297
1298void rt2800_config(struct rt2x00_dev *rt2x00dev,
1299 struct rt2x00lib_conf *libconf,
1300 const unsigned int flags)
1301{
1302 /* Always recalculate LNA gain before changing configuration */
1303 rt2800_config_lna_gain(rt2x00dev, libconf);
1304
1305 if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
1306 rt2800_config_channel(rt2x00dev, libconf->conf,
1307 &libconf->rf, &libconf->channel);
1308 if (flags & IEEE80211_CONF_CHANGE_POWER)
1309 rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
1310 if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
1311 rt2800_config_retry_limit(rt2x00dev, libconf);
1312 if (flags & IEEE80211_CONF_CHANGE_PS)
1313 rt2800_config_ps(rt2x00dev, libconf);
1314}
1315EXPORT_SYMBOL_GPL(rt2800_config);
1316
1317/*
1318 * Link tuning
1319 */
1320void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1321{
1322 u32 reg;
1323
1324 /*
1325 * Update FCS error count from register.
1326 */
1327 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1328 qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
1329}
1330EXPORT_SYMBOL_GPL(rt2800_link_stats);
1331
1332static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
1333{
1334 if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001335 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001336 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001337 rt2x00_rt(rt2x00dev, RT3090) ||
1338 rt2x00_rt(rt2x00dev, RT3390))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001339 return 0x1c + (2 * rt2x00dev->lna_gain);
1340 else
1341 return 0x2e + rt2x00dev->lna_gain;
1342 }
1343
1344 if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
1345 return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
1346 else
1347 return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
1348}
1349
1350static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
1351 struct link_qual *qual, u8 vgc_level)
1352{
1353 if (qual->vgc_level != vgc_level) {
1354 rt2800_bbp_write(rt2x00dev, 66, vgc_level);
1355 qual->vgc_level = vgc_level;
1356 qual->vgc_level_reg = vgc_level;
1357 }
1358}
1359
1360void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
1361{
1362 rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
1363}
1364EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
1365
1366void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
1367 const u32 count)
1368{
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001369 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C))
Bartlomiej Zolnierkiewiczf4450612009-11-04 18:36:40 +01001370 return;
1371
1372 /*
1373 * When RSSI is better then -80 increase VGC level with 0x10
1374 */
1375 rt2800_set_vgc(rt2x00dev, qual,
1376 rt2800_get_default_vgc(rt2x00dev) +
1377 ((qual->rssi > -80) * 0x10));
1378}
1379EXPORT_SYMBOL_GPL(rt2800_link_tuner);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001380
1381/*
1382 * Initialization functions.
1383 */
1384int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
1385{
1386 u32 reg;
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001387 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001388 unsigned int i;
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001389 int ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001390
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001391 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1392 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1393 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1394 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1395 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1396 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 1);
1397 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1398
Gertjan van Wingerdee3a896b2010-06-03 10:52:04 +02001399 ret = rt2800_drv_init_registers(rt2x00dev);
1400 if (ret)
1401 return ret;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001402
1403 rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
1404 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
1405 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
1406 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
1407 rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
1408 rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
1409
1410 rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
1411 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
1412 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
1413 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
1414 rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
1415 rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
1416
1417 rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
1418 rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
1419
1420 rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
1421
1422 rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
Helmut Schaa8544df32010-07-11 12:29:49 +02001423 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 1600);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001424 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
1425 rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
1426 rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
1427 rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
1428 rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
1429 rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
1430
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001431 rt2800_config_filter(rt2x00dev, FIF_ALLMULTI);
1432
1433 rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
1434 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, 9);
1435 rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
1436 rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
1437
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001438 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001439 rt2x00_rt(rt2x00dev, RT3090) ||
1440 rt2x00_rt(rt2x00dev, RT3390)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001441 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1442 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001443 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001444 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
1445 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001446 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
1447 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
1448 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1449 0x0000002c);
1450 else
1451 rt2800_register_write(rt2x00dev, TX_SW_CFG2,
1452 0x0000000f);
1453 } else {
1454 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1455 }
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001456 } else if (rt2x00_rt(rt2x00dev, RT3070)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001457 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001458
1459 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
1460 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1461 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000002c);
1462 } else {
1463 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1464 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
1465 }
Helmut Schaac295a812010-06-03 10:52:13 +02001466 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1467 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
1468 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
1469 rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x0000001f);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001470 } else {
1471 rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
1472 rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
1473 }
1474
1475 rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
1476 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
1477 rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
1478 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
1479 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
1480 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
1481 rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
1482 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
1483 rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
1484 rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
1485
1486 rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
1487 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001488 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 32);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001489 rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
1490 rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
1491
1492 rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
1493 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001494 if (rt2x00_rt_rev_gte(rt2x00dev, RT2872, REV_RT2872E) ||
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01001495 rt2x00_rt(rt2x00dev, RT2883) ||
Gertjan van Wingerde8d0c9b62010-04-11 14:31:10 +02001496 rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070E))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001497 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
1498 else
1499 rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
1500 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
1501 rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
1502 rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
1503
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001504 rt2800_register_read(rt2x00dev, LED_CFG, &reg);
1505 rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, 70);
1506 rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, 30);
1507 rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
1508 rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
1509 rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 3);
1510 rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
1511 rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
1512 rt2800_register_write(rt2x00dev, LED_CFG, reg);
1513
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001514 rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
1515
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001516 rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
1517 rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT, 15);
1518 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT, 31);
1519 rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
1520 rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
1521 rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
1522 rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
1523 rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
1524
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001525 rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
1526 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001527 rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001528 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
1529 rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001530 rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001531 rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
1532 rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
1533 rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
1534
1535 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001536 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001537 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
1538 rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
1539 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1540 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1541 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001542 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001543 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001544 rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1545 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001546 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
1547
1548 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001549 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 3);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001550 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
1551 rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
1552 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1553 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1554 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001555 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001556 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001557 rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 0);
1558 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, 1);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001559 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
1560
1561 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
1562 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
1563 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
1564 rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
1565 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1566 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1567 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1568 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1569 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1570 rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001571 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001572 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
1573
1574 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
1575 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001576 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL,
1577 !rt2x00_is_usb(rt2x00dev));
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001578 rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
1579 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1580 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1581 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1582 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1583 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1584 rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001585 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001586 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
1587
1588 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
1589 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
1590 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
1591 rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
1592 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1593 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1594 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1595 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
1596 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1597 rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001598 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001599 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
1600
1601 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
1602 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
1603 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
1604 rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
1605 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
1606 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
1607 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
1608 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
1609 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
1610 rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001611 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, 0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001612 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
1613
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001614 if (rt2x00_is_usb(rt2x00dev)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001615 rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
1616
1617 rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
1618 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
1619 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
1620 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
1621 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
1622 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
1623 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
1624 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
1625 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
1626 rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
1627 rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
1628 }
1629
1630 rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
1631 rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
1632
1633 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
1634 rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
1635 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
1636 IEEE80211_MAX_RTS_THRESHOLD);
1637 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
1638 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
1639
1640 rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001641
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001642 /*
1643 * Usually the CCK SIFS time should be set to 10 and the OFDM SIFS
1644 * time should be set to 16. However, the original Ralink driver uses
1645 * 16 for both and indeed using a value of 10 for CCK SIFS results in
1646 * connection problems with 11g + CTS protection. Hence, use the same
1647 * defaults as the Ralink driver: 16 for both, CCK and OFDM SIFS.
1648 */
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001649 rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
Helmut Schaaa21c2ab2010-05-06 12:29:04 +02001650 rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, 16);
1651 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, 16);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001652 rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
1653 rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, 314);
1654 rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
1655 rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
1656
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001657 rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
1658
1659 /*
1660 * ASIC will keep garbage value after boot, clear encryption keys.
1661 */
1662 for (i = 0; i < 4; i++)
1663 rt2800_register_write(rt2x00dev,
1664 SHARED_KEY_MODE_ENTRY(i), 0);
1665
1666 for (i = 0; i < 256; i++) {
1667 u32 wcid[2] = { 0xffffffff, 0x00ffffff };
1668 rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
1669 wcid, sizeof(wcid));
1670
1671 rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
1672 rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
1673 }
1674
1675 /*
1676 * Clear all beacons
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001677 */
Helmut Schaafdb87252010-06-29 21:48:06 +02001678 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE0);
1679 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE1);
1680 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE2);
1681 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE3);
1682 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE4);
1683 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE5);
1684 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE6);
1685 rt2800_clear_beacon(rt2x00dev, HW_BEACON_BASE7);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001686
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01001687 if (rt2x00_is_usb(rt2x00dev)) {
Gertjan van Wingerde785c3c02010-06-03 10:51:59 +02001688 rt2800_register_read(rt2x00dev, US_CYC_CNT, &reg);
1689 rt2x00_set_field32(&reg, US_CYC_CNT_CLOCK_CYCLE, 30);
1690 rt2800_register_write(rt2x00dev, US_CYC_CNT, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001691 }
1692
1693 rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
1694 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
1695 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
1696 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
1697 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
1698 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
1699 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
1700 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
1701 rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
1702 rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
1703
1704 rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
1705 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
1706 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
1707 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
1708 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
1709 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
1710 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
1711 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
1712 rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
1713 rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
1714
1715 rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
1716 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
1717 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
1718 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
1719 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
1720 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
1721 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
1722 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
1723 rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
1724 rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
1725
1726 rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
1727 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
1728 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
1729 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
1730 rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
1731 rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
1732
1733 /*
1734 * We must clear the error counters.
1735 * These registers are cleared on read,
1736 * so we may pass a useless variable to store the value.
1737 */
1738 rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
1739 rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
1740 rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
1741 rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
1742 rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
1743 rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
1744
Helmut Schaa9f926fb2010-07-11 12:28:23 +02001745 /*
1746 * Setup leadtime for pre tbtt interrupt to 6ms
1747 */
1748 rt2800_register_read(rt2x00dev, INT_TIMER_CFG, &reg);
1749 rt2x00_set_field32(&reg, INT_TIMER_CFG_PRE_TBTT_TIMER, 6 << 4);
1750 rt2800_register_write(rt2x00dev, INT_TIMER_CFG, reg);
1751
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001752 return 0;
1753}
1754EXPORT_SYMBOL_GPL(rt2800_init_registers);
1755
1756static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
1757{
1758 unsigned int i;
1759 u32 reg;
1760
1761 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1762 rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
1763 if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
1764 return 0;
1765
1766 udelay(REGISTER_BUSY_DELAY);
1767 }
1768
1769 ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
1770 return -EACCES;
1771}
1772
1773static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
1774{
1775 unsigned int i;
1776 u8 value;
1777
1778 /*
1779 * BBP was enabled after firmware was loaded,
1780 * but we need to reactivate it now.
1781 */
1782 rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
1783 rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
1784 msleep(1);
1785
1786 for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
1787 rt2800_bbp_read(rt2x00dev, 0, &value);
1788 if ((value != 0xff) && (value != 0x00))
1789 return 0;
1790 udelay(REGISTER_BUSY_DELAY);
1791 }
1792
1793 ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
1794 return -EACCES;
1795}
1796
1797int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
1798{
1799 unsigned int i;
1800 u16 eeprom;
1801 u8 reg_id;
1802 u8 value;
1803
1804 if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
1805 rt2800_wait_bbp_ready(rt2x00dev)))
1806 return -EACCES;
1807
Helmut Schaabaff8002010-04-28 09:58:59 +02001808 if (rt2800_is_305x_soc(rt2x00dev))
1809 rt2800_bbp_write(rt2x00dev, 31, 0x08);
1810
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001811 rt2800_bbp_write(rt2x00dev, 65, 0x2c);
1812 rt2800_bbp_write(rt2x00dev, 66, 0x38);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001813
1814 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860C)) {
1815 rt2800_bbp_write(rt2x00dev, 69, 0x16);
1816 rt2800_bbp_write(rt2x00dev, 73, 0x12);
1817 } else {
1818 rt2800_bbp_write(rt2x00dev, 69, 0x12);
1819 rt2800_bbp_write(rt2x00dev, 73, 0x10);
1820 }
1821
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001822 rt2800_bbp_write(rt2x00dev, 70, 0x0a);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001823
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001824 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001825 rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001826 rt2x00_rt(rt2x00dev, RT3090) ||
1827 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001828 rt2800_bbp_write(rt2x00dev, 79, 0x13);
1829 rt2800_bbp_write(rt2x00dev, 80, 0x05);
1830 rt2800_bbp_write(rt2x00dev, 81, 0x33);
Helmut Schaabaff8002010-04-28 09:58:59 +02001831 } else if (rt2800_is_305x_soc(rt2x00dev)) {
1832 rt2800_bbp_write(rt2x00dev, 78, 0x0e);
1833 rt2800_bbp_write(rt2x00dev, 80, 0x08);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001834 } else {
1835 rt2800_bbp_write(rt2x00dev, 81, 0x37);
1836 }
1837
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001838 rt2800_bbp_write(rt2x00dev, 82, 0x62);
1839 rt2800_bbp_write(rt2x00dev, 83, 0x6a);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001840
Gertjan van Wingerde5ed8f452010-06-03 10:51:57 +02001841 if (rt2x00_rt_rev(rt2x00dev, RT2860, REV_RT2860D))
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001842 rt2800_bbp_write(rt2x00dev, 84, 0x19);
1843 else
1844 rt2800_bbp_write(rt2x00dev, 84, 0x99);
1845
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001846 rt2800_bbp_write(rt2x00dev, 86, 0x00);
1847 rt2800_bbp_write(rt2x00dev, 91, 0x04);
1848 rt2800_bbp_write(rt2x00dev, 92, 0x00);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001849
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001850 if (rt2x00_rt_rev_gte(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001851 rt2x00_rt_rev_gte(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001852 rt2x00_rt_rev_gte(rt2x00dev, RT3090, REV_RT3090E) ||
Helmut Schaabaff8002010-04-28 09:58:59 +02001853 rt2x00_rt_rev_gte(rt2x00dev, RT3390, REV_RT3390E) ||
1854 rt2800_is_305x_soc(rt2x00dev))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001855 rt2800_bbp_write(rt2x00dev, 103, 0xc0);
1856 else
1857 rt2800_bbp_write(rt2x00dev, 103, 0x00);
1858
Helmut Schaabaff8002010-04-28 09:58:59 +02001859 if (rt2800_is_305x_soc(rt2x00dev))
1860 rt2800_bbp_write(rt2x00dev, 105, 0x01);
1861 else
1862 rt2800_bbp_write(rt2x00dev, 105, 0x05);
Gertjan van Wingerdea9dce142010-04-11 14:31:11 +02001863 rt2800_bbp_write(rt2x00dev, 106, 0x35);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001864
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001865 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001866 rt2x00_rt(rt2x00dev, RT3090) ||
1867 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001868 rt2800_bbp_read(rt2x00dev, 138, &value);
1869
1870 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
1871 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
1872 value |= 0x20;
1873 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
1874 value &= ~0x02;
1875
1876 rt2800_bbp_write(rt2x00dev, 138, value);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001877 }
1878
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001879
1880 for (i = 0; i < EEPROM_BBP_SIZE; i++) {
1881 rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
1882
1883 if (eeprom != 0xffff && eeprom != 0x0000) {
1884 reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
1885 value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
1886 rt2800_bbp_write(rt2x00dev, reg_id, value);
1887 }
1888 }
1889
1890 return 0;
1891}
1892EXPORT_SYMBOL_GPL(rt2800_init_bbp);
1893
1894static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
1895 bool bw40, u8 rfcsr24, u8 filter_target)
1896{
1897 unsigned int i;
1898 u8 bbp;
1899 u8 rfcsr;
1900 u8 passband;
1901 u8 stopband;
1902 u8 overtuned = 0;
1903
1904 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1905
1906 rt2800_bbp_read(rt2x00dev, 4, &bbp);
1907 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
1908 rt2800_bbp_write(rt2x00dev, 4, bbp);
1909
1910 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
1911 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
1912 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
1913
1914 /*
1915 * Set power & frequency of passband test tone
1916 */
1917 rt2800_bbp_write(rt2x00dev, 24, 0);
1918
1919 for (i = 0; i < 100; i++) {
1920 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1921 msleep(1);
1922
1923 rt2800_bbp_read(rt2x00dev, 55, &passband);
1924 if (passband)
1925 break;
1926 }
1927
1928 /*
1929 * Set power & frequency of stopband test tone
1930 */
1931 rt2800_bbp_write(rt2x00dev, 24, 0x06);
1932
1933 for (i = 0; i < 100; i++) {
1934 rt2800_bbp_write(rt2x00dev, 25, 0x90);
1935 msleep(1);
1936
1937 rt2800_bbp_read(rt2x00dev, 55, &stopband);
1938
1939 if ((passband - stopband) <= filter_target) {
1940 rfcsr24++;
1941 overtuned += ((passband - stopband) == filter_target);
1942 } else
1943 break;
1944
1945 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1946 }
1947
1948 rfcsr24 -= !!overtuned;
1949
1950 rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
1951 return rfcsr24;
1952}
1953
1954int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
1955{
1956 u8 rfcsr;
1957 u8 bbp;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001958 u32 reg;
1959 u16 eeprom;
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001960
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001961 if (!rt2x00_rt(rt2x00dev, RT3070) &&
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001962 !rt2x00_rt(rt2x00dev, RT3071) &&
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02001963 !rt2x00_rt(rt2x00dev, RT3090) &&
Helmut Schaa23812382010-04-26 13:48:45 +02001964 !rt2x00_rt(rt2x00dev, RT3390) &&
Helmut Schaabaff8002010-04-28 09:58:59 +02001965 !rt2800_is_305x_soc(rt2x00dev))
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001966 return 0;
1967
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001968 /*
1969 * Init RF calibration.
1970 */
1971 rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
1972 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
1973 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1974 msleep(1);
1975 rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
1976 rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
1977
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02001978 if (rt2x00_rt(rt2x00dev, RT3070) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02001979 rt2x00_rt(rt2x00dev, RT3071) ||
1980 rt2x00_rt(rt2x00dev, RT3090)) {
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001981 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
1982 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
1983 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
1984 rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
1985 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02001986 rt2800_rfcsr_write(rt2x00dev, 10, 0x41);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001987 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
1988 rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
1989 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
1990 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
1991 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
1992 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
1993 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
1994 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
1995 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
1996 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
1997 rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
1998 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01001999 rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002000 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2001 rt2800_rfcsr_write(rt2x00dev, 0, 0xa0);
2002 rt2800_rfcsr_write(rt2x00dev, 1, 0xe1);
2003 rt2800_rfcsr_write(rt2x00dev, 2, 0xf1);
2004 rt2800_rfcsr_write(rt2x00dev, 3, 0x62);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002005 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002006 rt2800_rfcsr_write(rt2x00dev, 5, 0x8b);
2007 rt2800_rfcsr_write(rt2x00dev, 6, 0x42);
2008 rt2800_rfcsr_write(rt2x00dev, 7, 0x34);
2009 rt2800_rfcsr_write(rt2x00dev, 8, 0x00);
2010 rt2800_rfcsr_write(rt2x00dev, 9, 0xc0);
2011 rt2800_rfcsr_write(rt2x00dev, 10, 0x61);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002012 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002013 rt2800_rfcsr_write(rt2x00dev, 12, 0x3b);
2014 rt2800_rfcsr_write(rt2x00dev, 13, 0xe0);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002015 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002016 rt2800_rfcsr_write(rt2x00dev, 15, 0x53);
2017 rt2800_rfcsr_write(rt2x00dev, 16, 0xe0);
2018 rt2800_rfcsr_write(rt2x00dev, 17, 0x94);
2019 rt2800_rfcsr_write(rt2x00dev, 18, 0x5c);
2020 rt2800_rfcsr_write(rt2x00dev, 19, 0x4a);
2021 rt2800_rfcsr_write(rt2x00dev, 20, 0xb2);
2022 rt2800_rfcsr_write(rt2x00dev, 21, 0xf6);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002023 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002024 rt2800_rfcsr_write(rt2x00dev, 23, 0x14);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002025 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002026 rt2800_rfcsr_write(rt2x00dev, 25, 0x3d);
2027 rt2800_rfcsr_write(rt2x00dev, 26, 0x85);
2028 rt2800_rfcsr_write(rt2x00dev, 27, 0x00);
2029 rt2800_rfcsr_write(rt2x00dev, 28, 0x41);
2030 rt2800_rfcsr_write(rt2x00dev, 29, 0x8f);
2031 rt2800_rfcsr_write(rt2x00dev, 30, 0x20);
2032 rt2800_rfcsr_write(rt2x00dev, 31, 0x0f);
Helmut Schaabaff8002010-04-28 09:58:59 +02002033 } else if (rt2800_is_305x_soc(rt2x00dev)) {
Helmut Schaa23812382010-04-26 13:48:45 +02002034 rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
2035 rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
2036 rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
2037 rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
2038 rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
2039 rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
2040 rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
2041 rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
2042 rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
2043 rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
2044 rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
2045 rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
2046 rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
2047 rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
2048 rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
2049 rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
2050 rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
2051 rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
2052 rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
2053 rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
2054 rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
2055 rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
2056 rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
2057 rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
2058 rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
2059 rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
2060 rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
2061 rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
2062 rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
2063 rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
Helmut Schaabaff8002010-04-28 09:58:59 +02002064 rt2800_rfcsr_write(rt2x00dev, 30, 0x00);
2065 rt2800_rfcsr_write(rt2x00dev, 31, 0x00);
2066 return 0;
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002067 }
2068
2069 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F)) {
2070 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2071 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
2072 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2073 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002074 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
2075 rt2x00_rt(rt2x00dev, RT3090)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002076 rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
2077 rt2x00_set_field8(&rfcsr, RFCSR6_R2, 1);
2078 rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
2079
2080 rt2800_rfcsr_write(rt2x00dev, 31, 0x14);
2081
2082 rt2800_register_read(rt2x00dev, LDO_CFG0, &reg);
2083 rt2x00_set_field32(&reg, LDO_CFG0_BGSEL, 1);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002084 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
2085 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002086 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2087 if (rt2x00_get_field16(eeprom, EEPROM_NIC_DAC_TEST))
2088 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 3);
2089 else
2090 rt2x00_set_field32(&reg, LDO_CFG0_LDO_CORE_VLEVEL, 0);
2091 }
2092 rt2800_register_write(rt2x00dev, LDO_CFG0, reg);
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002093 } else if (rt2x00_rt(rt2x00dev, RT3390)) {
2094 rt2800_register_read(rt2x00dev, GPIO_SWITCH, &reg);
2095 rt2x00_set_field32(&reg, GPIO_SWITCH_5, 0);
2096 rt2800_register_write(rt2x00dev, GPIO_SWITCH, reg);
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002097 }
2098
2099 /*
2100 * Set RX Filter calibration for 20MHz and 40MHz
2101 */
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002102 if (rt2x00_rt(rt2x00dev, RT3070)) {
2103 rt2x00dev->calibration[0] =
2104 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
2105 rt2x00dev->calibration[1] =
2106 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002107 } else if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002108 rt2x00_rt(rt2x00dev, RT3090) ||
2109 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002110 rt2x00dev->calibration[0] =
2111 rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x13);
2112 rt2x00dev->calibration[1] =
2113 rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x15);
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002114 }
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002115
2116 /*
2117 * Set back to initial state
2118 */
2119 rt2800_bbp_write(rt2x00dev, 24, 0);
2120
2121 rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
2122 rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
2123 rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
2124
2125 /*
2126 * set BBP back to BW20
2127 */
2128 rt2800_bbp_read(rt2x00dev, 4, &bbp);
2129 rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
2130 rt2800_bbp_write(rt2x00dev, 4, bbp);
2131
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002132 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002133 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002134 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2135 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002136 rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
2137
2138 rt2800_register_read(rt2x00dev, OPT_14_CSR, &reg);
2139 rt2x00_set_field32(&reg, OPT_14_CSR_BIT0, 1);
2140 rt2800_register_write(rt2x00dev, OPT_14_CSR, reg);
2141
2142 rt2800_rfcsr_read(rt2x00dev, 17, &rfcsr);
2143 rt2x00_set_field8(&rfcsr, RFCSR17_TX_LO1_EN, 0);
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002144 if (rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002145 rt2x00_rt_rev_lt(rt2x00dev, RT3090, REV_RT3090E) ||
2146 rt2x00_rt_rev_lt(rt2x00dev, RT3390, REV_RT3390E)) {
Gertjan van Wingerde8440c292010-06-03 10:52:02 +02002147 if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002148 rt2x00_set_field8(&rfcsr, RFCSR17_R, 1);
2149 }
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002150 rt2x00_eeprom_read(rt2x00dev, EEPROM_TXMIXER_GAIN_BG, &eeprom);
2151 if (rt2x00_get_field16(eeprom, EEPROM_TXMIXER_GAIN_BG_VAL) >= 1)
2152 rt2x00_set_field8(&rfcsr, RFCSR17_TXMIXER_GAIN,
2153 rt2x00_get_field16(eeprom,
2154 EEPROM_TXMIXER_GAIN_BG_VAL));
2155 rt2800_rfcsr_write(rt2x00dev, 17, rfcsr);
2156
Gertjan van Wingerde64522952010-04-11 14:31:14 +02002157 if (rt2x00_rt(rt2x00dev, RT3090)) {
2158 rt2800_bbp_read(rt2x00dev, 138, &bbp);
2159
2160 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2161 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) == 1)
2162 rt2x00_set_field8(&bbp, BBP138_RX_ADC1, 0);
2163 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) == 1)
2164 rt2x00_set_field8(&bbp, BBP138_TX_DAC1, 1);
2165
2166 rt2800_bbp_write(rt2x00dev, 138, bbp);
2167 }
2168
2169 if (rt2x00_rt(rt2x00dev, RT3071) ||
Gertjan van Wingerdecc78e902010-04-11 14:31:15 +02002170 rt2x00_rt(rt2x00dev, RT3090) ||
2171 rt2x00_rt(rt2x00dev, RT3390)) {
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002172 rt2800_rfcsr_read(rt2x00dev, 1, &rfcsr);
2173 rt2x00_set_field8(&rfcsr, RFCSR1_RF_BLOCK_EN, 1);
2174 rt2x00_set_field8(&rfcsr, RFCSR1_RX0_PD, 0);
2175 rt2x00_set_field8(&rfcsr, RFCSR1_TX0_PD, 0);
2176 rt2x00_set_field8(&rfcsr, RFCSR1_RX1_PD, 1);
2177 rt2x00_set_field8(&rfcsr, RFCSR1_TX1_PD, 1);
2178 rt2800_rfcsr_write(rt2x00dev, 1, rfcsr);
2179
2180 rt2800_rfcsr_read(rt2x00dev, 15, &rfcsr);
2181 rt2x00_set_field8(&rfcsr, RFCSR15_TX_LO2_EN, 0);
2182 rt2800_rfcsr_write(rt2x00dev, 15, rfcsr);
2183
2184 rt2800_rfcsr_read(rt2x00dev, 20, &rfcsr);
2185 rt2x00_set_field8(&rfcsr, RFCSR20_RX_LO1_EN, 0);
2186 rt2800_rfcsr_write(rt2x00dev, 20, rfcsr);
2187
2188 rt2800_rfcsr_read(rt2x00dev, 21, &rfcsr);
2189 rt2x00_set_field8(&rfcsr, RFCSR21_RX_LO2_EN, 0);
2190 rt2800_rfcsr_write(rt2x00dev, 21, rfcsr);
2191 }
2192
2193 if (rt2x00_rt(rt2x00dev, RT3070) || rt2x00_rt(rt2x00dev, RT3071)) {
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002194 rt2800_rfcsr_read(rt2x00dev, 27, &rfcsr);
Gertjan van Wingerded5385bf2010-04-11 14:31:13 +02002195 if (rt2x00_rt_rev_lt(rt2x00dev, RT3070, REV_RT3070F) ||
2196 rt2x00_rt_rev_lt(rt2x00dev, RT3071, REV_RT3071E))
Gertjan van Wingerde8cdd15e2010-04-11 14:31:12 +02002197 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 3);
2198 else
2199 rt2x00_set_field8(&rfcsr, RFCSR27_R1, 0);
2200 rt2x00_set_field8(&rfcsr, RFCSR27_R2, 0);
2201 rt2x00_set_field8(&rfcsr, RFCSR27_R3, 0);
2202 rt2x00_set_field8(&rfcsr, RFCSR27_R4, 0);
2203 rt2800_rfcsr_write(rt2x00dev, 27, rfcsr);
2204 }
2205
Bartlomiej Zolnierkiewiczfcf51542009-11-04 18:36:57 +01002206 return 0;
2207}
2208EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002209
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002210int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
2211{
2212 u32 reg;
2213
2214 rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
2215
2216 return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
2217}
2218EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
2219
2220static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
2221{
2222 u32 reg;
2223
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002224 mutex_lock(&rt2x00dev->csr_mutex);
2225
2226 rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002227 rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
2228 rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
2229 rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002230 rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002231
2232 /* Wait until the EEPROM has been loaded */
2233 rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
2234
2235 /* Apparently the data is read from end to start */
Gertjan van Wingerde31a4cf12009-11-14 20:20:36 +01002236 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
2237 (u32 *)&rt2x00dev->eeprom[i]);
2238 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
2239 (u32 *)&rt2x00dev->eeprom[i + 2]);
2240 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
2241 (u32 *)&rt2x00dev->eeprom[i + 4]);
2242 rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
2243 (u32 *)&rt2x00dev->eeprom[i + 6]);
2244
2245 mutex_unlock(&rt2x00dev->csr_mutex);
Bartlomiej Zolnierkiewicz30e84032009-11-08 14:39:48 +01002246}
2247
2248void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
2249{
2250 unsigned int i;
2251
2252 for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
2253 rt2800_efuse_read(rt2x00dev, i);
2254}
2255EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
2256
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002257int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
2258{
2259 u16 word;
2260 u8 *mac;
2261 u8 default_lna_gain;
2262
2263 /*
2264 * Start validation of the data that has been read.
2265 */
2266 mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
2267 if (!is_valid_ether_addr(mac)) {
2268 random_ether_addr(mac);
2269 EEPROM(rt2x00dev, "MAC: %pM\n", mac);
2270 }
2271
2272 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
2273 if (word == 0xffff) {
2274 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2275 rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
2276 rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
2277 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2278 EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002279 } else if (rt2x00_rt(rt2x00dev, RT2860) ||
Gertjan van Wingerdee148b4c2010-04-11 14:31:09 +02002280 rt2x00_rt(rt2x00dev, RT2872)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002281 /*
2282 * There is a max of 2 RX streams for RT28x0 series
2283 */
2284 if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
2285 rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
2286 rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
2287 }
2288
2289 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
2290 if (word == 0xffff) {
2291 rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
2292 rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
2293 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
2294 rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
2295 rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
2296 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
2297 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
2298 rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
2299 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
2300 rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002301 rt2x00_set_field16(&word, EEPROM_NIC_ANT_DIVERSITY, 0);
2302 rt2x00_set_field16(&word, EEPROM_NIC_DAC_TEST, 0);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002303 rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
2304 EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
2305 }
2306
2307 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
2308 if ((word & 0x00ff) == 0x00ff) {
2309 rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002310 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2311 EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
2312 }
2313 if ((word & 0xff00) == 0xff00) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002314 rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
2315 LED_MODE_TXRX_ACTIVITY);
2316 rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
2317 rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
2318 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
2319 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
2320 rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
Gertjan van Wingerdeec2d1792010-06-29 21:44:50 +02002321 EEPROM(rt2x00dev, "Led Mode: 0x%04x\n", word);
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002322 }
2323
2324 /*
2325 * During the LNA validation we are going to use
2326 * lna0 as correct value. Note that EEPROM_LNA
2327 * is never validated.
2328 */
2329 rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
2330 default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
2331
2332 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
2333 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
2334 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
2335 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
2336 rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
2337 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
2338
2339 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
2340 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
2341 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
2342 if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
2343 rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
2344 rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
2345 default_lna_gain);
2346 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
2347
2348 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
2349 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
2350 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
2351 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
2352 rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
2353 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
2354
2355 rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
2356 if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
2357 rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
2358 if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
2359 rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
2360 rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
2361 default_lna_gain);
2362 rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
2363
2364 return 0;
2365}
2366EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
2367
2368int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
2369{
2370 u32 reg;
2371 u16 value;
2372 u16 eeprom;
2373
2374 /*
2375 * Read EEPROM word for configuration.
2376 */
2377 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2378
2379 /*
2380 * Identify RF chipset.
2381 */
2382 value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
2383 rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
2384
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002385 rt2x00_set_chip(rt2x00dev, rt2x00_get_field32(reg, MAC_CSR0_CHIPSET),
2386 value, rt2x00_get_field32(reg, MAC_CSR0_REVISION));
Gertjan van Wingerde714fa6632010-02-13 20:55:48 +01002387
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002388 if (!rt2x00_rt(rt2x00dev, RT2860) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002389 !rt2x00_rt(rt2x00dev, RT2872) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002390 !rt2x00_rt(rt2x00dev, RT2883) &&
Gertjan van Wingerde49e721e2010-02-13 20:55:49 +01002391 !rt2x00_rt(rt2x00dev, RT3070) &&
2392 !rt2x00_rt(rt2x00dev, RT3071) &&
2393 !rt2x00_rt(rt2x00dev, RT3090) &&
2394 !rt2x00_rt(rt2x00dev, RT3390) &&
2395 !rt2x00_rt(rt2x00dev, RT3572)) {
2396 ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
2397 return -ENODEV;
2398 }
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002399
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002400 if (!rt2x00_rf(rt2x00dev, RF2820) &&
2401 !rt2x00_rf(rt2x00dev, RF2850) &&
2402 !rt2x00_rf(rt2x00dev, RF2720) &&
2403 !rt2x00_rf(rt2x00dev, RF2750) &&
2404 !rt2x00_rf(rt2x00dev, RF3020) &&
2405 !rt2x00_rf(rt2x00dev, RF2020) &&
2406 !rt2x00_rf(rt2x00dev, RF3021) &&
Gertjan van Wingerde6c0fe262009-12-30 11:36:31 +01002407 !rt2x00_rf(rt2x00dev, RF3022) &&
2408 !rt2x00_rf(rt2x00dev, RF3052)) {
Bartlomiej Zolnierkiewicz38bd7b82009-11-08 14:39:01 +01002409 ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
2410 return -ENODEV;
2411 }
2412
2413 /*
2414 * Identify default antenna configuration.
2415 */
2416 rt2x00dev->default_ant.tx =
2417 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
2418 rt2x00dev->default_ant.rx =
2419 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
2420
2421 /*
2422 * Read frequency offset and RF programming sequence.
2423 */
2424 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
2425 rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
2426
2427 /*
2428 * Read external LNA informations.
2429 */
2430 rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
2431
2432 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
2433 __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
2434 if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
2435 __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
2436
2437 /*
2438 * Detect if this device has an hardware controlled radio.
2439 */
2440 if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
2441 __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
2442
2443 /*
2444 * Store led settings, for correct led behaviour.
2445 */
2446#ifdef CONFIG_RT2X00_LIB_LEDS
2447 rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
2448 rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
2449 rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
2450
2451 rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
2452#endif /* CONFIG_RT2X00_LIB_LEDS */
2453
2454 return 0;
2455}
2456EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
2457
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002458/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002459 * RF value list for rt28xx
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002460 * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
2461 */
2462static const struct rf_channel rf_vals[] = {
2463 { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
2464 { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
2465 { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
2466 { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
2467 { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
2468 { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
2469 { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
2470 { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
2471 { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
2472 { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
2473 { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
2474 { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
2475 { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
2476 { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
2477
2478 /* 802.11 UNI / HyperLan 2 */
2479 { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
2480 { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
2481 { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
2482 { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
2483 { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
2484 { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
2485 { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
2486 { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
2487 { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
2488 { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
2489 { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
2490 { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
2491
2492 /* 802.11 HyperLan 2 */
2493 { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
2494 { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
2495 { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
2496 { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
2497 { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
2498 { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
2499 { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
2500 { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
2501 { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
2502 { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
2503 { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
2504 { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
2505 { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
2506 { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
2507 { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
2508 { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
2509
2510 /* 802.11 UNII */
2511 { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
2512 { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
2513 { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
2514 { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
2515 { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
2516 { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
2517 { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
2518 { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
2519 { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
2520 { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
2521 { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
2522
2523 /* 802.11 Japan */
2524 { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
2525 { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
2526 { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
2527 { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
2528 { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
2529 { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
2530 { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
2531};
2532
2533/*
Ivo van Doorn55f93212010-05-06 14:45:46 +02002534 * RF value list for rt3xxx
2535 * Supports: 2.4 GHz (all) & 5.2 GHz (RF3052)
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002536 */
Ivo van Doorn55f93212010-05-06 14:45:46 +02002537static const struct rf_channel rf_vals_3x[] = {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002538 {1, 241, 2, 2 },
2539 {2, 241, 2, 7 },
2540 {3, 242, 2, 2 },
2541 {4, 242, 2, 7 },
2542 {5, 243, 2, 2 },
2543 {6, 243, 2, 7 },
2544 {7, 244, 2, 2 },
2545 {8, 244, 2, 7 },
2546 {9, 245, 2, 2 },
2547 {10, 245, 2, 7 },
2548 {11, 246, 2, 2 },
2549 {12, 246, 2, 7 },
2550 {13, 247, 2, 2 },
2551 {14, 248, 2, 4 },
Ivo van Doorn55f93212010-05-06 14:45:46 +02002552
2553 /* 802.11 UNI / HyperLan 2 */
2554 {36, 0x56, 0, 4},
2555 {38, 0x56, 0, 6},
2556 {40, 0x56, 0, 8},
2557 {44, 0x57, 0, 0},
2558 {46, 0x57, 0, 2},
2559 {48, 0x57, 0, 4},
2560 {52, 0x57, 0, 8},
2561 {54, 0x57, 0, 10},
2562 {56, 0x58, 0, 0},
2563 {60, 0x58, 0, 4},
2564 {62, 0x58, 0, 6},
2565 {64, 0x58, 0, 8},
2566
2567 /* 802.11 HyperLan 2 */
2568 {100, 0x5b, 0, 8},
2569 {102, 0x5b, 0, 10},
2570 {104, 0x5c, 0, 0},
2571 {108, 0x5c, 0, 4},
2572 {110, 0x5c, 0, 6},
2573 {112, 0x5c, 0, 8},
2574 {116, 0x5d, 0, 0},
2575 {118, 0x5d, 0, 2},
2576 {120, 0x5d, 0, 4},
2577 {124, 0x5d, 0, 8},
2578 {126, 0x5d, 0, 10},
2579 {128, 0x5e, 0, 0},
2580 {132, 0x5e, 0, 4},
2581 {134, 0x5e, 0, 6},
2582 {136, 0x5e, 0, 8},
2583 {140, 0x5f, 0, 0},
2584
2585 /* 802.11 UNII */
2586 {149, 0x5f, 0, 9},
2587 {151, 0x5f, 0, 11},
2588 {153, 0x60, 0, 1},
2589 {157, 0x60, 0, 5},
2590 {159, 0x60, 0, 7},
2591 {161, 0x60, 0, 9},
2592 {165, 0x61, 0, 1},
2593 {167, 0x61, 0, 3},
2594 {169, 0x61, 0, 5},
2595 {171, 0x61, 0, 7},
2596 {173, 0x61, 0, 9},
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002597};
2598
2599int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
2600{
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002601 struct hw_mode_spec *spec = &rt2x00dev->spec;
2602 struct channel_info *info;
2603 char *tx_power1;
2604 char *tx_power2;
2605 unsigned int i;
2606 u16 eeprom;
2607
2608 /*
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002609 * Disable powersaving as default on PCI devices.
2610 */
Gertjan van Wingerdecea90e52010-02-13 20:55:47 +01002611 if (rt2x00_is_pci(rt2x00dev) || rt2x00_is_soc(rt2x00dev))
Gertjan van Wingerde93b6bd22009-12-14 20:33:55 +01002612 rt2x00dev->hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
2613
2614 /*
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002615 * Initialize all hw fields.
2616 */
2617 rt2x00dev->hw->flags =
2618 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2619 IEEE80211_HW_SIGNAL_DBM |
2620 IEEE80211_HW_SUPPORTS_PS |
Helmut Schaa1df90802010-06-29 21:38:12 +02002621 IEEE80211_HW_PS_NULLFUNC_STACK |
2622 IEEE80211_HW_AMPDU_AGGREGATION;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002623
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002624 SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
2625 SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
2626 rt2x00_eeprom_addr(rt2x00dev,
2627 EEPROM_MAC_ADDR_0));
2628
Helmut Schaa3f2bee22010-06-14 22:12:01 +02002629 /*
2630 * As rt2800 has a global fallback table we cannot specify
2631 * more then one tx rate per frame but since the hw will
2632 * try several rates (based on the fallback table) we should
2633 * still initialize max_rates to the maximum number of rates
2634 * we are going to try. Otherwise mac80211 will truncate our
2635 * reported tx rates and the rc algortihm will end up with
2636 * incorrect data.
2637 */
2638 rt2x00dev->hw->max_rates = 7;
2639 rt2x00dev->hw->max_rate_tries = 1;
2640
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002641 rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
2642
2643 /*
2644 * Initialize hw_mode information.
2645 */
2646 spec->supported_bands = SUPPORT_BAND_2GHZ;
2647 spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
2648
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002649 if (rt2x00_rf(rt2x00dev, RF2820) ||
Ivo van Doorn55f93212010-05-06 14:45:46 +02002650 rt2x00_rf(rt2x00dev, RF2720)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002651 spec->num_channels = 14;
2652 spec->channels = rf_vals;
Ivo van Doorn55f93212010-05-06 14:45:46 +02002653 } else if (rt2x00_rf(rt2x00dev, RF2850) ||
2654 rt2x00_rf(rt2x00dev, RF2750)) {
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002655 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2656 spec->num_channels = ARRAY_SIZE(rf_vals);
2657 spec->channels = rf_vals;
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002658 } else if (rt2x00_rf(rt2x00dev, RF3020) ||
2659 rt2x00_rf(rt2x00dev, RF2020) ||
2660 rt2x00_rf(rt2x00dev, RF3021) ||
2661 rt2x00_rf(rt2x00dev, RF3022)) {
Ivo van Doorn55f93212010-05-06 14:45:46 +02002662 spec->num_channels = 14;
2663 spec->channels = rf_vals_3x;
2664 } else if (rt2x00_rf(rt2x00dev, RF3052)) {
2665 spec->supported_bands |= SUPPORT_BAND_5GHZ;
2666 spec->num_channels = ARRAY_SIZE(rf_vals_3x);
2667 spec->channels = rf_vals_3x;
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002668 }
2669
2670 /*
2671 * Initialize HT information.
2672 */
Gertjan van Wingerde5122d892009-12-23 00:03:25 +01002673 if (!rt2x00_rf(rt2x00dev, RF2020))
Gertjan van Wingerde38a522e2009-11-23 22:44:47 +01002674 spec->ht.ht_supported = true;
2675 else
2676 spec->ht.ht_supported = false;
2677
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002678 spec->ht.cap =
Gertjan van Wingerde06443e42010-06-03 10:52:08 +02002679 IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002680 IEEE80211_HT_CAP_GRN_FLD |
2681 IEEE80211_HT_CAP_SGI_20 |
Ivo van Doornaa674632010-06-29 21:48:37 +02002682 IEEE80211_HT_CAP_SGI_40;
Helmut Schaa22cabaa2010-06-03 10:52:10 +02002683
2684 if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) >= 2)
2685 spec->ht.cap |= IEEE80211_HT_CAP_TX_STBC;
2686
Ivo van Doornaa674632010-06-29 21:48:37 +02002687 spec->ht.cap |=
2688 rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH) <<
2689 IEEE80211_HT_CAP_RX_STBC_SHIFT;
2690
Bartlomiej Zolnierkiewicz4da29332009-11-08 14:39:32 +01002691 spec->ht.ampdu_factor = 3;
2692 spec->ht.ampdu_density = 4;
2693 spec->ht.mcs.tx_params =
2694 IEEE80211_HT_MCS_TX_DEFINED |
2695 IEEE80211_HT_MCS_TX_RX_DIFF |
2696 ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
2697 IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
2698
2699 switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
2700 case 3:
2701 spec->ht.mcs.rx_mask[2] = 0xff;
2702 case 2:
2703 spec->ht.mcs.rx_mask[1] = 0xff;
2704 case 1:
2705 spec->ht.mcs.rx_mask[0] = 0xff;
2706 spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
2707 break;
2708 }
2709
2710 /*
2711 * Create channel information array
2712 */
2713 info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
2714 if (!info)
2715 return -ENOMEM;
2716
2717 spec->channels_info = info;
2718
2719 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
2720 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
2721
2722 for (i = 0; i < 14; i++) {
2723 info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
2724 info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
2725 }
2726
2727 if (spec->num_channels > 14) {
2728 tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
2729 tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
2730
2731 for (i = 14; i < spec->num_channels; i++) {
2732 info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
2733 info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
2734 }
2735 }
2736
2737 return 0;
2738}
2739EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
2740
2741/*
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002742 * IEEE80211 stack callback functions.
2743 */
Helmut Schaae7836192010-07-11 12:28:54 +02002744void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx, u32 *iv32,
2745 u16 *iv16)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002746{
2747 struct rt2x00_dev *rt2x00dev = hw->priv;
2748 struct mac_iveiv_entry iveiv_entry;
2749 u32 offset;
2750
2751 offset = MAC_IVEIV_ENTRY(hw_key_idx);
2752 rt2800_register_multiread(rt2x00dev, offset,
2753 &iveiv_entry, sizeof(iveiv_entry));
2754
Julia Lawall855da5e2009-12-13 17:07:45 +01002755 memcpy(iv16, &iveiv_entry.iv[0], sizeof(*iv16));
2756 memcpy(iv32, &iveiv_entry.iv[4], sizeof(*iv32));
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002757}
Helmut Schaae7836192010-07-11 12:28:54 +02002758EXPORT_SYMBOL_GPL(rt2800_get_tkip_seq);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002759
Helmut Schaae7836192010-07-11 12:28:54 +02002760int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002761{
2762 struct rt2x00_dev *rt2x00dev = hw->priv;
2763 u32 reg;
2764 bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
2765
2766 rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
2767 rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
2768 rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
2769
2770 rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
2771 rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
2772 rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
2773
2774 rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
2775 rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
2776 rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
2777
2778 rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
2779 rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
2780 rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
2781
2782 rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
2783 rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
2784 rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
2785
2786 rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
2787 rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
2788 rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
2789
2790 rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
2791 rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
2792 rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
2793
2794 return 0;
2795}
Helmut Schaae7836192010-07-11 12:28:54 +02002796EXPORT_SYMBOL_GPL(rt2800_set_rts_threshold);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002797
Helmut Schaae7836192010-07-11 12:28:54 +02002798int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
2799 const struct ieee80211_tx_queue_params *params)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002800{
2801 struct rt2x00_dev *rt2x00dev = hw->priv;
2802 struct data_queue *queue;
2803 struct rt2x00_field32 field;
2804 int retval;
2805 u32 reg;
2806 u32 offset;
2807
2808 /*
2809 * First pass the configuration through rt2x00lib, that will
2810 * update the queue settings and validate the input. After that
2811 * we are free to update the registers based on the value
2812 * in the queue parameter.
2813 */
2814 retval = rt2x00mac_conf_tx(hw, queue_idx, params);
2815 if (retval)
2816 return retval;
2817
2818 /*
2819 * We only need to perform additional register initialization
2820 * for WMM queues/
2821 */
2822 if (queue_idx >= 4)
2823 return 0;
2824
2825 queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
2826
2827 /* Update WMM TXOP register */
2828 offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
2829 field.bit_offset = (queue_idx & 1) * 16;
2830 field.bit_mask = 0xffff << field.bit_offset;
2831
2832 rt2800_register_read(rt2x00dev, offset, &reg);
2833 rt2x00_set_field32(&reg, field, queue->txop);
2834 rt2800_register_write(rt2x00dev, offset, reg);
2835
2836 /* Update WMM registers */
2837 field.bit_offset = queue_idx * 4;
2838 field.bit_mask = 0xf << field.bit_offset;
2839
2840 rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
2841 rt2x00_set_field32(&reg, field, queue->aifs);
2842 rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
2843
2844 rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
2845 rt2x00_set_field32(&reg, field, queue->cw_min);
2846 rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
2847
2848 rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
2849 rt2x00_set_field32(&reg, field, queue->cw_max);
2850 rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
2851
2852 /* Update EDCA registers */
2853 offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
2854
2855 rt2800_register_read(rt2x00dev, offset, &reg);
2856 rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
2857 rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
2858 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
2859 rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
2860 rt2800_register_write(rt2x00dev, offset, reg);
2861
2862 return 0;
2863}
Helmut Schaae7836192010-07-11 12:28:54 +02002864EXPORT_SYMBOL_GPL(rt2800_conf_tx);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002865
Helmut Schaae7836192010-07-11 12:28:54 +02002866u64 rt2800_get_tsf(struct ieee80211_hw *hw)
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002867{
2868 struct rt2x00_dev *rt2x00dev = hw->priv;
2869 u64 tsf;
2870 u32 reg;
2871
2872 rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
2873 tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
2874 rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
2875 tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
2876
2877 return tsf;
2878}
Helmut Schaae7836192010-07-11 12:28:54 +02002879EXPORT_SYMBOL_GPL(rt2800_get_tsf);
Bartlomiej Zolnierkiewicz2ce33992009-11-04 18:37:05 +01002880
Helmut Schaae7836192010-07-11 12:28:54 +02002881int rt2800_ampdu_action(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
2882 enum ieee80211_ampdu_mlme_action action,
2883 struct ieee80211_sta *sta, u16 tid, u16 *ssn)
Helmut Schaa1df90802010-06-29 21:38:12 +02002884{
Helmut Schaa1df90802010-06-29 21:38:12 +02002885 int ret = 0;
2886
2887 switch (action) {
2888 case IEEE80211_AMPDU_RX_START:
2889 case IEEE80211_AMPDU_RX_STOP:
2890 /* we don't support RX aggregation yet */
2891 ret = -ENOTSUPP;
2892 break;
2893 case IEEE80211_AMPDU_TX_START:
2894 ieee80211_start_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2895 break;
2896 case IEEE80211_AMPDU_TX_STOP:
2897 ieee80211_stop_tx_ba_cb_irqsafe(vif, sta->addr, tid);
2898 break;
2899 case IEEE80211_AMPDU_TX_OPERATIONAL:
2900 break;
2901 default:
Ivo van Doorn4e9e58c2010-06-29 21:49:50 +02002902 WARNING((struct rt2x00_dev *)hw->priv, "Unknown AMPDU action\n");
Helmut Schaa1df90802010-06-29 21:38:12 +02002903 }
2904
2905 return ret;
2906}
Helmut Schaae7836192010-07-11 12:28:54 +02002907EXPORT_SYMBOL_GPL(rt2800_ampdu_action);
Ivo van Doorna5ea2f02010-06-14 22:13:15 +02002908
2909MODULE_AUTHOR(DRV_PROJECT ", Bartlomiej Zolnierkiewicz");
2910MODULE_VERSION(DRV_VERSION);
2911MODULE_DESCRIPTION("Ralink RT2800 library");
2912MODULE_LICENSE("GPL");