blob: c415a496de3a1a08d02ddc6668cf4f49ba98a979 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * include/linux/fsl_devices.h
3 *
4 * Definitions for any platform device related flags or structures for
5 * Freescale processor devices
6 *
Kumar Gala4c8d3d92005-11-13 16:06:30 -08007 * Maintainer: Kumar Gala <galak@kernel.crashing.org>
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Copyright 2004 Freescale Semiconductor, Inc
10 *
11 * This program is free software; you can redistribute it and/or modify it
12 * under the terms of the GNU General Public License as published by the
13 * Free Software Foundation; either version 2 of the License, or (at your
14 * option) any later version.
15 */
16
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#ifndef _FSL_DEVICE_H_
18#define _FSL_DEVICE_H_
19
20#include <linux/types.h>
Kumar Galad10f7342006-12-10 23:26:16 -060021#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23/*
24 * Some conventions on how we handle peripherals on Freescale chips
25 *
26 * unique device: a platform_device entry in fsl_plat_devs[] plus
27 * associated device information in its platform_data structure.
28 *
29 * A chip is described by a set of unique devices.
30 *
31 * Each sub-arch has its own master list of unique devices and
32 * enumerates them by enum fsl_devices in a sub-arch specific header
33 *
34 * The platform data structure is broken into two parts. The
35 * first is device specific information that help identify any
36 * unique features of a peripheral. The second is any
37 * information that may be defined by the board or how the device
38 * is connected externally of the chip.
39 *
40 * naming conventions:
41 * - platform data structures: <driver>_platform_data
42 * - platform data device flags: FSL_<driver>_DEV_<FLAG>
43 * - platform data board flags: FSL_<driver>_BRD_<FLAG>
44 *
45 */
46
47struct gianfar_platform_data {
48 /* device specific information */
Li Yang98658532006-10-03 23:10:46 -050049 u32 device_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 /* board specific information */
Li Yang98658532006-10-03 23:10:46 -050051 u32 board_flags;
Andy Fleming9d9326d2008-04-09 19:38:13 -050052 char bus_id[MII_BUS_ID_SIZE];
Li Yang98658532006-10-03 23:10:46 -050053 u32 phy_id;
54 u8 mac_addr[6];
Andy Fleming7132ab72007-07-11 11:43:07 -050055 phy_interface_t interface;
Linus Torvalds1da177e2005-04-16 15:20:36 -070056};
57
Andy Flemingb37665e2005-10-28 17:46:27 -070058struct gianfar_mdio_data {
Andy Flemingb37665e2005-10-28 17:46:27 -070059 /* board specific information */
Li Yang98658532006-10-03 23:10:46 -050060 int irq[32];
Andy Flemingb37665e2005-10-28 17:46:27 -070061};
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Flags related to gianfar device features */
64#define FSL_GIANFAR_DEV_HAS_GIGABIT 0x00000001
65#define FSL_GIANFAR_DEV_HAS_COALESCE 0x00000002
66#define FSL_GIANFAR_DEV_HAS_RMON 0x00000004
67#define FSL_GIANFAR_DEV_HAS_MULTI_INTR 0x00000008
Kumar Gala5b37b702005-06-21 17:15:18 -070068#define FSL_GIANFAR_DEV_HAS_CSUM 0x00000010
69#define FSL_GIANFAR_DEV_HAS_VLAN 0x00000020
70#define FSL_GIANFAR_DEV_HAS_EXTENDED_HASH 0x00000040
71#define FSL_GIANFAR_DEV_HAS_PADDING 0x00000080
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73/* Flags in gianfar_platform_data */
Kumar Gala5b37b702005-06-21 17:15:18 -070074#define FSL_GIANFAR_BRD_HAS_PHY_INTR 0x00000001 /* set or use a timer */
75#define FSL_GIANFAR_BRD_IS_REDUCED 0x00000002 /* Set if RGMII, RMII */
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
77struct fsl_i2c_platform_data {
78 /* device specific information */
Li Yang98658532006-10-03 23:10:46 -050079 u32 device_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -070080};
81
82/* Flags related to I2C device features */
83#define FSL_I2C_DEV_SEPARATE_DFSRR 0x00000001
84#define FSL_I2C_DEV_CLOCK_5200 0x00000002
85
Randy Vinson80cb9ae2006-01-20 13:53:38 -080086enum fsl_usb2_operating_modes {
87 FSL_USB2_MPH_HOST,
88 FSL_USB2_DR_HOST,
89 FSL_USB2_DR_DEVICE,
90 FSL_USB2_DR_OTG,
91};
92
93enum fsl_usb2_phy_modes {
94 FSL_USB2_PHY_NONE,
95 FSL_USB2_PHY_ULPI,
96 FSL_USB2_PHY_UTMI,
97 FSL_USB2_PHY_UTMI_WIDE,
98 FSL_USB2_PHY_SERIAL,
99};
100
101struct fsl_usb2_platform_data {
102 /* board specific information */
Li Yang98658532006-10-03 23:10:46 -0500103 enum fsl_usb2_operating_modes operating_mode;
104 enum fsl_usb2_phy_modes phy_mode;
105 unsigned int port_enables;
Randy Vinson80cb9ae2006-01-20 13:53:38 -0800106};
107
108/* Flags in fsl_usb2_mph_platform_data */
109#define FSL_USB2_PORT0_ENABLED 0x00000001
110#define FSL_USB2_PORT1_ENABLED 0x00000002
111
Kumar Galaccf06992006-05-20 15:00:15 -0700112struct fsl_spi_platform_data {
113 u32 initial_spmode; /* initial SPMODE value */
114 u16 bus_num;
Joakim Tjernlundf29ba282007-07-17 04:04:12 -0700115 bool qe_mode;
Kumar Galaccf06992006-05-20 15:00:15 -0700116 /* board specific information */
117 u16 max_chipselect;
118 void (*activate_cs)(u8 cs, u8 polarity);
119 void (*deactivate_cs)(u8 cs, u8 polarity);
120 u32 sysclk;
121};
122
Vitaly Bordug80128ff2007-07-09 11:37:35 -0700123struct mpc8xx_pcmcia_ops {
124 void(*hw_ctrl)(int slot, int enable);
125 int(*voltage_set)(int slot, int vcc, int vpp);
126};
127
Li Yang98658532006-10-03 23:10:46 -0500128#endif /* _FSL_DEVICE_H_ */