blob: 84dea356d856e15822ef479b5b055ebef2a7f806 [file] [log] [blame]
Michael Buesch53a6e232008-01-13 21:23:44 +01001#ifndef B43_TABLES_NPHY_H_
2#define B43_TABLES_NPHY_H_
3
4#include <linux/types.h>
5
6
Rafał Miłecki97344852010-02-27 13:03:32 +01007struct b43_phy_n_sfo_cfg {
8 u16 phy_bw1a;
9 u16 phy_bw2;
10 u16 phy_bw3;
11 u16 phy_bw4;
12 u16 phy_bw5;
13 u16 phy_bw6;
14};
15
Michael Bueschd1591312008-01-14 00:05:57 +010016struct b43_nphy_channeltab_entry {
17 /* The channel number */
18 u8 channel;
Rafał Miłeckib15b3032010-03-29 00:53:13 +020019 /* The channel frequency in MHz */
20 u16 freq;
21 /* An unknown value */
22 u16 unk2;
Michael Bueschd1591312008-01-14 00:05:57 +010023 /* Radio register values on channelswitch */
24 u8 radio_pll_ref;
25 u8 radio_rf_pllmod0;
26 u8 radio_rf_pllmod1;
27 u8 radio_vco_captail;
28 u8 radio_vco_cal1;
29 u8 radio_vco_cal2;
30 u8 radio_pll_lfc1;
31 u8 radio_pll_lfr1;
32 u8 radio_pll_lfc2;
33 u8 radio_lgbuf_cenbuf;
34 u8 radio_lgen_tune1;
35 u8 radio_lgen_tune2;
36 u8 radio_c1_lgbuf_atune;
37 u8 radio_c1_lgbuf_gtune;
38 u8 radio_c1_rx_rfr1;
39 u8 radio_c1_tx_pgapadtn;
40 u8 radio_c1_tx_mxbgtrim;
41 u8 radio_c2_lgbuf_atune;
42 u8 radio_c2_lgbuf_gtune;
43 u8 radio_c2_rx_rfr1;
44 u8 radio_c2_tx_pgapadtn;
45 u8 radio_c2_tx_mxbgtrim;
46 /* PHY register values on channelswitch */
Rafał Miłeckib15b3032010-03-29 00:53:13 +020047 struct b43_phy_n_sfo_cfg phy_regs;
Michael Bueschd1591312008-01-14 00:05:57 +010048};
49
50
Michael Buesch53a6e232008-01-13 21:23:44 +010051struct b43_wldev;
52
Rafał Miłeckif8187b52010-01-15 12:34:21 +010053struct nphy_txiqcal_ladder {
54 u8 percent;
55 u8 g_env;
56};
57
Rafał Miłecki75377b22010-01-22 01:53:13 +010058struct nphy_rf_control_override_rev2 {
59 u8 addr0;
60 u8 addr1;
61 u16 bmask;
62 u8 shift;
63};
64
65struct nphy_rf_control_override_rev3 {
66 u16 val_mask;
67 u8 val_shift;
68 u8 en_addr0;
69 u8 val_addr0;
70 u8 en_addr1;
71 u8 val_addr1;
72};
73
Michael Buesch53a6e232008-01-13 21:23:44 +010074/* Upload the default register value table.
75 * If "ghz5" is true, we upload the 5Ghz table. Otherwise the 2.4Ghz
76 * table is uploaded. If "ignore_uploadflag" is true, we upload any value
77 * and ignore the "UPLOAD" flag. */
78void b2055_upload_inittab(struct b43_wldev *dev,
79 bool ghz5, bool ignore_uploadflag);
80
81
Michael Bueschd1591312008-01-14 00:05:57 +010082/* Get the NPHY Channel Switch Table entry for a channel number.
83 * Returns NULL on failure to find an entry. */
84const struct b43_nphy_channeltab_entry *
85b43_nphy_get_chantabent(struct b43_wldev *dev, u8 channel);
86
87
Michael Buesch8ac919b2008-01-16 02:14:23 +010088/* The N-PHY tables. */
89
90#define B43_NTAB_TYPEMASK 0xF0000000
91#define B43_NTAB_8BIT 0x10000000
92#define B43_NTAB_16BIT 0x20000000
93#define B43_NTAB_32BIT 0x30000000
94#define B43_NTAB8(table, offset) (((table) << 10) | (offset) | B43_NTAB_8BIT)
95#define B43_NTAB16(table, offset) (((table) << 10) | (offset) | B43_NTAB_16BIT)
96#define B43_NTAB32(table, offset) (((table) << 10) | (offset) | B43_NTAB_32BIT)
97
98/* Static N-PHY tables */
99#define B43_NTAB_FRAMESTRUCT B43_NTAB32(0x0A, 0x000) /* Frame Struct Table */
100#define B43_NTAB_FRAMESTRUCT_SIZE 832
101#define B43_NTAB_FRAMELT B43_NTAB8 (0x18, 0x000) /* Frame Lookup Table */
102#define B43_NTAB_FRAMELT_SIZE 32
103#define B43_NTAB_TMAP B43_NTAB32(0x0C, 0x000) /* T Map Table */
104#define B43_NTAB_TMAP_SIZE 448
105#define B43_NTAB_TDTRN B43_NTAB32(0x0E, 0x000) /* TDTRN Table */
106#define B43_NTAB_TDTRN_SIZE 704
107#define B43_NTAB_INTLEVEL B43_NTAB32(0x0D, 0x000) /* Int Level Table */
108#define B43_NTAB_INTLEVEL_SIZE 7
109#define B43_NTAB_PILOT B43_NTAB16(0x0B, 0x000) /* Pilot Table */
110#define B43_NTAB_PILOT_SIZE 88
111#define B43_NTAB_PILOTLT B43_NTAB32(0x14, 0x000) /* Pilot Lookup Table */
112#define B43_NTAB_PILOTLT_SIZE 6
113#define B43_NTAB_TDI20A0 B43_NTAB32(0x13, 0x080) /* TDI Table 20 Antenna 0 */
114#define B43_NTAB_TDI20A0_SIZE 55
115#define B43_NTAB_TDI20A1 B43_NTAB32(0x13, 0x100) /* TDI Table 20 Antenna 1 */
116#define B43_NTAB_TDI20A1_SIZE 55
117#define B43_NTAB_TDI40A0 B43_NTAB32(0x13, 0x280) /* TDI Table 40 Antenna 0 */
118#define B43_NTAB_TDI40A0_SIZE 110
119#define B43_NTAB_TDI40A1 B43_NTAB32(0x13, 0x300) /* TDI Table 40 Antenna 1 */
120#define B43_NTAB_TDI40A1_SIZE 110
121#define B43_NTAB_BDI B43_NTAB16(0x15, 0x000) /* BDI Table */
122#define B43_NTAB_BDI_SIZE 6
123#define B43_NTAB_CHANEST B43_NTAB32(0x16, 0x000) /* Channel Estimate Table */
124#define B43_NTAB_CHANEST_SIZE 96
125#define B43_NTAB_MCS B43_NTAB8 (0x12, 0x000) /* MCS Table */
126#define B43_NTAB_MCS_SIZE 128
127
128/* Volatile N-PHY tables */
129#define B43_NTAB_NOISEVAR10 B43_NTAB32(0x10, 0x000) /* Noise Var Table 10 */
130#define B43_NTAB_NOISEVAR10_SIZE 256
131#define B43_NTAB_NOISEVAR11 B43_NTAB32(0x10, 0x080) /* Noise Var Table 11 */
132#define B43_NTAB_NOISEVAR11_SIZE 256
133#define B43_NTAB_C0_ESTPLT B43_NTAB8 (0x1A, 0x000) /* Estimate Power Lookup Table Core 0 */
134#define B43_NTAB_C0_ESTPLT_SIZE 64
135#define B43_NTAB_C1_ESTPLT B43_NTAB8 (0x1B, 0x000) /* Estimate Power Lookup Table Core 1 */
136#define B43_NTAB_C1_ESTPLT_SIZE 64
137#define B43_NTAB_C0_ADJPLT B43_NTAB8 (0x1A, 0x040) /* Adjust Power Lookup Table Core 0 */
138#define B43_NTAB_C0_ADJPLT_SIZE 128
139#define B43_NTAB_C1_ADJPLT B43_NTAB8 (0x1B, 0x040) /* Adjust Power Lookup Table Core 1 */
140#define B43_NTAB_C1_ADJPLT_SIZE 128
141#define B43_NTAB_C0_GAINCTL B43_NTAB32(0x1A, 0x0C0) /* Gain Control Lookup Table Core 0 */
142#define B43_NTAB_C0_GAINCTL_SIZE 128
143#define B43_NTAB_C1_GAINCTL B43_NTAB32(0x1B, 0x0C0) /* Gain Control Lookup Table Core 1 */
144#define B43_NTAB_C1_GAINCTL_SIZE 128
145#define B43_NTAB_C0_IQLT B43_NTAB32(0x1A, 0x140) /* IQ Lookup Table Core 0 */
146#define B43_NTAB_C0_IQLT_SIZE 128
147#define B43_NTAB_C1_IQLT B43_NTAB32(0x1B, 0x140) /* IQ Lookup Table Core 1 */
148#define B43_NTAB_C1_IQLT_SIZE 128
149#define B43_NTAB_C0_LOFEEDTH B43_NTAB16(0x1A, 0x1C0) /* Local Oscillator Feed Through Lookup Table Core 0 */
150#define B43_NTAB_C0_LOFEEDTH_SIZE 128
151#define B43_NTAB_C1_LOFEEDTH B43_NTAB16(0x1B, 0x1C0) /* Local Oscillator Feed Through Lookup Table Core 1 */
152#define B43_NTAB_C1_LOFEEDTH_SIZE 128
153
Rafał Miłecki088e56b2010-01-15 13:02:45 +0100154#define B43_NTAB_TX_IQLO_CAL_LOFT_LADDER_40_SIZE 18
155#define B43_NTAB_TX_IQLO_CAL_LOFT_LADDER_20_SIZE 18
156#define B43_NTAB_TX_IQLO_CAL_IQIMB_LADDER_40_SIZE 18
157#define B43_NTAB_TX_IQLO_CAL_IQIMB_LADDER_20_SIZE 18
158#define B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3 11
159#define B43_NTAB_TX_IQLO_CAL_STARTCOEFS 9
160#define B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3 12
161#define B43_NTAB_TX_IQLO_CAL_CMDS_RECAL 10
162#define B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL 10
163#define B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3 12
164
Rafał Miłeckic643a662010-01-18 00:21:27 +0100165u32 b43_ntab_read(struct b43_wldev *dev, u32 offset);
Rafał Miłecki91458342010-01-18 00:21:35 +0100166void b43_ntab_read_bulk(struct b43_wldev *dev, u32 offset,
167 unsigned int nr_elements, void *_data);
Michael Buesch8ac919b2008-01-16 02:14:23 +0100168void b43_ntab_write(struct b43_wldev *dev, u32 offset, u32 value);
Rafał Miłecki2581b142010-01-18 00:21:21 +0100169void b43_ntab_write_bulk(struct b43_wldev *dev, u32 offset,
170 unsigned int nr_elements, const void *_data);
Michael Buesch8ac919b2008-01-16 02:14:23 +0100171
Rafał Miłecki4772ae12010-01-15 12:18:21 +0100172void b43_nphy_rev0_1_2_tables_init(struct b43_wldev *dev);
173void b43_nphy_rev3plus_tables_init(struct b43_wldev *dev);
Michael Buesch8ac919b2008-01-16 02:14:23 +0100174
Rafał Miłecki088e56b2010-01-15 13:02:45 +0100175extern const u32 b43_ntab_tx_gain_rev0_1_2[];
176extern const u32 b43_ntab_tx_gain_rev3plus_2ghz[];
177extern const u32 b43_ntab_tx_gain_rev3_5ghz[];
178extern const u32 b43_ntab_tx_gain_rev4_5ghz[];
179extern const u32 b43_ntab_tx_gain_rev5plus_5ghz[];
180
181extern const u32 txpwrctrl_tx_gain_ipa[];
182extern const u32 txpwrctrl_tx_gain_ipa_rev5[];
183extern const u32 txpwrctrl_tx_gain_ipa_rev6[];
184extern const u32 txpwrctrl_tx_gain_ipa_5g[];
185extern const u16 tbl_iqcal_gainparams[2][9][8];
186extern const struct nphy_txiqcal_ladder ladder_lo[];
187extern const struct nphy_txiqcal_ladder ladder_iq[];
188extern const u16 loscale[];
189
190extern const u16 tbl_tx_iqlo_cal_loft_ladder_40[];
191extern const u16 tbl_tx_iqlo_cal_loft_ladder_20[];
192extern const u16 tbl_tx_iqlo_cal_iqimb_ladder_40[];
193extern const u16 tbl_tx_iqlo_cal_iqimb_ladder_20[];
194extern const u16 tbl_tx_iqlo_cal_startcoefs_nphyrev3[];
195extern const u16 tbl_tx_iqlo_cal_startcoefs[];
196extern const u16 tbl_tx_iqlo_cal_cmds_recal_nphyrev3[];
197extern const u16 tbl_tx_iqlo_cal_cmds_recal[];
198extern const u16 tbl_tx_iqlo_cal_cmds_fullcal[];
199extern const u16 tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[];
Rafał Miłecki45ca6972010-01-22 01:53:15 +0100200extern const s16 tbl_tx_filter_coef_rev4[7][15];
Rafał Miłecki088e56b2010-01-15 13:02:45 +0100201
Rafał Miłecki75377b22010-01-22 01:53:13 +0100202extern const struct nphy_rf_control_override_rev2
203 tbl_rf_control_override_rev2[];
204extern const struct nphy_rf_control_override_rev3
205 tbl_rf_control_override_rev3[];
206
Michael Buesch53a6e232008-01-13 21:23:44 +0100207#endif /* B43_TABLES_NPHY_H_ */