blob: f9c721f415d4d01a5682be908a5fa8c78afe544e [file] [log] [blame]
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001/* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
Steve Mucklea55df6e2010-01-07 12:43:24 -08002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
Steve Mucklea55df6e2010-01-07 12:43:24 -080012 */
13
14#include <linux/kernel.h>
15#include <linux/platform_device.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070016#include <linux/gpio.h>
Steve Muckle9161d302010-02-11 11:50:40 -080017#include <linux/irq.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070018#include <linux/io.h>
19#include <linux/mfd/pmic8058.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080020
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070021#include <linux/input/pmic8058-keypad.h>
22#include <linux/pmic8058-batt-alarm.h>
23#include <linux/pmic8058-pwrkey.h>
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +053024#include <linux/rtc/rtc-pm8058.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070025#include <linux/pmic8058-vibrator.h>
26#include <linux/leds.h>
27#include <linux/pmic8058-othc.h>
28#include <linux/mfd/pmic8901.h>
29#include <linux/regulator/pmic8058-regulator.h>
30#include <linux/regulator/pmic8901-regulator.h>
31#include <linux/bootmem.h>
32#include <linux/pwm.h>
33#include <linux/pmic8058-pwm.h>
34#include <linux/leds-pmic8058.h>
35#include <linux/pmic8058-xoadc.h>
36#include <linux/msm_adc.h>
37#include <linux/m_adcproc.h>
38#include <linux/mfd/marimba.h>
39#include <linux/msm-charger.h>
40#include <linux/i2c.h>
41#include <linux/i2c/sx150x.h>
42#include <linux/smsc911x.h>
43#include <linux/spi/spi.h>
44#include <linux/input/tdisc_shinetsu.h>
45#include <linux/input/cy8c_ts.h>
46#include <linux/cyttsp.h>
47#include <linux/i2c/isa1200.h>
48#include <linux/dma-mapping.h>
49#include <linux/i2c/bq27520.h>
50
51#ifdef CONFIG_ANDROID_PMEM
52#include <linux/android_pmem.h>
53#endif
54
55#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
56#include <linux/i2c/smb137b.h>
57#endif
Steve Mucklea55df6e2010-01-07 12:43:24 -080058#include <asm/mach-types.h>
59#include <asm/mach/arch.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070060#include <asm/setup.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080061
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#include <mach/dma.h>
63#include <mach/mpp.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080064#include <mach/board.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070065#include <mach/irqs.h>
66#include <mach/msm_spi.h>
67#include <mach/msm_serial_hs.h>
68#include <mach/msm_serial_hs_lite.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080069#include <mach/msm_iomap.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070070#include <mach/msm_memtypes.h>
71#include <asm/mach/mmc.h>
72#include <mach/msm_battery.h>
73#include <mach/msm_hsusb.h>
Rohit Vaswania513aa8d2011-07-18 15:14:28 -070074#include <mach/gpiomux.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070075#ifdef CONFIG_MSM_DSPS
76#include <mach/msm_dsps.h>
77#endif
78#include <mach/msm_xo.h>
79#include <mach/msm_bus_board.h>
80#include <mach/socinfo.h>
81#include <linux/i2c/isl9519.h>
82#ifdef CONFIG_USB_G_ANDROID
83#include <linux/usb/android.h>
84#include <mach/usbdiag.h>
85#endif
86#include <linux/regulator/consumer.h>
87#include <linux/regulator/machine.h>
88#include <mach/sdio_al.h>
89#include <mach/rpm.h>
90#include <mach/rpm-regulator.h>
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -070091#include <mach/restart.h>
Steve Mucklea55df6e2010-01-07 12:43:24 -080092
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070093#include "devices.h"
94#include "devices-msm8x60.h"
95#include "cpuidle.h"
96#include "pm.h"
97#include "mpm.h"
98#include "spm.h"
99#include "rpm_log.h"
100#include "timer.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101#include "gpiomux-8x60.h"
102#include "rpm_stats.h"
103#include "peripheral-loader.h"
104#include <linux/platform_data/qcom_crypto_device.h>
105#include "rpm_resources.h"
Matt Wagantall6d9ebee2011-08-26 12:15:24 -0700106#include "acpuclock.h"
Steve Mucklea55df6e2010-01-07 12:43:24 -0800107
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700108#define MSM_SHARED_RAM_PHYS 0x40000000
109
110/* Macros assume PMIC GPIOs start at 0 */
111#define PM8058_GPIO_BASE NR_MSM_GPIOS
112#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_GPIO_BASE)
113#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_GPIO_BASE)
114#define PM8058_MPP_BASE (PM8058_GPIO_BASE + PM8058_GPIOS)
115#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
116#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
117#define PM8058_IRQ_BASE (NR_MSM_IRQS + NR_GPIO_IRQS)
118
119#define PM8901_GPIO_BASE (PM8058_GPIO_BASE + \
120 PM8058_GPIOS + PM8058_MPPS)
121#define PM8901_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + PM8901_GPIO_BASE)
122#define PM8901_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - PM901_GPIO_BASE)
123#define PM8901_IRQ_BASE (PM8058_IRQ_BASE + \
124 NR_PMIC8058_IRQS)
125
126#define MDM2AP_SYNC 129
127
Terence Hampson1c73fef2011-07-19 17:10:49 -0400128#define GPIO_ETHERNET_RESET_N_DRAGON 30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700129#define LCDC_SPI_GPIO_CLK 73
130#define LCDC_SPI_GPIO_CS 72
131#define LCDC_SPI_GPIO_MOSI 70
132#define LCDC_AUO_PANEL_NAME "lcdc_auo_wvga"
133#define LCDC_SAMSUNG_OLED_PANEL_NAME "lcdc_samsung_oled"
134#define LCDC_SAMSUNG_WSVGA_PANEL_NAME "lcdc_samsung_wsvga"
135#define LCDC_SAMSUNG_SPI_DEVICE_NAME "lcdc_samsung_ams367pe02"
136#define LCDC_AUO_SPI_DEVICE_NAME "lcdc_auo_nt35582"
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -0400137#define LCDC_NT35582_PANEL_NAME "lcdc_nt35582_wvga"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700138
139#define DSPS_PIL_GENERIC_NAME "dsps"
140#define DSPS_PIL_FLUID_NAME "dsps_fluid"
141
142enum {
143 GPIO_EXPANDER_IRQ_BASE = PM8901_IRQ_BASE + NR_PMIC8901_IRQS,
144 GPIO_EXPANDER_GPIO_BASE = PM8901_GPIO_BASE + PM8901_MPPS,
145 /* CORE expander */
146 GPIO_CORE_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE,
147 GPIO_CLASS_D1_EN = GPIO_CORE_EXPANDER_BASE,
148 GPIO_WLAN_DEEP_SLEEP_N,
149 GPIO_LVDS_SHUTDOWN_N,
150 GPIO_DISP_RESX_N = GPIO_LVDS_SHUTDOWN_N,
151 GPIO_MS_SYS_RESET_N,
152 GPIO_CAP_TS_RESOUT_N,
153 GPIO_CAP_GAUGE_BI_TOUT,
154 GPIO_ETHERNET_PME,
155 GPIO_EXT_GPS_LNA_EN,
156 GPIO_MSM_WAKES_BT,
157 GPIO_ETHERNET_RESET_N,
158 GPIO_HEADSET_DET_N,
159 GPIO_USB_UICC_EN,
160 GPIO_BACKLIGHT_EN,
161 GPIO_EXT_CAMIF_PWR_EN,
162 GPIO_BATT_GAUGE_INT_N,
163 GPIO_BATT_GAUGE_EN,
164 /* DOCKING expander */
165 GPIO_DOCKING_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + 16,
166 GPIO_MIPI_DSI_RST_N = GPIO_DOCKING_EXPANDER_BASE,
167 GPIO_AUX_JTAG_DET_N,
168 GPIO_DONGLE_DET_N,
169 GPIO_SVIDEO_LOAD_DET,
170 GPIO_SVID_AMP_SHUTDOWN1_N,
171 GPIO_SVID_AMP_SHUTDOWN0_N,
172 GPIO_SDC_WP,
173 GPIO_IRDA_PWDN,
174 GPIO_IRDA_RESET_N,
175 GPIO_DONGLE_GPIO0,
176 GPIO_DONGLE_GPIO1,
177 GPIO_DONGLE_GPIO2,
178 GPIO_DONGLE_GPIO3,
179 GPIO_DONGLE_PWR_EN,
180 GPIO_EMMC_RESET_N,
181 GPIO_TP_EXP2_IO15,
182 /* SURF expander */
183 GPIO_SURF_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 2),
184 GPIO_SD_CARD_DET_1 = GPIO_SURF_EXPANDER_BASE,
185 GPIO_SD_CARD_DET_2,
186 GPIO_SD_CARD_DET_4,
187 GPIO_SD_CARD_DET_5,
188 GPIO_UIM3_RST,
189 GPIO_SURF_EXPANDER_IO5,
190 GPIO_SURF_EXPANDER_IO6,
191 GPIO_ADC_I2C_EN,
192 GPIO_SURF_EXPANDER_IO8,
193 GPIO_SURF_EXPANDER_IO9,
194 GPIO_SURF_EXPANDER_IO10,
195 GPIO_SURF_EXPANDER_IO11,
196 GPIO_SURF_EXPANDER_IO12,
197 GPIO_SURF_EXPANDER_IO13,
198 GPIO_SURF_EXPANDER_IO14,
199 GPIO_SURF_EXPANDER_IO15,
200 /* LEFT KB IO expander */
201 GPIO_LEFT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3),
202 GPIO_LEFT_LED_1 = GPIO_LEFT_KB_EXPANDER_BASE,
203 GPIO_LEFT_LED_2,
204 GPIO_LEFT_LED_3,
205 GPIO_LEFT_LED_WLAN,
206 GPIO_JOYSTICK_EN,
207 GPIO_CAP_TS_SLEEP,
208 GPIO_LEFT_KB_IO6,
209 GPIO_LEFT_LED_5,
210 /* RIGHT KB IO expander */
211 GPIO_RIGHT_KB_EXPANDER_BASE = GPIO_EXPANDER_GPIO_BASE + (16 * 3) + 8,
212 GPIO_RIGHT_LED_1 = GPIO_RIGHT_KB_EXPANDER_BASE,
213 GPIO_RIGHT_LED_2,
214 GPIO_RIGHT_LED_3,
215 GPIO_RIGHT_LED_BT,
216 GPIO_WEB_CAMIF_STANDBY,
217 GPIO_COMPASS_RST_N,
218 GPIO_WEB_CAMIF_RESET_N,
219 GPIO_RIGHT_LED_5,
220 GPIO_R_ALTIMETER_RESET_N,
221 /* FLUID S IO expander */
222 GPIO_SOUTH_EXPANDER_BASE,
223 GPIO_MIC2_ANCR_SEL = GPIO_SOUTH_EXPANDER_BASE,
224 GPIO_MIC1_ANCL_SEL,
225 GPIO_HS_MIC4_SEL,
226 GPIO_FML_MIC3_SEL,
227 GPIO_FMR_MIC5_SEL,
228 GPIO_TS_SLEEP,
229 GPIO_HAP_SHIFT_LVL_OE,
230 GPIO_HS_SW_DIR,
231 /* FLUID N IO expander */
232 GPIO_NORTH_EXPANDER_BASE,
233 GPIO_EPM_3_3V_EN = GPIO_NORTH_EXPANDER_BASE,
234 GPIO_EPM_5V_BOOST_EN,
235 GPIO_AUX_CAM_2P7_EN,
236 GPIO_LED_FLASH_EN,
237 GPIO_LED1_GREEN_N,
238 GPIO_LED2_RED_N,
239 GPIO_FRONT_CAM_RESET_N,
240 GPIO_EPM_LVLSFT_EN,
241 GPIO_N_ALTIMETER_RESET_N,
242 /* EPM expander */
243 GPIO_EPM_EXPANDER_BASE,
244 GPIO_PWR_MON_START = GPIO_EPM_EXPANDER_BASE,
245 GPIO_PWR_MON_RESET_N,
246 GPIO_ADC1_PWDN_N,
247 GPIO_ADC2_PWDN_N,
248 GPIO_EPM_EXPANDER_IO4,
249 GPIO_ADC1_MUX_SPI_INT_N_3_3V,
250 GPIO_ADC2_MUX_SPI_INT_N,
251 GPIO_EPM_EXPANDER_IO7,
252 GPIO_PWR_MON_ENABLE,
253 GPIO_EPM_SPI_ADC1_CS_N,
254 GPIO_EPM_SPI_ADC2_CS_N,
255 GPIO_EPM_EXPANDER_IO11,
256 GPIO_EPM_EXPANDER_IO12,
257 GPIO_EPM_EXPANDER_IO13,
258 GPIO_EPM_EXPANDER_IO14,
259 GPIO_EPM_EXPANDER_IO15,
260};
261
262/*
263 * The UI_INTx_N lines are pmic gpio lines which connect i2c
264 * gpio expanders to the pm8058.
265 */
266#define UI_INT1_N 25
267#define UI_INT2_N 34
268#define UI_INT3_N 14
269/*
270FM GPIO is GPIO 18 on PMIC 8058.
271As the index starts from 0 in the PMIC driver, and hence 17
272corresponds to GPIO 18 on PMIC 8058.
273*/
274#define FM_GPIO 17
275
276#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
277static void (*sdc2_status_notify_cb)(int card_present, void *dev_id);
278static void *sdc2_status_notify_cb_devid;
279#endif
280
281#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
282static void (*sdc5_status_notify_cb)(int card_present, void *dev_id);
283static void *sdc5_status_notify_cb_devid;
284#endif
285
286static struct msm_spm_platform_data msm_spm_data_v1[] __initdata = {
287 [0] = {
288 .reg_base_addr = MSM_SAW0_BASE,
289
290#ifdef CONFIG_MSM_AVS_HW
291 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
292#endif
293 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
294 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
295 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
296 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
297
298 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
299 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
300 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
301
302 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
303 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
304 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
305
306 .awake_vlevel = 0x94,
307 .retention_vlevel = 0x81,
308 .collapse_vlevel = 0x20,
309 .retention_mid_vlevel = 0x94,
310 .collapse_mid_vlevel = 0x8C,
311
312 .vctl_timeout_us = 50,
313 },
314
315 [1] = {
316 .reg_base_addr = MSM_SAW1_BASE,
317
318#ifdef CONFIG_MSM_AVS_HW
319 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
320#endif
321 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x0F,
322 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
323 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0xFFFFFFFF,
324 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFFFFFFFF,
325
326 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
327 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
328 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
329
330 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
331 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
332 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
333
334 .awake_vlevel = 0x94,
335 .retention_vlevel = 0x81,
336 .collapse_vlevel = 0x20,
337 .retention_mid_vlevel = 0x94,
338 .collapse_mid_vlevel = 0x8C,
339
340 .vctl_timeout_us = 50,
341 },
342};
343
344static struct msm_spm_platform_data msm_spm_data[] __initdata = {
345 [0] = {
346 .reg_base_addr = MSM_SAW0_BASE,
347
348#ifdef CONFIG_MSM_AVS_HW
349 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
350#endif
351 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
352 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
353 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
354 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
355
356 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
357 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
358 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
359
360 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
361 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
362 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
363
364 .awake_vlevel = 0xA0,
365 .retention_vlevel = 0x89,
366 .collapse_vlevel = 0x20,
367 .retention_mid_vlevel = 0x89,
368 .collapse_mid_vlevel = 0x89,
369
370 .vctl_timeout_us = 50,
371 },
372
373 [1] = {
374 .reg_base_addr = MSM_SAW1_BASE,
375
376#ifdef CONFIG_MSM_AVS_HW
377 .reg_init_values[MSM_SPM_REG_SAW_AVS_CTL] = 0x586020FF,
378#endif
379 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x1C,
380 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x68,
381 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x0C0CFFFF,
382 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0x78780FFF,
383
384 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x13,
385 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x07,
386 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
387
388 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
389 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
390 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
391
392 .awake_vlevel = 0xA0,
393 .retention_vlevel = 0x89,
394 .collapse_vlevel = 0x20,
395 .retention_mid_vlevel = 0x89,
396 .collapse_mid_vlevel = 0x89,
397
398 .vctl_timeout_us = 50,
399 },
400};
401
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700402/*
403 * Consumer specific regulator names:
404 * regulator name consumer dev_name
405 */
406static struct regulator_consumer_supply vreg_consumers_8901_S0[] = {
407 REGULATOR_SUPPLY("8901_s0", NULL),
408};
409static struct regulator_consumer_supply vreg_consumers_8901_S1[] = {
410 REGULATOR_SUPPLY("8901_s1", NULL),
411};
412
413static struct regulator_init_data saw_s0_init_data = {
414 .constraints = {
415 .name = "8901_s0",
416 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
417 .min_uV = 840000,
418 .max_uV = 1250000,
419 },
420 .consumer_supplies = vreg_consumers_8901_S0,
421 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S0),
422};
423
424static struct regulator_init_data saw_s1_init_data = {
425 .constraints = {
426 .name = "8901_s1",
427 .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE,
428 .min_uV = 840000,
429 .max_uV = 1250000,
430 },
431 .consumer_supplies = vreg_consumers_8901_S1,
432 .num_consumer_supplies = ARRAY_SIZE(vreg_consumers_8901_S1),
433};
434
435static struct platform_device msm_device_saw_s0 = {
436 .name = "saw-regulator",
437 .id = 0,
438 .dev = {
439 .platform_data = &saw_s0_init_data,
440 },
441};
442
443static struct platform_device msm_device_saw_s1 = {
444 .name = "saw-regulator",
445 .id = 1,
446 .dev = {
447 .platform_data = &saw_s1_init_data,
448 },
449};
450
451/*
452 * The smc91x configuration varies depending on platform.
453 * The resources data structure is filled in at runtime.
454 */
455static struct resource smc91x_resources[] = {
456 [0] = {
457 .flags = IORESOURCE_MEM,
458 },
459 [1] = {
460 .flags = IORESOURCE_IRQ,
461 },
462};
463
464static struct platform_device smc91x_device = {
465 .name = "smc91x",
466 .id = 0,
467 .num_resources = ARRAY_SIZE(smc91x_resources),
468 .resource = smc91x_resources,
469};
470
471static struct resource smsc911x_resources[] = {
472 [0] = {
473 .flags = IORESOURCE_MEM,
474 .start = 0x1b800000,
475 .end = 0x1b8000ff
476 },
477 [1] = {
478 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_LOWLEVEL,
479 },
480};
481
482static struct smsc911x_platform_config smsc911x_config = {
483 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_LOW,
484 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
485 .flags = SMSC911X_USE_16BIT,
486 .has_reset_gpio = 1,
487 .reset_gpio = GPIO_ETHERNET_RESET_N
488};
489
490static struct platform_device smsc911x_device = {
491 .name = "smsc911x",
492 .id = 0,
493 .num_resources = ARRAY_SIZE(smsc911x_resources),
494 .resource = smsc911x_resources,
495 .dev = {
496 .platform_data = &smsc911x_config
497 }
498};
499
500#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
501 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE) || \
502 defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
503 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
504
505#define QCE_SIZE 0x10000
506#define QCE_0_BASE 0x18500000
507
508#define QCE_HW_KEY_SUPPORT 0
509#define QCE_SHA_HMAC_SUPPORT 0
510#define QCE_SHARE_CE_RESOURCE 2
511#define QCE_CE_SHARED 1
512
513static struct resource qcrypto_resources[] = {
514 [0] = {
515 .start = QCE_0_BASE,
516 .end = QCE_0_BASE + QCE_SIZE - 1,
517 .flags = IORESOURCE_MEM,
518 },
519 [1] = {
520 .name = "crypto_channels",
521 .start = DMOV_CE_IN_CHAN,
522 .end = DMOV_CE_OUT_CHAN,
523 .flags = IORESOURCE_DMA,
524 },
525 [2] = {
526 .name = "crypto_crci_in",
527 .start = DMOV_CE_IN_CRCI,
528 .end = DMOV_CE_IN_CRCI,
529 .flags = IORESOURCE_DMA,
530 },
531 [3] = {
532 .name = "crypto_crci_out",
533 .start = DMOV_CE_OUT_CRCI,
534 .end = DMOV_CE_OUT_CRCI,
535 .flags = IORESOURCE_DMA,
536 },
537 [4] = {
538 .name = "crypto_crci_hash",
539 .start = DMOV_CE_HASH_CRCI,
540 .end = DMOV_CE_HASH_CRCI,
541 .flags = IORESOURCE_DMA,
542 },
543};
544
545static struct resource qcedev_resources[] = {
546 [0] = {
547 .start = QCE_0_BASE,
548 .end = QCE_0_BASE + QCE_SIZE - 1,
549 .flags = IORESOURCE_MEM,
550 },
551 [1] = {
552 .name = "crypto_channels",
553 .start = DMOV_CE_IN_CHAN,
554 .end = DMOV_CE_OUT_CHAN,
555 .flags = IORESOURCE_DMA,
556 },
557 [2] = {
558 .name = "crypto_crci_in",
559 .start = DMOV_CE_IN_CRCI,
560 .end = DMOV_CE_IN_CRCI,
561 .flags = IORESOURCE_DMA,
562 },
563 [3] = {
564 .name = "crypto_crci_out",
565 .start = DMOV_CE_OUT_CRCI,
566 .end = DMOV_CE_OUT_CRCI,
567 .flags = IORESOURCE_DMA,
568 },
569 [4] = {
570 .name = "crypto_crci_hash",
571 .start = DMOV_CE_HASH_CRCI,
572 .end = DMOV_CE_HASH_CRCI,
573 .flags = IORESOURCE_DMA,
574 },
575};
576
577#endif
578
579#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
580 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
581
582static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
583 .ce_shared = QCE_CE_SHARED,
584 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
585 .hw_key_support = QCE_HW_KEY_SUPPORT,
586 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
587};
588
589static struct platform_device qcrypto_device = {
590 .name = "qcrypto",
591 .id = 0,
592 .num_resources = ARRAY_SIZE(qcrypto_resources),
593 .resource = qcrypto_resources,
594 .dev = {
595 .coherent_dma_mask = DMA_BIT_MASK(32),
596 .platform_data = &qcrypto_ce_hw_suppport,
597 },
598};
599#endif
600
601#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
602 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
603
604static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
605 .ce_shared = QCE_CE_SHARED,
606 .shared_ce_resource = QCE_SHARE_CE_RESOURCE,
607 .hw_key_support = QCE_HW_KEY_SUPPORT,
608 .sha_hmac = QCE_SHA_HMAC_SUPPORT,
609};
610
611static struct platform_device qcedev_device = {
612 .name = "qce",
613 .id = 0,
614 .num_resources = ARRAY_SIZE(qcedev_resources),
615 .resource = qcedev_resources,
616 .dev = {
617 .coherent_dma_mask = DMA_BIT_MASK(32),
618 .platform_data = &qcedev_ce_hw_suppport,
619 },
620};
621#endif
622
623#if defined(CONFIG_HAPTIC_ISA1200) || \
624 defined(CONFIG_HAPTIC_ISA1200_MODULE)
625
626static const char *vregs_isa1200_name[] = {
627 "8058_s3",
628 "8901_l4",
629};
630
631static const int vregs_isa1200_val[] = {
632 1800000,/* uV */
633 2600000,
634};
635static struct regulator *vregs_isa1200[ARRAY_SIZE(vregs_isa1200_name)];
636static struct msm_xo_voter *xo_handle_a1;
637
638static int isa1200_power(int vreg_on)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800639{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700640 int i, rc = 0;
641
642 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
643 rc = vreg_on ? regulator_enable(vregs_isa1200[i]) :
644 regulator_disable(vregs_isa1200[i]);
645 if (rc < 0) {
646 pr_err("%s: vreg %s %s failed (%d)\n",
647 __func__, vregs_isa1200_name[i],
648 vreg_on ? "enable" : "disable", rc);
649 goto vreg_fail;
650 }
651 }
652
653 rc = vreg_on ? msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_ON) :
654 msm_xo_mode_vote(xo_handle_a1, MSM_XO_MODE_OFF);
655 if (rc < 0) {
656 pr_err("%s: failed to %svote for TCXO A1 buffer%d\n",
657 __func__, vreg_on ? "" : "de-", rc);
658 goto vreg_fail;
659 }
660 return 0;
661
662vreg_fail:
663 while (i--)
664 !vreg_on ? regulator_enable(vregs_isa1200[i]) :
665 regulator_disable(vregs_isa1200[i]);
666 return rc;
Steve Mucklea55df6e2010-01-07 12:43:24 -0800667}
668
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700669static int isa1200_dev_setup(bool enable)
Steve Mucklea55df6e2010-01-07 12:43:24 -0800670{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700671 int i, rc;
Steve Muckle9161d302010-02-11 11:50:40 -0800672
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700673 if (enable == true) {
674 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++) {
675 vregs_isa1200[i] = regulator_get(NULL,
676 vregs_isa1200_name[i]);
677 if (IS_ERR(vregs_isa1200[i])) {
678 pr_err("%s: regulator get of %s failed (%ld)\n",
679 __func__, vregs_isa1200_name[i],
680 PTR_ERR(vregs_isa1200[i]));
681 rc = PTR_ERR(vregs_isa1200[i]);
682 goto vreg_get_fail;
683 }
684 rc = regulator_set_voltage(vregs_isa1200[i],
685 vregs_isa1200_val[i], vregs_isa1200_val[i]);
686 if (rc) {
687 pr_err("%s: regulator_set_voltage(%s) failed\n",
688 __func__, vregs_isa1200_name[i]);
689 goto vreg_get_fail;
690 }
691 }
Steve Muckle9161d302010-02-11 11:50:40 -0800692
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700693 rc = gpio_request(GPIO_HAP_SHIFT_LVL_OE, "haptics_shft_lvl_oe");
694 if (rc) {
695 pr_err("%s: unable to request gpio %d (%d)\n",
696 __func__, GPIO_HAP_SHIFT_LVL_OE, rc);
697 goto vreg_get_fail;
698 }
Steve Muckle9161d302010-02-11 11:50:40 -0800699
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700700 rc = gpio_direction_output(GPIO_HAP_SHIFT_LVL_OE, 1);
701 if (rc) {
702 pr_err("%s: Unable to set direction\n", __func__);;
703 goto free_gpio;
704 }
705
706 xo_handle_a1 = msm_xo_get(MSM_XO_TCXO_A1, "isa1200");
707 if (IS_ERR(xo_handle_a1)) {
708 rc = PTR_ERR(xo_handle_a1);
709 pr_err("%s: failed to get the handle for A1(%d)\n",
710 __func__, rc);
711 goto gpio_set_dir;
712 }
713 } else {
714 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
715 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
716
717 for (i = 0; i < ARRAY_SIZE(vregs_isa1200_name); i++)
718 regulator_put(vregs_isa1200[i]);
719
720 msm_xo_put(xo_handle_a1);
721 }
722
723 return 0;
724gpio_set_dir:
725 gpio_set_value(GPIO_HAP_SHIFT_LVL_OE, 0);
726free_gpio:
727 gpio_free(GPIO_HAP_SHIFT_LVL_OE);
728vreg_get_fail:
729 while (i)
730 regulator_put(vregs_isa1200[--i]);
731 return rc;
732}
733
734#define PMIC_GPIO_HAP_ENABLE 18 /* PMIC GPIO Number 19 */
735static struct isa1200_platform_data isa1200_1_pdata = {
736 .name = "vibrator",
737 .power_on = isa1200_power,
738 .dev_setup = isa1200_dev_setup,
739 /*gpio to enable haptic*/
740 .hap_en_gpio = PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_HAP_ENABLE),
741 .max_timeout = 15000,
742 .mode_ctrl = PWM_GEN_MODE,
743 .pwm_fd = {
744 .pwm_div = 256,
745 },
746 .is_erm = false,
747 .smart_en = true,
748 .ext_clk_en = true,
749 .chip_en = 1,
750};
751
752static struct i2c_board_info msm_isa1200_board_info[] = {
753 {
754 I2C_BOARD_INFO("isa1200_1", 0x90>>1),
755 .platform_data = &isa1200_1_pdata,
756 },
757};
758#endif
759
760#if defined(CONFIG_BATTERY_BQ27520) || \
761 defined(CONFIG_BATTERY_BQ27520_MODULE)
762static struct bq27520_platform_data bq27520_pdata = {
763 .name = "fuel-gauge",
764 .vreg_name = "8058_s3",
765 .vreg_value = 1800000,
766 .soc_int = GPIO_BATT_GAUGE_INT_N,
767 .bi_tout = GPIO_CAP_GAUGE_BI_TOUT,
768 .chip_en = GPIO_BATT_GAUGE_EN,
769 .enable_dlog = 0, /* if enable coulomb counter logger */
770};
771
772static struct i2c_board_info msm_bq27520_board_info[] = {
773 {
774 I2C_BOARD_INFO("bq27520", 0xaa>>1),
775 .platform_data = &bq27520_pdata,
776 },
777};
778#endif
779
780static struct msm_pm_platform_data msm_pm_data[MSM_PM_SLEEP_MODE_NR * 2] = {
781 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
782 .idle_supported = 1,
783 .suspend_supported = 1,
784 .idle_enabled = 0,
785 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700786 },
787
788 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
789 .idle_supported = 1,
790 .suspend_supported = 1,
791 .idle_enabled = 0,
792 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700793 },
794
795 [MSM_PM_MODE(0, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
796 .idle_supported = 1,
797 .suspend_supported = 1,
798 .idle_enabled = 1,
799 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700800 },
801
802 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE)] = {
803 .idle_supported = 1,
804 .suspend_supported = 1,
805 .idle_enabled = 0,
806 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700807 },
808
809 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE)] = {
810 .idle_supported = 1,
811 .suspend_supported = 1,
812 .idle_enabled = 0,
813 .suspend_enabled = 0,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700814 },
815
816 [MSM_PM_MODE(1, MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT)] = {
817 .idle_supported = 1,
818 .suspend_supported = 1,
819 .idle_enabled = 1,
820 .suspend_enabled = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700821 },
822};
823
824static struct msm_cpuidle_state msm_cstates[] __initdata = {
825 {0, 0, "C0", "WFI",
826 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
827
828 {0, 1, "C1", "STANDALONE_POWER_COLLAPSE",
829 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
830
831 {0, 2, "C2", "POWER_COLLAPSE",
832 MSM_PM_SLEEP_MODE_POWER_COLLAPSE},
833
834 {1, 0, "C0", "WFI",
835 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT},
836
837 {1, 1, "C1", "STANDALONE_POWER_COLLAPSE",
838 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE},
839};
840
841static struct msm_rpmrs_level msm_rpmrs_levels[] __initdata = {
842 {
843 MSM_PM_SLEEP_MODE_WAIT_FOR_INTERRUPT,
844 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
845 true,
846 1, 8000, 100000, 1,
847 },
848
849 {
850 MSM_PM_SLEEP_MODE_POWER_COLLAPSE_STANDALONE,
851 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
852 true,
853 1500, 5000, 60100000, 3000,
854 },
855
856 {
857 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
858 MSM_RPMRS_LIMITS(ON, ACTIVE, MAX, ACTIVE),
859 false,
860 1800, 5000, 60350000, 3500,
861 },
862 {
863 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
864 MSM_RPMRS_LIMITS(OFF, ACTIVE, MAX, ACTIVE),
865 false,
866 3800, 4500, 65350000, 5500,
867 },
868
869 {
870 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
871 MSM_RPMRS_LIMITS(ON, HSFS_OPEN, MAX, ACTIVE),
872 false,
873 2800, 2500, 66850000, 4800,
874 },
875
876 {
877 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
878 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, MAX, ACTIVE),
879 false,
880 4800, 2000, 71850000, 6800,
881 },
882
883 {
884 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
885 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, ACTIVE, RET_HIGH),
886 false,
887 6800, 500, 75850000, 8800,
888 },
889
890 {
891 MSM_PM_SLEEP_MODE_POWER_COLLAPSE,
892 MSM_RPMRS_LIMITS(OFF, HSFS_OPEN, RET_HIGH, RET_LOW),
893 false,
894 7800, 0, 76350000, 9800,
895 },
896};
897
898#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
899
900#define ISP1763_INT_GPIO 117
901#define ISP1763_RST_GPIO 152
902static struct resource isp1763_resources[] = {
903 [0] = {
904 .flags = IORESOURCE_MEM,
905 .start = 0x1D000000,
906 .end = 0x1D005FFF, /* 24KB */
907 },
908 [1] = {
909 .flags = IORESOURCE_IRQ,
910 },
911};
912static void __init msm8x60_cfg_isp1763(void)
913{
914 isp1763_resources[1].start = gpio_to_irq(ISP1763_INT_GPIO);
915 isp1763_resources[1].end = gpio_to_irq(ISP1763_INT_GPIO);
916}
917
918static int isp1763_setup_gpio(int enable)
919{
920 int status = 0;
921
922 if (enable) {
923 status = gpio_request(ISP1763_INT_GPIO, "isp1763_usb");
924 if (status) {
925 pr_err("%s:Failed to request GPIO %d\n",
926 __func__, ISP1763_INT_GPIO);
927 return status;
928 }
929 status = gpio_direction_input(ISP1763_INT_GPIO);
930 if (status) {
931 pr_err("%s:Failed to configure GPIO %d\n",
932 __func__, ISP1763_INT_GPIO);
933 goto gpio_free_int;
934 }
935 status = gpio_request(ISP1763_RST_GPIO, "isp1763_usb");
936 if (status) {
937 pr_err("%s:Failed to request GPIO %d\n",
938 __func__, ISP1763_RST_GPIO);
939 goto gpio_free_int;
940 }
941 status = gpio_direction_output(ISP1763_RST_GPIO, 1);
942 if (status) {
943 pr_err("%s:Failed to configure GPIO %d\n",
944 __func__, ISP1763_RST_GPIO);
945 goto gpio_free_rst;
946 }
947 pr_debug("\nISP GPIO configuration done\n");
948 return status;
949 }
950
951gpio_free_rst:
952 gpio_free(ISP1763_RST_GPIO);
953gpio_free_int:
954 gpio_free(ISP1763_INT_GPIO);
955
956 return status;
957}
958static struct isp1763_platform_data isp1763_pdata = {
959 .reset_gpio = ISP1763_RST_GPIO,
960 .setup_gpio = isp1763_setup_gpio
961};
962
963static struct platform_device isp1763_device = {
964 .name = "isp1763_usb",
965 .num_resources = ARRAY_SIZE(isp1763_resources),
966 .resource = isp1763_resources,
967 .dev = {
968 .platform_data = &isp1763_pdata
969 }
970};
971#endif
972
973#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
974static struct regulator *ldo6_3p3;
975static struct regulator *ldo7_1p8;
976static struct regulator *vdd_cx;
977#define PMICID_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 36)
978notify_vbus_state notify_vbus_state_func_ptr;
979static int usb_phy_susp_dig_vol = 750000;
980static int pmic_id_notif_supported;
981
982#ifdef CONFIG_USB_EHCI_MSM_72K
983#define USB_PMIC_ID_DET_DELAY msecs_to_jiffies(100)
984struct delayed_work pmic_id_det;
985
986static int __init usb_id_pin_rework_setup(char *support)
987{
988 if (strncmp(support, "true", 4) == 0)
989 pmic_id_notif_supported = 1;
990
991 return 1;
992}
993__setup("usb_id_pin_rework=", usb_id_pin_rework_setup);
994
995static void pmic_id_detect(struct work_struct *w)
996{
997 int val = gpio_get_value_cansleep(PM8058_GPIO_PM_TO_SYS(36));
998 pr_debug("%s(): gpio_read_value = %d\n", __func__, val);
999
1000 if (notify_vbus_state_func_ptr)
1001 (*notify_vbus_state_func_ptr) (val);
1002}
1003
1004static irqreturn_t pmic_id_on_irq(int irq, void *data)
1005{
1006 /*
1007 * Spurious interrupts are observed on pmic gpio line
1008 * even though there is no state change on USB ID. Schedule the
1009 * work to to allow debounce on gpio
Steve Muckle9161d302010-02-11 11:50:40 -08001010 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001011 schedule_delayed_work(&pmic_id_det, USB_PMIC_ID_DET_DELAY);
Steve Muckle9161d302010-02-11 11:50:40 -08001012
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001013 return IRQ_HANDLED;
1014}
1015
1016static int msm_hsusb_pmic_id_notif_init(void (*callback)(int online), int init)
1017{
1018 unsigned ret = -ENODEV;
1019
1020 if (!callback)
1021 return -EINVAL;
1022
1023 if (machine_is_msm8x60_fluid())
1024 return -ENOTSUPP;
1025
1026 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 2) {
1027 pr_debug("%s: USB_ID pin is not routed to PMIC"
1028 "on V1 surf/ffa\n", __func__);
1029 return -ENOTSUPP;
1030 }
1031
1032 if ((machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) &&
1033 !pmic_id_notif_supported) {
1034 pr_debug("%s: USB_ID is not routed to PMIC"
1035 "on V2 ffa\n", __func__);
1036 return -ENOTSUPP;
1037 }
1038
1039 usb_phy_susp_dig_vol = 500000;
1040
1041 if (init) {
1042 notify_vbus_state_func_ptr = callback;
1043 ret = pm8901_mpp_config_digital_out(1,
1044 PM8901_MPP_DIG_LEVEL_L5, 1);
1045 if (ret) {
1046 pr_err("%s: MPP2 configuration failed\n", __func__);
1047 return -ENODEV;
1048 }
1049 INIT_DELAYED_WORK(&pmic_id_det, pmic_id_detect);
1050 ret = request_threaded_irq(PMICID_INT, NULL, pmic_id_on_irq,
1051 (IRQF_TRIGGER_RISING|IRQF_TRIGGER_FALLING),
1052 "msm_otg_id", NULL);
1053 if (ret) {
1054 pm8901_mpp_config_digital_out(1,
1055 PM8901_MPP_DIG_LEVEL_L5, 0);
1056 pr_err("%s:pmic_usb_id interrupt registration failed",
1057 __func__);
1058 return ret;
1059 }
1060 /* Notify the initial Id status */
1061 pmic_id_detect(&pmic_id_det.work);
1062 } else {
1063 free_irq(PMICID_INT, 0);
1064 cancel_delayed_work_sync(&pmic_id_det);
1065 notify_vbus_state_func_ptr = NULL;
1066 ret = pm8901_mpp_config_digital_out(1,
1067 PM8901_MPP_DIG_LEVEL_L5, 0);
1068 if (ret) {
1069 pr_err("%s:MPP2 configuration failed\n", __func__);
1070 return -ENODEV;
1071 }
1072 }
1073 return 0;
1074}
1075#endif
1076
1077#define USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL 1000000
1078#define USB_PHY_MAX_VDD_DIG_VOL 1320000
1079static int msm_hsusb_init_vddcx(int init)
1080{
1081 int ret = 0;
1082
1083 if (init) {
1084 vdd_cx = regulator_get(NULL, "8058_s1");
1085 if (IS_ERR(vdd_cx)) {
1086 return PTR_ERR(vdd_cx);
1087 }
1088
1089 ret = regulator_set_voltage(vdd_cx,
1090 USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL,
1091 USB_PHY_MAX_VDD_DIG_VOL);
1092 if (ret) {
1093 pr_err("%s: unable to set the voltage for regulator"
1094 "vdd_cx\n", __func__);
1095 regulator_put(vdd_cx);
1096 return ret;
1097 }
1098
1099 ret = regulator_enable(vdd_cx);
1100 if (ret) {
1101 pr_err("%s: unable to enable regulator"
1102 "vdd_cx\n", __func__);
1103 regulator_put(vdd_cx);
1104 }
1105 } else {
1106 ret = regulator_disable(vdd_cx);
1107 if (ret) {
1108 pr_err("%s: Unable to disable the regulator:"
1109 "vdd_cx\n", __func__);
1110 return ret;
1111 }
1112
1113 regulator_put(vdd_cx);
1114 }
1115
1116 return ret;
1117}
1118
1119static int msm_hsusb_config_vddcx(int high)
1120{
1121 int max_vol = USB_PHY_MAX_VDD_DIG_VOL;
1122 int min_vol;
1123 int ret;
1124
1125 if (high)
1126 min_vol = USB_PHY_OPERATIONAL_MIN_VDD_DIG_VOL;
1127 else
1128 min_vol = usb_phy_susp_dig_vol;
1129
1130 ret = regulator_set_voltage(vdd_cx, min_vol, max_vol);
1131 if (ret) {
1132 pr_err("%s: unable to set the voltage for regulator"
1133 "vdd_cx\n", __func__);
1134 return ret;
1135 }
1136
1137 pr_debug("%s: min_vol:%d max_vol:%d\n", __func__, min_vol, max_vol);
1138
1139 return ret;
1140}
1141
1142#define USB_PHY_3P3_VOL_MIN 3050000 /* uV */
1143#define USB_PHY_3P3_VOL_MAX 3050000 /* uV */
1144#define USB_PHY_3P3_HPM_LOAD 50000 /* uA */
1145#define USB_PHY_3P3_LPM_LOAD 4000 /* uA */
1146
1147#define USB_PHY_1P8_VOL_MIN 1800000 /* uV */
1148#define USB_PHY_1P8_VOL_MAX 1800000 /* uV */
1149#define USB_PHY_1P8_HPM_LOAD 50000 /* uA */
1150#define USB_PHY_1P8_LPM_LOAD 4000 /* uA */
1151static int msm_hsusb_ldo_init(int init)
1152{
1153 int rc = 0;
1154
1155 if (init) {
1156 ldo6_3p3 = regulator_get(NULL, "8058_l6");
1157 if (IS_ERR(ldo6_3p3))
1158 return PTR_ERR(ldo6_3p3);
1159
1160 ldo7_1p8 = regulator_get(NULL, "8058_l7");
1161 if (IS_ERR(ldo7_1p8)) {
1162 rc = PTR_ERR(ldo7_1p8);
1163 goto put_3p3;
1164 }
1165
1166 rc = regulator_set_voltage(ldo6_3p3, USB_PHY_3P3_VOL_MIN,
1167 USB_PHY_3P3_VOL_MAX);
1168 if (rc) {
1169 pr_err("%s: Unable to set voltage level for"
1170 "ldo6_3p3 regulator\n", __func__);
1171 goto put_1p8;
1172 }
1173 rc = regulator_enable(ldo6_3p3);
1174 if (rc) {
1175 pr_err("%s: Unable to enable the regulator:"
1176 "ldo6_3p3\n", __func__);
1177 goto put_1p8;
1178 }
1179 rc = regulator_set_voltage(ldo7_1p8, USB_PHY_1P8_VOL_MIN,
1180 USB_PHY_1P8_VOL_MAX);
1181 if (rc) {
1182 pr_err("%s: Unable to set voltage level for"
1183 "ldo7_1p8 regulator\n", __func__);
1184 goto disable_3p3;
1185 }
1186 rc = regulator_enable(ldo7_1p8);
1187 if (rc) {
1188 pr_err("%s: Unable to enable the regulator:"
1189 "ldo7_1p8\n", __func__);
1190 goto disable_3p3;
1191 }
1192
1193 return 0;
1194 }
1195
1196 regulator_disable(ldo7_1p8);
1197disable_3p3:
1198 regulator_disable(ldo6_3p3);
1199put_1p8:
1200 regulator_put(ldo7_1p8);
1201put_3p3:
1202 regulator_put(ldo6_3p3);
1203 return rc;
1204}
1205
1206static int msm_hsusb_ldo_enable(int on)
1207{
1208 int ret = 0;
1209
1210 if (!ldo7_1p8 || IS_ERR(ldo7_1p8)) {
1211 pr_err("%s: ldo7_1p8 is not initialized\n", __func__);
1212 return -ENODEV;
1213 }
1214
1215 if (!ldo6_3p3 || IS_ERR(ldo6_3p3)) {
1216 pr_err("%s: ldo6_3p3 is not initialized\n", __func__);
1217 return -ENODEV;
1218 }
1219
1220 if (on) {
1221 ret = regulator_set_optimum_mode(ldo7_1p8,
1222 USB_PHY_1P8_HPM_LOAD);
1223 if (ret < 0) {
1224 pr_err("%s: Unable to set HPM of the regulator:"
1225 "ldo7_1p8\n", __func__);
1226 return ret;
1227 }
1228 ret = regulator_set_optimum_mode(ldo6_3p3,
1229 USB_PHY_3P3_HPM_LOAD);
1230 if (ret < 0) {
1231 pr_err("%s: Unable to set HPM of the regulator:"
1232 "ldo6_3p3\n", __func__);
1233 regulator_set_optimum_mode(ldo7_1p8,
1234 USB_PHY_1P8_LPM_LOAD);
1235 return ret;
1236 }
1237 } else {
1238 ret = regulator_set_optimum_mode(ldo7_1p8,
1239 USB_PHY_1P8_LPM_LOAD);
1240 if (ret < 0)
1241 pr_err("%s: Unable to set LPM of the regulator:"
1242 "ldo7_1p8\n", __func__);
1243 ret = regulator_set_optimum_mode(ldo6_3p3,
1244 USB_PHY_3P3_LPM_LOAD);
1245 if (ret < 0)
1246 pr_err("%s: Unable to set LPM of the regulator:"
1247 "ldo6_3p3\n", __func__);
1248 }
1249
1250 pr_debug("reg (%s)\n", on ? "HPM" : "LPM");
1251 return ret < 0 ? ret : 0;
1252 }
1253#endif
1254#ifdef CONFIG_USB_EHCI_MSM_72K
1255#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1256static void msm_hsusb_smb137b_vbus_power(unsigned phy_info, int on)
1257{
1258 static int vbus_is_on;
1259
1260 /* If VBUS is already on (or off), do nothing. */
1261 if (on == vbus_is_on)
1262 return;
1263 smb137b_otg_power(on);
1264 vbus_is_on = on;
1265}
1266#endif
1267static void msm_hsusb_vbus_power(unsigned phy_info, int on)
1268{
1269 static struct regulator *votg_5v_switch;
1270 static struct regulator *ext_5v_reg;
1271 static int vbus_is_on;
1272
1273 /* If VBUS is already on (or off), do nothing. */
1274 if (on == vbus_is_on)
1275 return;
1276
1277 if (!votg_5v_switch) {
1278 votg_5v_switch = regulator_get(NULL, "8901_usb_otg");
1279 if (IS_ERR(votg_5v_switch)) {
1280 pr_err("%s: unable to get votg_5v_switch\n", __func__);
1281 return;
1282 }
1283 }
1284 if (!ext_5v_reg) {
1285 ext_5v_reg = regulator_get(NULL, "8901_mpp0");
1286 if (IS_ERR(ext_5v_reg)) {
1287 pr_err("%s: unable to get ext_5v_reg\n", __func__);
1288 return;
1289 }
1290 }
1291 if (on) {
1292 if (regulator_enable(ext_5v_reg)) {
1293 pr_err("%s: Unable to enable the regulator:"
1294 " ext_5v_reg\n", __func__);
1295 return;
1296 }
1297 if (regulator_enable(votg_5v_switch)) {
1298 pr_err("%s: Unable to enable the regulator:"
1299 " votg_5v_switch\n", __func__);
1300 return;
1301 }
1302 } else {
1303 if (regulator_disable(votg_5v_switch))
1304 pr_err("%s: Unable to enable the regulator:"
1305 " votg_5v_switch\n", __func__);
1306 if (regulator_disable(ext_5v_reg))
1307 pr_err("%s: Unable to enable the regulator:"
1308 " ext_5v_reg\n", __func__);
1309 }
1310
1311 vbus_is_on = on;
1312}
1313
1314static struct msm_usb_host_platform_data msm_usb_host_pdata = {
1315 .phy_info = (USB_PHY_INTEGRATED | USB_PHY_MODEL_45NM),
1316 .power_budget = 390,
1317};
1318#endif
1319
1320#ifdef CONFIG_BATTERY_MSM8X60
1321static int msm_hsusb_pmic_vbus_notif_init(void (*callback)(int online),
1322 int init)
1323{
1324 int ret = -ENOTSUPP;
1325
1326#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
1327 if (machine_is_msm8x60_fluid()) {
1328 if (init)
1329 msm_charger_register_vbus_sn(callback);
1330 else
1331 msm_charger_unregister_vbus_sn(callback);
1332 return 0;
1333 }
1334#endif
1335 /* ID and VBUS lines are connected to pmic on 8660.V2.SURF,
1336 * hence, irrespective of either peripheral only mode or
1337 * OTG (host and peripheral) modes, can depend on pmic for
1338 * vbus notifications
Steve Muckle9161d302010-02-11 11:50:40 -08001339 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001340 if ((SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2)
1341 && (machine_is_msm8x60_surf() ||
1342 pmic_id_notif_supported)) {
1343 if (init)
1344 ret = msm_charger_register_vbus_sn(callback);
1345 else {
1346 msm_charger_unregister_vbus_sn(callback);
1347 ret = 0;
1348 }
1349 } else {
1350#if !defined(CONFIG_USB_EHCI_MSM_72K)
1351 if (init)
1352 ret = msm_charger_register_vbus_sn(callback);
1353 else {
1354 msm_charger_unregister_vbus_sn(callback);
1355 ret = 0;
1356 }
1357#endif
1358 }
1359 return ret;
1360}
1361#endif
1362
1363#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_MSM_72K)
1364static struct msm_otg_platform_data msm_otg_pdata = {
1365 /* if usb link is in sps there is no need for
1366 * usb pclk as dayatona fabric clock will be
1367 * used instead
1368 */
1369 .pclk_src_name = "dfab_usb_hs_clk",
1370 .pemp_level = PRE_EMPHASIS_WITH_20_PERCENT,
1371 .cdr_autoreset = CDR_AUTO_RESET_DISABLE,
1372 .se1_gating = SE1_GATING_DISABLE,
Chandra Devireddyb3fc78c2011-08-30 17:25:55 +05301373 .bam_disable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001374#ifdef CONFIG_USB_EHCI_MSM_72K
1375 .pmic_id_notif_init = msm_hsusb_pmic_id_notif_init,
1376#endif
1377#ifdef CONFIG_USB_EHCI_MSM_72K
1378 .vbus_power = msm_hsusb_vbus_power,
1379#endif
1380#ifdef CONFIG_BATTERY_MSM8X60
1381 .pmic_vbus_notif_init = msm_hsusb_pmic_vbus_notif_init,
1382#endif
1383 .ldo_init = msm_hsusb_ldo_init,
1384 .ldo_enable = msm_hsusb_ldo_enable,
1385 .config_vddcx = msm_hsusb_config_vddcx,
1386 .init_vddcx = msm_hsusb_init_vddcx,
1387#ifdef CONFIG_BATTERY_MSM8X60
1388 .chg_vbus_draw = msm_charger_vbus_draw,
1389#endif
1390};
1391#endif
1392
1393#ifdef CONFIG_USB_GADGET_MSM_72K
1394static struct msm_hsusb_gadget_platform_data msm_gadget_pdata = {
1395 .is_phy_status_timer_on = 1,
1396};
1397#endif
1398
1399#ifdef CONFIG_USB_G_ANDROID
1400
1401#define PID_MAGIC_ID 0x71432909
1402#define SERIAL_NUM_MAGIC_ID 0x61945374
1403#define SERIAL_NUMBER_LENGTH 127
1404#define DLOAD_USB_BASE_ADD 0x2A05F0C8
1405
1406struct magic_num_struct {
1407 uint32_t pid;
1408 uint32_t serial_num;
1409};
1410
1411struct dload_struct {
1412 uint32_t reserved1;
1413 uint32_t reserved2;
1414 uint32_t reserved3;
1415 uint16_t reserved4;
1416 uint16_t pid;
1417 char serial_number[SERIAL_NUMBER_LENGTH];
1418 uint16_t reserved5;
1419 struct magic_num_struct
1420 magic_struct;
1421};
1422
1423static int usb_diag_update_pid_and_serial_num(uint32_t pid, const char *snum)
1424{
1425 struct dload_struct __iomem *dload = 0;
1426
1427 dload = ioremap(DLOAD_USB_BASE_ADD, sizeof(*dload));
1428 if (!dload) {
1429 pr_err("%s: cannot remap I/O memory region: %08x\n",
1430 __func__, DLOAD_USB_BASE_ADD);
1431 return -ENXIO;
1432 }
1433
1434 pr_debug("%s: dload:%p pid:%x serial_num:%s\n",
1435 __func__, dload, pid, snum);
1436 /* update pid */
1437 dload->magic_struct.pid = PID_MAGIC_ID;
1438 dload->pid = pid;
1439
1440 /* update serial number */
1441 dload->magic_struct.serial_num = 0;
1442 if (!snum)
1443 return 0;
1444
1445 dload->magic_struct.serial_num = SERIAL_NUM_MAGIC_ID;
1446 strncpy(dload->serial_number, snum, SERIAL_NUMBER_LENGTH);
1447 dload->serial_number[SERIAL_NUMBER_LENGTH - 1] = '\0';
1448
1449 iounmap(dload);
1450
1451 return 0;
1452}
1453
1454static struct android_usb_platform_data android_usb_pdata = {
1455 .update_pid_and_serial_num = usb_diag_update_pid_and_serial_num,
1456};
1457
1458static struct platform_device android_usb_device = {
1459 .name = "android_usb",
1460 .id = -1,
1461 .dev = {
1462 .platform_data = &android_usb_pdata,
1463 },
1464};
1465
1466
1467#endif
1468
1469#ifdef CONFIG_MSM_VPE
1470static struct resource msm_vpe_resources[] = {
1471 {
1472 .start = 0x05300000,
1473 .end = 0x05300000 + SZ_1M - 1,
1474 .flags = IORESOURCE_MEM,
1475 },
1476 {
1477 .start = INT_VPE,
1478 .end = INT_VPE,
1479 .flags = IORESOURCE_IRQ,
1480 },
1481};
1482
1483static struct platform_device msm_vpe_device = {
1484 .name = "msm_vpe",
1485 .id = 0,
1486 .num_resources = ARRAY_SIZE(msm_vpe_resources),
1487 .resource = msm_vpe_resources,
1488};
1489#endif
1490
1491#ifdef CONFIG_MSM_CAMERA
1492#ifdef CONFIG_MSM_CAMERA_FLASH
1493#define VFE_CAMIF_TIMER1_GPIO 29
1494#define VFE_CAMIF_TIMER2_GPIO 30
1495#define VFE_CAMIF_TIMER3_GPIO_INT 31
1496#define FUSION_VFE_CAMIF_TIMER1_GPIO 42
1497static struct msm_camera_sensor_flash_src msm_flash_src = {
1498 .flash_sr_type = MSM_CAMERA_FLASH_SRC_PMIC,
1499 ._fsrc.pmic_src.num_of_src = 2,
1500 ._fsrc.pmic_src.low_current = 100,
1501 ._fsrc.pmic_src.high_current = 300,
1502 ._fsrc.pmic_src.led_src_1 = PMIC8058_ID_FLASH_LED_0,
1503 ._fsrc.pmic_src.led_src_2 = PMIC8058_ID_FLASH_LED_1,
1504 ._fsrc.pmic_src.pmic_set_current = pm8058_set_flash_led_current,
1505};
1506#ifdef CONFIG_IMX074
1507static struct msm_camera_sensor_strobe_flash_data strobe_flash_xenon = {
1508 .flash_trigger = VFE_CAMIF_TIMER2_GPIO,
1509 .flash_charge = VFE_CAMIF_TIMER1_GPIO,
1510 .flash_charge_done = VFE_CAMIF_TIMER3_GPIO_INT,
1511 .flash_recharge_duration = 50000,
1512 .irq = MSM_GPIO_TO_INT(VFE_CAMIF_TIMER3_GPIO_INT),
1513};
1514#endif
1515#endif
1516
1517int msm_cam_gpio_tbl[] = {
1518 32,/*CAMIF_MCLK*/
1519 47,/*CAMIF_I2C_DATA*/
1520 48,/*CAMIF_I2C_CLK*/
1521 105,/*STANDBY*/
1522};
1523
1524enum msm_cam_stat{
1525 MSM_CAM_OFF,
1526 MSM_CAM_ON,
1527};
1528
1529static int config_gpio_table(enum msm_cam_stat stat)
1530{
1531 int rc = 0, i = 0;
1532 if (stat == MSM_CAM_ON) {
1533 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++) {
1534 rc = gpio_request(msm_cam_gpio_tbl[i], "CAM_GPIO");
1535 if (unlikely(rc < 0)) {
1536 pr_err("%s not able to get gpio\n", __func__);
1537 for (i--; i >= 0; i--)
1538 gpio_free(msm_cam_gpio_tbl[i]);
1539 break;
1540 }
1541 }
1542 } else {
1543 for (i = 0; i < ARRAY_SIZE(msm_cam_gpio_tbl); i++)
1544 gpio_free(msm_cam_gpio_tbl[i]);
1545 }
1546 return rc;
1547}
1548
1549static struct msm_camera_sensor_platform_info sensor_board_info = {
1550 .mount_angle = 0
1551};
1552
1553/*external regulator VREG_5V*/
1554static struct regulator *reg_flash_5V;
1555
1556static int config_camera_on_gpios_fluid(void)
1557{
1558 int rc = 0;
1559
1560 reg_flash_5V = regulator_get(NULL, "8901_mpp0");
1561 if (IS_ERR(reg_flash_5V)) {
1562 pr_err("'%s' regulator not found, rc=%ld\n",
1563 "8901_mpp0", IS_ERR(reg_flash_5V));
1564 return -ENODEV;
1565 }
1566
1567 rc = regulator_enable(reg_flash_5V);
1568 if (rc) {
1569 pr_err("'%s' regulator enable failed, rc=%d\n",
1570 "8901_mpp0", rc);
1571 regulator_put(reg_flash_5V);
1572 return rc;
1573 }
1574
1575#ifdef CONFIG_IMX074
1576 sensor_board_info.mount_angle = 90;
1577#endif
1578 rc = config_gpio_table(MSM_CAM_ON);
1579 if (rc < 0) {
1580 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1581 "failed\n", __func__);
1582 return rc;
1583 }
1584
1585 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1586 if (rc < 0) {
1587 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1588 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1589 regulator_disable(reg_flash_5V);
1590 regulator_put(reg_flash_5V);
1591 return rc;
1592 }
1593 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1594 msleep(20);
1595 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
1596
1597
1598 /*Enable LED_FLASH_EN*/
1599 rc = gpio_request(GPIO_LED_FLASH_EN, "LED_FLASH_EN");
1600 if (rc < 0) {
1601 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1602 "failed\n", __func__, GPIO_LED_FLASH_EN);
1603
1604 regulator_disable(reg_flash_5V);
1605 regulator_put(reg_flash_5V);
1606 config_gpio_table(MSM_CAM_OFF);
1607 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1608 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1609 return rc;
1610 }
1611 gpio_direction_output(GPIO_LED_FLASH_EN, 1);
1612 msleep(20);
1613 return rc;
1614}
1615
1616
1617static void config_camera_off_gpios_fluid(void)
1618{
1619 regulator_disable(reg_flash_5V);
1620 regulator_put(reg_flash_5V);
1621
1622 gpio_direction_output(GPIO_LED_FLASH_EN, 0);
1623 gpio_free(GPIO_LED_FLASH_EN);
1624
1625 config_gpio_table(MSM_CAM_OFF);
1626
1627 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1628 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1629}
1630static int config_camera_on_gpios(void)
1631{
1632 int rc = 0;
1633
1634 if (machine_is_msm8x60_fluid())
1635 return config_camera_on_gpios_fluid();
1636
1637 rc = config_gpio_table(MSM_CAM_ON);
1638 if (rc < 0) {
1639 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1640 "failed\n", __func__);
1641 return rc;
1642 }
1643
Jilai Wang971f97f2011-07-13 14:25:25 -04001644 if (!machine_is_msm8x60_dragon()) {
1645 rc = gpio_request(GPIO_EXT_CAMIF_PWR_EN, "CAM_EN");
1646 if (rc < 0) {
1647 config_gpio_table(MSM_CAM_OFF);
1648 pr_err("%s: CAMSENSOR gpio %d request"
1649 "failed\n", __func__, GPIO_EXT_CAMIF_PWR_EN);
1650 return rc;
1651 }
1652 gpio_direction_output(GPIO_EXT_CAMIF_PWR_EN, 0);
1653 msleep(20);
1654 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001655 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001656
1657#ifdef CONFIG_MSM_CAMERA_FLASH
1658#ifdef CONFIG_IMX074
1659 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
1660 strobe_flash_xenon.flash_charge = FUSION_VFE_CAMIF_TIMER1_GPIO;
1661#endif
1662#endif
1663 return rc;
1664}
1665
1666static void config_camera_off_gpios(void)
1667{
1668 if (machine_is_msm8x60_fluid())
1669 return config_camera_off_gpios_fluid();
1670
1671
1672 config_gpio_table(MSM_CAM_OFF);
1673
Jilai Wang971f97f2011-07-13 14:25:25 -04001674 if (!machine_is_msm8x60_dragon()) {
1675 gpio_set_value_cansleep(GPIO_EXT_CAMIF_PWR_EN, 0);
1676 gpio_free(GPIO_EXT_CAMIF_PWR_EN);
1677 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001678}
1679
1680#ifdef CONFIG_QS_S5K4E1
1681
1682#define QS_CAM_HC37_CAM_PD PM8058_GPIO_PM_TO_SYS(26)
1683
1684static int config_camera_on_gpios_qs_cam_fluid(void)
1685{
1686 int rc = 0;
1687
1688 /* request QS_CAM_HC37_CAM_PD as an output to HC37 ASIC pin CAM_PD */
1689 rc = gpio_request(QS_CAM_HC37_CAM_PD, "QS_CAM_HC37_CAM_PD");
1690 if (rc < 0) {
1691 printk(KERN_ERR "%s: QS_CAM_HC37_CAM_PD gpio %d request"
1692 " failed\n", __func__, QS_CAM_HC37_CAM_PD);
1693 return rc;
1694 }
1695 gpio_direction_output(QS_CAM_HC37_CAM_PD, 0);
1696 msleep(20);
1697 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 1);
1698 msleep(20);
1699
1700 /*
1701 * Set GPIO_AUX_CAM_2P7_EN to 1 on North Expander IO2
1702 * to enable 2.7V power to Camera
1703 */
1704 rc = gpio_request(GPIO_AUX_CAM_2P7_EN, "CAM_2P7_EN");
1705 if (rc < 0) {
1706 printk(KERN_ERR "%s: CAMSENSOR gpio %d request"
1707 " failed\n", __func__, GPIO_AUX_CAM_2P7_EN);
1708 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1709 gpio_free(QS_CAM_HC37_CAM_PD);
1710 return rc;
1711 }
1712 gpio_direction_output(GPIO_AUX_CAM_2P7_EN, 0);
1713 msleep(20);
1714 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 1);
1715 msleep(20);
1716
1717 rc = config_camera_on_gpios_fluid();
1718 if (rc < 0) {
1719 printk(KERN_ERR "%s: config_camera_on_gpios_fluid"
1720 " failed\n", __func__);
1721 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1722 gpio_free(QS_CAM_HC37_CAM_PD);
1723 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1724 gpio_free(GPIO_AUX_CAM_2P7_EN);
1725 return rc;
1726 }
1727 return rc;
1728}
1729
1730static void config_camera_off_gpios_qs_cam_fluid(void)
1731{
1732 /*
1733 * Set GPIO_AUX_CAM_2P7_EN to 0 on North Expander IO2
1734 * to disable 2.7V power to Camera
1735 */
1736 gpio_set_value_cansleep(GPIO_AUX_CAM_2P7_EN, 0);
1737 gpio_free(GPIO_AUX_CAM_2P7_EN);
1738
1739 /* set QS_CAM_HC37_CAM_PD to 0 to power off HC37 ASIC*/
1740 gpio_set_value_cansleep(QS_CAM_HC37_CAM_PD, 0);
1741 gpio_free(QS_CAM_HC37_CAM_PD);
1742
1743 config_camera_off_gpios_fluid();
1744 return;
1745}
1746
1747static int config_camera_on_gpios_qs_cam(void)
1748{
1749 int rc = 0;
1750
1751 if (machine_is_msm8x60_fluid())
1752 return config_camera_on_gpios_qs_cam_fluid();
1753
1754 rc = config_camera_on_gpios();
1755 return rc;
1756}
1757
1758static void config_camera_off_gpios_qs_cam(void)
1759{
1760 if (machine_is_msm8x60_fluid())
1761 return config_camera_off_gpios_qs_cam_fluid();
1762
1763 config_camera_off_gpios();
1764 return;
1765}
1766#endif
1767
1768static int config_camera_on_gpios_web_cam(void)
1769{
1770 int rc = 0;
1771 rc = config_gpio_table(MSM_CAM_ON);
1772 if (rc < 0) {
1773 printk(KERN_ERR "%s: CAMSENSOR gpio table request"
1774 "failed\n", __func__);
1775 return rc;
1776 }
1777
Jilai Wang53d27a82011-07-13 14:32:58 -04001778 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001779 rc = gpio_request(GPIO_WEB_CAMIF_STANDBY, "CAM_EN");
1780 if (rc < 0) {
1781 config_gpio_table(MSM_CAM_OFF);
1782 pr_err(KERN_ERR "%s: CAMSENSOR gpio %d request"
1783 "failed\n", __func__, GPIO_WEB_CAMIF_STANDBY);
1784 return rc;
1785 }
1786 gpio_direction_output(GPIO_WEB_CAMIF_STANDBY, 0);
1787 }
1788 return rc;
1789}
1790
1791static void config_camera_off_gpios_web_cam(void)
1792{
1793 config_gpio_table(MSM_CAM_OFF);
Jilai Wang53d27a82011-07-13 14:32:58 -04001794 if (!(machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon())) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001795 gpio_set_value_cansleep(GPIO_WEB_CAMIF_STANDBY, 1);
1796 gpio_free(GPIO_WEB_CAMIF_STANDBY);
1797 }
1798 return;
1799}
1800
1801#ifdef CONFIG_MSM_BUS_SCALING
1802static struct msm_bus_vectors cam_init_vectors[] = {
1803 {
1804 .src = MSM_BUS_MASTER_VFE,
1805 .dst = MSM_BUS_SLAVE_SMI,
1806 .ab = 0,
1807 .ib = 0,
1808 },
1809 {
1810 .src = MSM_BUS_MASTER_VFE,
1811 .dst = MSM_BUS_SLAVE_EBI_CH0,
1812 .ab = 0,
1813 .ib = 0,
1814 },
1815 {
1816 .src = MSM_BUS_MASTER_VPE,
1817 .dst = MSM_BUS_SLAVE_SMI,
1818 .ab = 0,
1819 .ib = 0,
1820 },
1821 {
1822 .src = MSM_BUS_MASTER_VPE,
1823 .dst = MSM_BUS_SLAVE_EBI_CH0,
1824 .ab = 0,
1825 .ib = 0,
1826 },
1827 {
1828 .src = MSM_BUS_MASTER_JPEG_ENC,
1829 .dst = MSM_BUS_SLAVE_SMI,
1830 .ab = 0,
1831 .ib = 0,
1832 },
1833 {
1834 .src = MSM_BUS_MASTER_JPEG_ENC,
1835 .dst = MSM_BUS_SLAVE_EBI_CH0,
1836 .ab = 0,
1837 .ib = 0,
1838 },
1839};
1840
1841static struct msm_bus_vectors cam_preview_vectors[] = {
1842 {
1843 .src = MSM_BUS_MASTER_VFE,
1844 .dst = MSM_BUS_SLAVE_SMI,
1845 .ab = 0,
1846 .ib = 0,
1847 },
1848 {
1849 .src = MSM_BUS_MASTER_VFE,
1850 .dst = MSM_BUS_SLAVE_EBI_CH0,
1851 .ab = 283115520,
1852 .ib = 452984832,
1853 },
1854 {
1855 .src = MSM_BUS_MASTER_VPE,
1856 .dst = MSM_BUS_SLAVE_SMI,
1857 .ab = 0,
1858 .ib = 0,
1859 },
1860 {
1861 .src = MSM_BUS_MASTER_VPE,
1862 .dst = MSM_BUS_SLAVE_EBI_CH0,
1863 .ab = 0,
1864 .ib = 0,
1865 },
1866 {
1867 .src = MSM_BUS_MASTER_JPEG_ENC,
1868 .dst = MSM_BUS_SLAVE_SMI,
1869 .ab = 0,
1870 .ib = 0,
1871 },
1872 {
1873 .src = MSM_BUS_MASTER_JPEG_ENC,
1874 .dst = MSM_BUS_SLAVE_EBI_CH0,
1875 .ab = 0,
1876 .ib = 0,
1877 },
1878};
1879
1880static struct msm_bus_vectors cam_video_vectors[] = {
1881 {
1882 .src = MSM_BUS_MASTER_VFE,
1883 .dst = MSM_BUS_SLAVE_SMI,
1884 .ab = 283115520,
1885 .ib = 452984832,
1886 },
1887 {
1888 .src = MSM_BUS_MASTER_VFE,
1889 .dst = MSM_BUS_SLAVE_EBI_CH0,
1890 .ab = 283115520,
1891 .ib = 452984832,
1892 },
1893 {
1894 .src = MSM_BUS_MASTER_VPE,
1895 .dst = MSM_BUS_SLAVE_SMI,
1896 .ab = 319610880,
1897 .ib = 511377408,
1898 },
1899 {
1900 .src = MSM_BUS_MASTER_VPE,
1901 .dst = MSM_BUS_SLAVE_EBI_CH0,
1902 .ab = 0,
1903 .ib = 0,
1904 },
1905 {
1906 .src = MSM_BUS_MASTER_JPEG_ENC,
1907 .dst = MSM_BUS_SLAVE_SMI,
1908 .ab = 0,
1909 .ib = 0,
1910 },
1911 {
1912 .src = MSM_BUS_MASTER_JPEG_ENC,
1913 .dst = MSM_BUS_SLAVE_EBI_CH0,
1914 .ab = 0,
1915 .ib = 0,
1916 },
1917};
1918
1919static struct msm_bus_vectors cam_snapshot_vectors[] = {
1920 {
1921 .src = MSM_BUS_MASTER_VFE,
1922 .dst = MSM_BUS_SLAVE_SMI,
1923 .ab = 566231040,
1924 .ib = 905969664,
1925 },
1926 {
1927 .src = MSM_BUS_MASTER_VFE,
1928 .dst = MSM_BUS_SLAVE_EBI_CH0,
1929 .ab = 69984000,
1930 .ib = 111974400,
1931 },
1932 {
1933 .src = MSM_BUS_MASTER_VPE,
1934 .dst = MSM_BUS_SLAVE_SMI,
1935 .ab = 0,
1936 .ib = 0,
1937 },
1938 {
1939 .src = MSM_BUS_MASTER_VPE,
1940 .dst = MSM_BUS_SLAVE_EBI_CH0,
1941 .ab = 0,
1942 .ib = 0,
1943 },
1944 {
1945 .src = MSM_BUS_MASTER_JPEG_ENC,
1946 .dst = MSM_BUS_SLAVE_SMI,
1947 .ab = 320864256,
1948 .ib = 513382810,
1949 },
1950 {
1951 .src = MSM_BUS_MASTER_JPEG_ENC,
1952 .dst = MSM_BUS_SLAVE_EBI_CH0,
1953 .ab = 320864256,
1954 .ib = 513382810,
1955 },
1956};
1957
1958static struct msm_bus_vectors cam_zsl_vectors[] = {
1959 {
1960 .src = MSM_BUS_MASTER_VFE,
1961 .dst = MSM_BUS_SLAVE_SMI,
1962 .ab = 566231040,
1963 .ib = 905969664,
1964 },
1965 {
1966 .src = MSM_BUS_MASTER_VFE,
1967 .dst = MSM_BUS_SLAVE_EBI_CH0,
1968 .ab = 706199040,
1969 .ib = 1129918464,
1970 },
1971 {
1972 .src = MSM_BUS_MASTER_VPE,
1973 .dst = MSM_BUS_SLAVE_SMI,
1974 .ab = 0,
1975 .ib = 0,
1976 },
1977 {
1978 .src = MSM_BUS_MASTER_VPE,
1979 .dst = MSM_BUS_SLAVE_EBI_CH0,
1980 .ab = 0,
1981 .ib = 0,
1982 },
1983 {
1984 .src = MSM_BUS_MASTER_JPEG_ENC,
1985 .dst = MSM_BUS_SLAVE_SMI,
1986 .ab = 320864256,
1987 .ib = 513382810,
1988 },
1989 {
1990 .src = MSM_BUS_MASTER_JPEG_ENC,
1991 .dst = MSM_BUS_SLAVE_EBI_CH0,
1992 .ab = 320864256,
1993 .ib = 513382810,
1994 },
1995};
1996
1997static struct msm_bus_vectors cam_stereo_video_vectors[] = {
1998 {
1999 .src = MSM_BUS_MASTER_VFE,
2000 .dst = MSM_BUS_SLAVE_SMI,
2001 .ab = 212336640,
2002 .ib = 339738624,
2003 },
2004 {
2005 .src = MSM_BUS_MASTER_VFE,
2006 .dst = MSM_BUS_SLAVE_EBI_CH0,
2007 .ab = 25090560,
2008 .ib = 40144896,
2009 },
2010 {
2011 .src = MSM_BUS_MASTER_VPE,
2012 .dst = MSM_BUS_SLAVE_SMI,
2013 .ab = 239708160,
2014 .ib = 383533056,
2015 },
2016 {
2017 .src = MSM_BUS_MASTER_VPE,
2018 .dst = MSM_BUS_SLAVE_EBI_CH0,
2019 .ab = 79902720,
2020 .ib = 127844352,
2021 },
2022 {
2023 .src = MSM_BUS_MASTER_JPEG_ENC,
2024 .dst = MSM_BUS_SLAVE_SMI,
2025 .ab = 0,
2026 .ib = 0,
2027 },
2028 {
2029 .src = MSM_BUS_MASTER_JPEG_ENC,
2030 .dst = MSM_BUS_SLAVE_EBI_CH0,
2031 .ab = 0,
2032 .ib = 0,
2033 },
2034};
2035
2036static struct msm_bus_vectors cam_stereo_snapshot_vectors[] = {
2037 {
2038 .src = MSM_BUS_MASTER_VFE,
2039 .dst = MSM_BUS_SLAVE_SMI,
2040 .ab = 0,
2041 .ib = 0,
2042 },
2043 {
2044 .src = MSM_BUS_MASTER_VFE,
2045 .dst = MSM_BUS_SLAVE_EBI_CH0,
2046 .ab = 300902400,
2047 .ib = 481443840,
2048 },
2049 {
2050 .src = MSM_BUS_MASTER_VPE,
2051 .dst = MSM_BUS_SLAVE_SMI,
2052 .ab = 230307840,
2053 .ib = 368492544,
2054 },
2055 {
2056 .src = MSM_BUS_MASTER_VPE,
2057 .dst = MSM_BUS_SLAVE_EBI_CH0,
2058 .ab = 245113344,
2059 .ib = 392181351,
2060 },
2061 {
2062 .src = MSM_BUS_MASTER_JPEG_ENC,
2063 .dst = MSM_BUS_SLAVE_SMI,
2064 .ab = 106536960,
2065 .ib = 170459136,
2066 },
2067 {
2068 .src = MSM_BUS_MASTER_JPEG_ENC,
2069 .dst = MSM_BUS_SLAVE_EBI_CH0,
2070 .ab = 106536960,
2071 .ib = 170459136,
2072 },
2073};
2074
2075static struct msm_bus_paths cam_bus_client_config[] = {
2076 {
2077 ARRAY_SIZE(cam_init_vectors),
2078 cam_init_vectors,
2079 },
2080 {
2081 ARRAY_SIZE(cam_preview_vectors),
2082 cam_preview_vectors,
2083 },
2084 {
2085 ARRAY_SIZE(cam_video_vectors),
2086 cam_video_vectors,
2087 },
2088 {
2089 ARRAY_SIZE(cam_snapshot_vectors),
2090 cam_snapshot_vectors,
2091 },
2092 {
2093 ARRAY_SIZE(cam_zsl_vectors),
2094 cam_zsl_vectors,
2095 },
2096 {
2097 ARRAY_SIZE(cam_stereo_video_vectors),
2098 cam_stereo_video_vectors,
2099 },
2100 {
2101 ARRAY_SIZE(cam_stereo_snapshot_vectors),
2102 cam_stereo_snapshot_vectors,
2103 },
2104};
2105
2106static struct msm_bus_scale_pdata cam_bus_client_pdata = {
2107 cam_bus_client_config,
2108 ARRAY_SIZE(cam_bus_client_config),
2109 .name = "msm_camera",
2110};
2111#endif
2112
2113struct msm_camera_device_platform_data msm_camera_device_data = {
2114 .camera_gpio_on = config_camera_on_gpios,
2115 .camera_gpio_off = config_camera_off_gpios,
2116 .ioext.csiphy = 0x04800000,
2117 .ioext.csisz = 0x00000400,
2118 .ioext.csiirq = CSI_0_IRQ,
2119 .ioclk.mclk_clk_rate = 24000000,
2120 .ioclk.vfe_clk_rate = 228570000,
2121#ifdef CONFIG_MSM_BUS_SCALING
2122 .cam_bus_scale_table = &cam_bus_client_pdata,
2123#endif
2124};
2125
2126#ifdef CONFIG_QS_S5K4E1
2127struct msm_camera_device_platform_data msm_camera_device_data_qs_cam = {
2128 .camera_gpio_on = config_camera_on_gpios_qs_cam,
2129 .camera_gpio_off = config_camera_off_gpios_qs_cam,
2130 .ioext.csiphy = 0x04800000,
2131 .ioext.csisz = 0x00000400,
2132 .ioext.csiirq = CSI_0_IRQ,
2133 .ioclk.mclk_clk_rate = 24000000,
2134 .ioclk.vfe_clk_rate = 228570000,
2135#ifdef CONFIG_MSM_BUS_SCALING
2136 .cam_bus_scale_table = &cam_bus_client_pdata,
2137#endif
2138};
2139#endif
2140
2141struct msm_camera_device_platform_data msm_camera_device_data_web_cam = {
2142 .camera_gpio_on = config_camera_on_gpios_web_cam,
2143 .camera_gpio_off = config_camera_off_gpios_web_cam,
2144 .ioext.csiphy = 0x04900000,
2145 .ioext.csisz = 0x00000400,
2146 .ioext.csiirq = CSI_1_IRQ,
2147 .ioclk.mclk_clk_rate = 24000000,
2148 .ioclk.vfe_clk_rate = 228570000,
2149#ifdef CONFIG_MSM_BUS_SCALING
2150 .cam_bus_scale_table = &cam_bus_client_pdata,
2151#endif
2152};
2153
2154struct resource msm_camera_resources[] = {
2155 {
2156 .start = 0x04500000,
2157 .end = 0x04500000 + SZ_1M - 1,
2158 .flags = IORESOURCE_MEM,
2159 },
2160 {
2161 .start = VFE_IRQ,
2162 .end = VFE_IRQ,
2163 .flags = IORESOURCE_IRQ,
2164 },
2165};
2166#ifdef CONFIG_MT9E013
2167static struct msm_camera_sensor_platform_info mt9e013_sensor_8660_info = {
2168 .mount_angle = 0
2169};
2170
2171static struct msm_camera_sensor_flash_data flash_mt9e013 = {
2172 .flash_type = MSM_CAMERA_FLASH_LED,
2173 .flash_src = &msm_flash_src
2174};
2175
2176static struct msm_camera_sensor_info msm_camera_sensor_mt9e013_data = {
2177 .sensor_name = "mt9e013",
2178 .sensor_reset = 106,
2179 .sensor_pwd = 85,
2180 .vcm_pwd = 1,
2181 .vcm_enable = 0,
2182 .pdata = &msm_camera_device_data,
2183 .resource = msm_camera_resources,
2184 .num_resources = ARRAY_SIZE(msm_camera_resources),
2185 .flash_data = &flash_mt9e013,
2186 .strobe_flash_data = &strobe_flash_xenon,
2187 .sensor_platform_info = &mt9e013_sensor_8660_info,
2188 .csi_if = 1
2189};
2190struct platform_device msm_camera_sensor_mt9e013 = {
2191 .name = "msm_camera_mt9e013",
2192 .dev = {
2193 .platform_data = &msm_camera_sensor_mt9e013_data,
2194 },
2195};
2196#endif
2197
2198#ifdef CONFIG_IMX074
2199static struct msm_camera_sensor_flash_data flash_imx074 = {
2200 .flash_type = MSM_CAMERA_FLASH_LED,
2201 .flash_src = &msm_flash_src
2202};
2203
2204static struct msm_camera_sensor_info msm_camera_sensor_imx074_data = {
2205 .sensor_name = "imx074",
2206 .sensor_reset = 106,
2207 .sensor_pwd = 85,
2208 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2209 .vcm_enable = 1,
2210 .pdata = &msm_camera_device_data,
2211 .resource = msm_camera_resources,
2212 .num_resources = ARRAY_SIZE(msm_camera_resources),
2213 .flash_data = &flash_imx074,
2214 .strobe_flash_data = &strobe_flash_xenon,
2215 .sensor_platform_info = &sensor_board_info,
2216 .csi_if = 1
2217};
2218struct platform_device msm_camera_sensor_imx074 = {
2219 .name = "msm_camera_imx074",
2220 .dev = {
2221 .platform_data = &msm_camera_sensor_imx074_data,
2222 },
2223};
2224#endif
2225#ifdef CONFIG_WEBCAM_OV9726
2226
2227static struct msm_camera_sensor_platform_info ov9726_sensor_8660_info = {
2228 .mount_angle = 0
2229};
2230
2231static struct msm_camera_sensor_flash_data flash_ov9726 = {
2232 .flash_type = MSM_CAMERA_FLASH_LED,
2233 .flash_src = &msm_flash_src
2234};
2235static struct msm_camera_sensor_info msm_camera_sensor_ov9726_data = {
2236 .sensor_name = "ov9726",
Kevin Chan3382c512011-07-19 21:00:45 -07002237 .sensor_reset_enable = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002238 .sensor_reset = GPIO_FRONT_CAM_RESET_N,
2239 .sensor_pwd = 85,
2240 .vcm_pwd = 1,
2241 .vcm_enable = 0,
2242 .pdata = &msm_camera_device_data_web_cam,
2243 .resource = msm_camera_resources,
2244 .num_resources = ARRAY_SIZE(msm_camera_resources),
2245 .flash_data = &flash_ov9726,
2246 .sensor_platform_info = &ov9726_sensor_8660_info,
2247 .csi_if = 1
2248};
2249struct platform_device msm_camera_sensor_webcam_ov9726 = {
2250 .name = "msm_camera_ov9726",
2251 .dev = {
2252 .platform_data = &msm_camera_sensor_ov9726_data,
2253 },
2254};
2255#endif
2256#ifdef CONFIG_WEBCAM_OV7692
2257static struct msm_camera_sensor_flash_data flash_ov7692 = {
2258 .flash_type = MSM_CAMERA_FLASH_LED,
2259 .flash_src = &msm_flash_src
2260};
2261static struct msm_camera_sensor_info msm_camera_sensor_ov7692_data = {
2262 .sensor_name = "ov7692",
2263 .sensor_reset = GPIO_WEB_CAMIF_RESET_N,
2264 .sensor_pwd = 85,
2265 .vcm_pwd = 1,
2266 .vcm_enable = 0,
2267 .pdata = &msm_camera_device_data_web_cam,
2268 .resource = msm_camera_resources,
2269 .num_resources = ARRAY_SIZE(msm_camera_resources),
2270 .flash_data = &flash_ov7692,
2271 .csi_if = 1
2272};
2273
2274static struct platform_device msm_camera_sensor_webcam_ov7692 = {
2275 .name = "msm_camera_ov7692",
2276 .dev = {
2277 .platform_data = &msm_camera_sensor_ov7692_data,
2278 },
2279};
2280#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002281#ifdef CONFIG_VX6953
2282static struct msm_camera_sensor_platform_info vx6953_sensor_8660_info = {
2283 .mount_angle = 270
2284};
2285
2286static struct msm_camera_sensor_flash_data flash_vx6953 = {
2287 .flash_type = MSM_CAMERA_FLASH_NONE,
2288 .flash_src = &msm_flash_src
2289};
2290
2291static struct msm_camera_sensor_info msm_camera_sensor_vx6953_data = {
2292 .sensor_name = "vx6953",
2293 .sensor_reset = 63,
2294 .sensor_pwd = 63,
2295 .vcm_pwd = GPIO_AUX_CAM_2P7_EN,
2296 .vcm_enable = 1,
2297 .pdata = &msm_camera_device_data,
2298 .resource = msm_camera_resources,
2299 .num_resources = ARRAY_SIZE(msm_camera_resources),
2300 .flash_data = &flash_vx6953,
2301 .sensor_platform_info = &vx6953_sensor_8660_info,
2302 .csi_if = 1
2303};
2304struct platform_device msm_camera_sensor_vx6953 = {
2305 .name = "msm_camera_vx6953",
2306 .dev = {
2307 .platform_data = &msm_camera_sensor_vx6953_data,
2308 },
2309};
2310#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002311#ifdef CONFIG_QS_S5K4E1
2312
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302313static struct msm_camera_sensor_platform_info qs_s5k4e1_sensor_8660_info = {
2314#ifdef CONFIG_FB_MSM_MIPI_NOVATEK_CMD_QHD_PT
2315 .mount_angle = 90
2316#else
2317 .mount_angle = 0
2318#endif
2319};
2320
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002321static char eeprom_data[864];
2322static struct msm_camera_sensor_flash_data flash_qs_s5k4e1 = {
2323 .flash_type = MSM_CAMERA_FLASH_LED,
2324 .flash_src = &msm_flash_src
2325};
2326
2327static struct msm_camera_sensor_info msm_camera_sensor_qs_s5k4e1_data = {
2328 .sensor_name = "qs_s5k4e1",
2329 .sensor_reset = 106,
2330 .sensor_pwd = 85,
2331 .vcm_pwd = 1,
2332 .vcm_enable = 0,
2333 .pdata = &msm_camera_device_data_qs_cam,
2334 .resource = msm_camera_resources,
2335 .num_resources = ARRAY_SIZE(msm_camera_resources),
2336 .flash_data = &flash_qs_s5k4e1,
2337 .strobe_flash_data = &strobe_flash_xenon,
Nishant Pandit613ab7a2011-09-02 03:36:01 +05302338 .sensor_platform_info = &qs_s5k4e1_sensor_8660_info,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002339 .csi_if = 1,
2340 .eeprom_data = eeprom_data,
2341};
2342struct platform_device msm_camera_sensor_qs_s5k4e1 = {
2343 .name = "msm_camera_qs_s5k4e1",
2344 .dev = {
2345 .platform_data = &msm_camera_sensor_qs_s5k4e1_data,
2346 },
2347};
2348#endif
2349static struct i2c_board_info msm_camera_boardinfo[] __initdata = {
2350 #ifdef CONFIG_MT9E013
2351 {
2352 I2C_BOARD_INFO("mt9e013", 0x6C >> 2),
2353 },
2354 #endif
2355 #ifdef CONFIG_IMX074
2356 {
2357 I2C_BOARD_INFO("imx074", 0x1A),
2358 },
2359 #endif
2360 #ifdef CONFIG_WEBCAM_OV7692
2361 {
2362 I2C_BOARD_INFO("ov7692", 0x78),
2363 },
2364 #endif
2365 #ifdef CONFIG_WEBCAM_OV9726
2366 {
2367 I2C_BOARD_INFO("ov9726", 0x10),
2368 },
2369 #endif
2370 #ifdef CONFIG_QS_S5K4E1
2371 {
2372 I2C_BOARD_INFO("qs_s5k4e1", 0x20),
2373 },
2374 #endif
2375};
Jilai Wang971f97f2011-07-13 14:25:25 -04002376
2377static struct i2c_board_info msm_camera_dragon_boardinfo[] __initdata = {
Jilai Wang53d27a82011-07-13 14:32:58 -04002378 #ifdef CONFIG_WEBCAM_OV9726
2379 {
2380 I2C_BOARD_INFO("ov9726", 0x10),
2381 },
2382 #endif
Jilai Wang971f97f2011-07-13 14:25:25 -04002383 #ifdef CONFIG_VX6953
2384 {
2385 I2C_BOARD_INFO("vx6953", 0x20),
2386 },
2387 #endif
2388};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002389#endif
2390
2391#ifdef CONFIG_MSM_GEMINI
2392static struct resource msm_gemini_resources[] = {
2393 {
2394 .start = 0x04600000,
2395 .end = 0x04600000 + SZ_1M - 1,
2396 .flags = IORESOURCE_MEM,
2397 },
2398 {
2399 .start = INT_JPEG,
2400 .end = INT_JPEG,
2401 .flags = IORESOURCE_IRQ,
2402 },
2403};
2404
2405static struct platform_device msm_gemini_device = {
2406 .name = "msm_gemini",
2407 .resource = msm_gemini_resources,
2408 .num_resources = ARRAY_SIZE(msm_gemini_resources),
2409};
2410#endif
2411
2412#ifdef CONFIG_I2C_QUP
2413static void gsbi_qup_i2c_gpio_config(int adap_id, int config_type)
2414{
2415}
2416
2417static struct msm_i2c_platform_data msm_gsbi3_qup_i2c_pdata = {
2418 .clk_freq = 384000,
2419 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002420 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2421};
2422
2423static struct msm_i2c_platform_data msm_gsbi4_qup_i2c_pdata = {
2424 .clk_freq = 100000,
2425 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002426 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2427};
2428
2429static struct msm_i2c_platform_data msm_gsbi7_qup_i2c_pdata = {
2430 .clk_freq = 100000,
2431 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002432 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2433};
2434
2435static struct msm_i2c_platform_data msm_gsbi8_qup_i2c_pdata = {
2436 .clk_freq = 100000,
2437 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002438 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2439};
2440
2441static struct msm_i2c_platform_data msm_gsbi9_qup_i2c_pdata = {
2442 .clk_freq = 100000,
2443 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002444 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2445};
2446
2447static struct msm_i2c_platform_data msm_gsbi12_qup_i2c_pdata = {
2448 .clk_freq = 100000,
2449 .src_clk_rate = 24000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002450 .use_gsbi_shared_mode = 1,
2451 .msm_i2c_config_gpio = gsbi_qup_i2c_gpio_config,
2452};
2453#endif
2454
2455#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
2456static struct msm_spi_platform_data msm_gsbi1_qup_spi_pdata = {
2457 .max_clock_speed = 24000000,
2458};
2459
2460static struct msm_spi_platform_data msm_gsbi10_qup_spi_pdata = {
2461 .max_clock_speed = 24000000,
2462};
2463#endif
2464
2465#ifdef CONFIG_I2C_SSBI
2466/* PMIC SSBI */
2467static struct msm_i2c_ssbi_platform_data msm_ssbi1_pdata = {
2468 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2469};
2470
2471/* PMIC SSBI */
2472static struct msm_i2c_ssbi_platform_data msm_ssbi2_pdata = {
2473 .controller_type = MSM_SBI_CTRL_PMIC_ARBITER,
2474};
2475
2476/* CODEC/TSSC SSBI */
2477static struct msm_i2c_ssbi_platform_data msm_ssbi3_pdata = {
2478 .controller_type = MSM_SBI_CTRL_SSBI,
2479};
2480#endif
2481
2482#ifdef CONFIG_BATTERY_MSM
2483/* Use basic value for fake MSM battery */
2484static struct msm_psy_batt_pdata msm_psy_batt_data = {
2485 .avail_chg_sources = AC_CHG,
2486};
2487
2488static struct platform_device msm_batt_device = {
2489 .name = "msm-battery",
2490 .id = -1,
2491 .dev.platform_data = &msm_psy_batt_data,
2492};
2493#endif
2494
2495#ifdef CONFIG_FB_MSM_LCDC_DSUB
2496/* VGA = 1440 x 900 x 4(bpp) x 2(pages)
2497 prim = 1024 x 600 x 4(bpp) x 2(pages)
2498 This is the difference. */
2499#define MSM_FB_DSUB_PMEM_ADDER (0xA32000-0x4B0000)
2500#else
2501#define MSM_FB_DSUB_PMEM_ADDER (0)
2502#endif
2503
2504/* Sensors DSPS platform data */
2505#ifdef CONFIG_MSM_DSPS
2506
2507static struct dsps_gpio_info dsps_surf_gpios[] = {
2508 {
2509 .name = "compass_rst_n",
2510 .num = GPIO_COMPASS_RST_N,
2511 .on_val = 1, /* device not in reset */
2512 .off_val = 0, /* device in reset */
2513 },
2514 {
2515 .name = "gpio_r_altimeter_reset_n",
2516 .num = GPIO_R_ALTIMETER_RESET_N,
2517 .on_val = 1, /* device not in reset */
2518 .off_val = 0, /* device in reset */
2519 }
2520};
2521
2522static struct dsps_gpio_info dsps_fluid_gpios[] = {
2523 {
2524 .name = "gpio_n_altimeter_reset_n",
2525 .num = GPIO_N_ALTIMETER_RESET_N,
2526 .on_val = 1, /* device not in reset */
2527 .off_val = 0, /* device in reset */
2528 }
2529};
2530
2531static void __init msm8x60_init_dsps(void)
2532{
2533 struct msm_dsps_platform_data *pdata =
2534 msm_dsps_device.dev.platform_data;
2535 /*
2536 * On Fluid the Compass sensor Chip-Select (CS) is directly connected
2537 * to the power supply and not controled via GPIOs. Fluid uses a
2538 * different IO-Expender (north) than used on surf/ffa.
2539 */
2540 if (machine_is_msm8x60_fluid()) {
2541 /* fluid has different firmware, gpios */
2542 peripheral_dsps.name = DSPS_PIL_FLUID_NAME;
2543 pdata->pil_name = DSPS_PIL_FLUID_NAME;
2544 pdata->gpios = dsps_fluid_gpios;
2545 pdata->gpios_num = ARRAY_SIZE(dsps_fluid_gpios);
2546 } else {
2547 peripheral_dsps.name = DSPS_PIL_GENERIC_NAME;
2548 pdata->pil_name = DSPS_PIL_GENERIC_NAME;
2549 pdata->gpios = dsps_surf_gpios;
2550 pdata->gpios_num = ARRAY_SIZE(dsps_surf_gpios);
2551 }
2552
2553 msm_pil_add_device(&peripheral_dsps);
2554
2555 platform_device_register(&msm_dsps_device);
2556}
2557#endif /* CONFIG_MSM_DSPS */
2558
2559#ifdef CONFIG_FB_MSM_TRIPLE_BUFFER
2560/* prim = 1024 x 600 x 4(bpp) x 3(pages) */
2561#define MSM_FB_PRIM_BUF_SIZE 0x708000
2562#else
2563/* prim = 1024 x 600 x 4(bpp) x 2(pages) */
2564#define MSM_FB_PRIM_BUF_SIZE 0x4B0000
2565#endif
2566
2567
2568#ifdef CONFIG_FB_MSM_OVERLAY_WRITEBACK
kuogee hsieha39040b2011-08-11 15:40:45 -07002569/* width x height x 3 bpp x 2 frame buffer */
2570#define MSM_FB_WRITEBACK_SIZE (1024 * 600 * 3 * 2)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002571#else
2572#define MSM_FB_WRITEBACK_SIZE 0
2573#endif
2574
2575#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2576/* prim = 1024 x 600 x 4(bpp) x 2(pages)
2577 * hdmi = 1920 x 1080 x 2(bpp) x 1(page)
2578 * Note: must be multiple of 4096 */
2579#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + 0x3F4800 + \
2580 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2581#elif defined(CONFIG_FB_MSM_TVOUT)
2582/* prim = 1024 x 600 x 4(bpp) x 2(pages)
2583 * tvout = 720 x 576 x 2(bpp) x 2(pages)
2584 * Note: must be multiple of 4096 */
2585#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + 0x195000 + \
2586 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2587#else /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
2588#define MSM_FB_SIZE roundup(MSM_FB_PRIM_BUF_SIZE + \
2589 MSM_FB_WRITEBACK_SIZE + MSM_FB_DSUB_PMEM_ADDER, 4096)
2590#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
2591
2592#define MSM_PMEM_SF_SIZE 0x4000000 /* 64 Mbytes */
2593
2594#define MSM_PMEM_KERNEL_EBI1_SIZE 0x600000
2595#define MSM_PMEM_ADSP_SIZE 0x2000000
Ben Romberger09e462d2011-08-09 15:24:37 -07002596#define MSM_PMEM_AUDIO_SIZE 0x28B000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002597
2598#define MSM_SMI_BASE 0x38000000
2599#define MSM_SMI_SIZE 0x4000000
2600
2601#define KERNEL_SMI_BASE (MSM_SMI_BASE)
2602#define KERNEL_SMI_SIZE 0x300000
2603
2604#define USER_SMI_BASE (KERNEL_SMI_BASE + KERNEL_SMI_SIZE)
2605#define USER_SMI_SIZE (MSM_SMI_SIZE - KERNEL_SMI_SIZE)
2606#define MSM_PMEM_SMIPOOL_SIZE USER_SMI_SIZE
2607
2608static unsigned fb_size;
2609static int __init fb_size_setup(char *p)
2610{
2611 fb_size = memparse(p, NULL);
2612 return 0;
2613}
2614early_param("fb_size", fb_size_setup);
2615
2616static unsigned pmem_kernel_ebi1_size = MSM_PMEM_KERNEL_EBI1_SIZE;
2617static int __init pmem_kernel_ebi1_size_setup(char *p)
2618{
2619 pmem_kernel_ebi1_size = memparse(p, NULL);
2620 return 0;
2621}
2622early_param("pmem_kernel_ebi1_size", pmem_kernel_ebi1_size_setup);
2623
2624#ifdef CONFIG_ANDROID_PMEM
2625static unsigned pmem_sf_size = MSM_PMEM_SF_SIZE;
2626static int __init pmem_sf_size_setup(char *p)
2627{
2628 pmem_sf_size = memparse(p, NULL);
2629 return 0;
2630}
2631early_param("pmem_sf_size", pmem_sf_size_setup);
2632
2633static unsigned pmem_adsp_size = MSM_PMEM_ADSP_SIZE;
2634
2635static int __init pmem_adsp_size_setup(char *p)
2636{
2637 pmem_adsp_size = memparse(p, NULL);
2638 return 0;
2639}
2640early_param("pmem_adsp_size", pmem_adsp_size_setup);
2641
2642static unsigned pmem_audio_size = MSM_PMEM_AUDIO_SIZE;
2643
2644static int __init pmem_audio_size_setup(char *p)
2645{
2646 pmem_audio_size = memparse(p, NULL);
2647 return 0;
2648}
2649early_param("pmem_audio_size", pmem_audio_size_setup);
2650#endif
2651
2652static struct resource msm_fb_resources[] = {
2653 {
2654 .flags = IORESOURCE_DMA,
2655 }
2656};
2657
2658#ifdef CONFIG_FB_MSM_LCDC_AUTO_DETECT
2659static int msm_fb_detect_panel(const char *name)
2660{
2661 if (machine_is_msm8x60_fluid()) {
2662 uint32_t soc_platform_version = socinfo_get_platform_version();
2663 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
2664#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2665 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
2666 strlen(LCDC_SAMSUNG_OLED_PANEL_NAME)))
2667 return 0;
2668#endif
2669 } else { /*P3 and up use AUO panel */
2670#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2671 if (!strncmp(name, LCDC_AUO_PANEL_NAME,
2672 strlen(LCDC_AUO_PANEL_NAME)))
2673 return 0;
2674#endif
2675 }
2676 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2677 strlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME)))
2678 return -ENODEV;
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002679#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2680 } else if machine_is_msm8x60_dragon() {
2681 if (!strncmp(name, LCDC_NT35582_PANEL_NAME,
2682 sizeof(LCDC_NT35582_PANEL_NAME) - 1))
2683 return 0;
2684#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002685 } else {
2686 if (!strncmp(name, LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2687 strlen(LCDC_SAMSUNG_WSVGA_PANEL_NAME)))
2688 return 0;
2689 if (!strncmp(name, LCDC_SAMSUNG_OLED_PANEL_NAME,
2690 strlen(LCDC_SAMSUNG_OLED_PANEL_NAME)))
2691 return -ENODEV;
2692 }
2693 pr_warning("%s: not supported '%s'", __func__, name);
2694 return -ENODEV;
2695}
2696
2697static struct msm_fb_platform_data msm_fb_pdata = {
2698 .detect_client = msm_fb_detect_panel,
2699};
2700#endif /* CONFIG_FB_MSM_LCDC_AUTO_DETECT */
2701
2702static struct platform_device msm_fb_device = {
2703 .name = "msm_fb",
2704 .id = 0,
2705 .num_resources = ARRAY_SIZE(msm_fb_resources),
2706 .resource = msm_fb_resources,
2707#ifdef CONFIG_FB_MSM_LCDC_AUTO_DETECT
2708 .dev.platform_data = &msm_fb_pdata,
2709#endif /* CONFIG_FB_MSM_LCDC_AUTO_DETECT */
2710};
2711
2712#ifdef CONFIG_ANDROID_PMEM
2713static struct android_pmem_platform_data android_pmem_pdata = {
2714 .name = "pmem",
2715 .allocator_type = PMEM_ALLOCATORTYPE_ALLORNOTHING,
2716 .cached = 1,
2717 .memory_type = MEMTYPE_EBI1,
2718};
2719
2720static struct platform_device android_pmem_device = {
2721 .name = "android_pmem",
2722 .id = 0,
2723 .dev = {.platform_data = &android_pmem_pdata},
2724};
2725
2726static struct android_pmem_platform_data android_pmem_adsp_pdata = {
2727 .name = "pmem_adsp",
2728 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2729 .cached = 0,
2730 .memory_type = MEMTYPE_EBI1,
2731};
2732
2733static struct platform_device android_pmem_adsp_device = {
2734 .name = "android_pmem",
2735 .id = 2,
2736 .dev = { .platform_data = &android_pmem_adsp_pdata },
2737};
2738
2739static struct android_pmem_platform_data android_pmem_audio_pdata = {
2740 .name = "pmem_audio",
2741 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2742 .cached = 0,
2743 .memory_type = MEMTYPE_EBI1,
2744};
2745
2746static struct platform_device android_pmem_audio_device = {
2747 .name = "android_pmem",
2748 .id = 4,
2749 .dev = { .platform_data = &android_pmem_audio_pdata },
2750};
2751
Laura Abbott1e36a022011-06-22 17:08:13 -07002752#define PMEM_BUS_WIDTH(_bw) \
2753 { \
2754 .vectors = &(struct msm_bus_vectors){ \
2755 .src = MSM_BUS_MASTER_AMPSS_M0, \
2756 .dst = MSM_BUS_SLAVE_SMI, \
2757 .ib = (_bw), \
2758 .ab = 0, \
2759 }, \
2760 .num_paths = 1, \
2761 }
2762static struct msm_bus_paths pmem_smi_table[] = {
2763 [0] = PMEM_BUS_WIDTH(0), /* Off */
2764 [1] = PMEM_BUS_WIDTH(1), /* On */
2765};
2766
2767static struct msm_bus_scale_pdata smi_client_pdata = {
2768 .usecase = pmem_smi_table,
2769 .num_usecases = ARRAY_SIZE(pmem_smi_table),
2770 .name = "pmem_smi",
2771};
2772
2773void pmem_request_smi_region(void *data)
2774{
2775 int bus_id = (int) data;
2776
2777 msm_bus_scale_client_update_request(bus_id, 1);
2778}
2779
2780void pmem_release_smi_region(void *data)
2781{
2782 int bus_id = (int) data;
2783
2784 msm_bus_scale_client_update_request(bus_id, 0);
2785}
2786
2787void *pmem_setup_smi_region(void)
2788{
2789 return (void *)msm_bus_scale_register_client(&smi_client_pdata);
2790}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002791static struct android_pmem_platform_data android_pmem_smipool_pdata = {
2792 .name = "pmem_smipool",
2793 .allocator_type = PMEM_ALLOCATORTYPE_BITMAP,
2794 .cached = 0,
2795 .memory_type = MEMTYPE_SMI,
Laura Abbott1e36a022011-06-22 17:08:13 -07002796 .request_region = pmem_request_smi_region,
2797 .release_region = pmem_release_smi_region,
2798 .setup_region = pmem_setup_smi_region,
2799 .map_on_demand = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002800};
2801static struct platform_device android_pmem_smipool_device = {
2802 .name = "android_pmem",
2803 .id = 7,
2804 .dev = { .platform_data = &android_pmem_smipool_pdata },
2805};
2806
2807#endif
2808
2809#define GPIO_DONGLE_PWR_EN 258
2810static void setup_display_power(void);
2811static int lcdc_vga_enabled;
2812static int vga_enable_request(int enable)
2813{
2814 if (enable)
2815 lcdc_vga_enabled = 1;
2816 else
2817 lcdc_vga_enabled = 0;
2818 setup_display_power();
2819
2820 return 0;
2821}
2822
2823#define GPIO_BACKLIGHT_PWM0 0
2824#define GPIO_BACKLIGHT_PWM1 1
2825
2826static int pmic_backlight_gpio[2]
2827 = { GPIO_BACKLIGHT_PWM0, GPIO_BACKLIGHT_PWM1 };
2828static struct msm_panel_common_pdata lcdc_samsung_panel_data = {
2829 .gpio_num = pmic_backlight_gpio, /* two LPG CHANNELS for backlight */
2830 .vga_switch = vga_enable_request,
2831};
2832
2833static struct platform_device lcdc_samsung_panel_device = {
2834 .name = LCDC_SAMSUNG_WSVGA_PANEL_NAME,
2835 .id = 0,
2836 .dev = {
2837 .platform_data = &lcdc_samsung_panel_data,
2838 }
2839};
2840#if (!defined(CONFIG_SPI_QUP)) && \
2841 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
2842 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA))
2843
2844static int lcdc_spi_gpio_array_num[] = {
2845 LCDC_SPI_GPIO_CLK,
2846 LCDC_SPI_GPIO_CS,
2847 LCDC_SPI_GPIO_MOSI,
2848};
2849
2850static uint32_t lcdc_spi_gpio_config_data[] = {
2851 GPIO_CFG(LCDC_SPI_GPIO_CLK, 0,
2852 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2853 GPIO_CFG(LCDC_SPI_GPIO_CS, 0,
2854 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2855 GPIO_CFG(LCDC_SPI_GPIO_MOSI, 0,
2856 GPIO_CFG_OUTPUT, GPIO_CFG_NO_PULL, GPIO_CFG_2MA),
2857};
2858
2859static void lcdc_config_spi_gpios(int enable)
2860{
2861 int n;
2862 for (n = 0; n < ARRAY_SIZE(lcdc_spi_gpio_config_data); ++n)
2863 gpio_tlmm_config(lcdc_spi_gpio_config_data[n], 0);
2864}
2865#endif
2866
2867#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
2868#ifdef CONFIG_SPI_QUP
2869static struct spi_board_info lcdc_samsung_spi_board_info[] __initdata = {
2870 {
2871 .modalias = LCDC_SAMSUNG_SPI_DEVICE_NAME,
2872 .mode = SPI_MODE_3,
2873 .bus_num = 1,
2874 .chip_select = 0,
2875 .max_speed_hz = 10800000,
2876 }
2877};
2878#endif /* CONFIG_SPI_QUP */
2879
2880static struct msm_panel_common_pdata lcdc_samsung_oled_panel_data = {
2881#ifndef CONFIG_SPI_QUP
2882 .panel_config_gpio = lcdc_config_spi_gpios,
2883 .gpio_num = lcdc_spi_gpio_array_num,
2884#endif
2885};
2886
2887static struct platform_device lcdc_samsung_oled_panel_device = {
2888 .name = LCDC_SAMSUNG_OLED_PANEL_NAME,
2889 .id = 0,
2890 .dev.platform_data = &lcdc_samsung_oled_panel_data,
2891};
2892#endif /*CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT */
2893
2894#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
2895#ifdef CONFIG_SPI_QUP
2896static struct spi_board_info lcdc_auo_spi_board_info[] __initdata = {
2897 {
2898 .modalias = LCDC_AUO_SPI_DEVICE_NAME,
2899 .mode = SPI_MODE_3,
2900 .bus_num = 1,
2901 .chip_select = 0,
2902 .max_speed_hz = 10800000,
2903 }
2904};
2905#endif
2906
2907static struct msm_panel_common_pdata lcdc_auo_wvga_panel_data = {
2908#ifndef CONFIG_SPI_QUP
2909 .panel_config_gpio = lcdc_config_spi_gpios,
2910 .gpio_num = lcdc_spi_gpio_array_num,
2911#endif
2912};
2913
2914static struct platform_device lcdc_auo_wvga_panel_device = {
2915 .name = LCDC_AUO_PANEL_NAME,
2916 .id = 0,
2917 .dev.platform_data = &lcdc_auo_wvga_panel_data,
2918};
2919#endif /*CONFIG_FB_MSM_LCDC_AUO_WVGA*/
2920
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04002921#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
2922
2923#define GPIO_NT35582_RESET 94
2924#define GPIO_NT35582_BL_EN_HW_PIN 24
2925#define GPIO_NT35582_BL_EN \
2926 PM8058_GPIO_PM_TO_SYS(GPIO_NT35582_BL_EN_HW_PIN - 1)
2927
2928static int lcdc_nt35582_pmic_gpio[] = {GPIO_NT35582_BL_EN };
2929
2930static struct msm_panel_common_pdata lcdc_nt35582_panel_data = {
2931 .gpio_num = lcdc_nt35582_pmic_gpio,
2932};
2933
2934static struct platform_device lcdc_nt35582_panel_device = {
2935 .name = LCDC_NT35582_PANEL_NAME,
2936 .id = 0,
2937 .dev = {
2938 .platform_data = &lcdc_nt35582_panel_data,
2939 }
2940};
2941
2942static struct spi_board_info lcdc_nt35582_spi_board_info[] __initdata = {
2943 {
2944 .modalias = "lcdc_nt35582_spi",
2945 .mode = SPI_MODE_0,
2946 .bus_num = 0,
2947 .chip_select = 0,
2948 .max_speed_hz = 1100000,
2949 }
2950};
2951#endif
2952
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002953#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
2954static struct resource hdmi_msm_resources[] = {
2955 {
2956 .name = "hdmi_msm_qfprom_addr",
2957 .start = 0x00700000,
2958 .end = 0x007060FF,
2959 .flags = IORESOURCE_MEM,
2960 },
2961 {
2962 .name = "hdmi_msm_hdmi_addr",
2963 .start = 0x04A00000,
2964 .end = 0x04A00FFF,
2965 .flags = IORESOURCE_MEM,
2966 },
2967 {
2968 .name = "hdmi_msm_irq",
2969 .start = HDMI_IRQ,
2970 .end = HDMI_IRQ,
2971 .flags = IORESOURCE_IRQ,
2972 },
2973};
2974
2975static int hdmi_enable_5v(int on);
2976static int hdmi_core_power(int on, int show);
2977static int hdmi_cec_power(int on);
2978
2979static struct msm_hdmi_platform_data hdmi_msm_data = {
2980 .irq = HDMI_IRQ,
2981 .enable_5v = hdmi_enable_5v,
2982 .core_power = hdmi_core_power,
2983 .cec_power = hdmi_cec_power,
2984};
2985
2986static struct platform_device hdmi_msm_device = {
2987 .name = "hdmi_msm",
2988 .id = 0,
2989 .num_resources = ARRAY_SIZE(hdmi_msm_resources),
2990 .resource = hdmi_msm_resources,
2991 .dev.platform_data = &hdmi_msm_data,
2992};
2993#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
2994
2995#ifdef CONFIG_FB_MSM_MIPI_DSI
2996static struct platform_device mipi_dsi_toshiba_panel_device = {
2997 .name = "mipi_toshiba",
2998 .id = 0,
2999};
3000
3001#define FPGA_3D_GPIO_CONFIG_ADDR 0x1D00017A
3002
Nagamalleswararao Ganjieac5dfa2011-07-23 17:31:16 -07003003static struct mipi_dsi_panel_platform_data novatek_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003004 .fpga_3d_config_addr = FPGA_3D_GPIO_CONFIG_ADDR,
Chandan Uddaraju83eac3c2011-09-11 18:32:23 -07003005 .fpga_ctrl_mode = FPGA_EBI2_INTF,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003006};
3007
3008static struct platform_device mipi_dsi_novatek_panel_device = {
3009 .name = "mipi_novatek",
3010 .id = 0,
3011 .dev = {
3012 .platform_data = &novatek_pdata,
3013 }
3014};
3015#endif
3016
3017static void __init msm8x60_allocate_memory_regions(void)
3018{
3019 void *addr;
3020 unsigned long size;
3021
3022 size = MSM_FB_SIZE;
3023 addr = alloc_bootmem_align(size, 0x1000);
3024 msm_fb_resources[0].start = __pa(addr);
3025 msm_fb_resources[0].end = msm_fb_resources[0].start + size - 1;
3026 pr_info("allocating %lu bytes at %p (%lx physical) for fb\n",
3027 size, addr, __pa(addr));
3028
3029}
3030
3031#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
3032 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
3033/*virtual key support */
3034static ssize_t tma300_vkeys_show(struct kobject *kobj,
3035 struct kobj_attribute *attr, char *buf)
3036{
3037 return sprintf(buf,
3038 __stringify(EV_KEY) ":" __stringify(KEY_BACK) ":60:900:90:120"
3039 ":" __stringify(EV_KEY) ":" __stringify(KEY_MENU) ":180:900:90:120"
3040 ":" __stringify(EV_KEY) ":" __stringify(KEY_HOME) ":300:900:90:120"
3041 ":" __stringify(EV_KEY) ":" __stringify(KEY_SEARCH) ":420:900:90:120"
3042 "\n");
3043}
3044
3045static struct kobj_attribute tma300_vkeys_attr = {
3046 .attr = {
3047 .mode = S_IRUGO,
3048 },
3049 .show = &tma300_vkeys_show,
3050};
3051
3052static struct attribute *tma300_properties_attrs[] = {
3053 &tma300_vkeys_attr.attr,
3054 NULL
3055};
3056
3057static struct attribute_group tma300_properties_attr_group = {
3058 .attrs = tma300_properties_attrs,
3059};
3060
3061static struct kobject *properties_kobj;
3062
3063
3064
3065#define CYTTSP_TS_GPIO_IRQ 61
3066static int cyttsp_platform_init(struct i2c_client *client)
3067{
3068 int rc = -EINVAL;
3069 struct regulator *pm8058_l5 = NULL, *pm8058_s3;
3070
3071 if (machine_is_msm8x60_fluid()) {
3072 pm8058_l5 = regulator_get(NULL, "8058_l5");
3073 if (IS_ERR(pm8058_l5)) {
3074 pr_err("%s: regulator get of 8058_l5 failed (%ld)\n",
3075 __func__, PTR_ERR(pm8058_l5));
3076 rc = PTR_ERR(pm8058_l5);
3077 return rc;
3078 }
3079 rc = regulator_set_voltage(pm8058_l5, 2850000, 2850000);
3080 if (rc) {
3081 pr_err("%s: regulator_set_voltage of 8058_l5 failed(%d)\n",
3082 __func__, rc);
3083 goto reg_l5_put;
3084 }
3085
3086 rc = regulator_enable(pm8058_l5);
3087 if (rc) {
3088 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3089 __func__, rc);
3090 goto reg_l5_put;
3091 }
3092 }
3093 /* vote for s3 to enable i2c communication lines */
3094 pm8058_s3 = regulator_get(NULL, "8058_s3");
3095 if (IS_ERR(pm8058_s3)) {
3096 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3097 __func__, PTR_ERR(pm8058_s3));
3098 rc = PTR_ERR(pm8058_s3);
3099 goto reg_l5_disable;
3100 }
3101
3102 rc = regulator_set_voltage(pm8058_s3, 1800000, 1800000);
3103 if (rc) {
3104 pr_err("%s: regulator_set_voltage() = %d\n",
3105 __func__, rc);
3106 goto reg_s3_put;
3107 }
3108
3109 rc = regulator_enable(pm8058_s3);
3110 if (rc) {
3111 pr_err("%s: regulator_enable of 8058_l5 failed(%d)\n",
3112 __func__, rc);
3113 goto reg_s3_put;
3114 }
3115
3116 /* wait for vregs to stabilize */
3117 usleep_range(10000, 10000);
3118
3119 /* check this device active by reading first byte/register */
3120 rc = i2c_smbus_read_byte_data(client, 0x01);
3121 if (rc < 0) {
3122 pr_err("%s: i2c sanity check failed\n", __func__);
3123 goto reg_s3_disable;
3124 }
3125
3126 /* virtual keys */
3127 if (machine_is_msm8x60_fluid()) {
3128 tma300_vkeys_attr.attr.name = "virtualkeys.cyttsp-i2c";
3129 properties_kobj = kobject_create_and_add("board_properties",
3130 NULL);
3131 if (properties_kobj)
3132 rc = sysfs_create_group(properties_kobj,
3133 &tma300_properties_attr_group);
3134 if (!properties_kobj || rc)
3135 pr_err("%s: failed to create board_properties\n",
3136 __func__);
3137 }
3138 return CY_OK;
3139
3140reg_s3_disable:
3141 regulator_disable(pm8058_s3);
3142reg_s3_put:
3143 regulator_put(pm8058_s3);
3144reg_l5_disable:
3145 if (machine_is_msm8x60_fluid())
3146 regulator_disable(pm8058_l5);
3147reg_l5_put:
3148 if (machine_is_msm8x60_fluid())
3149 regulator_put(pm8058_l5);
3150 return rc;
3151}
3152
3153static int cyttsp_platform_resume(struct i2c_client *client)
3154{
3155 /* add any special code to strobe a wakeup pin or chip reset */
3156 msleep(10);
3157
3158 return CY_OK;
3159}
3160
3161static struct cyttsp_platform_data cyttsp_fluid_pdata = {
3162 .flags = 0x04,
3163 .gen = CY_GEN3, /* or */
3164 .use_st = CY_USE_ST,
3165 .use_mt = CY_USE_MT,
3166 .use_hndshk = CY_SEND_HNDSHK,
3167 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303168 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003169 .use_gestures = CY_USE_GESTURES,
3170 /* activate up to 4 groups
3171 * and set active distance
3172 */
3173 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3174 CY_GEST_GRP3 | CY_GEST_GRP4 |
3175 CY_ACT_DIST,
3176 /* change act_intrvl to customize the Active power state
3177 * scanning/processing refresh interval for Operating mode
3178 */
3179 .act_intrvl = CY_ACT_INTRVL_DFLT,
3180 /* change tch_tmout to customize the touch timeout for the
3181 * Active power state for Operating mode
3182 */
3183 .tch_tmout = CY_TCH_TMOUT_DFLT,
3184 /* change lp_intrvl to customize the Low Power power state
3185 * scanning/processing refresh interval for Operating mode
3186 */
3187 .lp_intrvl = CY_LP_INTRVL_DFLT,
3188 .sleep_gpio = -1,
3189 .resout_gpio = -1,
3190 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3191 .resume = cyttsp_platform_resume,
3192 .init = cyttsp_platform_init,
3193};
3194
3195static struct cyttsp_platform_data cyttsp_tmg240_pdata = {
3196 .panel_maxx = 1083,
3197 .panel_maxy = 659,
3198 .disp_minx = 30,
3199 .disp_maxx = 1053,
3200 .disp_miny = 30,
3201 .disp_maxy = 629,
3202 .correct_fw_ver = 8,
3203 .fw_fname = "cyttsp_8660_ffa.hex",
3204 .flags = 0x00,
3205 .gen = CY_GEN2, /* or */
3206 .use_st = CY_USE_ST,
3207 .use_mt = CY_USE_MT,
3208 .use_hndshk = CY_SEND_HNDSHK,
3209 .use_trk_id = CY_USE_TRACKING_ID,
Anirudh Ghayal15187772011-06-22 17:39:41 +05303210 .use_sleep = CY_USE_DEEP_SLEEP_SEL | CY_USE_LOW_POWER_SEL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003211 .use_gestures = CY_USE_GESTURES,
3212 /* activate up to 4 groups
3213 * and set active distance
3214 */
3215 .gest_set = CY_GEST_GRP1 | CY_GEST_GRP2 |
3216 CY_GEST_GRP3 | CY_GEST_GRP4 |
3217 CY_ACT_DIST,
3218 /* change act_intrvl to customize the Active power state
3219 * scanning/processing refresh interval for Operating mode
3220 */
3221 .act_intrvl = CY_ACT_INTRVL_DFLT,
3222 /* change tch_tmout to customize the touch timeout for the
3223 * Active power state for Operating mode
3224 */
3225 .tch_tmout = CY_TCH_TMOUT_DFLT,
3226 /* change lp_intrvl to customize the Low Power power state
3227 * scanning/processing refresh interval for Operating mode
3228 */
3229 .lp_intrvl = CY_LP_INTRVL_DFLT,
3230 .sleep_gpio = -1,
3231 .resout_gpio = -1,
3232 .irq_gpio = CYTTSP_TS_GPIO_IRQ,
3233 .resume = cyttsp_platform_resume,
3234 .init = cyttsp_platform_init,
Mohan Pallaka1ea7d8a2011-08-18 15:06:00 +05303235 .disable_ghost_det = true,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003236};
3237static void cyttsp_set_params(void)
3238{
3239 if (SOCINFO_VERSION_MAJOR(socinfo_get_platform_version()) < 3) {
3240 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p2.hex";
3241 cyttsp_fluid_pdata.panel_maxx = 539;
3242 cyttsp_fluid_pdata.panel_maxy = 994;
3243 cyttsp_fluid_pdata.disp_minx = 30;
3244 cyttsp_fluid_pdata.disp_maxx = 509;
3245 cyttsp_fluid_pdata.disp_miny = 60;
3246 cyttsp_fluid_pdata.disp_maxy = 859;
3247 cyttsp_fluid_pdata.correct_fw_ver = 4;
3248 } else {
3249 cyttsp_fluid_pdata.fw_fname = "cyttsp_8660_fluid_p3.hex";
3250 cyttsp_fluid_pdata.panel_maxx = 550;
3251 cyttsp_fluid_pdata.panel_maxy = 1013;
3252 cyttsp_fluid_pdata.disp_minx = 35;
3253 cyttsp_fluid_pdata.disp_maxx = 515;
3254 cyttsp_fluid_pdata.disp_miny = 69;
3255 cyttsp_fluid_pdata.disp_maxy = 869;
3256 cyttsp_fluid_pdata.correct_fw_ver = 5;
3257 }
3258
3259}
3260
3261static struct i2c_board_info cyttsp_fluid_info[] __initdata = {
3262 {
3263 I2C_BOARD_INFO(CY_I2C_NAME, 0x24),
3264 .platform_data = &cyttsp_fluid_pdata,
3265#ifndef CY_USE_TIMER
3266 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3267#endif /* CY_USE_TIMER */
3268 },
3269};
3270
3271static struct i2c_board_info cyttsp_ffa_info[] __initdata = {
3272 {
3273 I2C_BOARD_INFO(CY_I2C_NAME, 0x3b),
3274 .platform_data = &cyttsp_tmg240_pdata,
3275#ifndef CY_USE_TIMER
3276 .irq = MSM_GPIO_TO_INT(CYTTSP_TS_GPIO_IRQ),
3277#endif /* CY_USE_TIMER */
3278 },
3279};
3280#endif
3281
3282static struct regulator *vreg_tmg200;
3283
3284#define TS_PEN_IRQ_GPIO 61
3285static int tmg200_power(int vreg_on)
3286{
3287 int rc = -EINVAL;
3288
3289 if (!vreg_tmg200) {
3290 printk(KERN_ERR "%s: regulator 8058_s3 not found (%d)\n",
3291 __func__, rc);
3292 return rc;
3293 }
3294
3295 rc = vreg_on ? regulator_enable(vreg_tmg200) :
3296 regulator_disable(vreg_tmg200);
3297 if (rc < 0)
3298 printk(KERN_ERR "%s: vreg 8058_s3 %s failed (%d)\n",
3299 __func__, vreg_on ? "enable" : "disable", rc);
3300
3301 /* wait for vregs to stabilize */
Amy Maloche12b5d4e2011-08-03 15:42:28 -07003302 msleep(20);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003303
3304 return rc;
3305}
3306
3307static int tmg200_dev_setup(bool enable)
3308{
3309 int rc;
3310
3311 if (enable) {
3312 vreg_tmg200 = regulator_get(NULL, "8058_s3");
3313 if (IS_ERR(vreg_tmg200)) {
3314 pr_err("%s: regulator get of 8058_s3 failed (%ld)\n",
3315 __func__, PTR_ERR(vreg_tmg200));
3316 rc = PTR_ERR(vreg_tmg200);
3317 return rc;
3318 }
3319
3320 rc = regulator_set_voltage(vreg_tmg200, 1800000, 1800000);
3321 if (rc) {
3322 pr_err("%s: regulator_set_voltage() = %d\n",
3323 __func__, rc);
3324 goto reg_put;
3325 }
3326 } else {
3327 /* put voltage sources */
3328 regulator_put(vreg_tmg200);
3329 }
3330 return 0;
3331reg_put:
3332 regulator_put(vreg_tmg200);
3333 return rc;
3334}
3335
3336static struct cy8c_ts_platform_data cy8ctmg200_pdata = {
3337 .ts_name = "msm_tmg200_ts",
3338 .dis_min_x = 0,
3339 .dis_max_x = 1023,
3340 .dis_min_y = 0,
3341 .dis_max_y = 599,
3342 .min_tid = 0,
3343 .max_tid = 255,
3344 .min_touch = 0,
3345 .max_touch = 255,
3346 .min_width = 0,
3347 .max_width = 255,
3348 .power_on = tmg200_power,
3349 .dev_setup = tmg200_dev_setup,
3350 .nfingers = 2,
3351 .irq_gpio = TS_PEN_IRQ_GPIO,
3352 .resout_gpio = GPIO_CAP_TS_RESOUT_N,
3353};
3354
3355static struct i2c_board_info cy8ctmg200_board_info[] = {
3356 {
3357 I2C_BOARD_INFO("cy8ctmg200", 0x2),
3358 .platform_data = &cy8ctmg200_pdata,
3359 }
3360};
3361
Zhang Chang Ken211df572011-07-05 19:16:39 -04003362static struct regulator *vreg_tma340;
3363
3364static int tma340_power(int vreg_on)
3365{
3366 int rc = -EINVAL;
3367
3368 if (!vreg_tma340) {
3369 pr_err("%s: regulator 8901_l2 not found (%d)\n",
3370 __func__, rc);
3371 return rc;
3372 }
3373
3374 rc = vreg_on ? regulator_enable(vreg_tma340) :
3375 regulator_disable(vreg_tma340);
3376 if (rc < 0)
3377 pr_err("%s: vreg 8901_l2 %s failed (%d)\n",
3378 __func__, vreg_on ? "enable" : "disable", rc);
3379
3380 /* wait for vregs to stabilize */
Amy Malocheb5c67e8d2011-08-18 16:39:35 -07003381 msleep(100);
Zhang Chang Ken211df572011-07-05 19:16:39 -04003382
3383 return rc;
3384}
3385
3386static struct kobject *tma340_prop_kobj;
3387
3388static int tma340_dragon_dev_setup(bool enable)
3389{
3390 int rc;
3391
3392 if (enable) {
3393 vreg_tma340 = regulator_get(NULL, "8901_l2");
3394 if (IS_ERR(vreg_tma340)) {
3395 pr_err("%s: regulator get of 8901_l2 failed (%ld)\n",
3396 __func__, PTR_ERR(vreg_tma340));
3397 rc = PTR_ERR(vreg_tma340);
3398 return rc;
3399 }
3400
3401 rc = regulator_set_voltage(vreg_tma340, 3300000, 3300000);
3402 if (rc) {
3403 pr_err("%s: regulator_set_voltage() = %d\n",
3404 __func__, rc);
3405 goto reg_put;
3406 }
3407 tma300_vkeys_attr.attr.name = "virtualkeys.cy8ctma340";
3408 tma340_prop_kobj = kobject_create_and_add("board_properties",
3409 NULL);
3410 if (tma340_prop_kobj) {
3411 rc = sysfs_create_group(tma340_prop_kobj,
3412 &tma300_properties_attr_group);
3413 if (rc) {
3414 kobject_put(tma340_prop_kobj);
3415 pr_err("%s: failed to create board_properties\n",
3416 __func__);
3417 goto reg_put;
3418 }
3419 }
3420
3421 } else {
3422 /* put voltage sources */
3423 regulator_put(vreg_tma340);
3424 /* destroy virtual keys */
3425 if (tma340_prop_kobj) {
3426 sysfs_remove_group(tma340_prop_kobj,
3427 &tma300_properties_attr_group);
3428 kobject_put(tma340_prop_kobj);
3429 }
3430 }
3431 return 0;
3432reg_put:
3433 regulator_put(vreg_tma340);
3434 return rc;
3435}
3436
3437
3438static struct cy8c_ts_platform_data cy8ctma340_dragon_pdata = {
3439 .ts_name = "cy8ctma340",
3440 .dis_min_x = 0,
3441 .dis_max_x = 479,
3442 .dis_min_y = 0,
3443 .dis_max_y = 799,
3444 .min_tid = 0,
3445 .max_tid = 255,
3446 .min_touch = 0,
3447 .max_touch = 255,
3448 .min_width = 0,
3449 .max_width = 255,
3450 .power_on = tma340_power,
3451 .dev_setup = tma340_dragon_dev_setup,
3452 .nfingers = 2,
3453 .irq_gpio = TS_PEN_IRQ_GPIO,
3454 .resout_gpio = -1,
3455};
3456
3457static struct i2c_board_info cy8ctma340_dragon_board_info[] = {
3458 {
3459 I2C_BOARD_INFO("cy8ctma340", 0x24),
3460 .platform_data = &cy8ctma340_dragon_pdata,
3461 }
3462};
3463
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003464#ifdef CONFIG_SERIAL_MSM_HS
3465static int configure_uart_gpios(int on)
3466{
3467 int ret = 0, i;
3468 int uart_gpios[] = {53, 54, 55, 56};
3469 for (i = 0; i < ARRAY_SIZE(uart_gpios); i++) {
3470 if (on) {
3471 ret = msm_gpiomux_get(uart_gpios[i]);
3472 if (unlikely(ret))
3473 break;
3474 } else {
3475 ret = msm_gpiomux_put(uart_gpios[i]);
3476 if (unlikely(ret))
3477 return ret;
3478 }
3479 }
3480 if (ret)
3481 for (; i >= 0; i--)
3482 msm_gpiomux_put(uart_gpios[i]);
3483 return ret;
3484}
3485static struct msm_serial_hs_platform_data msm_uart_dm1_pdata = {
3486 .inject_rx_on_wakeup = 1,
3487 .rx_to_inject = 0xFD,
3488 .gpio_config = configure_uart_gpios,
3489};
3490#endif
3491
3492
3493#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
3494
3495static struct gpio_led gpio_exp_leds_config[] = {
3496 {
3497 .name = "left_led1:green",
3498 .gpio = GPIO_LEFT_LED_1,
3499 .active_low = 1,
3500 .retain_state_suspended = 0,
3501 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3502 },
3503 {
3504 .name = "left_led2:red",
3505 .gpio = GPIO_LEFT_LED_2,
3506 .active_low = 1,
3507 .retain_state_suspended = 0,
3508 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3509 },
3510 {
3511 .name = "left_led3:green",
3512 .gpio = GPIO_LEFT_LED_3,
3513 .active_low = 1,
3514 .retain_state_suspended = 0,
3515 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3516 },
3517 {
3518 .name = "wlan_led:orange",
3519 .gpio = GPIO_LEFT_LED_WLAN,
3520 .active_low = 1,
3521 .retain_state_suspended = 0,
3522 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3523 },
3524 {
3525 .name = "left_led5:green",
3526 .gpio = GPIO_LEFT_LED_5,
3527 .active_low = 1,
3528 .retain_state_suspended = 0,
3529 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3530 },
3531 {
3532 .name = "right_led1:green",
3533 .gpio = GPIO_RIGHT_LED_1,
3534 .active_low = 1,
3535 .retain_state_suspended = 0,
3536 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3537 },
3538 {
3539 .name = "right_led2:red",
3540 .gpio = GPIO_RIGHT_LED_2,
3541 .active_low = 1,
3542 .retain_state_suspended = 0,
3543 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3544 },
3545 {
3546 .name = "right_led3:green",
3547 .gpio = GPIO_RIGHT_LED_3,
3548 .active_low = 1,
3549 .retain_state_suspended = 0,
3550 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3551 },
3552 {
3553 .name = "bt_led:blue",
3554 .gpio = GPIO_RIGHT_LED_BT,
3555 .active_low = 1,
3556 .retain_state_suspended = 0,
3557 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3558 },
3559 {
3560 .name = "right_led5:green",
3561 .gpio = GPIO_RIGHT_LED_5,
3562 .active_low = 1,
3563 .retain_state_suspended = 0,
3564 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3565 },
3566};
3567
3568static struct gpio_led_platform_data gpio_leds_pdata = {
3569 .num_leds = ARRAY_SIZE(gpio_exp_leds_config),
3570 .leds = gpio_exp_leds_config,
3571};
3572
3573static struct platform_device gpio_leds = {
3574 .name = "leds-gpio",
3575 .id = -1,
3576 .dev = {
3577 .platform_data = &gpio_leds_pdata,
3578 },
3579};
3580
3581static struct gpio_led fluid_gpio_leds[] = {
3582 {
3583 .name = "dual_led:green",
3584 .gpio = GPIO_LED1_GREEN_N,
3585 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3586 .active_low = 1,
3587 .retain_state_suspended = 0,
3588 },
3589 {
3590 .name = "dual_led:red",
3591 .gpio = GPIO_LED2_RED_N,
3592 .default_state = LEDS_GPIO_DEFSTATE_OFF,
3593 .active_low = 1,
3594 .retain_state_suspended = 0,
3595 },
3596};
3597
3598static struct gpio_led_platform_data gpio_led_pdata = {
3599 .leds = fluid_gpio_leds,
3600 .num_leds = ARRAY_SIZE(fluid_gpio_leds),
3601};
3602
3603static struct platform_device fluid_leds_gpio = {
3604 .name = "leds-gpio",
3605 .id = -1,
3606 .dev = {
3607 .platform_data = &gpio_led_pdata,
3608 },
3609};
3610
3611#endif
3612
3613#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
3614
3615static struct msm_rpm_log_platform_data msm_rpm_log_pdata = {
3616 .phys_addr_base = 0x00106000,
3617 .reg_offsets = {
3618 [MSM_RPM_LOG_PAGE_INDICES] = 0x00000C80,
3619 [MSM_RPM_LOG_PAGE_BUFFER] = 0x00000CA0,
3620 },
3621 .phys_size = SZ_8K,
3622 .log_len = 4096, /* log's buffer length in bytes */
3623 .log_len_mask = (4096 >> 2) - 1, /* length mask in units of u32 */
3624};
3625
3626static struct platform_device msm_rpm_log_device = {
3627 .name = "msm_rpm_log",
3628 .id = -1,
3629 .dev = {
3630 .platform_data = &msm_rpm_log_pdata,
3631 },
3632};
3633#endif
3634
3635#ifdef CONFIG_BATTERY_MSM8X60
3636static struct msm_charger_platform_data msm_charger_data = {
3637 .safety_time = 180,
3638 .update_time = 1,
3639 .max_voltage = 4200,
3640 .min_voltage = 3200,
3641};
3642
3643static struct platform_device msm_charger_device = {
3644 .name = "msm-charger",
3645 .id = -1,
3646 .dev = {
3647 .platform_data = &msm_charger_data,
3648 }
3649};
3650#endif
3651
3652/*
3653 * Consumer specific regulator names:
3654 * regulator name consumer dev_name
3655 */
3656static struct regulator_consumer_supply vreg_consumers_PM8058_L0[] = {
3657 REGULATOR_SUPPLY("8058_l0", NULL),
3658};
3659static struct regulator_consumer_supply vreg_consumers_PM8058_L1[] = {
3660 REGULATOR_SUPPLY("8058_l1", NULL),
3661};
3662static struct regulator_consumer_supply vreg_consumers_PM8058_L2[] = {
3663 REGULATOR_SUPPLY("8058_l2", NULL),
3664};
3665static struct regulator_consumer_supply vreg_consumers_PM8058_L3[] = {
3666 REGULATOR_SUPPLY("8058_l3", NULL),
3667};
3668static struct regulator_consumer_supply vreg_consumers_PM8058_L4[] = {
3669 REGULATOR_SUPPLY("8058_l4", NULL),
3670};
3671static struct regulator_consumer_supply vreg_consumers_PM8058_L5[] = {
3672 REGULATOR_SUPPLY("8058_l5", NULL),
3673};
3674static struct regulator_consumer_supply vreg_consumers_PM8058_L6[] = {
3675 REGULATOR_SUPPLY("8058_l6", NULL),
3676};
3677static struct regulator_consumer_supply vreg_consumers_PM8058_L7[] = {
3678 REGULATOR_SUPPLY("8058_l7", NULL),
3679};
3680static struct regulator_consumer_supply vreg_consumers_PM8058_L8[] = {
3681 REGULATOR_SUPPLY("8058_l8", NULL),
3682};
3683static struct regulator_consumer_supply vreg_consumers_PM8058_L9[] = {
3684 REGULATOR_SUPPLY("8058_l9", NULL),
3685};
3686static struct regulator_consumer_supply vreg_consumers_PM8058_L10[] = {
3687 REGULATOR_SUPPLY("8058_l10", NULL),
3688};
3689static struct regulator_consumer_supply vreg_consumers_PM8058_L11[] = {
3690 REGULATOR_SUPPLY("8058_l11", NULL),
3691};
3692static struct regulator_consumer_supply vreg_consumers_PM8058_L12[] = {
3693 REGULATOR_SUPPLY("8058_l12", NULL),
3694};
3695static struct regulator_consumer_supply vreg_consumers_PM8058_L13[] = {
3696 REGULATOR_SUPPLY("8058_l13", NULL),
3697};
3698static struct regulator_consumer_supply vreg_consumers_PM8058_L14[] = {
3699 REGULATOR_SUPPLY("8058_l14", NULL),
3700};
3701static struct regulator_consumer_supply vreg_consumers_PM8058_L15[] = {
3702 REGULATOR_SUPPLY("8058_l15", NULL),
3703};
3704static struct regulator_consumer_supply vreg_consumers_PM8058_L16[] = {
3705 REGULATOR_SUPPLY("8058_l16", NULL),
3706};
3707static struct regulator_consumer_supply vreg_consumers_PM8058_L17[] = {
3708 REGULATOR_SUPPLY("8058_l17", NULL),
3709};
3710static struct regulator_consumer_supply vreg_consumers_PM8058_L18[] = {
3711 REGULATOR_SUPPLY("8058_l18", NULL),
3712};
3713static struct regulator_consumer_supply vreg_consumers_PM8058_L19[] = {
3714 REGULATOR_SUPPLY("8058_l19", NULL),
3715};
3716static struct regulator_consumer_supply vreg_consumers_PM8058_L20[] = {
3717 REGULATOR_SUPPLY("8058_l20", NULL),
3718};
3719static struct regulator_consumer_supply vreg_consumers_PM8058_L21[] = {
3720 REGULATOR_SUPPLY("8058_l21", NULL),
3721};
3722static struct regulator_consumer_supply vreg_consumers_PM8058_L22[] = {
3723 REGULATOR_SUPPLY("8058_l22", NULL),
3724};
3725static struct regulator_consumer_supply vreg_consumers_PM8058_L23[] = {
3726 REGULATOR_SUPPLY("8058_l23", NULL),
3727};
3728static struct regulator_consumer_supply vreg_consumers_PM8058_L24[] = {
3729 REGULATOR_SUPPLY("8058_l24", NULL),
3730};
3731static struct regulator_consumer_supply vreg_consumers_PM8058_L25[] = {
3732 REGULATOR_SUPPLY("8058_l25", NULL),
3733};
3734static struct regulator_consumer_supply vreg_consumers_PM8058_S0[] = {
3735 REGULATOR_SUPPLY("8058_s0", NULL),
3736};
3737static struct regulator_consumer_supply vreg_consumers_PM8058_S1[] = {
3738 REGULATOR_SUPPLY("8058_s1", NULL),
3739};
3740static struct regulator_consumer_supply vreg_consumers_PM8058_S2[] = {
3741 REGULATOR_SUPPLY("8058_s2", NULL),
3742};
3743static struct regulator_consumer_supply vreg_consumers_PM8058_S3[] = {
3744 REGULATOR_SUPPLY("8058_s3", NULL),
3745};
3746static struct regulator_consumer_supply vreg_consumers_PM8058_S4[] = {
3747 REGULATOR_SUPPLY("8058_s4", NULL),
3748};
3749static struct regulator_consumer_supply vreg_consumers_PM8058_LVS0[] = {
3750 REGULATOR_SUPPLY("8058_lvs0", NULL),
3751};
3752static struct regulator_consumer_supply vreg_consumers_PM8058_LVS1[] = {
3753 REGULATOR_SUPPLY("8058_lvs1", NULL),
3754};
3755static struct regulator_consumer_supply vreg_consumers_PM8058_NCP[] = {
3756 REGULATOR_SUPPLY("8058_ncp", NULL),
3757};
3758
3759static struct regulator_consumer_supply vreg_consumers_PM8901_L0[] = {
3760 REGULATOR_SUPPLY("8901_l0", NULL),
3761};
3762static struct regulator_consumer_supply vreg_consumers_PM8901_L1[] = {
3763 REGULATOR_SUPPLY("8901_l1", NULL),
3764};
3765static struct regulator_consumer_supply vreg_consumers_PM8901_L2[] = {
3766 REGULATOR_SUPPLY("8901_l2", NULL),
3767};
3768static struct regulator_consumer_supply vreg_consumers_PM8901_L3[] = {
3769 REGULATOR_SUPPLY("8901_l3", NULL),
3770};
3771static struct regulator_consumer_supply vreg_consumers_PM8901_L4[] = {
3772 REGULATOR_SUPPLY("8901_l4", NULL),
3773};
3774static struct regulator_consumer_supply vreg_consumers_PM8901_L5[] = {
3775 REGULATOR_SUPPLY("8901_l5", NULL),
3776};
3777static struct regulator_consumer_supply vreg_consumers_PM8901_L6[] = {
3778 REGULATOR_SUPPLY("8901_l6", NULL),
3779};
3780static struct regulator_consumer_supply vreg_consumers_PM8901_S2[] = {
3781 REGULATOR_SUPPLY("8901_s2", NULL),
3782};
3783static struct regulator_consumer_supply vreg_consumers_PM8901_S3[] = {
3784 REGULATOR_SUPPLY("8901_s3", NULL),
3785};
3786static struct regulator_consumer_supply vreg_consumers_PM8901_S4[] = {
3787 REGULATOR_SUPPLY("8901_s4", NULL),
3788};
3789static struct regulator_consumer_supply vreg_consumers_PM8901_LVS0[] = {
3790 REGULATOR_SUPPLY("8901_lvs0", NULL),
3791};
3792static struct regulator_consumer_supply vreg_consumers_PM8901_LVS1[] = {
3793 REGULATOR_SUPPLY("8901_lvs1", NULL),
3794};
3795static struct regulator_consumer_supply vreg_consumers_PM8901_LVS2[] = {
3796 REGULATOR_SUPPLY("8901_lvs2", NULL),
3797};
3798static struct regulator_consumer_supply vreg_consumers_PM8901_LVS3[] = {
3799 REGULATOR_SUPPLY("8901_lvs3", NULL),
3800};
3801static struct regulator_consumer_supply vreg_consumers_PM8901_MVS0[] = {
3802 REGULATOR_SUPPLY("8901_mvs0", NULL),
3803};
3804
3805#define RPM_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
3806 _default_uV, _peak_uA, _avg_uA, _pull_down, _pin_ctrl, \
3807 _freq, _pin_fn, _rpm_mode, _state, _sleep_selectable, \
3808 _always_on) \
3809 [RPM_VREG_ID_##_id] = { \
3810 .init_data = { \
3811 .constraints = { \
3812 .valid_modes_mask = _modes, \
3813 .valid_ops_mask = _ops, \
3814 .min_uV = _min_uV, \
3815 .max_uV = _max_uV, \
3816 .input_uV = _min_uV, \
3817 .apply_uV = _apply_uV, \
3818 .always_on = _always_on, \
3819 }, \
3820 .consumer_supplies = vreg_consumers_##_id, \
3821 .num_consumer_supplies = \
3822 ARRAY_SIZE(vreg_consumers_##_id), \
3823 }, \
3824 .default_uV = _default_uV, \
3825 .peak_uA = _peak_uA, \
3826 .avg_uA = _avg_uA, \
3827 .pull_down_enable = _pull_down, \
3828 .pin_ctrl = _pin_ctrl, \
3829 .freq = _freq, \
3830 .pin_fn = _pin_fn, \
3831 .mode = _rpm_mode, \
3832 .state = _state, \
3833 .sleep_selectable = _sleep_selectable, \
3834 }
3835
3836/*
3837 * The default LPM/HPM state of an RPM controlled regulator can be controlled
3838 * via the peak_uA value specified in the table below. If the value is less
3839 * than the high power min threshold for the regulator, then the regulator will
3840 * be set to LPM. Otherwise, it will be set to HPM.
3841 *
3842 * This value can be further overridden by specifying an initial mode via
3843 * .init_data.constraints.initial_mode.
3844 */
3845
3846#define RPM_VREG_INIT_LDO(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3847 _max_uV, _init_peak_uA, _pin_ctrl) \
3848 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3849 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3850 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3851 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3852 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3853 _init_peak_uA, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3854 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3855 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3856
3857#define RPM_VREG_INIT_LDO_PF(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3858 _max_uV, _init_peak_uA, _pin_ctrl, _pin_fn) \
3859 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3860 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3861 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3862 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3863 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3864 _init_peak_uA, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3865 _pin_fn, RPM_VREG_MODE_NONE, RPM_VREG_STATE_OFF, \
3866 _sleep_selectable, _always_on)
3867
3868#define RPM_VREG_INIT_SMPS(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3869 _max_uV, _init_peak_uA, _pin_ctrl, _freq) \
3870 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_FAST | \
3871 REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE | \
3872 REGULATOR_MODE_STANDBY, REGULATOR_CHANGE_VOLTAGE | \
3873 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE | \
3874 REGULATOR_CHANGE_DRMS, 0, _min_uV, _init_peak_uA, \
3875 _init_peak_uA, _pd, _pin_ctrl, _freq, \
3876 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3877 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3878
3879#define RPM_VREG_INIT_VS(_id, _always_on, _pd, _sleep_selectable, _pin_ctrl) \
3880 RPM_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL | REGULATOR_MODE_IDLE, \
3881 REGULATOR_CHANGE_STATUS | REGULATOR_CHANGE_MODE, 0, 0, \
3882 1000, 1000, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3883 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3884 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3885
3886#define RPM_VREG_INIT_NCP(_id, _always_on, _pd, _sleep_selectable, _min_uV, \
3887 _max_uV, _pin_ctrl) \
3888 RPM_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL, \
3889 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS, 0, \
3890 _min_uV, 1000, 1000, _pd, _pin_ctrl, RPM_VREG_FREQ_NONE, \
3891 RPM_VREG_PIN_FN_ENABLE, RPM_VREG_MODE_NONE, \
3892 RPM_VREG_STATE_OFF, _sleep_selectable, _always_on)
3893
3894#define LDO50HMIN RPM_VREG_LDO_50_HPM_MIN_LOAD
3895#define LDO150HMIN RPM_VREG_LDO_150_HPM_MIN_LOAD
3896#define LDO300HMIN RPM_VREG_LDO_300_HPM_MIN_LOAD
3897#define SMPS_HMIN RPM_VREG_SMPS_HPM_MIN_LOAD
3898#define FTS_HMIN RPM_VREG_FTSMPS_HPM_MIN_LOAD
3899
3900static struct rpm_vreg_pdata rpm_vreg_init_pdata[RPM_VREG_ID_MAX] = {
3901 RPM_VREG_INIT_LDO(PM8058_L0, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3902 RPM_VREG_INIT_LDO(PM8058_L1, 0, 1, 0, 1200000, 1200000, LDO300HMIN, 0),
3903 RPM_VREG_INIT_LDO(PM8058_L2, 0, 1, 0, 1800000, 2600000, LDO300HMIN, 0),
3904 RPM_VREG_INIT_LDO(PM8058_L3, 0, 1, 0, 1800000, 1800000, LDO150HMIN, 0),
3905 RPM_VREG_INIT_LDO(PM8058_L4, 0, 1, 0, 2850000, 2850000, LDO50HMIN, 0),
3906 RPM_VREG_INIT_LDO(PM8058_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3907 RPM_VREG_INIT_LDO(PM8058_L6, 0, 1, 0, 3000000, 3600000, LDO50HMIN, 0),
3908 RPM_VREG_INIT_LDO(PM8058_L7, 0, 1, 0, 1800000, 1800000, LDO50HMIN, 0),
3909 RPM_VREG_INIT_LDO_PF(PM8058_L8, 0, 1, 0, 2900000, 3050000, LDO300HMIN,
3910 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
3911 RPM_VREG_INIT_LDO(PM8058_L9, 0, 1, 0, 1800000, 1800000, LDO300HMIN, 0),
3912 RPM_VREG_INIT_LDO(PM8058_L10, 0, 1, 0, 2600000, 2600000, LDO300HMIN, 0),
3913 RPM_VREG_INIT_LDO(PM8058_L11, 0, 1, 0, 1500000, 1500000, LDO150HMIN, 0),
3914 RPM_VREG_INIT_LDO(PM8058_L12, 0, 1, 0, 2900000, 2900000, LDO150HMIN, 0),
3915 RPM_VREG_INIT_LDO(PM8058_L13, 0, 1, 0, 2050000, 2050000, LDO300HMIN, 0),
3916 RPM_VREG_INIT_LDO(PM8058_L14, 0, 0, 0, 2850000, 2850000, LDO300HMIN, 0),
3917 RPM_VREG_INIT_LDO(PM8058_L15, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3918 RPM_VREG_INIT_LDO(PM8058_L16, 1, 1, 0, 1800000, 1800000, LDO300HMIN, 0),
3919 RPM_VREG_INIT_LDO(PM8058_L17, 0, 1, 0, 2600000, 2600000, LDO150HMIN, 0),
3920 RPM_VREG_INIT_LDO(PM8058_L18, 0, 1, 0, 2200000, 2200000, LDO150HMIN, 0),
3921 RPM_VREG_INIT_LDO(PM8058_L19, 0, 1, 0, 2500000, 2500000, LDO150HMIN, 0),
3922 RPM_VREG_INIT_LDO_PF(PM8058_L20, 0, 1, 0, 1800000, 1800000, LDO150HMIN,
3923 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
3924 RPM_VREG_INIT_LDO_PF(PM8058_L21, 1, 1, 0, 1200000, 1200000, LDO150HMIN,
3925 RPM_VREG_PIN_CTRL_NONE, RPM_VREG_PIN_FN_SLEEP_B),
David Collins3cfb9652011-07-27 14:24:36 -07003926 RPM_VREG_INIT_LDO(PM8058_L22, 0, 1, 0, 1150000, 1150000, LDO300HMIN, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003927 RPM_VREG_INIT_LDO(PM8058_L23, 0, 1, 0, 1200000, 1200000, LDO300HMIN, 0),
3928 RPM_VREG_INIT_LDO(PM8058_L24, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3929 RPM_VREG_INIT_LDO(PM8058_L25, 0, 1, 0, 1200000, 1200000, LDO150HMIN, 0),
3930
3931 RPM_VREG_INIT_SMPS(PM8058_S0, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 0,
3932 RPM_VREG_FREQ_1p60),
3933 RPM_VREG_INIT_SMPS(PM8058_S1, 0, 1, 1, 500000, 1250000, SMPS_HMIN, 0,
3934 RPM_VREG_FREQ_1p60),
3935 RPM_VREG_INIT_SMPS(PM8058_S2, 0, 1, 1, 1200000, 1400000, SMPS_HMIN,
3936 RPM_VREG_PIN_CTRL_A0, RPM_VREG_FREQ_1p60),
3937 RPM_VREG_INIT_SMPS(PM8058_S3, 1, 1, 0, 1800000, 1800000, SMPS_HMIN, 0,
3938 RPM_VREG_FREQ_1p60),
3939 RPM_VREG_INIT_SMPS(PM8058_S4, 1, 1, 0, 2200000, 2200000, SMPS_HMIN, 0,
3940 RPM_VREG_FREQ_1p60),
3941
3942 RPM_VREG_INIT_VS(PM8058_LVS0, 0, 1, 0, 0),
3943 RPM_VREG_INIT_VS(PM8058_LVS1, 0, 1, 0, 0),
3944
3945 RPM_VREG_INIT_NCP(PM8058_NCP, 0, 1, 0, 1800000, 1800000, 0),
3946
3947 RPM_VREG_INIT_LDO(PM8901_L0, 0, 1, 0, 1200000, 1200000, LDO300HMIN,
3948 RPM_VREG_PIN_CTRL_A0),
3949 RPM_VREG_INIT_LDO(PM8901_L1, 0, 1, 0, 3300000, 3300000, LDO300HMIN, 0),
3950 RPM_VREG_INIT_LDO(PM8901_L2, 0, 1, 0, 2850000, 3300000, LDO300HMIN, 0),
3951 RPM_VREG_INIT_LDO(PM8901_L3, 0, 1, 0, 3300000, 3300000, LDO300HMIN, 0),
3952 RPM_VREG_INIT_LDO(PM8901_L4, 0, 1, 0, 2600000, 2600000, LDO300HMIN, 0),
3953 RPM_VREG_INIT_LDO(PM8901_L5, 0, 1, 0, 2850000, 2850000, LDO300HMIN, 0),
3954 RPM_VREG_INIT_LDO(PM8901_L6, 0, 1, 0, 2200000, 2200000, LDO300HMIN, 0),
3955
3956 RPM_VREG_INIT_SMPS(PM8901_S2, 0, 1, 0, 1300000, 1300000, FTS_HMIN, 0,
3957 RPM_VREG_FREQ_1p60),
3958 RPM_VREG_INIT_SMPS(PM8901_S3, 0, 1, 0, 1100000, 1100000, FTS_HMIN, 0,
3959 RPM_VREG_FREQ_1p60),
3960 RPM_VREG_INIT_SMPS(PM8901_S4, 0, 1, 0, 1225000, 1225000, FTS_HMIN,
3961 RPM_VREG_PIN_CTRL_A0, RPM_VREG_FREQ_1p60),
3962
3963 RPM_VREG_INIT_VS(PM8901_LVS0, 1, 1, 0, 0),
3964 RPM_VREG_INIT_VS(PM8901_LVS1, 0, 1, 0, 0),
3965 RPM_VREG_INIT_VS(PM8901_LVS2, 0, 1, 0, 0),
3966 RPM_VREG_INIT_VS(PM8901_LVS3, 0, 1, 0, 0),
3967 RPM_VREG_INIT_VS(PM8901_MVS0, 0, 1, 0, 0),
3968};
3969
3970#define RPM_VREG(_id) \
3971 [_id] = { \
3972 .name = "rpm-regulator", \
3973 .id = _id, \
3974 .dev = { \
3975 .platform_data = &rpm_vreg_init_pdata[_id], \
3976 }, \
3977 }
3978
3979static struct platform_device rpm_vreg_device[RPM_VREG_ID_MAX] = {
3980 RPM_VREG(RPM_VREG_ID_PM8058_L0),
3981 RPM_VREG(RPM_VREG_ID_PM8058_L1),
3982 RPM_VREG(RPM_VREG_ID_PM8058_L2),
3983 RPM_VREG(RPM_VREG_ID_PM8058_L3),
3984 RPM_VREG(RPM_VREG_ID_PM8058_L4),
3985 RPM_VREG(RPM_VREG_ID_PM8058_L5),
3986 RPM_VREG(RPM_VREG_ID_PM8058_L6),
3987 RPM_VREG(RPM_VREG_ID_PM8058_L7),
3988 RPM_VREG(RPM_VREG_ID_PM8058_L8),
3989 RPM_VREG(RPM_VREG_ID_PM8058_L9),
3990 RPM_VREG(RPM_VREG_ID_PM8058_L10),
3991 RPM_VREG(RPM_VREG_ID_PM8058_L11),
3992 RPM_VREG(RPM_VREG_ID_PM8058_L12),
3993 RPM_VREG(RPM_VREG_ID_PM8058_L13),
3994 RPM_VREG(RPM_VREG_ID_PM8058_L14),
3995 RPM_VREG(RPM_VREG_ID_PM8058_L15),
3996 RPM_VREG(RPM_VREG_ID_PM8058_L16),
3997 RPM_VREG(RPM_VREG_ID_PM8058_L17),
3998 RPM_VREG(RPM_VREG_ID_PM8058_L18),
3999 RPM_VREG(RPM_VREG_ID_PM8058_L19),
4000 RPM_VREG(RPM_VREG_ID_PM8058_L20),
4001 RPM_VREG(RPM_VREG_ID_PM8058_L21),
4002 RPM_VREG(RPM_VREG_ID_PM8058_L22),
4003 RPM_VREG(RPM_VREG_ID_PM8058_L23),
4004 RPM_VREG(RPM_VREG_ID_PM8058_L24),
4005 RPM_VREG(RPM_VREG_ID_PM8058_L25),
4006 RPM_VREG(RPM_VREG_ID_PM8058_S0),
4007 RPM_VREG(RPM_VREG_ID_PM8058_S1),
4008 RPM_VREG(RPM_VREG_ID_PM8058_S2),
4009 RPM_VREG(RPM_VREG_ID_PM8058_S3),
4010 RPM_VREG(RPM_VREG_ID_PM8058_S4),
4011 RPM_VREG(RPM_VREG_ID_PM8058_LVS0),
4012 RPM_VREG(RPM_VREG_ID_PM8058_LVS1),
4013 RPM_VREG(RPM_VREG_ID_PM8058_NCP),
4014 RPM_VREG(RPM_VREG_ID_PM8901_L0),
4015 RPM_VREG(RPM_VREG_ID_PM8901_L1),
4016 RPM_VREG(RPM_VREG_ID_PM8901_L2),
4017 RPM_VREG(RPM_VREG_ID_PM8901_L3),
4018 RPM_VREG(RPM_VREG_ID_PM8901_L4),
4019 RPM_VREG(RPM_VREG_ID_PM8901_L5),
4020 RPM_VREG(RPM_VREG_ID_PM8901_L6),
4021 RPM_VREG(RPM_VREG_ID_PM8901_S2),
4022 RPM_VREG(RPM_VREG_ID_PM8901_S3),
4023 RPM_VREG(RPM_VREG_ID_PM8901_S4),
4024 RPM_VREG(RPM_VREG_ID_PM8901_LVS0),
4025 RPM_VREG(RPM_VREG_ID_PM8901_LVS1),
4026 RPM_VREG(RPM_VREG_ID_PM8901_LVS2),
4027 RPM_VREG(RPM_VREG_ID_PM8901_LVS3),
4028 RPM_VREG(RPM_VREG_ID_PM8901_MVS0),
4029};
4030
4031static struct platform_device *early_regulators[] __initdata = {
4032 &msm_device_saw_s0,
4033 &msm_device_saw_s1,
4034#ifdef CONFIG_PMIC8058
4035 &rpm_vreg_device[RPM_VREG_ID_PM8058_S0],
4036 &rpm_vreg_device[RPM_VREG_ID_PM8058_S1],
4037#endif
4038};
4039
4040static struct platform_device *early_devices[] __initdata = {
4041#ifdef CONFIG_MSM_BUS_SCALING
4042 &msm_bus_apps_fabric,
4043 &msm_bus_sys_fabric,
4044 &msm_bus_mm_fabric,
4045 &msm_bus_sys_fpb,
4046 &msm_bus_cpss_fpb,
4047#endif
4048 &msm_device_dmov_adm0,
4049 &msm_device_dmov_adm1,
4050};
4051
4052#if (defined(CONFIG_MARIMBA_CORE)) && \
4053 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
4054
4055static int bluetooth_power(int);
4056static struct platform_device msm_bt_power_device = {
4057 .name = "bt_power",
4058 .id = -1,
4059 .dev = {
4060 .platform_data = &bluetooth_power,
4061 },
4062};
4063#endif
4064
4065static struct platform_device msm_tsens_device = {
4066 .name = "tsens-tm",
4067 .id = -1,
4068};
4069
4070static struct platform_device *rumi_sim_devices[] __initdata = {
4071 &smc91x_device,
4072 &msm_device_uart_dm12,
4073#ifdef CONFIG_I2C_QUP
4074 &msm_gsbi3_qup_i2c_device,
4075 &msm_gsbi4_qup_i2c_device,
4076 &msm_gsbi7_qup_i2c_device,
4077 &msm_gsbi8_qup_i2c_device,
4078 &msm_gsbi9_qup_i2c_device,
4079 &msm_gsbi12_qup_i2c_device,
4080#endif
4081#ifdef CONFIG_I2C_SSBI
4082 &msm_device_ssbi1,
4083 &msm_device_ssbi2,
4084 &msm_device_ssbi3,
4085#endif
4086#ifdef CONFIG_ANDROID_PMEM
4087 &android_pmem_device,
4088 &android_pmem_adsp_device,
4089 &android_pmem_audio_device,
4090 &android_pmem_smipool_device,
4091#endif
4092#ifdef CONFIG_MSM_ROTATOR
4093 &msm_rotator_device,
4094#endif
4095 &msm_fb_device,
4096 &msm_kgsl_3d0,
4097 &msm_kgsl_2d0,
4098 &msm_kgsl_2d1,
4099 &lcdc_samsung_panel_device,
4100#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4101 &hdmi_msm_device,
4102#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4103#ifdef CONFIG_MSM_CAMERA
4104#ifdef CONFIG_MT9E013
4105 &msm_camera_sensor_mt9e013,
4106#endif
4107#ifdef CONFIG_IMX074
4108 &msm_camera_sensor_imx074,
4109#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04004110#ifdef CONFIG_VX6953
4111 &msm_camera_sensor_vx6953,
4112#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004113#ifdef CONFIG_WEBCAM_OV7692
4114 &msm_camera_sensor_webcam_ov7692,
4115#endif
4116#ifdef CONFIG_WEBCAM_OV9726
4117 &msm_camera_sensor_webcam_ov9726,
4118#endif
4119#ifdef CONFIG_QS_S5K4E1
4120 &msm_camera_sensor_qs_s5k4e1,
4121#endif
4122#endif
4123#ifdef CONFIG_MSM_GEMINI
4124 &msm_gemini_device,
4125#endif
4126#ifdef CONFIG_MSM_VPE
4127 &msm_vpe_device,
4128#endif
4129 &msm_device_vidc,
4130};
4131
4132#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
4133enum {
4134 SX150X_CORE,
4135 SX150X_DOCKING,
4136 SX150X_SURF,
4137 SX150X_LEFT_FHA,
4138 SX150X_RIGHT_FHA,
4139 SX150X_SOUTH,
4140 SX150X_NORTH,
4141 SX150X_CORE_FLUID,
4142};
4143
4144static struct sx150x_platform_data sx150x_data[] __initdata = {
4145 [SX150X_CORE] = {
4146 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4147 .oscio_is_gpo = false,
4148 .io_pullup_ena = 0x0c08,
4149 .io_pulldn_ena = 0x4060,
4150 .io_open_drain_ena = 0x000c,
4151 .io_polarity = 0,
4152 .irq_summary = -1, /* see fixup_i2c_configs() */
4153 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4154 },
4155 [SX150X_DOCKING] = {
4156 .gpio_base = GPIO_DOCKING_EXPANDER_BASE,
4157 .oscio_is_gpo = false,
4158 .io_pullup_ena = 0x5e06,
4159 .io_pulldn_ena = 0x81b8,
4160 .io_open_drain_ena = 0,
4161 .io_polarity = 0,
4162 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4163 UI_INT2_N),
4164 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4165 GPIO_DOCKING_EXPANDER_BASE -
4166 GPIO_EXPANDER_GPIO_BASE,
4167 },
4168 [SX150X_SURF] = {
4169 .gpio_base = GPIO_SURF_EXPANDER_BASE,
4170 .oscio_is_gpo = false,
4171 .io_pullup_ena = 0,
4172 .io_pulldn_ena = 0,
4173 .io_open_drain_ena = 0,
4174 .io_polarity = 0,
4175 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4176 UI_INT1_N),
4177 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4178 GPIO_SURF_EXPANDER_BASE -
4179 GPIO_EXPANDER_GPIO_BASE,
4180 },
4181 [SX150X_LEFT_FHA] = {
4182 .gpio_base = GPIO_LEFT_KB_EXPANDER_BASE,
4183 .oscio_is_gpo = false,
4184 .io_pullup_ena = 0,
4185 .io_pulldn_ena = 0x40,
4186 .io_open_drain_ena = 0,
4187 .io_polarity = 0,
4188 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4189 UI_INT3_N),
4190 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4191 GPIO_LEFT_KB_EXPANDER_BASE -
4192 GPIO_EXPANDER_GPIO_BASE,
4193 },
4194 [SX150X_RIGHT_FHA] = {
4195 .gpio_base = GPIO_RIGHT_KB_EXPANDER_BASE,
4196 .oscio_is_gpo = true,
4197 .io_pullup_ena = 0,
4198 .io_pulldn_ena = 0,
4199 .io_open_drain_ena = 0,
4200 .io_polarity = 0,
4201 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
4202 UI_INT3_N),
4203 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4204 GPIO_RIGHT_KB_EXPANDER_BASE -
4205 GPIO_EXPANDER_GPIO_BASE,
4206 },
4207 [SX150X_SOUTH] = {
4208 .gpio_base = GPIO_SOUTH_EXPANDER_BASE,
4209 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4210 GPIO_SOUTH_EXPANDER_BASE -
4211 GPIO_EXPANDER_GPIO_BASE,
4212 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4213 },
4214 [SX150X_NORTH] = {
4215 .gpio_base = GPIO_NORTH_EXPANDER_BASE,
4216 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4217 GPIO_NORTH_EXPANDER_BASE -
4218 GPIO_EXPANDER_GPIO_BASE,
4219 .irq_summary = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT3_N),
4220 .oscio_is_gpo = true,
4221 .io_open_drain_ena = 0x30,
4222 },
4223 [SX150X_CORE_FLUID] = {
4224 .gpio_base = GPIO_CORE_EXPANDER_BASE,
4225 .oscio_is_gpo = false,
4226 .io_pullup_ena = 0x0408,
4227 .io_pulldn_ena = 0x4060,
4228 .io_open_drain_ena = 0x0008,
4229 .io_polarity = 0,
4230 .irq_summary = -1, /* see fixup_i2c_configs() */
4231 .irq_base = GPIO_EXPANDER_IRQ_BASE,
4232 },
4233};
4234
4235#ifdef CONFIG_SENSORS_MSM_ADC
4236/* Configuration of EPM expander is done when client
4237 * request an adc read
4238 */
4239static struct sx150x_platform_data sx150x_epmdata = {
4240 .gpio_base = GPIO_EPM_EXPANDER_BASE,
4241 .irq_base = GPIO_EXPANDER_IRQ_BASE +
4242 GPIO_EPM_EXPANDER_BASE -
4243 GPIO_EXPANDER_GPIO_BASE,
4244 .irq_summary = -1,
4245};
4246#endif
4247
4248/* sx150x_low_power_cfg
4249 *
4250 * This data and init function are used to put unused gpio-expander output
4251 * lines into their low-power states at boot. The init
4252 * function must be deferred until a later init stage because the i2c
4253 * gpio expander drivers do not probe until after they are registered
4254 * (see register_i2c_devices) and the work-queues for those registrations
4255 * are processed. Because these lines are unused, there is no risk of
4256 * competing with a device driver for the gpio.
4257 *
4258 * gpio lines whose low-power states are input are naturally in their low-
4259 * power configurations once probed, see the platform data structures above.
4260 */
4261struct sx150x_low_power_cfg {
4262 unsigned gpio;
4263 unsigned val;
4264};
4265
4266static struct sx150x_low_power_cfg
4267common_sx150x_lp_cfgs[] __initdata = {
4268 {GPIO_WLAN_DEEP_SLEEP_N, 0},
4269 {GPIO_EXT_GPS_LNA_EN, 0},
4270 {GPIO_MSM_WAKES_BT, 0},
4271 {GPIO_USB_UICC_EN, 0},
4272 {GPIO_BATT_GAUGE_EN, 0},
4273};
4274
4275static struct sx150x_low_power_cfg
4276surf_ffa_sx150x_lp_cfgs[] __initdata = {
4277 {GPIO_MIPI_DSI_RST_N, 0},
4278 {GPIO_DONGLE_PWR_EN, 0},
4279 {GPIO_CAP_TS_SLEEP, 1},
4280 {GPIO_WEB_CAMIF_RESET_N, 0},
4281};
4282
4283static void __init
4284cfg_gpio_low_power(struct sx150x_low_power_cfg *cfgs, unsigned nelems)
4285{
4286 unsigned n;
4287 int rc;
4288
4289 for (n = 0; n < nelems; ++n) {
4290 rc = gpio_request(cfgs[n].gpio, NULL);
4291 if (!rc) {
4292 rc = gpio_direction_output(cfgs[n].gpio, cfgs[n].val);
4293 gpio_free(cfgs[n].gpio);
4294 }
4295
4296 if (rc) {
4297 printk(KERN_NOTICE "%s: failed to sleep gpio %d: %d\n",
4298 __func__, cfgs[n].gpio, rc);
4299 }
Steve Muckle9161d302010-02-11 11:50:40 -08004300 }
Steve Mucklea55df6e2010-01-07 12:43:24 -08004301}
4302
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004303static int __init cfg_sx150xs_low_power(void)
Steve Mucklea55df6e2010-01-07 12:43:24 -08004304{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004305 cfg_gpio_low_power(common_sx150x_lp_cfgs,
4306 ARRAY_SIZE(common_sx150x_lp_cfgs));
4307 if (!machine_is_msm8x60_fluid())
4308 cfg_gpio_low_power(surf_ffa_sx150x_lp_cfgs,
4309 ARRAY_SIZE(surf_ffa_sx150x_lp_cfgs));
4310 return 0;
4311}
4312module_init(cfg_sx150xs_low_power);
4313
4314#ifdef CONFIG_I2C
4315static struct i2c_board_info core_expander_i2c_info[] __initdata = {
4316 {
4317 I2C_BOARD_INFO("sx1509q", 0x3e),
4318 .platform_data = &sx150x_data[SX150X_CORE]
4319 },
4320};
4321
4322static struct i2c_board_info docking_expander_i2c_info[] __initdata = {
4323 {
4324 I2C_BOARD_INFO("sx1509q", 0x3f),
4325 .platform_data = &sx150x_data[SX150X_DOCKING]
4326 },
4327};
4328
4329static struct i2c_board_info surf_expanders_i2c_info[] __initdata = {
4330 {
4331 I2C_BOARD_INFO("sx1509q", 0x70),
4332 .platform_data = &sx150x_data[SX150X_SURF]
4333 }
4334};
4335
4336static struct i2c_board_info fha_expanders_i2c_info[] __initdata = {
4337 {
4338 I2C_BOARD_INFO("sx1508q", 0x21),
4339 .platform_data = &sx150x_data[SX150X_LEFT_FHA]
4340 },
4341 {
4342 I2C_BOARD_INFO("sx1508q", 0x22),
4343 .platform_data = &sx150x_data[SX150X_RIGHT_FHA]
4344 }
4345};
4346
4347static struct i2c_board_info fluid_expanders_i2c_info[] __initdata = {
4348 {
4349 I2C_BOARD_INFO("sx1508q", 0x23),
4350 .platform_data = &sx150x_data[SX150X_SOUTH]
4351 },
4352 {
4353 I2C_BOARD_INFO("sx1508q", 0x20),
4354 .platform_data = &sx150x_data[SX150X_NORTH]
4355 }
4356};
4357
4358static struct i2c_board_info fluid_core_expander_i2c_info[] __initdata = {
4359 {
4360 I2C_BOARD_INFO("sx1509q", 0x3e),
4361 .platform_data = &sx150x_data[SX150X_CORE_FLUID]
4362 },
4363};
4364
4365#ifdef CONFIG_SENSORS_MSM_ADC
4366static struct i2c_board_info fluid_expanders_i2c_epm_info[] = {
4367 {
4368 I2C_BOARD_INFO("sx1509q", 0x3e),
4369 .platform_data = &sx150x_epmdata
4370 },
4371};
4372#endif
4373#endif
4374#endif
4375
4376#ifdef CONFIG_SENSORS_MSM_ADC
4377static struct resource resources_adc[] = {
4378 {
4379 .start = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4380 .end = PM8058_ADC_IRQ(PM8058_IRQ_BASE),
4381 .flags = IORESOURCE_IRQ,
4382 },
4383};
4384
4385static struct adc_access_fn xoadc_fn = {
4386 pm8058_xoadc_select_chan_and_start_conv,
4387 pm8058_xoadc_read_adc_code,
4388 pm8058_xoadc_get_properties,
4389 pm8058_xoadc_slot_request,
4390 pm8058_xoadc_restore_slot,
4391 pm8058_xoadc_calibrate,
4392};
4393
4394#if defined(CONFIG_I2C) && \
4395 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4396static struct regulator *vreg_adc_epm1;
4397
4398static struct i2c_client *epm_expander_i2c_register_board(void)
4399
4400{
4401 struct i2c_adapter *i2c_adap;
4402 struct i2c_client *client = NULL;
4403 i2c_adap = i2c_get_adapter(0x0);
4404
4405 if (i2c_adap == NULL)
4406 printk(KERN_ERR "\nepm_expander_i2c_adapter is NULL\n");
4407
4408 if (i2c_adap != NULL)
4409 client = i2c_new_device(i2c_adap,
4410 &fluid_expanders_i2c_epm_info[0]);
4411 return client;
4412
4413}
4414
4415static unsigned int msm_adc_gpio_configure_expander_enable(void)
4416{
4417 int rc = 0;
4418 static struct i2c_client *epm_i2c_client;
4419
4420 printk(KERN_DEBUG "Enter msm_adc_gpio_configure_expander_enable\n");
4421
4422 vreg_adc_epm1 = regulator_get(NULL, "8058_s3");
4423
4424 if (IS_ERR(vreg_adc_epm1)) {
4425 printk(KERN_ERR "%s: Unable to get 8058_s3\n", __func__);
4426 return 0;
4427 }
4428
4429 rc = regulator_set_voltage(vreg_adc_epm1, 1800000, 1800000);
4430 if (rc)
4431 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4432 "regulator set voltage failed\n");
4433
4434 rc = regulator_enable(vreg_adc_epm1);
4435 if (rc) {
4436 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4437 "Error while enabling regulator for epm s3 %d\n", rc);
4438 return rc;
4439 }
4440
4441 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Start"
4442 " setting the value of the EPM 3.3, 5v and lvlsft\n");
4443
4444 msleep(1000);
4445
4446 rc = gpio_request(GPIO_EPM_5V_BOOST_EN, "boost_epm_5v");
4447 if (!rc) {
4448 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4449 "Configure 5v boost\n");
4450 gpio_direction_output(GPIO_EPM_5V_BOOST_EN, 1);
4451 } else {
4452 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4453 "Error for epm 5v boost en\n");
4454 goto exit_vreg_epm;
4455 }
4456
4457 msleep(500);
4458
4459 rc = gpio_request(GPIO_EPM_3_3V_EN, "epm_3_3v");
4460 if (!rc) {
4461 gpio_direction_output(GPIO_EPM_3_3V_EN, 1);
4462 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4463 "Configure epm 3.3v\n");
4464 } else {
4465 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4466 "Error for gpio 3.3ven\n");
4467 goto exit_vreg_epm;
4468 }
4469 msleep(500);
4470
4471 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4472 "Trying to request EPM LVLSFT_EN\n");
4473 rc = gpio_request(GPIO_EPM_LVLSFT_EN, "lvsft_en");
4474 if (!rc) {
4475 gpio_direction_output(GPIO_EPM_LVLSFT_EN, 1);
4476 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: "
4477 "Configure the lvlsft\n");
4478 } else {
4479 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: "
4480 "Error for epm lvlsft_en\n");
4481 goto exit_vreg_epm;
4482 }
4483
4484 msleep(500);
4485
4486 if (!epm_i2c_client)
4487 epm_i2c_client = epm_expander_i2c_register_board();
4488
4489 rc = gpio_request(GPIO_PWR_MON_ENABLE, "pwr_mon_enable");
4490 if (!rc)
4491 rc = gpio_direction_output(GPIO_PWR_MON_ENABLE, 1);
4492 if (rc) {
4493 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4494 ": GPIO PWR MON Enable issue\n");
4495 goto exit_vreg_epm;
4496 }
4497
4498 msleep(1000);
4499
4500 rc = gpio_request(GPIO_ADC1_PWDN_N, "adc1_pwdn");
4501 if (!rc) {
4502 rc = gpio_direction_output(GPIO_ADC1_PWDN_N, 1);
4503 if (rc) {
4504 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4505 ": ADC1_PWDN error direction out\n");
4506 goto exit_vreg_epm;
4507 }
4508 }
4509
4510 msleep(100);
4511
4512 rc = gpio_request(GPIO_ADC2_PWDN_N, "adc2_pwdn");
4513 if (!rc) {
4514 rc = gpio_direction_output(GPIO_ADC2_PWDN_N, 1);
4515 if (rc) {
4516 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4517 ": ADC2_PWD error direction out\n");
4518 goto exit_vreg_epm;
4519 }
4520 }
4521
4522 msleep(1000);
4523
4524 rc = gpio_request(GPIO_PWR_MON_START, "pwr_mon_start");
4525 if (!rc) {
4526 rc = gpio_direction_output(GPIO_PWR_MON_START, 0);
4527 if (rc) {
4528 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4529 "Gpio request problem %d\n", rc);
4530 goto exit_vreg_epm;
4531 }
4532 }
4533
4534 rc = gpio_request(GPIO_EPM_SPI_ADC1_CS_N, "spi_adc1_cs");
4535 if (!rc) {
4536 rc = gpio_direction_output(GPIO_EPM_SPI_ADC1_CS_N, 0);
4537 if (rc) {
4538 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4539 ": EPM_SPI_ADC1_CS_N error\n");
4540 goto exit_vreg_epm;
4541 }
4542 }
4543
4544 rc = gpio_request(GPIO_EPM_SPI_ADC2_CS_N, "spi_adc2_cs");
4545 if (!rc) {
4546 rc = gpio_direction_output(GPIO_EPM_SPI_ADC2_CS_N, 0);
4547 if (rc) {
4548 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4549 ": EPM_SPI_ADC2_Cs_N error\n");
4550 goto exit_vreg_epm;
4551 }
4552 }
4553
4554 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_enable: Set "
4555 "the power monitor reset for epm\n");
4556
4557 rc = gpio_request(GPIO_PWR_MON_RESET_N, "pwr_mon_reset_n");
4558 if (!rc) {
4559 gpio_direction_output(GPIO_PWR_MON_RESET_N, 0);
4560 if (rc) {
4561 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable"
4562 ": Error in the power mon reset\n");
4563 goto exit_vreg_epm;
4564 }
4565 }
4566
4567 msleep(1000);
4568
4569 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 1);
4570
4571 msleep(500);
4572
4573 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4574
4575 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4576
4577 return rc;
4578
4579exit_vreg_epm:
4580 regulator_disable(vreg_adc_epm1);
4581
4582 printk(KERN_ERR "msm_adc_gpio_configure_expander_enable: Exit."
4583 " rc = %d.\n", rc);
4584 return rc;
4585};
4586
4587static unsigned int msm_adc_gpio_configure_expander_disable(void)
4588{
4589 int rc = 0;
4590
4591 gpio_set_value_cansleep(GPIO_PWR_MON_RESET_N, 0);
4592 gpio_free(GPIO_PWR_MON_RESET_N);
4593
4594 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4595 gpio_free(GPIO_EPM_SPI_ADC1_CS_N);
4596
4597 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4598 gpio_free(GPIO_EPM_SPI_ADC2_CS_N);
4599
4600 gpio_set_value_cansleep(GPIO_PWR_MON_START, 0);
4601 gpio_free(GPIO_PWR_MON_START);
4602
4603 gpio_direction_output(GPIO_ADC1_PWDN_N, 0);
4604 gpio_free(GPIO_ADC1_PWDN_N);
4605
4606 gpio_direction_output(GPIO_ADC2_PWDN_N, 0);
4607 gpio_free(GPIO_ADC2_PWDN_N);
4608
4609 gpio_set_value_cansleep(GPIO_PWR_MON_ENABLE, 0);
4610 gpio_free(GPIO_PWR_MON_ENABLE);
4611
4612 gpio_set_value_cansleep(GPIO_EPM_LVLSFT_EN, 0);
4613 gpio_free(GPIO_EPM_LVLSFT_EN);
4614
4615 gpio_set_value_cansleep(GPIO_EPM_5V_BOOST_EN, 0);
4616 gpio_free(GPIO_EPM_5V_BOOST_EN);
4617
4618 gpio_set_value_cansleep(GPIO_EPM_3_3V_EN, 0);
4619 gpio_free(GPIO_EPM_3_3V_EN);
4620
4621 rc = regulator_disable(vreg_adc_epm1);
4622 if (rc)
4623 printk(KERN_DEBUG "msm_adc_gpio_configure_expander_disable: "
4624 "Error while enabling regulator for epm s3 %d\n", rc);
4625 regulator_put(vreg_adc_epm1);
4626
4627 printk(KERN_DEBUG "Exi msm_adc_gpio_configure_expander_disable\n");
4628 return rc;
4629};
4630
4631unsigned int msm_adc_gpio_expander_enable(int cs_enable)
4632{
4633 int rc = 0;
4634
4635 printk(KERN_DEBUG "msm_adc_gpio_expander_enable: cs_enable = %d",
4636 cs_enable);
4637
4638 if (cs_enable < 16) {
4639 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 0);
4640 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4641 } else {
4642 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 0);
4643 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4644 }
4645 return rc;
4646};
4647
4648unsigned int msm_adc_gpio_expander_disable(int cs_disable)
4649{
4650 int rc = 0;
4651
4652 printk(KERN_DEBUG "Enter msm_adc_gpio_expander_disable.\n");
4653
4654 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC1_CS_N, 1);
4655
4656 gpio_set_value_cansleep(GPIO_EPM_SPI_ADC2_CS_N, 1);
4657
4658 return rc;
4659};
4660#endif
4661
4662static struct msm_adc_channels msm_adc_channels_data[] = {
4663 {"vbatt", CHANNEL_ADC_VBATT, 0, &xoadc_fn, CHAN_PATH_TYPE2,
4664 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4665 {"vcoin", CHANNEL_ADC_VCOIN, 0, &xoadc_fn, CHAN_PATH_TYPE1,
4666 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4667 {"vcharger_channel", CHANNEL_ADC_VCHG, 0, &xoadc_fn, CHAN_PATH_TYPE3,
4668 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE4, scale_default},
4669 {"charger_current_monitor", CHANNEL_ADC_CHG_MONITOR, 0, &xoadc_fn,
4670 CHAN_PATH_TYPE4,
4671 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4672 {"vph_pwr", CHANNEL_ADC_VPH_PWR, 0, &xoadc_fn, CHAN_PATH_TYPE5,
4673 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4674 {"usb_vbus", CHANNEL_ADC_USB_VBUS, 0, &xoadc_fn, CHAN_PATH_TYPE11,
4675 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE3, scale_default},
4676 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
4677 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
4678 {"pmic_therm_4K", CHANNEL_ADC_DIE_TEMP_4K, 0, &xoadc_fn,
4679 CHAN_PATH_TYPE12,
4680 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE7, scale_pmic_therm},
4681 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
4682 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
4683 {"xo_therm_4K", CHANNEL_ADC_XOTHERM_4K, 0, &xoadc_fn,
4684 CHAN_PATH_TYPE_NONE,
4685 ADC_CONFIG_TYPE1, ADC_CALIB_CONFIG_TYPE6, tdkntcgtherm},
4686 {"hdset_detect", CHANNEL_ADC_HDSET, 0, &xoadc_fn, CHAN_PATH_TYPE6,
4687 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_default},
4688 {"chg_batt_amon", CHANNEL_ADC_BATT_AMON, 0, &xoadc_fn, CHAN_PATH_TYPE10,
4689 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1,
4690 scale_xtern_chgr_cur},
4691 {"msm_therm", CHANNEL_ADC_MSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE8,
4692 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_msm_therm},
4693 {"batt_therm", CHANNEL_ADC_BATT_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
4694 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_batt_therm},
4695 {"batt_id", CHANNEL_ADC_BATT_ID, 0, &xoadc_fn, CHAN_PATH_TYPE9,
4696 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4697 {"ref_625mv", CHANNEL_ADC_625_REF, 0, &xoadc_fn, CHAN_PATH_TYPE15,
4698 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4699 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
4700 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4701 {"ref_325mv", CHANNEL_ADC_325_REF, 0, &xoadc_fn, CHAN_PATH_TYPE14,
4702 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
4703};
4704
4705static char *msm_adc_fluid_device_names[] = {
4706 "ADS_ADC1",
4707 "ADS_ADC2",
4708};
4709
4710static struct msm_adc_platform_data msm_adc_pdata = {
4711 .channel = msm_adc_channels_data,
4712 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
4713#if defined(CONFIG_I2C) && \
4714 (defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE))
4715 .adc_gpio_enable = msm_adc_gpio_expander_enable,
4716 .adc_gpio_disable = msm_adc_gpio_expander_disable,
4717 .adc_fluid_enable = msm_adc_gpio_configure_expander_enable,
4718 .adc_fluid_disable = msm_adc_gpio_configure_expander_disable,
4719#endif
4720};
4721
4722static struct platform_device msm_adc_device = {
4723 .name = "msm_adc",
4724 .id = -1,
4725 .dev = {
4726 .platform_data = &msm_adc_pdata,
4727 },
4728};
4729
4730static void pmic8058_xoadc_mpp_config(void)
4731{
4732 int rc;
4733
4734 rc = pm8901_mpp_config_digital_out(XOADC_MPP_4,
4735 PM8901_MPP_DIG_LEVEL_S4, PM_MPP_DOUT_CTL_LOW);
4736 if (rc)
4737 pr_err("%s: Config mpp4 on pmic 8901 failed\n", __func__);
4738
4739 rc = pm8058_mpp_config_analog_input(XOADC_MPP_3,
4740 PM_MPP_AIN_AMUX_CH5, PM_MPP_AOUT_CTL_DISABLE);
4741 if (rc)
4742 pr_err("%s: Config mpp3 on pmic 8058 failed\n", __func__);
4743
4744 rc = pm8058_mpp_config_analog_input(XOADC_MPP_5,
4745 PM_MPP_AIN_AMUX_CH9, PM_MPP_AOUT_CTL_DISABLE);
4746 if (rc)
4747 pr_err("%s: Config mpp5 on pmic 8058 failed\n", __func__);
4748
4749 rc = pm8058_mpp_config_analog_input(XOADC_MPP_7,
4750 PM_MPP_AIN_AMUX_CH6, PM_MPP_AOUT_CTL_DISABLE);
4751 if (rc)
4752 pr_err("%s: Config mpp7 on pmic 8058 failed\n", __func__);
4753
4754 rc = pm8058_mpp_config_analog_input(XOADC_MPP_8,
4755 PM_MPP_AIN_AMUX_CH8, PM_MPP_AOUT_CTL_DISABLE);
4756 if (rc)
4757 pr_err("%s: Config mpp8 on pmic 8058 failed\n", __func__);
4758
4759 rc = pm8058_mpp_config_analog_input(XOADC_MPP_10,
4760 PM_MPP_AIN_AMUX_CH7, PM_MPP_AOUT_CTL_DISABLE);
4761 if (rc)
4762 pr_err("%s: Config mpp10 on pmic 8058 failed\n", __func__);
4763}
4764
4765static struct regulator *vreg_ldo18_adc;
4766
4767static int pmic8058_xoadc_vreg_config(int on)
4768{
4769 int rc;
4770
4771 if (on) {
4772 rc = regulator_enable(vreg_ldo18_adc);
4773 if (rc)
4774 pr_err("%s: Enable of regulator ldo18_adc "
4775 "failed\n", __func__);
4776 } else {
4777 rc = regulator_disable(vreg_ldo18_adc);
4778 if (rc)
4779 pr_err("%s: Disable of regulator ldo18_adc "
4780 "failed\n", __func__);
4781 }
4782
4783 return rc;
4784}
4785
4786static int pmic8058_xoadc_vreg_setup(void)
4787{
4788 int rc;
4789
4790 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
4791 if (IS_ERR(vreg_ldo18_adc)) {
4792 printk(KERN_ERR "%s: vreg get failed (%ld)\n",
4793 __func__, PTR_ERR(vreg_ldo18_adc));
4794 rc = PTR_ERR(vreg_ldo18_adc);
4795 goto fail;
4796 }
4797
4798 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
4799 if (rc) {
4800 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
4801 goto fail;
4802 }
4803
4804 return rc;
4805fail:
4806 regulator_put(vreg_ldo18_adc);
4807 return rc;
4808}
4809
4810static void pmic8058_xoadc_vreg_shutdown(void)
4811{
4812 regulator_put(vreg_ldo18_adc);
4813}
4814
4815/* usec. For this ADC,
4816 * this time represents clk rate @ txco w/ 1024 decimation ratio.
4817 * Each channel has different configuration, thus at the time of starting
4818 * the conversion, xoadc will return actual conversion time
4819 * */
4820static struct adc_properties pm8058_xoadc_data = {
4821 .adc_reference = 2200, /* milli-voltage for this adc */
4822 .bitresolution = 15,
4823 .bipolar = 0,
4824 .conversiontime = 54,
4825};
4826
4827static struct xoadc_platform_data xoadc_pdata = {
4828 .xoadc_prop = &pm8058_xoadc_data,
4829 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
4830 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
4831 .xoadc_num = XOADC_PMIC_0,
4832 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
4833 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
4834};
4835#endif
4836
4837#ifdef CONFIG_MSM_SDIO_AL
4838
4839static unsigned mdm2ap_status = 140;
4840
4841static int configure_mdm2ap_status(int on)
4842{
4843 int ret = 0;
4844 if (on)
4845 ret = msm_gpiomux_get(mdm2ap_status);
4846 else
4847 ret = msm_gpiomux_put(mdm2ap_status);
4848
4849 if (ret)
4850 pr_err("%s: mdm2ap_status config failed, on = %d\n", __func__,
4851 on);
4852
4853 return ret;
4854}
4855
4856
4857static int get_mdm2ap_status(void)
4858{
4859 return gpio_get_value(mdm2ap_status);
4860}
4861
4862static struct sdio_al_platform_data sdio_al_pdata = {
4863 .config_mdm2ap_status = configure_mdm2ap_status,
4864 .get_mdm2ap_status = get_mdm2ap_status,
4865 .allow_sdioc_version_major_2 = 0,
Konstantin Dorfmanee2e3082011-08-16 15:12:01 +03004866 .peer_sdioc_version_minor = 0x0202,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004867 .peer_sdioc_version_major = 0x0004,
4868 .peer_sdioc_boot_version_minor = 0x0001,
4869 .peer_sdioc_boot_version_major = 0x0003
4870};
4871
4872struct platform_device msm_device_sdio_al = {
4873 .name = "msm_sdio_al",
4874 .id = -1,
4875 .dev = {
Maya Erez6862b142011-08-22 09:07:07 +03004876 .parent = &msm_charm_modem.dev,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004877 .platform_data = &sdio_al_pdata,
4878 },
4879};
4880
4881#endif /* CONFIG_MSM_SDIO_AL */
4882
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06004883static struct platform_device msm_rpm_device = {
4884 .name = "msm_rpm",
4885 .id = -1,
4886};
4887
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004888static struct platform_device *charm_devices[] __initdata = {
4889 &msm_charm_modem,
4890#ifdef CONFIG_MSM_SDIO_AL
4891 &msm_device_sdio_al,
4892#endif
Maya Erez6862b142011-08-22 09:07:07 +03004893#ifdef CONFIG_MSM_SDIO_AL
4894 &msm_device_sdio_al,
4895#endif
4896
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004897};
4898
4899static struct platform_device *surf_devices[] __initdata = {
4900 &msm_device_smd,
4901 &msm_device_uart_dm12,
4902#ifdef CONFIG_I2C_QUP
4903 &msm_gsbi3_qup_i2c_device,
4904 &msm_gsbi4_qup_i2c_device,
4905 &msm_gsbi7_qup_i2c_device,
4906 &msm_gsbi8_qup_i2c_device,
4907 &msm_gsbi9_qup_i2c_device,
4908 &msm_gsbi12_qup_i2c_device,
4909#endif
4910#ifdef CONFIG_SERIAL_MSM_HS
4911 &msm_device_uart_dm1,
4912#endif
4913#ifdef CONFIG_I2C_SSBI
4914 &msm_device_ssbi1,
4915 &msm_device_ssbi2,
4916 &msm_device_ssbi3,
4917#endif
4918#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
4919 &isp1763_device,
4920#endif
4921
4922 &asoc_msm_pcm,
4923 &asoc_msm_dai0,
4924 &asoc_msm_dai1,
4925#if defined (CONFIG_MSM_8x60_VOIP)
4926 &asoc_msm_mvs,
4927 &asoc_mvs_dai0,
4928 &asoc_mvs_dai1,
4929#endif
4930#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
4931 &msm_device_otg,
4932#endif
4933#ifdef CONFIG_USB_GADGET_MSM_72K
4934 &msm_device_gadget_peripheral,
4935#endif
4936#ifdef CONFIG_USB_G_ANDROID
4937 &android_usb_device,
4938#endif
4939#ifdef CONFIG_BATTERY_MSM
4940 &msm_batt_device,
4941#endif
4942#ifdef CONFIG_ANDROID_PMEM
4943 &android_pmem_device,
4944 &android_pmem_adsp_device,
4945 &android_pmem_audio_device,
4946 &android_pmem_smipool_device,
4947#endif
4948#ifdef CONFIG_MSM_ROTATOR
4949 &msm_rotator_device,
4950#endif
4951 &msm_fb_device,
4952 &msm_kgsl_3d0,
4953 &msm_kgsl_2d0,
4954 &msm_kgsl_2d1,
4955 &lcdc_samsung_panel_device,
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04004956#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
4957 &lcdc_nt35582_panel_device,
4958#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004959#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
4960 &lcdc_samsung_oled_panel_device,
4961#endif
4962#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
4963 &lcdc_auo_wvga_panel_device,
4964#endif
4965#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
4966 &hdmi_msm_device,
4967#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
4968#ifdef CONFIG_FB_MSM_MIPI_DSI
4969 &mipi_dsi_toshiba_panel_device,
4970 &mipi_dsi_novatek_panel_device,
4971#endif
4972#ifdef CONFIG_MSM_CAMERA
4973#ifdef CONFIG_MT9E013
4974 &msm_camera_sensor_mt9e013,
4975#endif
4976#ifdef CONFIG_IMX074
4977 &msm_camera_sensor_imx074,
4978#endif
4979#ifdef CONFIG_WEBCAM_OV7692
4980 &msm_camera_sensor_webcam_ov7692,
4981#endif
4982#ifdef CONFIG_WEBCAM_OV9726
4983 &msm_camera_sensor_webcam_ov9726,
4984#endif
4985#ifdef CONFIG_QS_S5K4E1
4986 &msm_camera_sensor_qs_s5k4e1,
4987#endif
Jilai Wang971f97f2011-07-13 14:25:25 -04004988#ifdef CONFIG_VX6953
4989 &msm_camera_sensor_vx6953,
4990#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07004991#endif
4992#ifdef CONFIG_MSM_GEMINI
4993 &msm_gemini_device,
4994#endif
4995#ifdef CONFIG_MSM_VPE
4996 &msm_vpe_device,
4997#endif
4998
4999#if defined(CONFIG_MSM_RPM_LOG) || defined(CONFIG_MSM_RPM_LOG_MODULE)
5000 &msm_rpm_log_device,
5001#endif
5002#if defined(CONFIG_MSM_RPM_STATS_LOG)
5003 &msm_rpm_stat_device,
5004#endif
5005 &msm_device_vidc,
5006#if (defined(CONFIG_MARIMBA_CORE)) && \
5007 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
5008 &msm_bt_power_device,
5009#endif
5010#ifdef CONFIG_SENSORS_MSM_ADC
5011 &msm_adc_device,
5012#endif
5013#ifdef CONFIG_PMIC8058
5014 &rpm_vreg_device[RPM_VREG_ID_PM8058_L0],
5015 &rpm_vreg_device[RPM_VREG_ID_PM8058_L1],
5016 &rpm_vreg_device[RPM_VREG_ID_PM8058_L2],
5017 &rpm_vreg_device[RPM_VREG_ID_PM8058_L3],
5018 &rpm_vreg_device[RPM_VREG_ID_PM8058_L4],
5019 &rpm_vreg_device[RPM_VREG_ID_PM8058_L5],
5020 &rpm_vreg_device[RPM_VREG_ID_PM8058_L6],
5021 &rpm_vreg_device[RPM_VREG_ID_PM8058_L7],
5022 &rpm_vreg_device[RPM_VREG_ID_PM8058_L8],
5023 &rpm_vreg_device[RPM_VREG_ID_PM8058_L9],
5024 &rpm_vreg_device[RPM_VREG_ID_PM8058_L10],
5025 &rpm_vreg_device[RPM_VREG_ID_PM8058_L11],
5026 &rpm_vreg_device[RPM_VREG_ID_PM8058_L12],
5027 &rpm_vreg_device[RPM_VREG_ID_PM8058_L13],
5028 &rpm_vreg_device[RPM_VREG_ID_PM8058_L14],
5029 &rpm_vreg_device[RPM_VREG_ID_PM8058_L15],
5030 &rpm_vreg_device[RPM_VREG_ID_PM8058_L16],
5031 &rpm_vreg_device[RPM_VREG_ID_PM8058_L17],
5032 &rpm_vreg_device[RPM_VREG_ID_PM8058_L18],
5033 &rpm_vreg_device[RPM_VREG_ID_PM8058_L19],
5034 &rpm_vreg_device[RPM_VREG_ID_PM8058_L20],
5035 &rpm_vreg_device[RPM_VREG_ID_PM8058_L21],
5036 &rpm_vreg_device[RPM_VREG_ID_PM8058_L22],
5037 &rpm_vreg_device[RPM_VREG_ID_PM8058_L23],
5038 &rpm_vreg_device[RPM_VREG_ID_PM8058_L24],
5039 &rpm_vreg_device[RPM_VREG_ID_PM8058_L25],
5040 &rpm_vreg_device[RPM_VREG_ID_PM8058_S2],
5041 &rpm_vreg_device[RPM_VREG_ID_PM8058_S3],
5042 &rpm_vreg_device[RPM_VREG_ID_PM8058_S4],
5043 &rpm_vreg_device[RPM_VREG_ID_PM8058_LVS0],
5044 &rpm_vreg_device[RPM_VREG_ID_PM8058_LVS1],
5045 &rpm_vreg_device[RPM_VREG_ID_PM8058_NCP],
5046#endif
5047#ifdef CONFIG_PMIC8901
5048 &rpm_vreg_device[RPM_VREG_ID_PM8901_L0],
5049 &rpm_vreg_device[RPM_VREG_ID_PM8901_L1],
5050 &rpm_vreg_device[RPM_VREG_ID_PM8901_L2],
5051 &rpm_vreg_device[RPM_VREG_ID_PM8901_L3],
5052 &rpm_vreg_device[RPM_VREG_ID_PM8901_L4],
5053 &rpm_vreg_device[RPM_VREG_ID_PM8901_L5],
5054 &rpm_vreg_device[RPM_VREG_ID_PM8901_L6],
5055 &rpm_vreg_device[RPM_VREG_ID_PM8901_S2],
5056 &rpm_vreg_device[RPM_VREG_ID_PM8901_S3],
5057 &rpm_vreg_device[RPM_VREG_ID_PM8901_S4],
5058 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS0],
5059 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS1],
5060 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS2],
5061 &rpm_vreg_device[RPM_VREG_ID_PM8901_LVS3],
5062 &rpm_vreg_device[RPM_VREG_ID_PM8901_MVS0],
5063#endif
5064
5065#if defined(CONFIG_CRYPTO_DEV_QCRYPTO) || \
5066 defined(CONFIG_CRYPTO_DEV_QCRYPTO_MODULE)
5067 &qcrypto_device,
5068#endif
5069
5070#if defined(CONFIG_CRYPTO_DEV_QCEDEV) || \
5071 defined(CONFIG_CRYPTO_DEV_QCEDEV_MODULE)
5072 &qcedev_device,
5073#endif
5074
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005075
5076#if defined(CONFIG_TSIF) || defined(CONFIG_TSIF_MODULE)
5077#ifdef CONFIG_MSM_USE_TSIF1
5078 &msm_device_tsif[1],
5079#else
5080 &msm_device_tsif[0],
5081#endif /* CONFIG_MSM_USE_TSIF1 */
5082#endif /* CONFIG_TSIF */
5083
5084#ifdef CONFIG_HW_RANDOM_MSM
5085 &msm_device_rng,
5086#endif
5087
5088 &msm_tsens_device,
Praveen Chidambaram043f4ce2011-08-02 09:37:59 -06005089 &msm_rpm_device,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005090
5091};
5092
5093static struct memtype_reserve msm8x60_reserve_table[] __initdata = {
5094 /* Kernel SMI memory pool for video core, used for firmware */
5095 /* and encoder, decoder scratch buffers */
5096 /* Kernel SMI memory pool should always precede the user space */
5097 /* SMI memory pool, as the video core will use offset address */
5098 /* from the Firmware base */
5099 [MEMTYPE_SMI_KERNEL] = {
5100 .start = KERNEL_SMI_BASE,
5101 .limit = KERNEL_SMI_SIZE,
5102 .size = KERNEL_SMI_SIZE,
5103 .flags = MEMTYPE_FLAGS_FIXED,
5104 },
5105 /* User space SMI memory pool for video core */
5106 /* used for encoder, decoder input & output buffers */
5107 [MEMTYPE_SMI] = {
5108 .start = USER_SMI_BASE,
5109 .limit = USER_SMI_SIZE,
5110 .flags = MEMTYPE_FLAGS_FIXED,
5111 },
5112 [MEMTYPE_EBI0] = {
5113 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5114 },
5115 [MEMTYPE_EBI1] = {
5116 .flags = MEMTYPE_FLAGS_1M_ALIGN,
5117 },
5118};
5119
5120static void __init size_pmem_devices(void)
5121{
5122#ifdef CONFIG_ANDROID_PMEM
5123 android_pmem_adsp_pdata.size = pmem_adsp_size;
5124 android_pmem_smipool_pdata.size = MSM_PMEM_SMIPOOL_SIZE;
5125 android_pmem_audio_pdata.size = MSM_PMEM_AUDIO_SIZE;
5126 android_pmem_pdata.size = pmem_sf_size;
5127#endif
5128}
5129
5130static void __init reserve_memory_for(struct android_pmem_platform_data *p)
5131{
5132 msm8x60_reserve_table[p->memory_type].size += p->size;
5133}
5134
5135static void __init reserve_pmem_memory(void)
5136{
5137#ifdef CONFIG_ANDROID_PMEM
5138 reserve_memory_for(&android_pmem_adsp_pdata);
5139 reserve_memory_for(&android_pmem_smipool_pdata);
5140 reserve_memory_for(&android_pmem_audio_pdata);
5141 reserve_memory_for(&android_pmem_pdata);
5142 msm8x60_reserve_table[MEMTYPE_EBI1].size += pmem_kernel_ebi1_size;
5143#endif
5144}
5145
5146static void __init msm8x60_calculate_reserve_sizes(void)
5147{
5148 size_pmem_devices();
5149 reserve_pmem_memory();
5150}
5151
5152static int msm8x60_paddr_to_memtype(unsigned int paddr)
5153{
5154 if (paddr >= 0x40000000 && paddr < 0x60000000)
5155 return MEMTYPE_EBI1;
5156 if (paddr >= 0x38000000 && paddr < 0x40000000)
5157 return MEMTYPE_SMI;
5158 return MEMTYPE_NONE;
5159}
5160
5161static struct reserve_info msm8x60_reserve_info __initdata = {
5162 .memtype_reserve_table = msm8x60_reserve_table,
5163 .calculate_reserve_sizes = msm8x60_calculate_reserve_sizes,
5164 .paddr_to_memtype = msm8x60_paddr_to_memtype,
5165};
5166
5167static void __init msm8x60_reserve(void)
5168{
5169 reserve_info = &msm8x60_reserve_info;
5170 msm_reserve();
5171}
5172
5173#define EXT_CHG_VALID_MPP 10
5174#define EXT_CHG_VALID_MPP_2 11
5175
5176#ifdef CONFIG_ISL9519_CHARGER
5177static int isl_detection_setup(void)
5178{
5179 int ret = 0;
5180
5181 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5182 PM8058_MPP_DIG_LEVEL_S3,
5183 PM_MPP_DIN_TO_INT);
5184 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5185 PM8058_MPP_DIG_LEVEL_S3,
5186 PM_MPP_BI_PULLUP_10KOHM
5187 );
5188 return ret;
5189}
5190
5191static struct isl_platform_data isl_data __initdata = {
5192 .chgcurrent = 700,
5193 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5194 .chg_detection_config = isl_detection_setup,
5195 .max_system_voltage = 4200,
5196 .min_system_voltage = 3200,
5197 .term_current = 120,
5198 .input_current = 2048,
5199};
5200
5201static struct i2c_board_info isl_charger_i2c_info[] __initdata = {
5202 {
5203 I2C_BOARD_INFO("isl9519q", 0x9),
5204 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5205 .platform_data = &isl_data,
5206 },
5207};
5208#endif
5209
5210#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
5211static int smb137b_detection_setup(void)
5212{
5213 int ret = 0;
5214
5215 ret = pm8058_mpp_config_digital_in(EXT_CHG_VALID_MPP,
5216 PM8058_MPP_DIG_LEVEL_S3,
5217 PM_MPP_DIN_TO_INT);
5218 ret |= pm8058_mpp_config_bi_dir(EXT_CHG_VALID_MPP_2,
5219 PM8058_MPP_DIG_LEVEL_S3,
5220 PM_MPP_BI_PULLUP_10KOHM);
5221 return ret;
5222}
5223
5224static struct smb137b_platform_data smb137b_data __initdata = {
5225 .chg_detection_config = smb137b_detection_setup,
5226 .valid_n_gpio = PM8058_MPP_PM_TO_SYS(10),
5227 .batt_mah_rating = 950,
5228};
5229
5230static struct i2c_board_info smb137b_charger_i2c_info[] __initdata = {
5231 {
5232 I2C_BOARD_INFO("smb137b", 0x08),
5233 .irq = PM8058_CBLPWR_IRQ(PM8058_IRQ_BASE),
5234 .platform_data = &smb137b_data,
5235 },
5236};
5237#endif
5238
5239#ifdef CONFIG_PMIC8058
5240#define PMIC_GPIO_SDC3_DET 22
5241
5242static int pm8058_gpios_init(void)
5243{
5244 int i;
5245 int rc;
5246 struct pm8058_gpio_cfg {
5247 int gpio;
5248 struct pm8058_gpio cfg;
5249 };
5250
5251 struct pm8058_gpio_cfg gpio_cfgs[] = {
5252 { /* FFA ethernet */
5253 6,
5254 {
5255 .direction = PM_GPIO_DIR_IN,
5256 .pull = PM_GPIO_PULL_DN,
5257 .vin_sel = 2,
5258 .function = PM_GPIO_FUNC_NORMAL,
5259 .inv_int_pol = 0,
5260 },
5261 },
5262#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
5263 {
5264 PMIC_GPIO_SDC3_DET - 1,
5265 {
5266 .direction = PM_GPIO_DIR_IN,
5267 .pull = PM_GPIO_PULL_UP_30,
5268 .vin_sel = 2,
5269 .function = PM_GPIO_FUNC_NORMAL,
5270 .inv_int_pol = 0,
5271 },
5272 },
5273#endif
5274 { /* core&surf gpio expander */
5275 UI_INT1_N,
5276 {
5277 .direction = PM_GPIO_DIR_IN,
5278 .pull = PM_GPIO_PULL_NO,
5279 .vin_sel = PM_GPIO_VIN_S3,
5280 .function = PM_GPIO_FUNC_NORMAL,
5281 .inv_int_pol = 0,
5282 },
5283 },
5284 { /* docking gpio expander */
5285 UI_INT2_N,
5286 {
5287 .direction = PM_GPIO_DIR_IN,
5288 .pull = PM_GPIO_PULL_NO,
5289 .vin_sel = PM_GPIO_VIN_S3,
5290 .function = PM_GPIO_FUNC_NORMAL,
5291 .inv_int_pol = 0,
5292 },
5293 },
5294 { /* FHA/keypad gpio expanders */
5295 UI_INT3_N,
5296 {
5297 .direction = PM_GPIO_DIR_IN,
5298 .pull = PM_GPIO_PULL_NO,
5299 .vin_sel = PM_GPIO_VIN_S3,
5300 .function = PM_GPIO_FUNC_NORMAL,
5301 .inv_int_pol = 0,
5302 },
5303 },
5304 { /* TouchDisc Interrupt */
5305 5,
5306 {
5307 .direction = PM_GPIO_DIR_IN,
5308 .pull = PM_GPIO_PULL_UP_1P5,
5309 .vin_sel = 2,
5310 .function = PM_GPIO_FUNC_NORMAL,
5311 .inv_int_pol = 0,
5312 }
5313 },
5314 { /* Timpani Reset */
5315 20,
5316 {
5317 .direction = PM_GPIO_DIR_OUT,
5318 .output_value = 1,
5319 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5320 .pull = PM_GPIO_PULL_DN,
5321 .out_strength = PM_GPIO_STRENGTH_HIGH,
5322 .function = PM_GPIO_FUNC_NORMAL,
5323 .vin_sel = 2,
5324 .inv_int_pol = 0,
5325 }
5326 },
5327 { /* PMIC ID interrupt */
5328 36,
5329 {
5330 .direction = PM_GPIO_DIR_IN,
5331 .pull = PM_GPIO_PULL_UP_1P5,
5332 .function = PM_GPIO_FUNC_NORMAL,
5333 .vin_sel = 2,
5334 .inv_int_pol = 0,
5335 }
5336 },
5337 };
5338
5339#if defined(CONFIG_HAPTIC_ISA1200) || \
5340 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5341
5342 struct pm8058_gpio_cfg en_hap_gpio_cfg = {
5343 PMIC_GPIO_HAP_ENABLE,
5344 {
5345 .direction = PM_GPIO_DIR_OUT,
5346 .pull = PM_GPIO_PULL_NO,
5347 .out_strength = PM_GPIO_STRENGTH_HIGH,
5348 .function = PM_GPIO_FUNC_NORMAL,
5349 .inv_int_pol = 0,
5350 .vin_sel = 2,
5351 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5352 .output_value = 0,
5353 }
5354
5355 };
5356#endif
5357
5358#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5359 struct pm8058_gpio_cfg line_in_gpio_cfg = {
5360 18,
5361 {
5362 .direction = PM_GPIO_DIR_IN,
5363 .pull = PM_GPIO_PULL_UP_1P5,
5364 .vin_sel = 2,
5365 .function = PM_GPIO_FUNC_NORMAL,
5366 .inv_int_pol = 0,
5367 }
5368 };
5369#endif
5370
5371#if defined(CONFIG_QS_S5K4E1)
5372 {
5373 struct pm8058_gpio_cfg qs_hc37_cam_pd_gpio_cfg = {
5374 26,
5375 {
5376 .direction = PM_GPIO_DIR_OUT,
5377 .output_value = 0,
5378 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5379 .pull = PM_GPIO_PULL_DN,
5380 .out_strength = PM_GPIO_STRENGTH_HIGH,
5381 .function = PM_GPIO_FUNC_NORMAL,
5382 .vin_sel = 2,
5383 .inv_int_pol = 0,
5384 }
5385 };
5386#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005387#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5388 struct pm8058_gpio_cfg pmic_lcdc_nt35582_gpio_cfg = {
5389 GPIO_NT35582_BL_EN_HW_PIN - 1,
5390 {
5391 .direction = PM_GPIO_DIR_OUT,
5392 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
5393 .output_value = 1,
5394 .pull = PM_GPIO_PULL_UP_30,
5395 /* 2.9V PM_GPIO_VIN_L2, which gives 2.6V */
5396 .vin_sel = PM_GPIO_VIN_L5,
5397 .out_strength = PM_GPIO_STRENGTH_HIGH,
5398 .function = PM_GPIO_FUNC_NORMAL,
5399 .inv_int_pol = 0,
5400 }
5401 };
5402#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005403#if defined(CONFIG_HAPTIC_ISA1200) || \
5404 defined(CONFIG_HAPTIC_ISA1200_MODULE)
5405 if (machine_is_msm8x60_fluid()) {
5406 rc = pm8058_gpio_config(en_hap_gpio_cfg.gpio,
5407 &en_hap_gpio_cfg.cfg);
5408 if (rc < 0) {
5409 pr_err("%s pmic haptics gpio config failed\n",
5410 __func__);
5411 return rc;
5412 }
5413 }
5414#endif
5415
5416#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5417 /* Line_in only for 8660 ffa & surf */
5418 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_surf() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04005419 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005420 machine_is_msm8x60_fusn_ffa()) {
5421 rc = pm8058_gpio_config(line_in_gpio_cfg.gpio,
5422 &line_in_gpio_cfg.cfg);
5423 if (rc < 0) {
5424 pr_err("%s pmic line_in gpio config failed\n",
5425 __func__);
5426 return rc;
5427 }
5428 }
5429#endif
5430
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04005431#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
5432 if (machine_is_msm8x60_dragon()) {
5433 rc = pm8058_gpio_config(pmic_lcdc_nt35582_gpio_cfg.gpio,
5434 &pmic_lcdc_nt35582_gpio_cfg.cfg);
5435 if (rc < 0) {
5436 pr_err("%s pmic gpio config failed\n", __func__);
5437 return rc;
5438 }
5439 }
5440#endif
5441
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005442#if defined(CONFIG_QS_S5K4E1)
5443 /* qs_cam_hc37_cam_pd only for 8660 fluid qs camera*/
5444 if (machine_is_msm8x60_fluid()) {
5445 rc = pm8058_gpio_config(qs_hc37_cam_pd_gpio_cfg.gpio,
5446 &qs_hc37_cam_pd_gpio_cfg.cfg);
5447 if (rc < 0) {
5448 pr_err("%s pmic qs_hc37_cam_pd gpio config failed\n",
5449 __func__);
5450 return rc;
5451 }
5452 }
5453 }
5454#endif
5455
5456 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
5457 rc = pm8058_gpio_config(gpio_cfgs[i].gpio,
5458 &gpio_cfgs[i].cfg);
5459 if (rc < 0) {
5460 pr_err("%s pmic gpio config failed\n",
5461 __func__);
5462 return rc;
5463 }
5464 }
5465
5466 return 0;
5467}
5468
5469static const unsigned int ffa_keymap[] = {
5470 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5471 KEY(0, 1, KEY_UP), /* NAV - UP */
5472 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5473 KEY(0, 3, KEY_VOLUMEUP), /* Shuttle SW_UP */
5474
5475 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5476 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5477 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5478 KEY(1, 3, KEY_VOLUMEDOWN),
5479
5480 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5481
5482 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5483 KEY(4, 1, KEY_UP), /* USER_UP */
5484 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5485 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5486 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5487
5488 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
5489 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5490 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5491 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5492 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5493};
5494
Zhang Chang Ken683be172011-08-10 17:45:34 -04005495static const unsigned int dragon_keymap[] = {
5496 KEY(0, 0, KEY_MENU),
5497 KEY(0, 2, KEY_1),
5498 KEY(0, 3, KEY_4),
5499 KEY(0, 4, KEY_7),
5500
5501 KEY(1, 0, KEY_UP),
5502 KEY(1, 1, KEY_LEFT),
5503 KEY(1, 2, KEY_DOWN),
5504 KEY(1, 3, KEY_5),
5505 KEY(1, 4, KEY_8),
5506
5507 KEY(2, 0, KEY_HOME),
5508 KEY(2, 1, KEY_REPLY),
5509 KEY(2, 2, KEY_2),
5510 KEY(2, 3, KEY_6),
5511 KEY(2, 4, KEY_0),
5512
5513 KEY(3, 0, KEY_VOLUMEUP),
5514 KEY(3, 1, KEY_RIGHT),
5515 KEY(3, 2, KEY_3),
5516 KEY(3, 3, KEY_9),
5517 KEY(3, 4, KEY_SWITCHVIDEOMODE),
5518
5519 KEY(4, 0, KEY_VOLUMEDOWN),
5520 KEY(4, 1, KEY_BACK),
5521 KEY(4, 2, KEY_CAMERA),
5522 KEY(4, 3, KEY_KBDILLUMTOGGLE),
5523};
5524
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005525static struct resource resources_keypad[] = {
5526 {
5527 .start = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5528 .end = PM8058_KEYPAD_IRQ(PM8058_IRQ_BASE),
5529 .flags = IORESOURCE_IRQ,
5530 },
5531 {
5532 .start = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5533 .end = PM8058_KEYSTUCK_IRQ(PM8058_IRQ_BASE),
5534 .flags = IORESOURCE_IRQ,
5535 },
5536};
5537
5538static struct matrix_keymap_data ffa_keymap_data = {
5539 .keymap_size = ARRAY_SIZE(ffa_keymap),
5540 .keymap = ffa_keymap,
5541};
5542
5543static struct pmic8058_keypad_data ffa_keypad_data = {
5544 .input_name = "ffa-keypad",
5545 .input_phys_device = "ffa-keypad/input0",
5546 .num_rows = 6,
5547 .num_cols = 5,
5548 .rows_gpio_start = 8,
5549 .cols_gpio_start = 0,
5550 .debounce_ms = {8, 10},
5551 .scan_delay_ms = 32,
5552 .row_hold_ns = 91500,
5553 .wakeup = 1,
5554 .keymap_data = &ffa_keymap_data,
5555};
5556
Zhang Chang Ken683be172011-08-10 17:45:34 -04005557static struct matrix_keymap_data dragon_keymap_data = {
5558 .keymap_size = ARRAY_SIZE(dragon_keymap),
5559 .keymap = dragon_keymap,
5560};
5561
5562static struct pmic8058_keypad_data dragon_keypad_data = {
5563 .input_name = "dragon-keypad",
5564 .input_phys_device = "dragon-keypad/input0",
5565 .num_rows = 6,
5566 .num_cols = 5,
5567 .rows_gpio_start = 8,
5568 .cols_gpio_start = 0,
5569 .debounce_ms = {8, 10},
5570 .scan_delay_ms = 32,
5571 .row_hold_ns = 91500,
5572 .wakeup = 1,
5573 .keymap_data = &dragon_keymap_data,
5574};
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005575static const unsigned int fluid_keymap[] = {
5576 KEY(0, 0, KEY_FN_F1), /* LS - PUSH1 */
5577 KEY(0, 1, KEY_UP), /* NAV - UP */
5578 KEY(0, 2, KEY_LEFT), /* NAV - LEFT */
5579 KEY(0, 3, KEY_VOLUMEDOWN), /* Shuttle SW_UP */
5580
5581 KEY(1, 0, KEY_FN_F2), /* LS - PUSH2 */
5582 KEY(1, 1, KEY_RIGHT), /* NAV - RIGHT */
5583 KEY(1, 2, KEY_DOWN), /* NAV - DOWN */
5584 KEY(1, 3, KEY_VOLUMEUP),
5585
5586 KEY(2, 3, KEY_ENTER), /* SW_PUSH key */
5587
5588 KEY(4, 0, KEY_CAMERA_FOCUS), /* RS - PUSH1 */
5589 KEY(4, 1, KEY_UP), /* USER_UP */
5590 KEY(4, 2, KEY_LEFT), /* USER_LEFT */
5591 KEY(4, 3, KEY_HOME), /* Right switch: MIC Bd */
5592 KEY(4, 4, KEY_FN_F3), /* Reserved MIC */
5593
Jilai Wang9a895102011-07-12 14:00:35 -04005594 KEY(5, 0, KEY_CAMERA), /* RS - PUSH2 */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07005595 KEY(5, 1, KEY_RIGHT), /* USER_RIGHT */
5596 KEY(5, 2, KEY_DOWN), /* USER_DOWN */
5597 KEY(5, 3, KEY_BACK), /* Left switch: MIC */
5598 KEY(5, 4, KEY_MENU), /* Center switch: MIC */
5599};
5600
5601static struct matrix_keymap_data fluid_keymap_data = {
5602 .keymap_size = ARRAY_SIZE(fluid_keymap),
5603 .keymap = fluid_keymap,
5604};
5605
5606static struct pmic8058_keypad_data fluid_keypad_data = {
5607 .input_name = "fluid-keypad",
5608 .input_phys_device = "fluid-keypad/input0",
5609 .num_rows = 6,
5610 .num_cols = 5,
5611 .rows_gpio_start = 8,
5612 .cols_gpio_start = 0,
5613 .debounce_ms = {8, 10},
5614 .scan_delay_ms = 32,
5615 .row_hold_ns = 91500,
5616 .wakeup = 1,
5617 .keymap_data = &fluid_keymap_data,
5618};
5619
5620static struct resource resources_pwrkey[] = {
5621 {
5622 .start = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5623 .end = PM8058_PWRKEY_REL_IRQ(PM8058_IRQ_BASE),
5624 .flags = IORESOURCE_IRQ,
5625 },
5626 {
5627 .start = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5628 .end = PM8058_PWRKEY_PRESS_IRQ(PM8058_IRQ_BASE),
5629 .flags = IORESOURCE_IRQ,
5630 },
5631};
5632
5633static struct pmic8058_pwrkey_pdata pwrkey_pdata = {
5634 .pull_up = 1,
5635 .kpd_trigger_delay_us = 970,
5636 .wakeup = 1,
5637 .pwrkey_time_ms = 500,
5638};
5639
5640static struct pmic8058_vibrator_pdata pmic_vib_pdata = {
5641 .initial_vibrate_ms = 500,
5642 .level_mV = 3000,
5643 .max_timeout_ms = 15000,
5644};
5645
5646#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
5647#define PM8058_OTHC_CNTR_BASE0 0xA0
5648#define PM8058_OTHC_CNTR_BASE1 0x134
5649#define PM8058_OTHC_CNTR_BASE2 0x137
5650#define PM8058_LINE_IN_DET_GPIO PM8058_GPIO_PM_TO_SYS(18)
5651
5652static struct othc_accessory_info othc_accessories[] = {
5653 {
5654 .accessory = OTHC_SVIDEO_OUT,
5655 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT
5656 | OTHC_ADC_DETECT,
5657 .key_code = SW_VIDEOOUT_INSERT,
5658 .enabled = false,
5659 .adc_thres = {
5660 .min_threshold = 20,
5661 .max_threshold = 40,
5662 },
5663 },
5664 {
5665 .accessory = OTHC_ANC_HEADPHONE,
5666 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT |
5667 OTHC_SWITCH_DETECT,
5668 .gpio = PM8058_LINE_IN_DET_GPIO,
5669 .active_low = 1,
5670 .key_code = SW_HEADPHONE_INSERT,
5671 .enabled = true,
5672 },
5673 {
5674 .accessory = OTHC_ANC_HEADSET,
5675 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_GPIO_DETECT,
5676 .gpio = PM8058_LINE_IN_DET_GPIO,
5677 .active_low = 1,
5678 .key_code = SW_HEADPHONE_INSERT,
5679 .enabled = true,
5680 },
5681 {
5682 .accessory = OTHC_HEADPHONE,
5683 .detect_flags = OTHC_MICBIAS_DETECT | OTHC_SWITCH_DETECT,
5684 .key_code = SW_HEADPHONE_INSERT,
5685 .enabled = true,
5686 },
5687 {
5688 .accessory = OTHC_MICROPHONE,
5689 .detect_flags = OTHC_GPIO_DETECT,
5690 .gpio = PM8058_LINE_IN_DET_GPIO,
5691 .active_low = 1,
5692 .key_code = SW_MICROPHONE_INSERT,
5693 .enabled = true,
5694 },
5695 {
5696 .accessory = OTHC_HEADSET,
5697 .detect_flags = OTHC_MICBIAS_DETECT,
5698 .key_code = SW_HEADPHONE_INSERT,
5699 .enabled = true,
5700 },
5701};
5702
5703static struct othc_switch_info switch_info[] = {
5704 {
5705 .min_adc_threshold = 0,
5706 .max_adc_threshold = 100,
5707 .key_code = KEY_PLAYPAUSE,
5708 },
5709 {
5710 .min_adc_threshold = 100,
5711 .max_adc_threshold = 200,
5712 .key_code = KEY_REWIND,
5713 },
5714 {
5715 .min_adc_threshold = 200,
5716 .max_adc_threshold = 500,
5717 .key_code = KEY_FASTFORWARD,
5718 },
5719};
5720
5721static struct othc_n_switch_config switch_config = {
5722 .voltage_settling_time_ms = 0,
5723 .num_adc_samples = 3,
5724 .adc_channel = CHANNEL_ADC_HDSET,
5725 .switch_info = switch_info,
5726 .num_keys = ARRAY_SIZE(switch_info),
5727 .default_sw_en = true,
5728 .default_sw_idx = 0,
5729};
5730
5731static struct hsed_bias_config hsed_bias_config = {
5732 /* HSED mic bias config info */
5733 .othc_headset = OTHC_HEADSET_NO,
5734 .othc_lowcurr_thresh_uA = 100,
5735 .othc_highcurr_thresh_uA = 600,
5736 .othc_hyst_prediv_us = 7800,
5737 .othc_period_clkdiv_us = 62500,
5738 .othc_hyst_clk_us = 121000,
5739 .othc_period_clk_us = 312500,
5740 .othc_wakeup = 1,
5741};
5742
5743static struct othc_hsed_config hsed_config_1 = {
5744 .hsed_bias_config = &hsed_bias_config,
5745 /*
5746 * The detection delay and switch reporting delay are
5747 * required to encounter a hardware bug (spurious switch
5748 * interrupts on slow insertion/removal of the headset).
5749 * This will introduce a delay in reporting the accessory
5750 * insertion and removal to the userspace.
5751 */
5752 .detection_delay_ms = 1500,
5753 /* Switch info */
5754 .switch_debounce_ms = 1500,
5755 .othc_support_n_switch = false,
5756 .switch_config = &switch_config,
5757 .ir_gpio = -1,
5758 /* Accessory info */
5759 .accessories_support = true,
5760 .accessories = othc_accessories,
5761 .othc_num_accessories = ARRAY_SIZE(othc_accessories),
5762};
5763
5764static struct othc_regulator_config othc_reg = {
5765 .regulator = "8058_l5",
5766 .max_uV = 2850000,
5767 .min_uV = 2850000,
5768};
5769
5770/* MIC_BIAS0 is configured as normal MIC BIAS */
5771static struct pmic8058_othc_config_pdata othc_config_pdata_0 = {
5772 .micbias_select = OTHC_MICBIAS_0,
5773 .micbias_capability = OTHC_MICBIAS,
5774 .micbias_enable = OTHC_SIGNAL_OFF,
5775 .micbias_regulator = &othc_reg,
5776};
5777
5778/* MIC_BIAS1 is configured as HSED_BIAS for OTHC */
5779static struct pmic8058_othc_config_pdata othc_config_pdata_1 = {
5780 .micbias_select = OTHC_MICBIAS_1,
5781 .micbias_capability = OTHC_MICBIAS_HSED,
5782 .micbias_enable = OTHC_SIGNAL_PWM_TCXO,
5783 .micbias_regulator = &othc_reg,
5784 .hsed_config = &hsed_config_1,
5785 .hsed_name = "8660_handset",
5786};
5787
5788/* MIC_BIAS2 is configured as normal MIC BIAS */
5789static struct pmic8058_othc_config_pdata othc_config_pdata_2 = {
5790 .micbias_select = OTHC_MICBIAS_2,
5791 .micbias_capability = OTHC_MICBIAS,
5792 .micbias_enable = OTHC_SIGNAL_OFF,
5793 .micbias_regulator = &othc_reg,
5794};
5795
5796static struct resource resources_othc_0[] = {
5797 {
5798 .name = "othc_base",
5799 .start = PM8058_OTHC_CNTR_BASE0,
5800 .end = PM8058_OTHC_CNTR_BASE0,
5801 .flags = IORESOURCE_IO,
5802 },
5803};
5804
5805static struct resource resources_othc_1[] = {
5806 {
5807 .start = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5808 .end = PM8058_SW_1_IRQ(PM8058_IRQ_BASE),
5809 .flags = IORESOURCE_IRQ,
5810 },
5811 {
5812 .start = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5813 .end = PM8058_IR_1_IRQ(PM8058_IRQ_BASE),
5814 .flags = IORESOURCE_IRQ,
5815 },
5816 {
5817 .name = "othc_base",
5818 .start = PM8058_OTHC_CNTR_BASE1,
5819 .end = PM8058_OTHC_CNTR_BASE1,
5820 .flags = IORESOURCE_IO,
5821 },
5822};
5823
5824static struct resource resources_othc_2[] = {
5825 {
5826 .name = "othc_base",
5827 .start = PM8058_OTHC_CNTR_BASE2,
5828 .end = PM8058_OTHC_CNTR_BASE2,
5829 .flags = IORESOURCE_IO,
5830 },
5831};
5832
5833static void __init msm8x60_init_pm8058_othc(void)
5834{
5835 int i;
5836
5837 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 ||
5838 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
5839 machine_is_msm8x60_fusn_ffa()) {
5840 /* 3-switch headset supported only by V2 FFA and FLUID */
5841 hsed_config_1.accessories_adc_support = true,
5842 /* ADC based accessory detection works only on V2 and FLUID */
5843 hsed_config_1.accessories_adc_channel = CHANNEL_ADC_HDSET,
5844 hsed_config_1.othc_support_n_switch = true;
5845 }
5846
5847 /* IR GPIO is absent on FLUID */
5848 if (machine_is_msm8x60_fluid())
5849 hsed_config_1.ir_gpio = -1;
5850
5851 for (i = 0; i < ARRAY_SIZE(othc_accessories); i++) {
5852 if (machine_is_msm8x60_fluid()) {
5853 switch (othc_accessories[i].accessory) {
5854 case OTHC_ANC_HEADPHONE:
5855 case OTHC_ANC_HEADSET:
5856 othc_accessories[i].gpio = GPIO_HEADSET_DET_N;
5857 break;
5858 case OTHC_MICROPHONE:
5859 othc_accessories[i].enabled = false;
5860 break;
5861 case OTHC_SVIDEO_OUT:
5862 othc_accessories[i].enabled = true;
5863 hsed_config_1.video_out_gpio = GPIO_HS_SW_DIR;
5864 break;
5865 }
5866 }
5867 }
5868}
5869#endif
5870
5871static struct resource resources_pm8058_charger[] = {
5872 { .name = "CHGVAL",
5873 .start = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5874 .end = PM8058_CHGVAL_IRQ(PM8058_IRQ_BASE),
5875 .flags = IORESOURCE_IRQ,
5876 },
5877 { .name = "CHGINVAL",
5878 .start = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5879 .end = PM8058_CHGINVAL_IRQ(PM8058_IRQ_BASE),
5880 .flags = IORESOURCE_IRQ,
5881 },
5882 {
5883 .name = "CHGILIM",
5884 .start = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5885 .end = PM8058_CHGILIM_IRQ(PM8058_IRQ_BASE),
5886 .flags = IORESOURCE_IRQ,
5887 },
5888 {
5889 .name = "VCP",
5890 .start = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5891 .end = PM8058_VCP_IRQ(PM8058_IRQ_BASE),
5892 .flags = IORESOURCE_IRQ,
5893 },
5894 {
5895 .name = "ATC_DONE",
5896 .start = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5897 .end = PM8058_ATC_DONE_IRQ(PM8058_IRQ_BASE),
5898 .flags = IORESOURCE_IRQ,
5899 },
5900 {
5901 .name = "ATCFAIL",
5902 .start = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5903 .end = PM8058_ATCFAIL_IRQ(PM8058_IRQ_BASE),
5904 .flags = IORESOURCE_IRQ,
5905 },
5906 {
5907 .name = "AUTO_CHGDONE",
5908 .start = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5909 .end = PM8058_AUTO_CHGDONE_IRQ(PM8058_IRQ_BASE),
5910 .flags = IORESOURCE_IRQ,
5911 },
5912 {
5913 .name = "AUTO_CHGFAIL",
5914 .start = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5915 .end = PM8058_AUTO_CHGFAIL_IRQ(PM8058_IRQ_BASE),
5916 .flags = IORESOURCE_IRQ,
5917 },
5918 {
5919 .name = "CHGSTATE",
5920 .start = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5921 .end = PM8058_CHGSTATE_IRQ(PM8058_IRQ_BASE),
5922 .flags = IORESOURCE_IRQ,
5923 },
5924 {
5925 .name = "FASTCHG",
5926 .start = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5927 .end = PM8058_FASTCHG_IRQ(PM8058_IRQ_BASE),
5928 .flags = IORESOURCE_IRQ,
5929 },
5930 {
5931 .name = "CHG_END",
5932 .start = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5933 .end = PM8058_CHG_END_IRQ(PM8058_IRQ_BASE),
5934 .flags = IORESOURCE_IRQ,
5935 },
5936 {
5937 .name = "BATTTEMP",
5938 .start = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5939 .end = PM8058_BATTTEMP_IRQ(PM8058_IRQ_BASE),
5940 .flags = IORESOURCE_IRQ,
5941 },
5942 {
5943 .name = "CHGHOT",
5944 .start = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5945 .end = PM8058_CHGHOT_IRQ(PM8058_IRQ_BASE),
5946 .flags = IORESOURCE_IRQ,
5947 },
5948 {
5949 .name = "CHGTLIMIT",
5950 .start = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5951 .end = PM8058_CHGTLIMIT_IRQ(PM8058_IRQ_BASE),
5952 .flags = IORESOURCE_IRQ,
5953 },
5954 {
5955 .name = "CHG_GONE",
5956 .start = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5957 .end = PM8058_CHG_GONE_IRQ(PM8058_IRQ_BASE),
5958 .flags = IORESOURCE_IRQ,
5959 },
5960 {
5961 .name = "VCPMAJOR",
5962 .start = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5963 .end = PM8058_VCPMAJOR_IRQ(PM8058_IRQ_BASE),
5964 .flags = IORESOURCE_IRQ,
5965 },
5966 {
5967 .name = "VBATDET",
5968 .start = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5969 .end = PM8058_VBATDET_IRQ(PM8058_IRQ_BASE),
5970 .flags = IORESOURCE_IRQ,
5971 },
5972 {
5973 .name = "BATFET",
5974 .start = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5975 .end = PM8058_BATFET_IRQ(PM8058_IRQ_BASE),
5976 .flags = IORESOURCE_IRQ,
5977 },
5978 {
5979 .name = "BATT_REPLACE",
5980 .start = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5981 .end = PM8058_BATT_REPLACE_IRQ(PM8058_IRQ_BASE),
5982 .flags = IORESOURCE_IRQ,
5983 },
5984 {
5985 .name = "BATTCONNECT",
5986 .start = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
5987 .end = PM8058_BATTCONNECT_IRQ(PM8058_IRQ_BASE),
5988 .flags = IORESOURCE_IRQ,
5989 },
5990 {
5991 .name = "VBATDET_LOW",
5992 .start = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
5993 .end = PM8058_VBATDET_LOW_IRQ(PM8058_IRQ_BASE),
5994 .flags = IORESOURCE_IRQ,
5995 },
5996};
5997
5998static int pm8058_pwm_config(struct pwm_device *pwm, int ch, int on)
5999{
6000 struct pm8058_gpio pwm_gpio_config = {
6001 .direction = PM_GPIO_DIR_OUT,
6002 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
6003 .output_value = 0,
6004 .pull = PM_GPIO_PULL_NO,
6005 .vin_sel = PM_GPIO_VIN_VPH,
6006 .out_strength = PM_GPIO_STRENGTH_HIGH,
6007 .function = PM_GPIO_FUNC_2,
6008 };
6009
6010 int rc = -EINVAL;
6011 int id, mode, max_mA;
6012
6013 id = mode = max_mA = 0;
6014 switch (ch) {
6015 case 0:
6016 case 1:
6017 case 2:
6018 if (on) {
6019 id = 24 + ch;
6020 rc = pm8058_gpio_config(id - 1, &pwm_gpio_config);
6021 if (rc)
6022 pr_err("%s: pm8058_gpio_config(%d): rc=%d\n",
6023 __func__, id, rc);
6024 }
6025 break;
6026
6027 case 6:
6028 id = PM_PWM_LED_FLASH;
6029 mode = PM_PWM_CONF_PWM1;
6030 max_mA = 300;
6031 break;
6032
6033 case 7:
6034 id = PM_PWM_LED_FLASH1;
6035 mode = PM_PWM_CONF_PWM1;
6036 max_mA = 300;
6037 break;
6038
6039 default:
6040 break;
6041 }
6042
6043 if (ch >= 6 && ch <= 7) {
6044 if (!on) {
6045 mode = PM_PWM_CONF_NONE;
6046 max_mA = 0;
6047 }
6048 rc = pm8058_pwm_config_led(pwm, id, mode, max_mA);
6049 if (rc)
6050 pr_err("%s: pm8058_pwm_config_led(ch=%d): rc=%d\n",
6051 __func__, ch, rc);
6052 }
6053 return rc;
6054
6055}
6056
6057static struct pm8058_pwm_pdata pm8058_pwm_data = {
6058 .config = pm8058_pwm_config,
6059};
6060
6061#define PM8058_GPIO_INT 88
6062
6063static struct pm8058_gpio_platform_data pm8058_gpio_data = {
6064 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
6065 .irq_base = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 0),
6066 .init = pm8058_gpios_init,
6067};
6068
6069static struct pm8058_gpio_platform_data pm8058_mpp_data = {
6070 .gpio_base = PM8058_GPIO_PM_TO_SYS(PM8058_GPIOS),
6071 .irq_base = PM8058_MPP_IRQ(PM8058_IRQ_BASE, 0),
6072};
6073
6074static struct resource resources_rtc[] = {
6075 {
6076 .start = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6077 .end = PM8058_RTC_IRQ(PM8058_IRQ_BASE),
6078 .flags = IORESOURCE_IRQ,
6079 },
6080 {
6081 .start = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6082 .end = PM8058_RTC_ALARM_IRQ(PM8058_IRQ_BASE),
6083 .flags = IORESOURCE_IRQ,
6084 },
6085};
6086
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306087static struct pm8058_rtc_platform_data pm8058_rtc_pdata = {
6088 .rtc_alarm_powerup = false,
6089};
6090
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006091static struct pmic8058_led pmic8058_flash_leds[] = {
6092 [0] = {
6093 .name = "camera:flash0",
6094 .max_brightness = 15,
6095 .id = PMIC8058_ID_FLASH_LED_0,
6096 },
6097 [1] = {
6098 .name = "camera:flash1",
6099 .max_brightness = 15,
6100 .id = PMIC8058_ID_FLASH_LED_1,
6101 },
6102};
6103
6104static struct pmic8058_leds_platform_data pm8058_flash_leds_data = {
6105 .num_leds = ARRAY_SIZE(pmic8058_flash_leds),
6106 .leds = pmic8058_flash_leds,
6107};
6108
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -04006109static struct pmic8058_led pmic8058_dragon_leds[] = {
6110 [0] = {
6111 /* RED */
6112 .name = "led_drv0",
6113 .max_brightness = 15,
6114 .id = PMIC8058_ID_LED_0,
6115 },/* 300 mA flash led0 drv sink */
6116 [1] = {
6117 /* Yellow */
6118 .name = "led_drv1",
6119 .max_brightness = 15,
6120 .id = PMIC8058_ID_LED_1,
6121 },/* 300 mA flash led0 drv sink */
6122 [2] = {
6123 /* Green */
6124 .name = "led_drv2",
6125 .max_brightness = 15,
6126 .id = PMIC8058_ID_LED_2,
6127 },/* 300 mA flash led0 drv sink */
6128 [3] = {
6129 .name = "led_psensor",
6130 .max_brightness = 15,
6131 .id = PMIC8058_ID_LED_KB_LIGHT,
6132 },/* 300 mA flash led0 drv sink */
6133};
6134
6135static struct pmic8058_leds_platform_data pm8058_dragon_leds_data = {
6136 .num_leds = ARRAY_SIZE(pmic8058_dragon_leds),
6137 .leds = pmic8058_dragon_leds,
6138};
6139
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006140static struct pmic8058_led pmic8058_fluid_flash_leds[] = {
6141 [0] = {
6142 .name = "led:drv0",
6143 .max_brightness = 15,
6144 .id = PMIC8058_ID_FLASH_LED_0,
6145 },/* 300 mA flash led0 drv sink */
6146 [1] = {
6147 .name = "led:drv1",
6148 .max_brightness = 15,
6149 .id = PMIC8058_ID_FLASH_LED_1,
6150 },/* 300 mA flash led1 sink */
6151 [2] = {
6152 .name = "led:drv2",
6153 .max_brightness = 20,
6154 .id = PMIC8058_ID_LED_0,
6155 },/* 40 mA led0 sink */
6156 [3] = {
6157 .name = "keypad:drv",
6158 .max_brightness = 15,
6159 .id = PMIC8058_ID_LED_KB_LIGHT,
6160 },/* 300 mA keypad drv sink */
6161};
6162
6163static struct pmic8058_leds_platform_data pm8058_fluid_flash_leds_data = {
6164 .num_leds = ARRAY_SIZE(pmic8058_fluid_flash_leds),
6165 .leds = pmic8058_fluid_flash_leds,
6166};
6167
6168static struct resource resources_temp_alarm[] = {
6169 {
6170 .start = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6171 .end = PM8058_TEMP_ALARM_IRQ(PM8058_IRQ_BASE),
6172 .flags = IORESOURCE_IRQ,
6173 },
6174};
6175
6176static struct resource resources_pm8058_misc[] = {
6177 {
6178 .start = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6179 .end = PM8058_OSCHALT_IRQ(PM8058_IRQ_BASE),
6180 .flags = IORESOURCE_IRQ,
6181 },
6182};
6183
6184static struct resource resources_pm8058_batt_alarm[] = {
6185 {
6186 .start = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6187 .end = PM8058_BATT_ALARM_IRQ(PM8058_IRQ_BASE),
6188 .flags = IORESOURCE_IRQ,
6189 },
6190};
6191
6192#define PM8058_SUBDEV_KPD 0
6193#define PM8058_SUBDEV_LED 1
6194#define PM8058_SUBDEV_VIB 2
6195
6196static struct mfd_cell pm8058_subdevs[] = {
6197 {
6198 .name = "pm8058-keypad",
6199 .id = -1,
6200 .num_resources = ARRAY_SIZE(resources_keypad),
6201 .resources = resources_keypad,
6202 },
6203 { .name = "pm8058-led",
6204 .id = -1,
6205 },
6206 {
6207 .name = "pm8058-vib",
6208 .id = -1,
6209 },
6210 { .name = "pm8058-gpio",
6211 .id = -1,
6212 .platform_data = &pm8058_gpio_data,
6213 .pdata_size = sizeof(pm8058_gpio_data),
6214 },
6215 { .name = "pm8058-mpp",
6216 .id = -1,
6217 .platform_data = &pm8058_mpp_data,
6218 .pdata_size = sizeof(pm8058_mpp_data),
6219 },
6220 { .name = "pm8058-pwrkey",
6221 .id = -1,
6222 .resources = resources_pwrkey,
6223 .num_resources = ARRAY_SIZE(resources_pwrkey),
6224 .platform_data = &pwrkey_pdata,
6225 .pdata_size = sizeof(pwrkey_pdata),
6226 },
6227 {
6228 .name = "pm8058-pwm",
6229 .id = -1,
6230 .platform_data = &pm8058_pwm_data,
6231 .pdata_size = sizeof(pm8058_pwm_data),
6232 },
6233#ifdef CONFIG_SENSORS_MSM_ADC
6234 {
6235 .name = "pm8058-xoadc",
6236 .id = -1,
6237 .num_resources = ARRAY_SIZE(resources_adc),
6238 .resources = resources_adc,
6239 .platform_data = &xoadc_pdata,
6240 .pdata_size = sizeof(xoadc_pdata),
6241 },
6242#endif
6243#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
6244 {
6245 .name = "pm8058-othc",
6246 .id = 0,
6247 .platform_data = &othc_config_pdata_0,
6248 .pdata_size = sizeof(othc_config_pdata_0),
6249 .num_resources = ARRAY_SIZE(resources_othc_0),
6250 .resources = resources_othc_0,
6251 },
6252 {
6253 /* OTHC1 module has headset/switch dection */
6254 .name = "pm8058-othc",
6255 .id = 1,
6256 .num_resources = ARRAY_SIZE(resources_othc_1),
6257 .resources = resources_othc_1,
6258 .platform_data = &othc_config_pdata_1,
6259 .pdata_size = sizeof(othc_config_pdata_1),
6260 },
6261 {
6262 .name = "pm8058-othc",
6263 .id = 2,
6264 .platform_data = &othc_config_pdata_2,
6265 .pdata_size = sizeof(othc_config_pdata_2),
6266 .num_resources = ARRAY_SIZE(resources_othc_2),
6267 .resources = resources_othc_2,
6268 },
6269#endif
6270 {
6271 .name = "pm8058-rtc",
6272 .id = -1,
6273 .num_resources = ARRAY_SIZE(resources_rtc),
6274 .resources = resources_rtc,
Ashay Jaiswal4d1ab552011-07-15 11:30:49 +05306275 .platform_data = &pm8058_rtc_pdata,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006276 },
6277 {
6278 .name = "pm8058-tm",
6279 .id = -1,
6280 .num_resources = ARRAY_SIZE(resources_temp_alarm),
6281 .resources = resources_temp_alarm,
6282 },
6283 { .name = "pm8058-upl",
6284 .id = -1,
6285 },
6286 {
6287 .name = "pm8058-misc",
6288 .id = -1,
6289 .num_resources = ARRAY_SIZE(resources_pm8058_misc),
6290 .resources = resources_pm8058_misc,
6291 },
6292 { .name = "pm8058-batt-alarm",
6293 .id = -1,
6294 .num_resources = ARRAY_SIZE(resources_pm8058_batt_alarm),
6295 .resources = resources_pm8058_batt_alarm,
6296 },
6297};
6298
Terence Hampson90508a92011-08-09 10:40:08 -04006299static struct pmic8058_charger_data pmic8058_charger_dragon = {
6300 .max_source_current = 1800,
6301 .charger_type = CHG_TYPE_AC,
6302};
6303
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006304static struct mfd_cell pm8058_charger_sub_dev = {
6305 .name = "pm8058-charger",
6306 .id = -1,
6307 .num_resources = ARRAY_SIZE(resources_pm8058_charger),
6308 .resources = resources_pm8058_charger,
6309};
6310
6311static struct pm8058_platform_data pm8058_platform_data = {
6312 .irq_base = PM8058_IRQ_BASE,
6313
6314 .num_subdevs = ARRAY_SIZE(pm8058_subdevs),
6315 .sub_devices = pm8058_subdevs,
6316 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6317};
6318
6319static struct i2c_board_info pm8058_boardinfo[] __initdata = {
6320 {
6321 I2C_BOARD_INFO("pm8058-core", 0x55),
6322 .irq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
6323 .platform_data = &pm8058_platform_data,
6324 },
6325};
6326#endif /* CONFIG_PMIC8058 */
6327
6328#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
6329 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
6330#define TDISC_I2C_SLAVE_ADDR 0x67
6331#define PMIC_GPIO_TDISC PM8058_GPIO_PM_TO_SYS(5)
6332#define TDISC_INT PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 5)
6333
6334static const char *vregs_tdisc_name[] = {
6335 "8058_l5",
6336 "8058_s3",
6337};
6338
6339static const int vregs_tdisc_val[] = {
6340 2850000,/* uV */
6341 1800000,
6342};
6343static struct regulator *vregs_tdisc[ARRAY_SIZE(vregs_tdisc_name)];
6344
6345static int tdisc_shinetsu_setup(void)
6346{
6347 int rc, i;
6348
6349 rc = gpio_request(PMIC_GPIO_TDISC, "tdisc_interrupt");
6350 if (rc) {
6351 pr_err("%s: gpio_request failed for PMIC_GPIO_TDISC\n",
6352 __func__);
6353 return rc;
6354 }
6355
6356 rc = gpio_request(GPIO_JOYSTICK_EN, "tdisc_oe");
6357 if (rc) {
6358 pr_err("%s: gpio_request failed for GPIO_JOYSTICK_EN\n",
6359 __func__);
6360 goto fail_gpio_oe;
6361 }
6362
6363 rc = gpio_direction_output(GPIO_JOYSTICK_EN, 1);
6364 if (rc) {
6365 pr_err("%s: gpio_direction_output failed for GPIO_JOYSTICK_EN\n",
6366 __func__);
6367 gpio_free(GPIO_JOYSTICK_EN);
6368 goto fail_gpio_oe;
6369 }
6370
6371 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6372 vregs_tdisc[i] = regulator_get(NULL, vregs_tdisc_name[i]);
6373 if (IS_ERR(vregs_tdisc[i])) {
6374 printk(KERN_ERR "%s: regulator get %s failed (%ld)\n",
6375 __func__, vregs_tdisc_name[i],
6376 PTR_ERR(vregs_tdisc[i]));
6377 rc = PTR_ERR(vregs_tdisc[i]);
6378 goto vreg_get_fail;
6379 }
6380
6381 rc = regulator_set_voltage(vregs_tdisc[i],
6382 vregs_tdisc_val[i], vregs_tdisc_val[i]);
6383 if (rc) {
6384 printk(KERN_ERR "%s: regulator_set_voltage() = %d\n",
6385 __func__, rc);
6386 goto vreg_set_voltage_fail;
6387 }
6388 }
6389
6390 return rc;
6391vreg_set_voltage_fail:
6392 i++;
6393vreg_get_fail:
6394 while (i)
6395 regulator_put(vregs_tdisc[--i]);
6396fail_gpio_oe:
6397 gpio_free(PMIC_GPIO_TDISC);
6398 return rc;
6399}
6400
6401static void tdisc_shinetsu_release(void)
6402{
6403 int i;
6404
6405 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++)
6406 regulator_put(vregs_tdisc[i]);
6407
6408 gpio_free(PMIC_GPIO_TDISC);
6409 gpio_free(GPIO_JOYSTICK_EN);
6410}
6411
6412static int tdisc_shinetsu_enable(void)
6413{
6414 int i, rc = -EINVAL;
6415
6416 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6417 rc = regulator_enable(vregs_tdisc[i]);
6418 if (rc < 0) {
6419 printk(KERN_ERR "%s: vreg %s enable failed (%d)\n",
6420 __func__, vregs_tdisc_name[i], rc);
6421 goto vreg_fail;
6422 }
6423 }
6424
6425 /* Enable the OE (output enable) gpio */
6426 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 1);
6427 /* voltage and gpio stabilization delay */
6428 msleep(50);
6429
6430 return 0;
6431vreg_fail:
6432 while (i)
6433 regulator_disable(vregs_tdisc[--i]);
6434 return rc;
6435}
6436
6437static int tdisc_shinetsu_disable(void)
6438{
6439 int i, rc;
6440
6441 for (i = 0; i < ARRAY_SIZE(vregs_tdisc_name); i++) {
6442 rc = regulator_disable(vregs_tdisc[i]);
6443 if (rc < 0) {
6444 printk(KERN_ERR "%s: vreg %s disable failed (%d)\n",
6445 __func__, vregs_tdisc_name[i], rc);
6446 goto tdisc_reg_fail;
6447 }
6448 }
6449
6450 /* Disable the OE (output enable) gpio */
6451 gpio_set_value_cansleep(GPIO_JOYSTICK_EN, 0);
6452
6453 return 0;
6454
6455tdisc_reg_fail:
6456 while (i)
6457 regulator_enable(vregs_tdisc[--i]);
6458 return rc;
6459}
6460
6461static struct tdisc_abs_values tdisc_abs = {
6462 .x_max = 32,
6463 .y_max = 32,
6464 .x_min = -32,
6465 .y_min = -32,
6466 .pressure_max = 32,
6467 .pressure_min = 0,
6468};
6469
6470static struct tdisc_platform_data tdisc_data = {
6471 .tdisc_setup = tdisc_shinetsu_setup,
6472 .tdisc_release = tdisc_shinetsu_release,
6473 .tdisc_enable = tdisc_shinetsu_enable,
6474 .tdisc_disable = tdisc_shinetsu_disable,
6475 .tdisc_wakeup = 0,
6476 .tdisc_gpio = PMIC_GPIO_TDISC,
6477 .tdisc_report_keys = true,
6478 .tdisc_report_relative = true,
6479 .tdisc_report_absolute = false,
6480 .tdisc_report_wheel = false,
6481 .tdisc_reverse_x = false,
6482 .tdisc_reverse_y = true,
6483 .tdisc_abs = &tdisc_abs,
6484};
6485
6486static struct i2c_board_info msm_i2c_gsbi3_tdisc_info[] = {
6487 {
6488 I2C_BOARD_INFO("vtd518", TDISC_I2C_SLAVE_ADDR),
6489 .irq = TDISC_INT,
6490 .platform_data = &tdisc_data,
6491 },
6492};
6493#endif
6494
6495#define PM_GPIO_CDC_RST_N 20
6496#define GPIO_CDC_RST_N PM8058_GPIO_PM_TO_SYS(PM_GPIO_CDC_RST_N)
6497
6498static struct regulator *vreg_timpani_1;
6499static struct regulator *vreg_timpani_2;
6500
6501static unsigned int msm_timpani_setup_power(void)
6502{
6503 int rc;
6504
6505 vreg_timpani_1 = regulator_get(NULL, "8058_l0");
6506 if (IS_ERR(vreg_timpani_1)) {
6507 pr_err("%s: Unable to get 8058_l0\n", __func__);
6508 return -ENODEV;
6509 }
6510
6511 vreg_timpani_2 = regulator_get(NULL, "8058_s3");
6512 if (IS_ERR(vreg_timpani_2)) {
6513 pr_err("%s: Unable to get 8058_s3\n", __func__);
6514 regulator_put(vreg_timpani_1);
6515 return -ENODEV;
6516 }
6517
6518 rc = regulator_set_voltage(vreg_timpani_1, 1200000, 1200000);
6519 if (rc) {
6520 pr_err("%s: unable to set L0 voltage to 1.2V\n", __func__);
6521 goto fail;
6522 }
6523
6524 rc = regulator_set_voltage(vreg_timpani_2, 1800000, 1800000);
6525 if (rc) {
6526 pr_err("%s: unable to set S3 voltage to 1.8V\n", __func__);
6527 goto fail;
6528 }
6529
6530 rc = regulator_enable(vreg_timpani_1);
6531 if (rc) {
6532 pr_err("%s: Enable regulator 8058_l0 failed\n", __func__);
6533 goto fail;
6534 }
6535
6536 /* The settings for LDO0 should be set such that
6537 * it doesn't require to reset the timpani. */
6538 rc = regulator_set_optimum_mode(vreg_timpani_1, 5000);
6539 if (rc < 0) {
6540 pr_err("Timpani regulator optimum mode setting failed\n");
6541 goto fail;
6542 }
6543
6544 rc = regulator_enable(vreg_timpani_2);
6545 if (rc) {
6546 pr_err("%s: Enable regulator 8058_s3 failed\n", __func__);
6547 regulator_disable(vreg_timpani_1);
6548 goto fail;
6549 }
6550
6551 rc = gpio_request(GPIO_CDC_RST_N, "CDC_RST_N");
6552 if (rc) {
6553 pr_err("%s: GPIO Request %d failed\n", __func__,
6554 GPIO_CDC_RST_N);
6555 regulator_disable(vreg_timpani_1);
6556 regulator_disable(vreg_timpani_2);
6557 goto fail;
6558 } else {
6559 gpio_direction_output(GPIO_CDC_RST_N, 1);
6560 usleep_range(1000, 1050);
6561 gpio_direction_output(GPIO_CDC_RST_N, 0);
6562 usleep_range(1000, 1050);
6563 gpio_direction_output(GPIO_CDC_RST_N, 1);
6564 gpio_free(GPIO_CDC_RST_N);
6565 }
6566 return rc;
6567
6568fail:
6569 regulator_put(vreg_timpani_1);
6570 regulator_put(vreg_timpani_2);
6571 return rc;
6572}
6573
6574static void msm_timpani_shutdown_power(void)
6575{
6576 int rc;
6577
6578 rc = regulator_disable(vreg_timpani_1);
6579 if (rc)
6580 pr_err("%s: Disable regulator 8058_l0 failed\n", __func__);
6581
6582 regulator_put(vreg_timpani_1);
6583
6584 rc = regulator_disable(vreg_timpani_2);
6585 if (rc)
6586 pr_err("%s: Disable regulator 8058_s3 failed\n", __func__);
6587
6588 regulator_put(vreg_timpani_2);
6589}
6590
6591/* Power analog function of codec */
6592static struct regulator *vreg_timpani_cdc_apwr;
6593static int msm_timpani_codec_power(int vreg_on)
6594{
6595 int rc = 0;
6596
6597 if (!vreg_timpani_cdc_apwr) {
6598
6599 vreg_timpani_cdc_apwr = regulator_get(NULL, "8058_s4");
6600
6601 if (IS_ERR(vreg_timpani_cdc_apwr)) {
6602 pr_err("%s: vreg_get failed (%ld)\n",
6603 __func__, PTR_ERR(vreg_timpani_cdc_apwr));
6604 rc = PTR_ERR(vreg_timpani_cdc_apwr);
6605 return rc;
6606 }
6607 }
6608
6609 if (vreg_on) {
6610
6611 rc = regulator_set_voltage(vreg_timpani_cdc_apwr,
6612 2200000, 2200000);
6613 if (rc) {
6614 pr_err("%s: unable to set 8058_s4 voltage to 2.2 V\n",
6615 __func__);
6616 goto vreg_fail;
6617 }
6618
6619 rc = regulator_enable(vreg_timpani_cdc_apwr);
6620 if (rc) {
6621 pr_err("%s: vreg_enable failed %d\n", __func__, rc);
6622 goto vreg_fail;
6623 }
6624 } else {
6625 rc = regulator_disable(vreg_timpani_cdc_apwr);
6626 if (rc) {
6627 pr_err("%s: vreg_disable failed %d\n",
6628 __func__, rc);
6629 goto vreg_fail;
6630 }
6631 }
6632
6633 return 0;
6634
6635vreg_fail:
6636 regulator_put(vreg_timpani_cdc_apwr);
6637 vreg_timpani_cdc_apwr = NULL;
6638 return rc;
6639}
6640
6641static struct marimba_codec_platform_data timpani_codec_pdata = {
6642 .marimba_codec_power = msm_timpani_codec_power,
6643};
6644
6645#define TIMPANI_SLAVE_ID_CDC_ADDR 0X77
6646#define TIMPANI_SLAVE_ID_QMEMBIST_ADDR 0X66
6647
6648static struct marimba_platform_data timpani_pdata = {
6649 .slave_id[MARIMBA_SLAVE_ID_CDC] = TIMPANI_SLAVE_ID_CDC_ADDR,
6650 .slave_id[MARIMBA_SLAVE_ID_QMEMBIST] = TIMPANI_SLAVE_ID_QMEMBIST_ADDR,
6651 .marimba_setup = msm_timpani_setup_power,
6652 .marimba_shutdown = msm_timpani_shutdown_power,
6653 .codec = &timpani_codec_pdata,
6654 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
6655};
6656
6657#define TIMPANI_I2C_SLAVE_ADDR 0xD
6658
6659static struct i2c_board_info msm_i2c_gsbi7_timpani_info[] = {
6660 {
6661 I2C_BOARD_INFO("timpani", TIMPANI_I2C_SLAVE_ADDR),
6662 .platform_data = &timpani_pdata,
6663 },
6664};
6665
6666#ifdef CONFIG_PMIC8901
6667
6668#define PM8901_GPIO_INT 91
6669
6670static struct pm8901_gpio_platform_data pm8901_mpp_data = {
6671 .gpio_base = PM8901_GPIO_PM_TO_SYS(0),
6672 .irq_base = PM8901_MPP_IRQ(PM8901_IRQ_BASE, 0),
6673};
6674
6675static struct resource pm8901_temp_alarm[] = {
6676 {
6677 .start = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6678 .end = PM8901_TEMP_ALARM_IRQ(PM8901_IRQ_BASE),
6679 .flags = IORESOURCE_IRQ,
6680 },
6681 {
6682 .start = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6683 .end = PM8901_TEMP_HI_ALARM_IRQ(PM8901_IRQ_BASE),
6684 .flags = IORESOURCE_IRQ,
6685 },
6686};
6687
6688/*
6689 * Consumer specific regulator names:
6690 * regulator name consumer dev_name
6691 */
6692static struct regulator_consumer_supply vreg_consumers_8901_MPP0[] = {
6693 REGULATOR_SUPPLY("8901_mpp0", NULL),
6694};
6695static struct regulator_consumer_supply vreg_consumers_8901_USB_OTG[] = {
6696 REGULATOR_SUPPLY("8901_usb_otg", NULL),
6697};
6698static struct regulator_consumer_supply vreg_consumers_8901_HDMI_MVS[] = {
6699 REGULATOR_SUPPLY("8901_hdmi_mvs", NULL),
6700};
6701
6702#define PM8901_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
6703 _always_on, _active_high) \
6704 [PM8901_VREG_ID_##_id] = { \
6705 .init_data = { \
6706 .constraints = { \
6707 .valid_modes_mask = _modes, \
6708 .valid_ops_mask = _ops, \
6709 .min_uV = _min_uV, \
6710 .max_uV = _max_uV, \
6711 .input_uV = _min_uV, \
6712 .apply_uV = _apply_uV, \
6713 .always_on = _always_on, \
6714 }, \
6715 .consumer_supplies = vreg_consumers_8901_##_id, \
6716 .num_consumer_supplies = \
6717 ARRAY_SIZE(vreg_consumers_8901_##_id), \
6718 }, \
6719 .active_high = _active_high, \
6720 }
6721
6722#define PM8901_VREG_INIT_MPP(_id, _active_high) \
6723 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6724 REGULATOR_CHANGE_STATUS, 0, 0, _active_high)
6725
6726#define PM8901_VREG_INIT_VS(_id) \
6727 PM8901_VREG_INIT(_id, 0, 0, REGULATOR_MODE_NORMAL, \
6728 REGULATOR_CHANGE_STATUS, 0, 0, 0)
6729
6730static struct pm8901_vreg_pdata pm8901_vreg_init_pdata[PM8901_VREG_MAX] = {
6731 PM8901_VREG_INIT_MPP(MPP0, 1),
6732
6733 PM8901_VREG_INIT_VS(USB_OTG),
6734 PM8901_VREG_INIT_VS(HDMI_MVS),
6735};
6736
6737#define PM8901_VREG(_id) { \
6738 .name = "pm8901-regulator", \
6739 .id = _id, \
6740 .platform_data = &pm8901_vreg_init_pdata[_id], \
6741 .pdata_size = sizeof(pm8901_vreg_init_pdata[_id]), \
6742}
6743
6744static struct mfd_cell pm8901_subdevs[] = {
6745 { .name = "pm8901-mpp",
6746 .id = -1,
6747 .platform_data = &pm8901_mpp_data,
6748 .pdata_size = sizeof(pm8901_mpp_data),
6749 },
6750 { .name = "pm8901-tm",
6751 .id = -1,
6752 .num_resources = ARRAY_SIZE(pm8901_temp_alarm),
6753 .resources = pm8901_temp_alarm,
6754 },
6755 PM8901_VREG(PM8901_VREG_ID_MPP0),
6756 PM8901_VREG(PM8901_VREG_ID_USB_OTG),
6757 PM8901_VREG(PM8901_VREG_ID_HDMI_MVS),
6758};
6759
6760static struct pm8901_platform_data pm8901_platform_data = {
6761 .irq_base = PM8901_IRQ_BASE,
6762 .num_subdevs = ARRAY_SIZE(pm8901_subdevs),
6763 .sub_devices = pm8901_subdevs,
6764 .irq_trigger_flags = IRQF_TRIGGER_LOW,
6765};
6766
6767static struct i2c_board_info pm8901_boardinfo[] __initdata = {
6768 {
6769 I2C_BOARD_INFO("pm8901-core", 0x55),
6770 .irq = MSM_GPIO_TO_INT(PM8901_GPIO_INT),
6771 .platform_data = &pm8901_platform_data,
6772 },
6773};
6774
6775#endif /* CONFIG_PMIC8901 */
6776
6777#if defined(CONFIG_MARIMBA_CORE) && (defined(CONFIG_GPIO_SX150X) \
6778 || defined(CONFIG_GPIO_SX150X_MODULE))
6779
6780static struct regulator *vreg_bahama;
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006781static int msm_bahama_sys_rst = GPIO_MS_SYS_RESET_N;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006782
6783struct bahama_config_register{
6784 u8 reg;
6785 u8 value;
6786 u8 mask;
6787};
6788
6789enum version{
6790 VER_1_0,
6791 VER_2_0,
6792 VER_UNSUPPORTED = 0xFF
6793};
6794
6795static u8 read_bahama_ver(void)
6796{
6797 int rc;
6798 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6799 u8 bahama_version;
6800
6801 rc = marimba_read_bit_mask(&config, 0x00, &bahama_version, 1, 0x1F);
6802 if (rc < 0) {
6803 printk(KERN_ERR
6804 "%s: version read failed: %d\n",
6805 __func__, rc);
6806 return VER_UNSUPPORTED;
6807 } else {
6808 printk(KERN_INFO
6809 "%s: version read got: 0x%x\n",
6810 __func__, bahama_version);
6811 }
6812
6813 switch (bahama_version) {
6814 case 0x08: /* varient of bahama v1 */
6815 case 0x10:
6816 case 0x00:
6817 return VER_1_0;
6818 case 0x09: /* variant of bahama v2 */
6819 return VER_2_0;
6820 default:
6821 return VER_UNSUPPORTED;
6822 }
6823}
6824
6825static unsigned int msm_bahama_setup_power(void)
6826{
6827 int rc = 0;
6828 const char *msm_bahama_regulator = "8058_s3";
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006829
6830 if (machine_is_msm8x60_dragon())
6831 msm_bahama_sys_rst = GPIO_CDC_RST_N;
6832
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006833 vreg_bahama = regulator_get(NULL, msm_bahama_regulator);
6834
6835 if (IS_ERR(vreg_bahama)) {
6836 rc = PTR_ERR(vreg_bahama);
6837 pr_err("%s: regulator_get %s = %d\n", __func__,
6838 msm_bahama_regulator, rc);
6839 }
6840
6841 if (!rc)
6842 rc = regulator_set_voltage(vreg_bahama, 1800000, 1800000);
6843 else {
6844 pr_err("%s: regulator_set_voltage %s = %d\n", __func__,
6845 msm_bahama_regulator, rc);
6846 goto unget;
6847 }
6848
6849 if (!rc)
6850 rc = regulator_enable(vreg_bahama);
6851 else {
6852 pr_err("%s: regulator_enable %s = %d\n", __func__,
6853 msm_bahama_regulator, rc);
6854 goto unget;
6855 }
6856
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006857 if (!rc) {
6858 rc = gpio_request(msm_bahama_sys_rst, "bahama sys_rst_n");
6859 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006860 pr_err("%s: gpio_request %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006861 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006862 goto unenable;
6863 }
6864
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006865 if (!rc) {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006866 gpio_direction_output(msm_bahama_sys_rst, 0);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006867 usleep_range(1000, 1050);
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006868 gpio_set_value_cansleep(msm_bahama_sys_rst, 1);
Siddartha Mohanadoss72d796e2011-07-20 22:08:34 -07006869 usleep_range(1000, 1050);
6870 } else {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006871 pr_err("%s: gpio_direction_output %d = %d\n", __func__,
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006872 msm_bahama_sys_rst, rc);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006873 goto unrequest;
6874 }
6875
6876 return rc;
6877
6878unrequest:
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006879 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006880unenable:
6881 regulator_disable(vreg_bahama);
6882unget:
6883 regulator_put(vreg_bahama);
6884 return rc;
6885};
6886static unsigned int msm_bahama_shutdown_power(int value)
6887
6888
6889{
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006890 gpio_set_value_cansleep(msm_bahama_sys_rst, 0);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006891
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04006892 gpio_free(msm_bahama_sys_rst);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07006893
6894 regulator_disable(vreg_bahama);
6895
6896 regulator_put(vreg_bahama);
6897
6898 return 0;
6899};
6900
6901static unsigned int msm_bahama_core_config(int type)
6902{
6903 int rc = 0;
6904
6905 if (type == BAHAMA_ID) {
6906
6907 int i;
6908 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA };
6909
6910 const struct bahama_config_register v20_init[] = {
6911 /* reg, value, mask */
6912 { 0xF4, 0x84, 0xFF }, /* AREG */
6913 { 0xF0, 0x04, 0xFF } /* DREG */
6914 };
6915
6916 if (read_bahama_ver() == VER_2_0) {
6917 for (i = 0; i < ARRAY_SIZE(v20_init); i++) {
6918 u8 value = v20_init[i].value;
6919 rc = marimba_write_bit_mask(&config,
6920 v20_init[i].reg,
6921 &value,
6922 sizeof(v20_init[i].value),
6923 v20_init[i].mask);
6924 if (rc < 0) {
6925 printk(KERN_ERR
6926 "%s: reg %d write failed: %d\n",
6927 __func__, v20_init[i].reg, rc);
6928 return rc;
6929 }
6930 printk(KERN_INFO "%s: reg 0x%02x value 0x%02x"
6931 " mask 0x%02x\n",
6932 __func__, v20_init[i].reg,
6933 v20_init[i].value, v20_init[i].mask);
6934 }
6935 }
6936 }
6937 printk(KERN_INFO "core type: %d\n", type);
6938
6939 return rc;
6940}
6941
6942static struct regulator *fm_regulator_s3;
6943static struct msm_xo_voter *fm_clock;
6944
6945static int fm_radio_setup(struct marimba_fm_platform_data *pdata)
6946{
6947 int rc = 0;
6948 struct pm8058_gpio cfg = {
6949 .direction = PM_GPIO_DIR_IN,
6950 .pull = PM_GPIO_PULL_NO,
6951 .vin_sel = PM_GPIO_VIN_S3,
6952 .function = PM_GPIO_FUNC_NORMAL,
6953 .inv_int_pol = 0,
6954 };
6955
6956 if (!fm_regulator_s3) {
6957 fm_regulator_s3 = regulator_get(NULL, "8058_s3");
6958 if (IS_ERR(fm_regulator_s3)) {
6959 rc = PTR_ERR(fm_regulator_s3);
6960 printk(KERN_ERR "%s: regulator get s3 (%d)\n",
6961 __func__, rc);
6962 goto out;
6963 }
6964 }
6965
6966
6967 rc = regulator_set_voltage(fm_regulator_s3, 1800000, 1800000);
6968 if (rc < 0) {
6969 printk(KERN_ERR "%s: regulator set voltage failed (%d)\n",
6970 __func__, rc);
6971 goto fm_fail_put;
6972 }
6973
6974 rc = regulator_enable(fm_regulator_s3);
6975 if (rc < 0) {
6976 printk(KERN_ERR "%s: regulator s3 enable failed (%d)\n",
6977 __func__, rc);
6978 goto fm_fail_put;
6979 }
6980
6981 /*Vote for XO clock*/
6982 fm_clock = msm_xo_get(MSM_XO_TCXO_D0, "fm_power");
6983
6984 if (IS_ERR(fm_clock)) {
6985 rc = PTR_ERR(fm_clock);
6986 printk(KERN_ERR "%s: Couldn't get TCXO_D0 vote for FM (%d)\n",
6987 __func__, rc);
6988 goto fm_fail_switch;
6989 }
6990
6991 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_ON);
6992 if (rc < 0) {
6993 printk(KERN_ERR "%s: Failed to vote for TCX0_D0 ON (%d)\n",
6994 __func__, rc);
6995 goto fm_fail_vote;
6996 }
6997
6998 /*GPIO 18 on PMIC is FM_IRQ*/
6999 rc = pm8058_gpio_config(FM_GPIO, &cfg);
7000 if (rc) {
7001 printk(KERN_ERR "%s: return val of pm8058_gpio_config: %d\n",
7002 __func__, rc);
7003 goto fm_fail_clock;
7004 }
7005 goto out;
7006
7007fm_fail_clock:
7008 msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7009fm_fail_vote:
7010 msm_xo_put(fm_clock);
7011fm_fail_switch:
7012 regulator_disable(fm_regulator_s3);
7013fm_fail_put:
7014 regulator_put(fm_regulator_s3);
7015out:
7016 return rc;
7017};
7018
7019static void fm_radio_shutdown(struct marimba_fm_platform_data *pdata)
7020{
7021 int rc = 0;
7022 if (fm_regulator_s3 != NULL) {
7023 rc = regulator_disable(fm_regulator_s3);
7024 if (rc < 0) {
7025 printk(KERN_ERR "%s: regulator s3 disable (%d)\n",
7026 __func__, rc);
7027 }
7028 regulator_put(fm_regulator_s3);
7029 fm_regulator_s3 = NULL;
7030 }
7031 printk(KERN_ERR "%s: Voting off for XO", __func__);
7032
7033 if (fm_clock != NULL) {
7034 rc = msm_xo_mode_vote(fm_clock, MSM_XO_MODE_OFF);
7035 if (rc < 0) {
7036 printk(KERN_ERR "%s: Voting off XO clock (%d)\n",
7037 __func__, rc);
7038 }
7039 msm_xo_put(fm_clock);
7040 }
7041 printk(KERN_ERR "%s: coming out of fm_radio_shutdown", __func__);
7042}
7043
7044/* Slave id address for FM/CDC/QMEMBIST
7045 * Values can be programmed using Marimba slave id 0
7046 * should there be a conflict with other I2C devices
7047 * */
7048#define BAHAMA_SLAVE_ID_FM_ADDR 0x2A
7049#define BAHAMA_SLAVE_ID_QMEMBIST_ADDR 0x7B
7050
7051static struct marimba_fm_platform_data marimba_fm_pdata = {
7052 .fm_setup = fm_radio_setup,
7053 .fm_shutdown = fm_radio_shutdown,
7054 .irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE, FM_GPIO),
7055 .is_fm_soc_i2s_master = false,
7056 .config_i2s_gpio = NULL,
7057};
7058
7059/*
7060Just initializing the BAHAMA related slave
7061*/
7062static struct marimba_platform_data marimba_pdata = {
7063 .slave_id[SLAVE_ID_BAHAMA_FM] = BAHAMA_SLAVE_ID_FM_ADDR,
7064 .slave_id[SLAVE_ID_BAHAMA_QMEMBIST] = BAHAMA_SLAVE_ID_QMEMBIST_ADDR,
7065 .bahama_setup = msm_bahama_setup_power,
7066 .bahama_shutdown = msm_bahama_shutdown_power,
7067 .bahama_core_config = msm_bahama_core_config,
7068 .fm = &marimba_fm_pdata,
7069 .tsadc_ssbi_adap = MARIMBA_SSBI_ADAP,
7070};
7071
7072
7073static struct i2c_board_info msm_marimba_board_info[] = {
7074 {
7075 I2C_BOARD_INFO("marimba", 0xc),
7076 .platform_data = &marimba_pdata,
7077 }
7078};
7079#endif /* CONFIG_MAIMBA_CORE */
7080
7081#ifdef CONFIG_I2C
7082#define I2C_SURF 1
7083#define I2C_FFA (1 << 1)
7084#define I2C_RUMI (1 << 2)
7085#define I2C_SIM (1 << 3)
7086#define I2C_FLUID (1 << 4)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007087#define I2C_DRAGON (1 << 5)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007088
7089struct i2c_registry {
7090 u8 machs;
7091 int bus;
7092 struct i2c_board_info *info;
7093 int len;
7094};
7095
7096static struct i2c_registry msm8x60_i2c_devices[] __initdata = {
7097#ifdef CONFIG_PMIC8058
7098 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007099 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007100 MSM_SSBI1_I2C_BUS_ID,
7101 pm8058_boardinfo,
7102 ARRAY_SIZE(pm8058_boardinfo),
7103 },
7104#endif
7105#ifdef CONFIG_PMIC8901
7106 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007107 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007108 MSM_SSBI2_I2C_BUS_ID,
7109 pm8901_boardinfo,
7110 ARRAY_SIZE(pm8901_boardinfo),
7111 },
7112#endif
7113#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7114 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007115 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007116 MSM_GSBI8_QUP_I2C_BUS_ID,
7117 core_expander_i2c_info,
7118 ARRAY_SIZE(core_expander_i2c_info),
7119 },
7120 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007121 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007122 MSM_GSBI8_QUP_I2C_BUS_ID,
7123 docking_expander_i2c_info,
7124 ARRAY_SIZE(docking_expander_i2c_info),
7125 },
7126 {
7127 I2C_SURF,
7128 MSM_GSBI8_QUP_I2C_BUS_ID,
7129 surf_expanders_i2c_info,
7130 ARRAY_SIZE(surf_expanders_i2c_info),
7131 },
7132 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007133 I2C_SURF | I2C_FFA | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007134 MSM_GSBI3_QUP_I2C_BUS_ID,
7135 fha_expanders_i2c_info,
7136 ARRAY_SIZE(fha_expanders_i2c_info),
7137 },
7138 {
7139 I2C_FLUID,
7140 MSM_GSBI3_QUP_I2C_BUS_ID,
7141 fluid_expanders_i2c_info,
7142 ARRAY_SIZE(fluid_expanders_i2c_info),
7143 },
7144 {
7145 I2C_FLUID,
7146 MSM_GSBI8_QUP_I2C_BUS_ID,
7147 fluid_core_expander_i2c_info,
7148 ARRAY_SIZE(fluid_core_expander_i2c_info),
7149 },
7150#endif
7151#if defined(CONFIG_TOUCHDISC_VTD518_SHINETSU) || \
7152 defined(CONFIG_TOUCHDISC_VTD518_SHINETSU_MODULE)
7153 {
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007154 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007155 MSM_GSBI3_QUP_I2C_BUS_ID,
7156 msm_i2c_gsbi3_tdisc_info,
7157 ARRAY_SIZE(msm_i2c_gsbi3_tdisc_info),
7158 },
7159#endif
7160 {
Zhang Chang Ken211df572011-07-05 19:16:39 -04007161 I2C_SURF | I2C_FFA | I2C_FLUID,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007162 MSM_GSBI3_QUP_I2C_BUS_ID,
7163 cy8ctmg200_board_info,
7164 ARRAY_SIZE(cy8ctmg200_board_info),
7165 },
Zhang Chang Ken211df572011-07-05 19:16:39 -04007166 {
7167 I2C_DRAGON,
7168 MSM_GSBI3_QUP_I2C_BUS_ID,
7169 cy8ctma340_dragon_board_info,
7170 ARRAY_SIZE(cy8ctma340_dragon_board_info),
7171 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007172#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
7173 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
7174 {
7175 I2C_FLUID,
7176 MSM_GSBI3_QUP_I2C_BUS_ID,
7177 cyttsp_fluid_info,
7178 ARRAY_SIZE(cyttsp_fluid_info),
7179 },
7180 {
7181 I2C_FFA | I2C_SURF,
7182 MSM_GSBI3_QUP_I2C_BUS_ID,
7183 cyttsp_ffa_info,
7184 ARRAY_SIZE(cyttsp_ffa_info),
7185 },
7186#endif
7187#ifdef CONFIG_MSM_CAMERA
Jilai Wang971f97f2011-07-13 14:25:25 -04007188 {
7189 I2C_SURF | I2C_FFA | I2C_FLUID ,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007190 MSM_GSBI4_QUP_I2C_BUS_ID,
7191 msm_camera_boardinfo,
7192 ARRAY_SIZE(msm_camera_boardinfo),
7193 },
Jilai Wang971f97f2011-07-13 14:25:25 -04007194 {
7195 I2C_DRAGON,
7196 MSM_GSBI4_QUP_I2C_BUS_ID,
7197 msm_camera_dragon_boardinfo,
7198 ARRAY_SIZE(msm_camera_dragon_boardinfo),
7199 },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007200#endif
7201 {
7202 I2C_SURF | I2C_FFA | I2C_FLUID,
7203 MSM_GSBI7_QUP_I2C_BUS_ID,
7204 msm_i2c_gsbi7_timpani_info,
7205 ARRAY_SIZE(msm_i2c_gsbi7_timpani_info),
7206 },
7207#if defined(CONFIG_MARIMBA_CORE)
7208 {
Zhang Chang Kene1fd3da2011-08-10 08:25:57 -04007209 I2C_SURF | I2C_FFA | I2C_FLUID | I2C_DRAGON,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007210 MSM_GSBI7_QUP_I2C_BUS_ID,
7211 msm_marimba_board_info,
7212 ARRAY_SIZE(msm_marimba_board_info),
7213 },
7214#endif /* CONFIG_MARIMBA_CORE */
7215#ifdef CONFIG_ISL9519_CHARGER
7216 {
7217 I2C_SURF | I2C_FFA,
7218 MSM_GSBI8_QUP_I2C_BUS_ID,
7219 isl_charger_i2c_info,
7220 ARRAY_SIZE(isl_charger_i2c_info),
7221 },
7222#endif
7223#if defined(CONFIG_HAPTIC_ISA1200) || \
7224 defined(CONFIG_HAPTIC_ISA1200_MODULE)
7225 {
7226 I2C_FLUID,
7227 MSM_GSBI8_QUP_I2C_BUS_ID,
7228 msm_isa1200_board_info,
7229 ARRAY_SIZE(msm_isa1200_board_info),
7230 },
7231#endif
7232#if defined(CONFIG_SMB137B_CHARGER) || defined(CONFIG_SMB137B_CHARGER_MODULE)
7233 {
7234 I2C_FLUID,
7235 MSM_GSBI8_QUP_I2C_BUS_ID,
7236 smb137b_charger_i2c_info,
7237 ARRAY_SIZE(smb137b_charger_i2c_info),
7238 },
7239#endif
7240#if defined(CONFIG_BATTERY_BQ27520) || \
7241 defined(CONFIG_BATTERY_BQ27520_MODULE)
7242 {
7243 I2C_FLUID,
7244 MSM_GSBI8_QUP_I2C_BUS_ID,
7245 msm_bq27520_board_info,
7246 ARRAY_SIZE(msm_bq27520_board_info),
7247 },
7248#endif
7249};
7250#endif /* CONFIG_I2C */
7251
7252static void fixup_i2c_configs(void)
7253{
7254#ifdef CONFIG_I2C
7255#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
7256 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7257 sx150x_data[SX150X_CORE].irq_summary =
7258 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT2_N);
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007259 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
7260 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007261 sx150x_data[SX150X_CORE].irq_summary =
7262 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7263 else if (machine_is_msm8x60_fluid())
7264 sx150x_data[SX150X_CORE_FLUID].irq_summary =
7265 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, UI_INT1_N);
7266#endif
7267 /*
7268 * Set PMIC 8901 MPP0 active_high to 0 for surf and charm_surf. This
7269 * implies that the regulator connected to MPP0 is enabled when
7270 * MPP0 is low.
7271 */
7272 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7273 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 0;
7274 else
7275 pm8901_vreg_init_pdata[PM8901_VREG_ID_MPP0].active_high = 1;
7276#endif
7277}
7278
7279static void register_i2c_devices(void)
7280{
7281#ifdef CONFIG_I2C
7282 u8 mach_mask = 0;
7283 int i;
7284
7285 /* Build the matching 'supported_machs' bitmask */
7286 if (machine_is_msm8x60_surf() || machine_is_msm8x60_fusion())
7287 mach_mask = I2C_SURF;
7288 else if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
7289 mach_mask = I2C_FFA;
7290 else if (machine_is_msm8x60_rumi3())
7291 mach_mask = I2C_RUMI;
7292 else if (machine_is_msm8x60_sim())
7293 mach_mask = I2C_SIM;
7294 else if (machine_is_msm8x60_fluid())
7295 mach_mask = I2C_FLUID;
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007296 else if (machine_is_msm8x60_dragon())
7297 mach_mask = I2C_DRAGON;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007298 else
7299 pr_err("unmatched machine ID in register_i2c_devices\n");
7300
7301 /* Run the array and install devices as appropriate */
7302 for (i = 0; i < ARRAY_SIZE(msm8x60_i2c_devices); ++i) {
7303 if (msm8x60_i2c_devices[i].machs & mach_mask)
7304 i2c_register_board_info(msm8x60_i2c_devices[i].bus,
7305 msm8x60_i2c_devices[i].info,
7306 msm8x60_i2c_devices[i].len);
7307 }
7308#endif
7309}
7310
7311static void __init msm8x60_init_uart12dm(void)
7312{
7313#if !defined(CONFIG_USB_PEHCI_HCD) && !defined(CONFIG_USB_PEHCI_HCD_MODULE)
7314 /* 0x1D000000 now belongs to EBI2:CS3 i.e. USB ISP Controller */
7315 void *fpga_mem = ioremap_nocache(0x1D000000, SZ_4K);
7316
7317 if (!fpga_mem)
7318 pr_err("%s(): Error getting memory\n", __func__);
7319
7320 /* Advanced mode */
7321 writew(0xFFFF, fpga_mem + 0x15C);
7322 /* FPGA_UART_SEL */
7323 writew(0, fpga_mem + 0x172);
7324 /* FPGA_GPIO_CONFIG_117 */
7325 writew(1, fpga_mem + 0xEA);
7326 /* FPGA_GPIO_CONFIG_118 */
7327 writew(1, fpga_mem + 0xEC);
7328 mb();
7329 iounmap(fpga_mem);
7330#endif
7331}
7332
7333#define MSM_GSBI9_PHYS 0x19900000
7334#define GSBI_DUAL_MODE_CODE 0x60
7335
7336static void __init msm8x60_init_buses(void)
7337{
7338#ifdef CONFIG_I2C_QUP
7339 void *gsbi_mem = ioremap_nocache(0x19C00000, 4);
7340 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI12 */
7341 writel_relaxed(0x6 << 4, gsbi_mem);
7342 /* Ensure protocol code is written before proceeding further */
7343 mb();
7344 iounmap(gsbi_mem);
7345
7346 msm_gsbi3_qup_i2c_device.dev.platform_data = &msm_gsbi3_qup_i2c_pdata;
7347 msm_gsbi4_qup_i2c_device.dev.platform_data = &msm_gsbi4_qup_i2c_pdata;
7348 msm_gsbi7_qup_i2c_device.dev.platform_data = &msm_gsbi7_qup_i2c_pdata;
7349 msm_gsbi8_qup_i2c_device.dev.platform_data = &msm_gsbi8_qup_i2c_pdata;
7350
7351#ifdef CONFIG_MSM_GSBI9_UART
7352 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7353 /* Setting protocol code to 0x60 for dual UART/I2C in GSBI9 */
7354 gsbi_mem = ioremap_nocache(MSM_GSBI9_PHYS, 4);
7355 writel_relaxed(GSBI_DUAL_MODE_CODE, gsbi_mem);
7356 iounmap(gsbi_mem);
7357 msm_gsbi9_qup_i2c_pdata.use_gsbi_shared_mode = 1;
7358 }
7359#endif
7360 msm_gsbi9_qup_i2c_device.dev.platform_data = &msm_gsbi9_qup_i2c_pdata;
7361 msm_gsbi12_qup_i2c_device.dev.platform_data = &msm_gsbi12_qup_i2c_pdata;
7362#endif
7363#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7364 msm_gsbi1_qup_spi_device.dev.platform_data = &msm_gsbi1_qup_spi_pdata;
7365#endif
7366#ifdef CONFIG_I2C_SSBI
7367 msm_device_ssbi1.dev.platform_data = &msm_ssbi1_pdata;
7368 msm_device_ssbi2.dev.platform_data = &msm_ssbi2_pdata;
7369 msm_device_ssbi3.dev.platform_data = &msm_ssbi3_pdata;
7370#endif
7371
7372 if (machine_is_msm8x60_fluid()) {
7373#if (defined(CONFIG_USB_EHCI_MSM_72K) && \
7374 (defined(CONFIG_SMB137B_CHARGER) || \
7375 defined(CONFIG_SMB137B_CHARGER_MODULE)))
7376 msm_otg_pdata.vbus_power = msm_hsusb_smb137b_vbus_power;
7377#endif
7378#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
7379 msm_gsbi10_qup_spi_device.dev.platform_data =
7380 &msm_gsbi10_qup_spi_pdata;
7381#endif
7382 }
7383
7384#if defined(CONFIG_USB_GADGET_MSM_72K) || defined(CONFIG_USB_EHCI_HCD)
7385 /*
7386 * We can not put USB regulators (8058_l6 and 8058_l7) in LPM
7387 * when we depend on USB PHY for VBUS/ID notifications. VBUS
7388 * and ID notifications are available only on V2 surf and FFA
7389 * with a hardware workaround.
7390 */
7391 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2 &&
7392 (machine_is_msm8x60_surf() ||
7393 (machine_is_msm8x60_ffa() &&
7394 pmic_id_notif_supported)))
7395 msm_otg_pdata.phy_can_powercollapse = 1;
7396 msm_device_otg.dev.platform_data = &msm_otg_pdata;
7397#endif
7398
7399#ifdef CONFIG_USB_GADGET_MSM_72K
7400 msm_device_gadget_peripheral.dev.platform_data = &msm_gadget_pdata;
7401#endif
7402
7403#ifdef CONFIG_SERIAL_MSM_HS
7404 msm_uart_dm1_pdata.wakeup_irq = gpio_to_irq(54); /* GSBI6(2) */
7405 msm_device_uart_dm1.dev.platform_data = &msm_uart_dm1_pdata;
7406#endif
7407#ifdef CONFIG_MSM_GSBI9_UART
7408 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
7409 msm_device_uart_gsbi9 = msm_add_gsbi9_uart();
7410 if (IS_ERR(msm_device_uart_gsbi9))
7411 pr_err("%s(): Failed to create uart gsbi9 device\n",
7412 __func__);
7413 }
7414#endif
7415
7416#ifdef CONFIG_MSM_BUS_SCALING
7417
7418 /* RPM calls are only enabled on V2 */
7419 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) == 2) {
7420 msm_bus_apps_fabric_pdata.rpm_enabled = 1;
7421 msm_bus_sys_fabric_pdata.rpm_enabled = 1;
7422 msm_bus_mm_fabric_pdata.rpm_enabled = 1;
7423 msm_bus_sys_fpb_pdata.rpm_enabled = 1;
7424 msm_bus_cpss_fpb_pdata.rpm_enabled = 1;
7425 }
7426
7427 msm_bus_apps_fabric.dev.platform_data = &msm_bus_apps_fabric_pdata;
7428 msm_bus_sys_fabric.dev.platform_data = &msm_bus_sys_fabric_pdata;
7429 msm_bus_mm_fabric.dev.platform_data = &msm_bus_mm_fabric_pdata;
7430 msm_bus_sys_fpb.dev.platform_data = &msm_bus_sys_fpb_pdata;
7431 msm_bus_cpss_fpb.dev.platform_data = &msm_bus_cpss_fpb_pdata;
7432#endif
7433}
7434
7435static void __init msm8x60_map_io(void)
7436{
7437 msm_shared_ram_phys = MSM_SHARED_RAM_PHYS;
7438 msm_map_msm8x60_io();
7439}
7440
7441/*
7442 * Most segments of the EBI2 bus are disabled by default.
7443 */
7444static void __init msm8x60_init_ebi2(void)
7445{
7446 uint32_t ebi2_cfg;
7447 void *ebi2_cfg_ptr;
Terence Hampsonb36a38c2011-09-19 19:10:40 -04007448 struct clk *mem_clk = clk_get_sys("msm_ebi2", "mem_clk");
7449
7450 if (IS_ERR(mem_clk)) {
7451 pr_err("%s: clk_get_sys(%s,%s), failed", __func__,
7452 "msm_ebi2", "mem_clk");
7453 return;
7454 }
7455 clk_enable(mem_clk);
7456 clk_put(mem_clk);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007457
7458 ebi2_cfg_ptr = ioremap_nocache(0x1a100000, sizeof(uint32_t));
7459 if (ebi2_cfg_ptr != 0) {
7460 ebi2_cfg = readl_relaxed(ebi2_cfg_ptr);
7461
7462 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007463 machine_is_msm8x60_fluid() ||
7464 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007465 ebi2_cfg |= (1 << 4) | (1 << 5); /* CS2, CS3 */
7466 else if (machine_is_msm8x60_sim())
7467 ebi2_cfg |= (1 << 4); /* CS2 */
7468 else if (machine_is_msm8x60_rumi3())
7469 ebi2_cfg |= (1 << 5); /* CS3 */
7470
7471 writel_relaxed(ebi2_cfg, ebi2_cfg_ptr);
7472 iounmap(ebi2_cfg_ptr);
7473 }
7474
7475 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -04007476 machine_is_msm8x60_fluid() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07007477 ebi2_cfg_ptr = ioremap_nocache(0x1a110000, SZ_4K);
7478 if (ebi2_cfg_ptr != 0) {
7479 /* EBI2_XMEM_CFG:PWRSAVE_MODE off */
7480 writel_relaxed(0UL, ebi2_cfg_ptr);
7481
7482 /* CS2: Delay 9 cycles (140ns@64MHz) between SMSC
7483 * LAN9221 Ethernet controller reads and writes.
7484 * The lowest 4 bits are the read delay, the next
7485 * 4 are the write delay. */
7486 writel_relaxed(0x031F1C99, ebi2_cfg_ptr + 0x10);
7487#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
7488 /*
7489 * RECOVERY=5, HOLD_WR=1
7490 * INIT_LATENCY_WR=1, INIT_LATENCY_RD=1
7491 * WAIT_WR=1, WAIT_RD=2
7492 */
7493 writel_relaxed(0x51010112, ebi2_cfg_ptr + 0x14);
7494 /*
7495 * HOLD_RD=1
7496 * ADV_OE_RECOVERY=0, ADDR_HOLD_ENA=1
7497 */
7498 writel_relaxed(0x01000020, ebi2_cfg_ptr + 0x34);
7499#else
7500 /* EBI2 CS3 muxed address/data,
7501 * two cyc addr enable */
7502 writel_relaxed(0xA3030020, ebi2_cfg_ptr + 0x34);
7503
7504#endif
7505 iounmap(ebi2_cfg_ptr);
7506 }
7507 }
7508}
7509
7510static void __init msm8x60_configure_smc91x(void)
7511{
7512 if (machine_is_msm8x60_sim()) {
7513
7514 smc91x_resources[0].start = 0x1b800300;
7515 smc91x_resources[0].end = 0x1b8003ff;
7516
7517 smc91x_resources[1].start = (NR_MSM_IRQS + 40);
7518 smc91x_resources[1].end = (NR_MSM_IRQS + 40);
7519
7520 } else if (machine_is_msm8x60_rumi3()) {
7521
7522 smc91x_resources[0].start = 0x1d000300;
7523 smc91x_resources[0].end = 0x1d0003ff;
7524
7525 smc91x_resources[1].start = TLMM_MSM_DIR_CONN_IRQ_0;
7526 smc91x_resources[1].end = TLMM_MSM_DIR_CONN_IRQ_0;
7527 }
7528}
7529
7530static void __init msm8x60_init_tlmm(void)
7531{
7532 if (machine_is_msm8x60_rumi3())
7533 msm_gpio_install_direct_irq(0, 0, 1);
7534}
7535
7536#if (defined(CONFIG_MMC_MSM_SDC1_SUPPORT)\
7537 || defined(CONFIG_MMC_MSM_SDC2_SUPPORT)\
7538 || defined(CONFIG_MMC_MSM_SDC3_SUPPORT)\
7539 || defined(CONFIG_MMC_MSM_SDC4_SUPPORT)\
7540 || defined(CONFIG_MMC_MSM_SDC5_SUPPORT))
7541
7542/* 8x60 is having 5 SDCC controllers */
7543#define MAX_SDCC_CONTROLLER 5
7544
7545struct msm_sdcc_gpio {
7546 /* maximum 10 GPIOs per SDCC controller */
7547 s16 no;
7548 /* name of this GPIO */
7549 const char *name;
7550 bool always_on;
7551 bool is_enabled;
7552};
7553
7554#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7555static struct msm_sdcc_gpio sdc1_gpio_cfg[] = {
7556 {159, "sdc1_dat_0"},
7557 {160, "sdc1_dat_1"},
7558 {161, "sdc1_dat_2"},
7559 {162, "sdc1_dat_3"},
7560#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
7561 {163, "sdc1_dat_4"},
7562 {164, "sdc1_dat_5"},
7563 {165, "sdc1_dat_6"},
7564 {166, "sdc1_dat_7"},
7565#endif
7566 {167, "sdc1_clk"},
7567 {168, "sdc1_cmd"}
7568};
7569#endif
7570
7571#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7572static struct msm_sdcc_gpio sdc2_gpio_cfg[] = {
7573 {143, "sdc2_dat_0"},
7574 {144, "sdc2_dat_1", 1},
7575 {145, "sdc2_dat_2"},
7576 {146, "sdc2_dat_3"},
7577#ifdef CONFIG_MMC_MSM_SDC2_8_BIT_SUPPORT
7578 {147, "sdc2_dat_4"},
7579 {148, "sdc2_dat_5"},
7580 {149, "sdc2_dat_6"},
7581 {150, "sdc2_dat_7"},
7582#endif
7583 {151, "sdc2_cmd"},
7584 {152, "sdc2_clk", 1}
7585};
7586#endif
7587
7588#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7589static struct msm_sdcc_gpio sdc5_gpio_cfg[] = {
7590 {95, "sdc5_cmd"},
7591 {96, "sdc5_dat_3"},
7592 {97, "sdc5_clk", 1},
7593 {98, "sdc5_dat_2"},
7594 {99, "sdc5_dat_1", 1},
7595 {100, "sdc5_dat_0"}
7596};
7597#endif
7598
7599struct msm_sdcc_pad_pull_cfg {
7600 enum msm_tlmm_pull_tgt pull;
7601 u32 pull_val;
7602};
7603
7604struct msm_sdcc_pad_drv_cfg {
7605 enum msm_tlmm_hdrive_tgt drv;
7606 u32 drv_val;
7607};
7608
7609#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7610static struct msm_sdcc_pad_drv_cfg sdc3_pad_on_drv_cfg[] = {
7611 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_8MA},
7612 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_8MA},
7613 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_8MA}
7614};
7615
7616static struct msm_sdcc_pad_pull_cfg sdc3_pad_on_pull_cfg[] = {
7617 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_UP},
7618 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_UP}
7619};
7620
7621static struct msm_sdcc_pad_drv_cfg sdc3_pad_off_drv_cfg[] = {
7622 {TLMM_HDRV_SDC3_CLK, GPIO_CFG_2MA},
7623 {TLMM_HDRV_SDC3_CMD, GPIO_CFG_2MA},
7624 {TLMM_HDRV_SDC3_DATA, GPIO_CFG_2MA}
7625};
7626
7627static struct msm_sdcc_pad_pull_cfg sdc3_pad_off_pull_cfg[] = {
7628 {TLMM_PULL_SDC3_CMD, GPIO_CFG_PULL_DOWN},
7629 {TLMM_PULL_SDC3_DATA, GPIO_CFG_PULL_DOWN}
7630};
7631#endif
7632
7633#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7634static struct msm_sdcc_pad_drv_cfg sdc4_pad_on_drv_cfg[] = {
7635 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_8MA},
7636 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_8MA},
7637 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_8MA}
7638};
7639
7640static struct msm_sdcc_pad_pull_cfg sdc4_pad_on_pull_cfg[] = {
7641 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_UP},
7642 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_UP}
7643};
7644
7645static struct msm_sdcc_pad_drv_cfg sdc4_pad_off_drv_cfg[] = {
7646 {TLMM_HDRV_SDC4_CLK, GPIO_CFG_2MA},
7647 {TLMM_HDRV_SDC4_CMD, GPIO_CFG_2MA},
7648 {TLMM_HDRV_SDC4_DATA, GPIO_CFG_2MA}
7649};
7650
7651static struct msm_sdcc_pad_pull_cfg sdc4_pad_off_pull_cfg[] = {
7652 {TLMM_PULL_SDC4_CMD, GPIO_CFG_PULL_DOWN},
7653 {TLMM_PULL_SDC4_DATA, GPIO_CFG_PULL_DOWN}
7654};
7655#endif
7656
7657struct msm_sdcc_pin_cfg {
7658 /*
7659 * = 1 if controller pins are using gpios
7660 * = 0 if controller has dedicated MSM pins
7661 */
7662 u8 is_gpio;
7663 u8 cfg_sts;
7664 u8 gpio_data_size;
7665 struct msm_sdcc_gpio *gpio_data;
7666 struct msm_sdcc_pad_drv_cfg *pad_drv_on_data;
7667 struct msm_sdcc_pad_drv_cfg *pad_drv_off_data;
7668 struct msm_sdcc_pad_pull_cfg *pad_pull_on_data;
7669 struct msm_sdcc_pad_pull_cfg *pad_pull_off_data;
7670 u8 pad_drv_data_size;
7671 u8 pad_pull_data_size;
7672 u8 sdio_lpm_gpio_cfg;
7673};
7674
7675
7676static struct msm_sdcc_pin_cfg sdcc_pin_cfg_data[MAX_SDCC_CONTROLLER] = {
7677#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
7678 [0] = {
7679 .is_gpio = 1,
7680 .gpio_data_size = ARRAY_SIZE(sdc1_gpio_cfg),
7681 .gpio_data = sdc1_gpio_cfg
7682 },
7683#endif
7684#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
7685 [1] = {
7686 .is_gpio = 1,
7687 .gpio_data_size = ARRAY_SIZE(sdc2_gpio_cfg),
7688 .gpio_data = sdc2_gpio_cfg
7689 },
7690#endif
7691#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
7692 [2] = {
7693 .is_gpio = 0,
7694 .pad_drv_on_data = sdc3_pad_on_drv_cfg,
7695 .pad_drv_off_data = sdc3_pad_off_drv_cfg,
7696 .pad_pull_on_data = sdc3_pad_on_pull_cfg,
7697 .pad_pull_off_data = sdc3_pad_off_pull_cfg,
7698 .pad_drv_data_size = ARRAY_SIZE(sdc3_pad_on_drv_cfg),
7699 .pad_pull_data_size = ARRAY_SIZE(sdc3_pad_on_pull_cfg)
7700 },
7701#endif
7702#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
7703 [3] = {
7704 .is_gpio = 0,
7705 .pad_drv_on_data = sdc4_pad_on_drv_cfg,
7706 .pad_drv_off_data = sdc4_pad_off_drv_cfg,
7707 .pad_pull_on_data = sdc4_pad_on_pull_cfg,
7708 .pad_pull_off_data = sdc4_pad_off_pull_cfg,
7709 .pad_drv_data_size = ARRAY_SIZE(sdc4_pad_on_drv_cfg),
7710 .pad_pull_data_size = ARRAY_SIZE(sdc4_pad_on_pull_cfg)
7711 },
7712#endif
7713#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
7714 [4] = {
7715 .is_gpio = 1,
7716 .gpio_data_size = ARRAY_SIZE(sdc5_gpio_cfg),
7717 .gpio_data = sdc5_gpio_cfg
7718 }
7719#endif
7720};
7721
7722static int msm_sdcc_setup_gpio(int dev_id, unsigned int enable)
7723{
7724 int rc = 0;
7725 struct msm_sdcc_pin_cfg *curr;
7726 int n;
7727
7728 curr = &sdcc_pin_cfg_data[dev_id - 1];
7729 if (!curr->gpio_data)
7730 goto out;
7731
7732 for (n = 0; n < curr->gpio_data_size; n++) {
7733 if (enable) {
7734
7735 if (curr->gpio_data[n].always_on &&
7736 curr->gpio_data[n].is_enabled)
7737 continue;
7738 pr_debug("%s: enable: %s\n", __func__,
7739 curr->gpio_data[n].name);
7740 rc = gpio_request(curr->gpio_data[n].no,
7741 curr->gpio_data[n].name);
7742 if (rc) {
7743 pr_err("%s: gpio_request(%d, %s)"
7744 "failed", __func__,
7745 curr->gpio_data[n].no,
7746 curr->gpio_data[n].name);
7747 goto free_gpios;
7748 }
7749 /* set direction as output for all GPIOs */
7750 rc = gpio_direction_output(
7751 curr->gpio_data[n].no, 1);
7752 if (rc) {
7753 pr_err("%s: gpio_direction_output"
7754 "(%d, 1) failed\n", __func__,
7755 curr->gpio_data[n].no);
7756 goto free_gpios;
7757 }
7758 curr->gpio_data[n].is_enabled = 1;
7759 } else {
7760 /*
7761 * now free this GPIO which will put GPIO
7762 * in low power mode and will also put GPIO
7763 * in input mode
7764 */
7765 if (curr->gpio_data[n].always_on)
7766 continue;
7767 pr_debug("%s: disable: %s\n", __func__,
7768 curr->gpio_data[n].name);
7769 gpio_free(curr->gpio_data[n].no);
7770 curr->gpio_data[n].is_enabled = 0;
7771 }
7772 }
7773 curr->cfg_sts = enable;
7774 goto out;
7775
7776free_gpios:
7777 for (; n >= 0; n--)
7778 gpio_free(curr->gpio_data[n].no);
7779out:
7780 return rc;
7781}
7782
7783static int msm_sdcc_setup_pad(int dev_id, unsigned int enable)
7784{
7785 int rc = 0;
7786 struct msm_sdcc_pin_cfg *curr;
7787 int n;
7788
7789 curr = &sdcc_pin_cfg_data[dev_id - 1];
7790 if (!curr->pad_drv_on_data || !curr->pad_pull_on_data)
7791 goto out;
7792
7793 if (enable) {
7794 /*
7795 * set up the normal driver strength and
7796 * pull config for pads
7797 */
7798 for (n = 0; n < curr->pad_drv_data_size; n++) {
7799 if (curr->sdio_lpm_gpio_cfg) {
7800 if (curr->pad_drv_on_data[n].drv ==
7801 TLMM_HDRV_SDC4_DATA)
7802 continue;
7803 }
7804 msm_tlmm_set_hdrive(curr->pad_drv_on_data[n].drv,
7805 curr->pad_drv_on_data[n].drv_val);
7806 }
7807 for (n = 0; n < curr->pad_pull_data_size; n++) {
7808 if (curr->sdio_lpm_gpio_cfg) {
7809 if (curr->pad_pull_on_data[n].pull ==
7810 TLMM_PULL_SDC4_DATA)
7811 continue;
7812 }
7813 msm_tlmm_set_pull(curr->pad_pull_on_data[n].pull,
7814 curr->pad_pull_on_data[n].pull_val);
7815 }
7816 } else {
7817 /* set the low power config for pads */
7818 for (n = 0; n < curr->pad_drv_data_size; n++) {
7819 if (curr->sdio_lpm_gpio_cfg) {
7820 if (curr->pad_drv_off_data[n].drv ==
7821 TLMM_HDRV_SDC4_DATA)
7822 continue;
7823 }
7824 msm_tlmm_set_hdrive(
7825 curr->pad_drv_off_data[n].drv,
7826 curr->pad_drv_off_data[n].drv_val);
7827 }
7828 for (n = 0; n < curr->pad_pull_data_size; n++) {
7829 if (curr->sdio_lpm_gpio_cfg) {
7830 if (curr->pad_pull_off_data[n].pull ==
7831 TLMM_PULL_SDC4_DATA)
7832 continue;
7833 }
7834 msm_tlmm_set_pull(
7835 curr->pad_pull_off_data[n].pull,
7836 curr->pad_pull_off_data[n].pull_val);
7837 }
7838 }
7839 curr->cfg_sts = enable;
7840out:
7841 return rc;
7842}
7843
7844struct sdcc_reg {
7845 /* VDD/VCC/VCCQ regulator name on PMIC8058/PMIC8089*/
7846 const char *reg_name;
7847 /*
7848 * is set voltage supported for this regulator?
7849 * 0 = not supported, 1 = supported
7850 */
7851 unsigned char set_voltage_sup;
7852 /* voltage level to be set */
7853 unsigned int level;
7854 /* VDD/VCC/VCCQ voltage regulator handle */
7855 struct regulator *reg;
7856 /* is this regulator enabled? */
7857 bool enabled;
7858 /* is this regulator needs to be always on? */
7859 bool always_on;
7860 /* is operating power mode setting required for this regulator? */
7861 bool op_pwr_mode_sup;
7862 /* Load values for low power and high power mode */
7863 unsigned int lpm_uA;
7864 unsigned int hpm_uA;
7865};
7866/* all SDCC controllers requires VDD/VCC voltage */
7867static struct sdcc_reg sdcc_vdd_reg_data[MAX_SDCC_CONTROLLER];
7868/* only SDCC1 requires VCCQ voltage */
7869static struct sdcc_reg sdcc_vccq_reg_data[1];
7870/* all SDCC controllers may require voting for VDD PAD voltage */
7871static struct sdcc_reg sdcc_vddp_reg_data[MAX_SDCC_CONTROLLER];
7872
7873struct sdcc_reg_data {
7874 struct sdcc_reg *vdd_data; /* keeps VDD/VCC regulator info */
7875 struct sdcc_reg *vccq_data; /* keeps VCCQ regulator info */
7876 struct sdcc_reg *vddp_data; /* keeps VDD Pad regulator info */
7877 unsigned char sts; /* regulator enable/disable status */
7878};
7879/* msm8x60 have 5 SDCC controllers */
7880static struct sdcc_reg_data sdcc_vreg_data[MAX_SDCC_CONTROLLER];
7881
7882static int msm_sdcc_vreg_init_reg(struct sdcc_reg *vreg)
7883{
7884 int rc = 0;
7885
7886 /* Get the regulator handle */
7887 vreg->reg = regulator_get(NULL, vreg->reg_name);
7888 if (IS_ERR(vreg->reg)) {
7889 rc = PTR_ERR(vreg->reg);
7890 pr_err("%s: regulator_get(%s) failed. rc=%d\n",
7891 __func__, vreg->reg_name, rc);
7892 goto out;
7893 }
7894
7895 /* Set the voltage level if required */
7896 if (vreg->set_voltage_sup) {
7897 rc = regulator_set_voltage(vreg->reg, vreg->level,
7898 vreg->level);
7899 if (rc) {
7900 pr_err("%s: regulator_set_voltage(%s) failed rc=%d\n",
7901 __func__, vreg->reg_name, rc);
7902 goto vreg_put;
7903 }
7904 }
7905 goto out;
7906
7907vreg_put:
7908 regulator_put(vreg->reg);
7909out:
7910 return rc;
7911}
7912
7913static inline void msm_sdcc_vreg_deinit_reg(struct sdcc_reg *vreg)
7914{
7915 regulator_put(vreg->reg);
7916}
7917
7918/* this init function should be called only once for each SDCC */
7919static int msm_sdcc_vreg_init(int dev_id, unsigned char init)
7920{
7921 int rc = 0;
7922 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
7923 struct sdcc_reg_data *curr;
7924
7925 curr = &sdcc_vreg_data[dev_id - 1];
7926 curr_vdd_reg = curr->vdd_data;
7927 curr_vccq_reg = curr->vccq_data;
7928 curr_vddp_reg = curr->vddp_data;
7929
7930 if (init) {
7931 /*
7932 * get the regulator handle from voltage regulator framework
7933 * and then try to set the voltage level for the regulator
7934 */
7935 if (curr_vdd_reg) {
7936 rc = msm_sdcc_vreg_init_reg(curr_vdd_reg);
7937 if (rc)
7938 goto out;
7939 }
7940 if (curr_vccq_reg) {
7941 rc = msm_sdcc_vreg_init_reg(curr_vccq_reg);
7942 if (rc)
7943 goto vdd_reg_deinit;
7944 }
7945 if (curr_vddp_reg) {
7946 rc = msm_sdcc_vreg_init_reg(curr_vddp_reg);
7947 if (rc)
7948 goto vccq_reg_deinit;
7949 }
7950 goto out;
7951 } else
7952 /* deregister with all regulators from regulator framework */
7953 goto vddp_reg_deinit;
7954
7955vddp_reg_deinit:
7956 if (curr_vddp_reg)
7957 msm_sdcc_vreg_deinit_reg(curr_vddp_reg);
7958vccq_reg_deinit:
7959 if (curr_vccq_reg)
7960 msm_sdcc_vreg_deinit_reg(curr_vccq_reg);
7961vdd_reg_deinit:
7962 if (curr_vdd_reg)
7963 msm_sdcc_vreg_deinit_reg(curr_vdd_reg);
7964out:
7965 return rc;
7966}
7967
7968static int msm_sdcc_vreg_enable(struct sdcc_reg *vreg)
7969{
7970 int rc;
7971
7972 if (!vreg->enabled) {
7973 rc = regulator_enable(vreg->reg);
7974 if (rc) {
7975 pr_err("%s: regulator_enable(%s) failed. rc=%d\n",
7976 __func__, vreg->reg_name, rc);
7977 goto out;
7978 }
7979 vreg->enabled = 1;
7980 }
7981
7982 /* Put always_on regulator in HPM (high power mode) */
7983 if (vreg->always_on && vreg->op_pwr_mode_sup) {
7984 rc = regulator_set_optimum_mode(vreg->reg, vreg->hpm_uA);
7985 if (rc < 0) {
7986 pr_err("%s: reg=%s: HPM setting failed"
7987 " hpm_uA=%d, rc=%d\n",
7988 __func__, vreg->reg_name,
7989 vreg->hpm_uA, rc);
7990 goto vreg_disable;
7991 }
7992 rc = 0;
7993 }
7994 goto out;
7995
7996vreg_disable:
7997 regulator_disable(vreg->reg);
7998 vreg->enabled = 0;
7999out:
8000 return rc;
8001}
8002
8003static int msm_sdcc_vreg_disable(struct sdcc_reg *vreg)
8004{
8005 int rc;
8006
8007 /* Never disable always_on regulator */
8008 if (!vreg->always_on) {
8009 rc = regulator_disable(vreg->reg);
8010 if (rc) {
8011 pr_err("%s: regulator_disable(%s) failed. rc=%d\n",
8012 __func__, vreg->reg_name, rc);
8013 goto out;
8014 }
8015 vreg->enabled = 0;
8016 }
8017
8018 /* Put always_on regulator in LPM (low power mode) */
8019 if (vreg->always_on && vreg->op_pwr_mode_sup) {
8020 rc = regulator_set_optimum_mode(vreg->reg, vreg->lpm_uA);
8021 if (rc < 0) {
8022 pr_err("%s: reg=%s: LPM setting failed"
8023 " lpm_uA=%d, rc=%d\n",
8024 __func__,
8025 vreg->reg_name,
8026 vreg->lpm_uA, rc);
8027 goto out;
8028 }
8029 rc = 0;
8030 }
8031
8032out:
8033 return rc;
8034}
8035
8036static int msm_sdcc_setup_vreg(int dev_id, unsigned char enable)
8037{
8038 int rc = 0;
8039 struct sdcc_reg *curr_vdd_reg, *curr_vccq_reg, *curr_vddp_reg;
8040 struct sdcc_reg_data *curr;
8041
8042 curr = &sdcc_vreg_data[dev_id - 1];
8043 curr_vdd_reg = curr->vdd_data;
8044 curr_vccq_reg = curr->vccq_data;
8045 curr_vddp_reg = curr->vddp_data;
8046
8047 /* check if regulators are initialized or not? */
8048 if ((curr_vdd_reg && !curr_vdd_reg->reg) ||
8049 (curr_vccq_reg && !curr_vccq_reg->reg) ||
8050 (curr_vddp_reg && !curr_vddp_reg->reg)) {
8051 /* initialize voltage regulators required for this SDCC */
8052 rc = msm_sdcc_vreg_init(dev_id, 1);
8053 if (rc) {
8054 pr_err("%s: regulator init failed = %d\n",
8055 __func__, rc);
8056 goto out;
8057 }
8058 }
8059
8060 if (curr->sts == enable)
8061 goto out;
8062
8063 if (curr_vdd_reg) {
8064 if (enable)
8065 rc = msm_sdcc_vreg_enable(curr_vdd_reg);
8066 else
8067 rc = msm_sdcc_vreg_disable(curr_vdd_reg);
8068 if (rc)
8069 goto out;
8070 }
8071
8072 if (curr_vccq_reg) {
8073 if (enable)
8074 rc = msm_sdcc_vreg_enable(curr_vccq_reg);
8075 else
8076 rc = msm_sdcc_vreg_disable(curr_vccq_reg);
8077 if (rc)
8078 goto out;
8079 }
8080
8081 if (curr_vddp_reg) {
8082 if (enable)
8083 rc = msm_sdcc_vreg_enable(curr_vddp_reg);
8084 else
8085 rc = msm_sdcc_vreg_disable(curr_vddp_reg);
8086 if (rc)
8087 goto out;
8088 }
8089 curr->sts = enable;
8090
8091out:
8092 return rc;
8093}
8094
8095static u32 msm_sdcc_setup_power(struct device *dv, unsigned int vdd)
8096{
8097 u32 rc_pin_cfg = 0;
8098 u32 rc_vreg_cfg = 0;
8099 u32 rc = 0;
8100 struct platform_device *pdev;
8101 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8102
8103 pdev = container_of(dv, struct platform_device, dev);
8104
8105 /* setup gpio/pad */
8106 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8107 if (curr_pin_cfg->cfg_sts == !!vdd)
8108 goto setup_vreg;
8109
8110 if (curr_pin_cfg->is_gpio)
8111 rc_pin_cfg = msm_sdcc_setup_gpio(pdev->id, !!vdd);
8112 else
8113 rc_pin_cfg = msm_sdcc_setup_pad(pdev->id, !!vdd);
8114
8115setup_vreg:
8116 /* setup voltage regulators */
8117 rc_vreg_cfg = msm_sdcc_setup_vreg(pdev->id, !!vdd);
8118
8119 if (rc_pin_cfg || rc_vreg_cfg)
8120 rc = rc_pin_cfg ? rc_pin_cfg : rc_vreg_cfg;
8121
8122 return rc;
8123}
8124
8125static void msm_sdcc_sdio_lpm_gpio(struct device *dv, unsigned int active)
8126{
8127 struct msm_sdcc_pin_cfg *curr_pin_cfg;
8128 struct platform_device *pdev;
8129
8130 pdev = container_of(dv, struct platform_device, dev);
8131 /* setup gpio/pad */
8132 curr_pin_cfg = &sdcc_pin_cfg_data[pdev->id - 1];
8133
8134 if (curr_pin_cfg->cfg_sts == active)
8135 return;
8136
8137 curr_pin_cfg->sdio_lpm_gpio_cfg = 1;
8138 if (curr_pin_cfg->is_gpio)
8139 msm_sdcc_setup_gpio(pdev->id, active);
8140 else
8141 msm_sdcc_setup_pad(pdev->id, active);
8142 curr_pin_cfg->sdio_lpm_gpio_cfg = 0;
8143}
8144
8145static int msm_sdc3_get_wpswitch(struct device *dev)
8146{
8147 struct platform_device *pdev;
8148 int status;
8149 pdev = container_of(dev, struct platform_device, dev);
8150
8151 status = gpio_request(GPIO_SDC_WP, "SD_WP_Switch");
8152 if (status) {
8153 pr_err("%s:Failed to request GPIO %d\n",
8154 __func__, GPIO_SDC_WP);
8155 } else {
8156 status = gpio_direction_input(GPIO_SDC_WP);
8157 if (!status) {
8158 status = gpio_get_value_cansleep(GPIO_SDC_WP);
8159 pr_info("%s: WP Status for Slot %d = %d\n",
8160 __func__, pdev->id, status);
8161 }
8162 gpio_free(GPIO_SDC_WP);
8163 }
8164 return status;
8165}
8166
8167#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8168int sdc5_register_status_notify(void (*callback)(int, void *),
8169 void *dev_id)
8170{
8171 sdc5_status_notify_cb = callback;
8172 sdc5_status_notify_cb_devid = dev_id;
8173 return 0;
8174}
8175#endif
8176
8177#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8178int sdc2_register_status_notify(void (*callback)(int, void *),
8179 void *dev_id)
8180{
8181 sdc2_status_notify_cb = callback;
8182 sdc2_status_notify_cb_devid = dev_id;
8183 return 0;
8184}
8185#endif
8186
8187/* Interrupt handler for SDC2 and SDC5 detection
8188 * This function uses dual-edge interrputs settings in order
8189 * to get SDIO detection when the GPIO is rising and SDIO removal
8190 * when the GPIO is falling */
8191static irqreturn_t msm8x60_multi_sdio_slot_status_irq(int irq, void *dev_id)
8192{
8193 int status;
8194
8195 if (!machine_is_msm8x60_fusion() &&
8196 !machine_is_msm8x60_fusn_ffa())
8197 return IRQ_NONE;
8198
8199 status = gpio_get_value(MDM2AP_SYNC);
8200 pr_info("%s: MDM2AP_SYNC Status = %d\n",
8201 __func__, status);
8202
8203#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8204 if (sdc2_status_notify_cb) {
8205 pr_info("%s: calling sdc2_status_notify_cb\n", __func__);
8206 sdc2_status_notify_cb(status,
8207 sdc2_status_notify_cb_devid);
8208 }
8209#endif
8210
8211#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8212 if (sdc5_status_notify_cb) {
8213 pr_info("%s: calling sdc5_status_notify_cb\n", __func__);
8214 sdc5_status_notify_cb(status,
8215 sdc5_status_notify_cb_devid);
8216 }
8217#endif
8218 return IRQ_HANDLED;
8219}
8220
8221static int msm8x60_multi_sdio_init(void)
8222{
8223 int ret, irq_num;
8224
8225 if (!machine_is_msm8x60_fusion() &&
8226 !machine_is_msm8x60_fusn_ffa())
8227 return 0;
8228
8229 ret = msm_gpiomux_get(MDM2AP_SYNC);
8230 if (ret) {
8231 pr_err("%s:Failed to request GPIO %d, ret=%d\n",
8232 __func__, MDM2AP_SYNC, ret);
8233 return ret;
8234 }
8235
8236 irq_num = gpio_to_irq(MDM2AP_SYNC);
8237
8238 ret = request_irq(irq_num,
8239 msm8x60_multi_sdio_slot_status_irq,
8240 IRQ_TYPE_EDGE_BOTH,
8241 "sdio_multidetection", NULL);
8242
8243 if (ret) {
8244 pr_err("%s:Failed to request irq, ret=%d\n",
8245 __func__, ret);
8246 return ret;
8247 }
8248
8249 return ret;
8250}
8251
8252#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8253#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8254static unsigned int msm8x60_sdcc_slot_status(struct device *dev)
8255{
8256 int status;
8257
8258 status = gpio_request(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)
8259 , "SD_HW_Detect");
8260 if (status) {
8261 pr_err("%s:Failed to request GPIO %d\n", __func__,
8262 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8263 } else {
8264 status = gpio_direction_input(
8265 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8266 if (!status)
8267 status = !(gpio_get_value_cansleep(
8268 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1)));
8269 gpio_free(PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_SDC3_DET - 1));
8270 }
8271 return (unsigned int) status;
8272}
8273#endif
8274#endif
8275
8276#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8277static int msm_sdcc_cfg_mpm_sdiowakeup(struct device *dev, unsigned mode)
8278{
8279 struct platform_device *pdev;
8280 enum msm_mpm_pin pin;
8281 int ret = 0;
8282
8283 pdev = container_of(dev, struct platform_device, dev);
8284
8285 /* Only SDCC4 slot connected to WLAN chip has wakeup capability */
8286 if (pdev->id == 4)
8287 pin = MSM_MPM_PIN_SDC4_DAT1;
8288 else
8289 return -EINVAL;
8290
8291 switch (mode) {
8292 case SDC_DAT1_DISABLE:
8293 ret = msm_mpm_enable_pin(pin, 0);
8294 break;
8295 case SDC_DAT1_ENABLE:
8296 ret = msm_mpm_set_pin_type(pin, IRQ_TYPE_LEVEL_LOW);
8297 ret = msm_mpm_enable_pin(pin, 1);
8298 break;
8299 case SDC_DAT1_ENWAKE:
8300 ret = msm_mpm_set_pin_wake(pin, 1);
8301 break;
8302 case SDC_DAT1_DISWAKE:
8303 ret = msm_mpm_set_pin_wake(pin, 0);
8304 break;
8305 default:
8306 ret = -EINVAL;
8307 break;
8308 }
8309 return ret;
8310}
8311#endif
8312#endif
8313
8314#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8315static struct mmc_platform_data msm8x60_sdc1_data = {
8316 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8317 .translate_vdd = msm_sdcc_setup_power,
8318#ifdef CONFIG_MMC_MSM_SDC1_8_BIT_SUPPORT
8319 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8320#else
8321 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8322#endif
8323 .msmsdcc_fmin = 400000,
8324 .msmsdcc_fmid = 24000000,
8325 .msmsdcc_fmax = 48000000,
8326 .nonremovable = 1,
8327 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008328};
8329#endif
8330
8331#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8332static struct mmc_platform_data msm8x60_sdc2_data = {
8333 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8334 .translate_vdd = msm_sdcc_setup_power,
8335 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8336 .mmc_bus_width = MMC_CAP_8_BIT_DATA,
8337 .msmsdcc_fmin = 400000,
8338 .msmsdcc_fmid = 24000000,
8339 .msmsdcc_fmax = 48000000,
8340 .nonremovable = 0,
8341 .pclk_src_dfab = 1,
8342 .register_status_notify = sdc2_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008343#ifdef CONFIG_MSM_SDIO_AL
8344 .is_sdio_al_client = 1,
8345#endif
8346};
8347#endif
8348
8349#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8350static struct mmc_platform_data msm8x60_sdc3_data = {
8351 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8352 .translate_vdd = msm_sdcc_setup_power,
8353 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8354 .wpswitch = msm_sdc3_get_wpswitch,
8355#ifdef CONFIG_MMC_MSM_CARD_HW_DETECTION
8356 .status = msm8x60_sdcc_slot_status,
8357 .status_irq = PM8058_GPIO_IRQ(PM8058_IRQ_BASE,
8358 PMIC_GPIO_SDC3_DET - 1),
8359 .irq_flags = IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
8360#endif
8361 .msmsdcc_fmin = 400000,
8362 .msmsdcc_fmid = 24000000,
8363 .msmsdcc_fmax = 48000000,
8364 .nonremovable = 0,
8365 .pclk_src_dfab = 1,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008366};
8367#endif
8368
8369#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8370static struct mmc_platform_data msm8x60_sdc4_data = {
8371 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29,
8372 .translate_vdd = msm_sdcc_setup_power,
8373 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8374 .msmsdcc_fmin = 400000,
8375 .msmsdcc_fmid = 24000000,
8376 .msmsdcc_fmax = 48000000,
8377 .nonremovable = 0,
8378 .pclk_src_dfab = 1,
8379 .cfg_mpm_sdiowakeup = msm_sdcc_cfg_mpm_sdiowakeup,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008380};
8381#endif
8382
8383#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8384static struct mmc_platform_data msm8x60_sdc5_data = {
8385 .ocr_mask = MMC_VDD_27_28 | MMC_VDD_28_29 | MMC_VDD_165_195,
8386 .translate_vdd = msm_sdcc_setup_power,
8387 .sdio_lpm_gpio_setup = msm_sdcc_sdio_lpm_gpio,
8388 .mmc_bus_width = MMC_CAP_4_BIT_DATA,
8389 .msmsdcc_fmin = 400000,
8390 .msmsdcc_fmid = 24000000,
8391 .msmsdcc_fmax = 48000000,
8392 .nonremovable = 0,
8393 .pclk_src_dfab = 1,
8394 .register_status_notify = sdc5_register_status_notify,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008395#ifdef CONFIG_MSM_SDIO_AL
8396 .is_sdio_al_client = 1,
8397#endif
8398};
8399#endif
8400
8401static void __init msm8x60_init_mmc(void)
8402{
8403#ifdef CONFIG_MMC_MSM_SDC1_SUPPORT
8404 /* SDCC1 : eMMC card connected */
8405 sdcc_vreg_data[0].vdd_data = &sdcc_vdd_reg_data[0];
8406 sdcc_vreg_data[0].vdd_data->reg_name = "8901_l5";
8407 sdcc_vreg_data[0].vdd_data->set_voltage_sup = 1;
8408 sdcc_vreg_data[0].vdd_data->level = 2850000;
Subhash Jadavania8482a32011-08-08 11:01:44 +05308409 sdcc_vreg_data[0].vdd_data->always_on = 1;
8410 sdcc_vreg_data[0].vdd_data->op_pwr_mode_sup = 1;
8411 sdcc_vreg_data[0].vdd_data->lpm_uA = 9000;
8412 sdcc_vreg_data[0].vdd_data->hpm_uA = 200000;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008413
8414 sdcc_vreg_data[0].vccq_data = &sdcc_vccq_reg_data[0];
8415 sdcc_vreg_data[0].vccq_data->reg_name = "8901_lvs0";
8416 sdcc_vreg_data[0].vccq_data->set_voltage_sup = 0;
8417 sdcc_vreg_data[0].vccq_data->always_on = 1;
8418
8419 msm_add_sdcc(1, &msm8x60_sdc1_data);
8420#endif
8421#ifdef CONFIG_MMC_MSM_SDC2_SUPPORT
8422 /*
8423 * MDM SDIO client is connected to SDC2 on charm SURF/FFA
8424 * and no card is connected on 8660 SURF/FFA/FLUID.
8425 */
8426 sdcc_vreg_data[1].vdd_data = &sdcc_vdd_reg_data[1];
8427 sdcc_vreg_data[1].vdd_data->reg_name = "8058_s3";
8428 sdcc_vreg_data[1].vdd_data->set_voltage_sup = 1;
8429 sdcc_vreg_data[1].vdd_data->level = 1800000;
8430
8431 sdcc_vreg_data[1].vccq_data = NULL;
8432
8433 if (machine_is_msm8x60_fusion())
8434 msm8x60_sdc2_data.msmsdcc_fmax = 24000000;
8435 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8436#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8437 msm8x60_sdc2_data.sdiowakeup_irq = gpio_to_irq(144);
8438 msm_sdcc_setup_gpio(2, 1);
8439#endif
8440 msm_add_sdcc(2, &msm8x60_sdc2_data);
8441 }
8442#endif
8443#ifdef CONFIG_MMC_MSM_SDC3_SUPPORT
8444 /* SDCC3 : External card slot connected */
8445 sdcc_vreg_data[2].vdd_data = &sdcc_vdd_reg_data[2];
8446 sdcc_vreg_data[2].vdd_data->reg_name = "8058_l14";
8447 sdcc_vreg_data[2].vdd_data->set_voltage_sup = 1;
8448 sdcc_vreg_data[2].vdd_data->level = 2850000;
8449 sdcc_vreg_data[2].vdd_data->always_on = 1;
8450 sdcc_vreg_data[2].vdd_data->op_pwr_mode_sup = 1;
8451 sdcc_vreg_data[2].vdd_data->lpm_uA = 9000;
8452 sdcc_vreg_data[2].vdd_data->hpm_uA = 200000;
8453
8454 sdcc_vreg_data[2].vccq_data = NULL;
8455
8456 sdcc_vreg_data[2].vddp_data = &sdcc_vddp_reg_data[2];
8457 sdcc_vreg_data[2].vddp_data->reg_name = "8058_l5";
8458 sdcc_vreg_data[2].vddp_data->set_voltage_sup = 1;
8459 sdcc_vreg_data[2].vddp_data->level = 2850000;
8460 sdcc_vreg_data[2].vddp_data->always_on = 1;
8461 sdcc_vreg_data[2].vddp_data->op_pwr_mode_sup = 1;
8462 /* Sleep current required is ~300 uA. But min. RPM
8463 * vote can be in terms of mA (min. 1 mA).
8464 * So let's vote for 2 mA during sleep.
8465 */
8466 sdcc_vreg_data[2].vddp_data->lpm_uA = 2000;
8467 /* Max. Active current required is 16 mA */
8468 sdcc_vreg_data[2].vddp_data->hpm_uA = 16000;
8469
8470 if (machine_is_msm8x60_fluid())
8471 msm8x60_sdc3_data.wpswitch = NULL;
8472 msm_add_sdcc(3, &msm8x60_sdc3_data);
8473#endif
8474#ifdef CONFIG_MMC_MSM_SDC4_SUPPORT
8475 /* SDCC4 : WLAN WCN1314 chip is connected */
8476 sdcc_vreg_data[3].vdd_data = &sdcc_vdd_reg_data[3];
8477 sdcc_vreg_data[3].vdd_data->reg_name = "8058_s3";
8478 sdcc_vreg_data[3].vdd_data->set_voltage_sup = 1;
8479 sdcc_vreg_data[3].vdd_data->level = 1800000;
8480
8481 sdcc_vreg_data[3].vccq_data = NULL;
8482
8483 msm_add_sdcc(4, &msm8x60_sdc4_data);
8484#endif
8485#ifdef CONFIG_MMC_MSM_SDC5_SUPPORT
8486 /*
8487 * MDM SDIO client is connected to SDC5 on charm SURF/FFA
8488 * and no card is connected on 8660 SURF/FFA/FLUID.
8489 */
8490 sdcc_vreg_data[4].vdd_data = &sdcc_vdd_reg_data[4];
8491 sdcc_vreg_data[4].vdd_data->reg_name = "8058_s3";
8492 sdcc_vreg_data[4].vdd_data->set_voltage_sup = 1;
8493 sdcc_vreg_data[4].vdd_data->level = 1800000;
8494
8495 sdcc_vreg_data[4].vccq_data = NULL;
8496
8497 if (machine_is_msm8x60_fusion())
8498 msm8x60_sdc5_data.msmsdcc_fmax = 24000000;
8499 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8500#ifdef CONFIG_MMC_MSM_SDIO_SUPPORT
8501 msm8x60_sdc5_data.sdiowakeup_irq = gpio_to_irq(99);
8502 msm_sdcc_setup_gpio(5, 1);
8503#endif
8504 msm_add_sdcc(5, &msm8x60_sdc5_data);
8505 }
8506#endif
8507}
8508
8509#if !defined(CONFIG_GPIO_SX150X) && !defined(CONFIG_GPIO_SX150X_MODULE)
8510static inline void display_common_power(int on) {}
8511#else
8512
8513#define _GET_REGULATOR(var, name) do { \
8514 if (var == NULL) { \
8515 var = regulator_get(NULL, name); \
8516 if (IS_ERR(var)) { \
8517 pr_err("'%s' regulator not found, rc=%ld\n", \
8518 name, PTR_ERR(var)); \
8519 var = NULL; \
8520 } \
8521 } \
8522} while (0)
8523
8524static int dsub_regulator(int on)
8525{
8526 static struct regulator *dsub_reg;
8527 static struct regulator *mpp0_reg;
8528 static int dsub_reg_enabled;
8529 int rc = 0;
8530
8531 _GET_REGULATOR(dsub_reg, "8901_l3");
8532 if (IS_ERR(dsub_reg)) {
8533 printk(KERN_ERR "%s: failed to get reg 8901_l3 err=%ld",
8534 __func__, PTR_ERR(dsub_reg));
8535 return PTR_ERR(dsub_reg);
8536 }
8537
8538 _GET_REGULATOR(mpp0_reg, "8901_mpp0");
8539 if (IS_ERR(mpp0_reg)) {
8540 printk(KERN_ERR "%s: failed to get reg 8901_mpp0 err=%ld",
8541 __func__, PTR_ERR(mpp0_reg));
8542 return PTR_ERR(mpp0_reg);
8543 }
8544
8545 if (on && !dsub_reg_enabled) {
8546 rc = regulator_set_voltage(dsub_reg, 3300000, 3300000);
8547 if (rc) {
8548 printk(KERN_ERR "%s: failed to set reg 8901_l3 voltage"
8549 " err=%d", __func__, rc);
8550 goto dsub_regulator_err;
8551 }
8552 rc = regulator_enable(dsub_reg);
8553 if (rc) {
8554 printk(KERN_ERR "%s: failed to enable reg 8901_l3"
8555 " err=%d", __func__, rc);
8556 goto dsub_regulator_err;
8557 }
8558 rc = regulator_enable(mpp0_reg);
8559 if (rc) {
8560 printk(KERN_ERR "%s: failed to enable reg 8901_mpp0"
8561 " err=%d", __func__, rc);
8562 goto dsub_regulator_err;
8563 }
8564 dsub_reg_enabled = 1;
8565 } else if (!on && dsub_reg_enabled) {
8566 rc = regulator_disable(dsub_reg);
8567 if (rc)
8568 printk(KERN_WARNING "%s: failed to disable reg 8901_l3"
8569 " err=%d", __func__, rc);
8570 rc = regulator_disable(mpp0_reg);
8571 if (rc)
8572 printk(KERN_WARNING "%s: failed to disable reg "
8573 "8901_mpp0 err=%d", __func__, rc);
8574 dsub_reg_enabled = 0;
8575 }
8576
8577 return rc;
8578
8579dsub_regulator_err:
8580 regulator_put(mpp0_reg);
8581 regulator_put(dsub_reg);
8582 return rc;
8583}
8584
8585static int display_power_on;
8586static void setup_display_power(void)
8587{
8588 if (display_power_on)
8589 if (lcdc_vga_enabled) {
8590 dsub_regulator(1);
8591 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8592 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8593 if (machine_is_msm8x60_ffa() ||
8594 machine_is_msm8x60_fusn_ffa())
8595 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 1);
8596 } else {
8597 dsub_regulator(0);
8598 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 1);
8599 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 1);
8600 if (machine_is_msm8x60_ffa() ||
8601 machine_is_msm8x60_fusn_ffa())
8602 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8603 }
8604 else {
8605 dsub_regulator(0);
8606 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa())
8607 gpio_set_value_cansleep(GPIO_DONGLE_PWR_EN, 0);
8608 /* BACKLIGHT */
8609 gpio_set_value_cansleep(GPIO_BACKLIGHT_EN, 0);
8610 /* LVDS */
8611 gpio_set_value_cansleep(GPIO_LVDS_SHUTDOWN_N, 0);
8612 }
8613}
8614
8615#define _GET_REGULATOR(var, name) do { \
8616 if (var == NULL) { \
8617 var = regulator_get(NULL, name); \
8618 if (IS_ERR(var)) { \
8619 pr_err("'%s' regulator not found, rc=%ld\n", \
8620 name, PTR_ERR(var)); \
8621 var = NULL; \
8622 } \
8623 } \
8624} while (0)
8625
8626#define GPIO_RESX_N (GPIO_EXPANDER_GPIO_BASE + 2)
8627
8628static void display_common_power(int on)
8629{
8630 int rc;
8631 static struct regulator *display_reg;
8632
8633 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
8634 machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa()) {
8635 if (on) {
8636 /* LVDS */
8637 _GET_REGULATOR(display_reg, "8901_l2");
8638 if (!display_reg)
8639 return;
8640 rc = regulator_set_voltage(display_reg,
8641 3300000, 3300000);
8642 if (rc)
8643 goto out;
8644 rc = regulator_enable(display_reg);
8645 if (rc)
8646 goto out;
8647 rc = gpio_request(GPIO_LVDS_SHUTDOWN_N,
8648 "LVDS_STDN_OUT_N");
8649 if (rc) {
8650 printk(KERN_ERR "%s: LVDS gpio %d request"
8651 "failed\n", __func__,
8652 GPIO_LVDS_SHUTDOWN_N);
8653 goto out2;
8654 }
8655
8656 /* BACKLIGHT */
8657 rc = gpio_request(GPIO_BACKLIGHT_EN, "BACKLIGHT_EN");
8658 if (rc) {
8659 printk(KERN_ERR "%s: BACKLIGHT gpio %d request"
8660 "failed\n", __func__,
8661 GPIO_BACKLIGHT_EN);
8662 goto out3;
8663 }
8664
8665 if (machine_is_msm8x60_ffa() ||
8666 machine_is_msm8x60_fusn_ffa()) {
8667 rc = gpio_request(GPIO_DONGLE_PWR_EN,
8668 "DONGLE_PWR_EN");
8669 if (rc) {
8670 printk(KERN_ERR "%s: DONGLE_PWR_EN gpio"
8671 " %d request failed\n", __func__,
8672 GPIO_DONGLE_PWR_EN);
8673 goto out4;
8674 }
8675 }
8676
8677 gpio_direction_output(GPIO_LVDS_SHUTDOWN_N, 0);
8678 gpio_direction_output(GPIO_BACKLIGHT_EN, 0);
8679 if (machine_is_msm8x60_ffa() ||
8680 machine_is_msm8x60_fusn_ffa())
8681 gpio_direction_output(GPIO_DONGLE_PWR_EN, 0);
8682 mdelay(20);
8683 display_power_on = 1;
8684 setup_display_power();
8685 } else {
8686 if (display_power_on) {
8687 display_power_on = 0;
8688 setup_display_power();
8689 mdelay(20);
8690 if (machine_is_msm8x60_ffa() ||
8691 machine_is_msm8x60_fusn_ffa())
8692 gpio_free(GPIO_DONGLE_PWR_EN);
8693 goto out4;
8694 }
8695 }
8696 }
8697#if defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
8698 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA)
8699 else if (machine_is_msm8x60_fluid()) {
8700 static struct regulator *fluid_reg;
8701 static struct regulator *fluid_reg2;
8702
8703 if (on) {
8704 _GET_REGULATOR(fluid_reg, "8901_l2");
8705 if (!fluid_reg)
8706 return;
8707 _GET_REGULATOR(fluid_reg2, "8058_s3");
8708 if (!fluid_reg2) {
8709 regulator_put(fluid_reg);
8710 return;
8711 }
8712 rc = gpio_request(GPIO_RESX_N, "RESX_N");
8713 if (rc) {
8714 regulator_put(fluid_reg2);
8715 regulator_put(fluid_reg);
8716 return;
8717 }
8718 regulator_set_voltage(fluid_reg, 2850000, 2850000);
8719 regulator_set_voltage(fluid_reg2, 1800000, 1800000);
8720 regulator_enable(fluid_reg);
8721 regulator_enable(fluid_reg2);
8722 msleep(20);
8723 gpio_direction_output(GPIO_RESX_N, 0);
8724 udelay(10);
8725 gpio_set_value_cansleep(GPIO_RESX_N, 1);
8726 display_power_on = 1;
8727 setup_display_power();
8728 } else {
8729 gpio_set_value_cansleep(GPIO_RESX_N, 0);
8730 gpio_free(GPIO_RESX_N);
8731 msleep(20);
8732 regulator_disable(fluid_reg2);
8733 regulator_disable(fluid_reg);
8734 regulator_put(fluid_reg2);
8735 regulator_put(fluid_reg);
8736 display_power_on = 0;
8737 setup_display_power();
8738 fluid_reg = NULL;
8739 fluid_reg2 = NULL;
8740 }
8741 }
8742#endif
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -04008743#if defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA)
8744 else if (machine_is_msm8x60_dragon()) {
8745 static struct regulator *dragon_reg;
8746 static struct regulator *dragon_reg2;
8747
8748 if (on) {
8749 _GET_REGULATOR(dragon_reg, "8901_l2");
8750 if (!dragon_reg)
8751 return;
8752 _GET_REGULATOR(dragon_reg2, "8058_l16");
8753 if (!dragon_reg2) {
8754 regulator_put(dragon_reg);
8755 dragon_reg = NULL;
8756 return;
8757 }
8758
8759 rc = gpio_request(GPIO_NT35582_BL_EN, "lcdc_bl_en");
8760 if (rc) {
8761 pr_err("%s: gpio %d request failed with rc=%d\n",
8762 __func__, GPIO_NT35582_BL_EN, rc);
8763 regulator_put(dragon_reg);
8764 regulator_put(dragon_reg2);
8765 dragon_reg = NULL;
8766 dragon_reg2 = NULL;
8767 return;
8768 }
8769
8770 if (gpio_tlmm_config(GPIO_CFG(GPIO_NT35582_RESET, 0,
8771 GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN,
8772 GPIO_CFG_16MA), GPIO_CFG_ENABLE)) {
8773 pr_err("%s: config gpio '%d' failed!\n",
8774 __func__, GPIO_NT35582_RESET);
8775 gpio_free(GPIO_NT35582_BL_EN);
8776 regulator_put(dragon_reg);
8777 regulator_put(dragon_reg2);
8778 dragon_reg = NULL;
8779 dragon_reg2 = NULL;
8780 return;
8781 }
8782
8783 rc = gpio_request(GPIO_NT35582_RESET, "lcdc_reset");
8784 if (rc) {
8785 pr_err("%s: unable to request gpio %d (rc=%d)\n",
8786 __func__, GPIO_NT35582_RESET, rc);
8787 gpio_free(GPIO_NT35582_BL_EN);
8788 regulator_put(dragon_reg);
8789 regulator_put(dragon_reg2);
8790 dragon_reg = NULL;
8791 dragon_reg2 = NULL;
8792 return;
8793 }
8794
8795 regulator_set_voltage(dragon_reg, 3300000, 3300000);
8796 regulator_set_voltage(dragon_reg2, 1800000, 1800000);
8797 regulator_enable(dragon_reg);
8798 regulator_enable(dragon_reg2);
8799 msleep(20);
8800
8801 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8802 msleep(20);
8803 gpio_set_value_cansleep(GPIO_NT35582_RESET, 0);
8804 msleep(20);
8805 gpio_set_value_cansleep(GPIO_NT35582_RESET, 1);
8806 msleep(50);
8807
8808 gpio_set_value_cansleep(GPIO_NT35582_BL_EN, 1);
8809
8810 display_power_on = 1;
8811 } else if ((dragon_reg != NULL) && (dragon_reg2 != NULL)) {
8812 gpio_free(GPIO_NT35582_RESET);
8813 gpio_free(GPIO_NT35582_BL_EN);
8814 regulator_disable(dragon_reg2);
8815 regulator_disable(dragon_reg);
8816 regulator_put(dragon_reg2);
8817 regulator_put(dragon_reg);
8818 display_power_on = 0;
8819 dragon_reg = NULL;
8820 dragon_reg2 = NULL;
8821 }
8822 }
8823#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07008824 return;
8825
8826out4:
8827 gpio_free(GPIO_BACKLIGHT_EN);
8828out3:
8829 gpio_free(GPIO_LVDS_SHUTDOWN_N);
8830out2:
8831 regulator_disable(display_reg);
8832out:
8833 regulator_put(display_reg);
8834 display_reg = NULL;
8835}
8836#undef _GET_REGULATOR
8837#endif
8838
8839static int mipi_dsi_panel_power(int on);
8840
8841#define LCDC_NUM_GPIO 28
8842#define LCDC_GPIO_START 0
8843
8844static void lcdc_samsung_panel_power(int on)
8845{
8846 int n, ret = 0;
8847
8848 display_common_power(on);
8849
8850 for (n = 0; n < LCDC_NUM_GPIO; n++) {
8851 if (on) {
8852 ret = gpio_request(LCDC_GPIO_START + n, "LCDC_GPIO");
8853 if (unlikely(ret)) {
8854 pr_err("%s not able to get gpio\n", __func__);
8855 break;
8856 }
8857 } else
8858 gpio_free(LCDC_GPIO_START + n);
8859 }
8860
8861 if (ret) {
8862 for (n--; n >= 0; n--)
8863 gpio_free(LCDC_GPIO_START + n);
8864 }
8865
8866 mipi_dsi_panel_power(0); /* set 8058_ldo0 to LPM */
8867}
8868
8869#ifdef CONFIG_FB_MSM_HDMI_MSM_PANEL
8870#define _GET_REGULATOR(var, name) do { \
8871 var = regulator_get(NULL, name); \
8872 if (IS_ERR(var)) { \
8873 pr_err("'%s' regulator not found, rc=%ld\n", \
8874 name, IS_ERR(var)); \
8875 var = NULL; \
8876 return -ENODEV; \
8877 } \
8878} while (0)
8879
8880static int hdmi_enable_5v(int on)
8881{
8882 static struct regulator *reg_8901_hdmi_mvs; /* HDMI_5V */
8883 static struct regulator *reg_8901_mpp0; /* External 5V */
8884 static int prev_on;
8885 int rc;
8886
8887 if (on == prev_on)
8888 return 0;
8889
8890 if (!reg_8901_hdmi_mvs)
8891 _GET_REGULATOR(reg_8901_hdmi_mvs, "8901_hdmi_mvs");
8892 if (!reg_8901_mpp0)
8893 _GET_REGULATOR(reg_8901_mpp0, "8901_mpp0");
8894
8895 if (on) {
8896 rc = regulator_enable(reg_8901_mpp0);
8897 if (rc) {
8898 pr_err("'%s' regulator enable failed, rc=%d\n",
8899 "reg_8901_mpp0", rc);
8900 return rc;
8901 }
8902 rc = regulator_enable(reg_8901_hdmi_mvs);
8903 if (rc) {
8904 pr_err("'%s' regulator enable failed, rc=%d\n",
8905 "8901_hdmi_mvs", rc);
8906 return rc;
8907 }
8908 pr_info("%s(on): success\n", __func__);
8909 } else {
8910 rc = regulator_disable(reg_8901_hdmi_mvs);
8911 if (rc)
8912 pr_warning("'%s' regulator disable failed, rc=%d\n",
8913 "8901_hdmi_mvs", rc);
8914 rc = regulator_disable(reg_8901_mpp0);
8915 if (rc)
8916 pr_warning("'%s' regulator disable failed, rc=%d\n",
8917 "reg_8901_mpp0", rc);
8918 pr_info("%s(off): success\n", __func__);
8919 }
8920
8921 prev_on = on;
8922
8923 return 0;
8924}
8925
8926static int hdmi_core_power(int on, int show)
8927{
8928 static struct regulator *reg_8058_l16; /* VDD_HDMI */
8929 static int prev_on;
8930 int rc;
8931
8932 if (on == prev_on)
8933 return 0;
8934
8935 if (!reg_8058_l16)
8936 _GET_REGULATOR(reg_8058_l16, "8058_l16");
8937
8938 if (on) {
8939 rc = regulator_set_voltage(reg_8058_l16, 1800000, 1800000);
8940 if (!rc)
8941 rc = regulator_enable(reg_8058_l16);
8942 if (rc) {
8943 pr_err("'%s' regulator enable failed, rc=%d\n",
8944 "8058_l16", rc);
8945 return rc;
8946 }
8947 rc = gpio_request(170, "HDMI_DDC_CLK");
8948 if (rc) {
8949 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8950 "HDMI_DDC_CLK", 170, rc);
8951 goto error1;
8952 }
8953 rc = gpio_request(171, "HDMI_DDC_DATA");
8954 if (rc) {
8955 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8956 "HDMI_DDC_DATA", 171, rc);
8957 goto error2;
8958 }
8959 rc = gpio_request(172, "HDMI_HPD");
8960 if (rc) {
8961 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
8962 "HDMI_HPD", 172, rc);
8963 goto error3;
8964 }
8965 pr_info("%s(on): success\n", __func__);
8966 } else {
8967 gpio_free(170);
8968 gpio_free(171);
8969 gpio_free(172);
8970 rc = regulator_disable(reg_8058_l16);
8971 if (rc)
8972 pr_warning("'%s' regulator disable failed, rc=%d\n",
8973 "8058_l16", rc);
8974 pr_info("%s(off): success\n", __func__);
8975 }
8976
8977 prev_on = on;
8978
8979 return 0;
8980
8981error3:
8982 gpio_free(171);
8983error2:
8984 gpio_free(170);
8985error1:
8986 regulator_disable(reg_8058_l16);
8987 return rc;
8988}
8989
8990static int hdmi_cec_power(int on)
8991{
8992 static struct regulator *reg_8901_l3; /* HDMI_CEC */
8993 static int prev_on;
8994 int rc;
8995
8996 if (on == prev_on)
8997 return 0;
8998
8999 if (!reg_8901_l3)
9000 _GET_REGULATOR(reg_8901_l3, "8901_l3");
9001
9002 if (on) {
9003 rc = regulator_set_voltage(reg_8901_l3, 3300000, 3300000);
9004 if (!rc)
9005 rc = regulator_enable(reg_8901_l3);
9006 if (rc) {
9007 pr_err("'%s' regulator enable failed, rc=%d\n",
9008 "8901_l3", rc);
9009 return rc;
9010 }
9011 rc = gpio_request(169, "HDMI_CEC_VAR");
9012 if (rc) {
9013 pr_err("'%s'(%d) gpio_request failed, rc=%d\n",
9014 "HDMI_CEC_VAR", 169, rc);
9015 goto error;
9016 }
9017 pr_info("%s(on): success\n", __func__);
9018 } else {
9019 gpio_free(169);
9020 rc = regulator_disable(reg_8901_l3);
9021 if (rc)
9022 pr_warning("'%s' regulator disable failed, rc=%d\n",
9023 "8901_l3", rc);
9024 pr_info("%s(off): success\n", __func__);
9025 }
9026
9027 prev_on = on;
9028
9029 return 0;
9030error:
9031 regulator_disable(reg_8901_l3);
9032 return rc;
9033}
9034
9035#undef _GET_REGULATOR
9036
9037#endif /* CONFIG_FB_MSM_HDMI_MSM_PANEL */
9038
9039static int lcdc_panel_power(int on)
9040{
9041 int flag_on = !!on;
9042 static int lcdc_power_save_on;
9043
9044 if (lcdc_power_save_on == flag_on)
9045 return 0;
9046
9047 lcdc_power_save_on = flag_on;
9048
9049 lcdc_samsung_panel_power(on);
9050
9051 return 0;
9052}
9053
9054#ifdef CONFIG_MSM_BUS_SCALING
9055#ifdef CONFIG_FB_MSM_LCDC_DSUB
9056static struct msm_bus_vectors mdp_init_vectors[] = {
9057 /* For now, 0th array entry is reserved.
9058 * Please leave 0 as is and don't use it
9059 */
9060 {
9061 .src = MSM_BUS_MASTER_MDP_PORT0,
9062 .dst = MSM_BUS_SLAVE_SMI,
9063 .ab = 0,
9064 .ib = 0,
9065 },
9066 /* Master and slaves can be from different fabrics */
9067 {
9068 .src = MSM_BUS_MASTER_MDP_PORT0,
9069 .dst = MSM_BUS_SLAVE_EBI_CH0,
9070 .ab = 0,
9071 .ib = 0,
9072 },
9073};
9074
9075static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9076 /* Default case static display/UI/2d/3d if FB SMI */
9077 {
9078 .src = MSM_BUS_MASTER_MDP_PORT0,
9079 .dst = MSM_BUS_SLAVE_SMI,
9080 .ab = 388800000,
9081 .ib = 486000000,
9082 },
9083 /* Master and slaves can be from different fabrics */
9084 {
9085 .src = MSM_BUS_MASTER_MDP_PORT0,
9086 .dst = MSM_BUS_SLAVE_EBI_CH0,
9087 .ab = 0,
9088 .ib = 0,
9089 },
9090};
9091
9092static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9093 /* Default case static display/UI/2d/3d if FB SMI */
9094 {
9095 .src = MSM_BUS_MASTER_MDP_PORT0,
9096 .dst = MSM_BUS_SLAVE_SMI,
9097 .ab = 0,
9098 .ib = 0,
9099 },
9100 /* Master and slaves can be from different fabrics */
9101 {
9102 .src = MSM_BUS_MASTER_MDP_PORT0,
9103 .dst = MSM_BUS_SLAVE_EBI_CH0,
9104 .ab = 388800000,
9105 .ib = 486000000 * 2,
9106 },
9107};
9108static struct msm_bus_vectors mdp_vga_vectors[] = {
9109 /* VGA and less video */
9110 {
9111 .src = MSM_BUS_MASTER_MDP_PORT0,
9112 .dst = MSM_BUS_SLAVE_SMI,
9113 .ab = 458092800,
9114 .ib = 572616000,
9115 },
9116 {
9117 .src = MSM_BUS_MASTER_MDP_PORT0,
9118 .dst = MSM_BUS_SLAVE_EBI_CH0,
9119 .ab = 458092800,
9120 .ib = 572616000 * 2,
9121 },
9122};
9123static struct msm_bus_vectors mdp_720p_vectors[] = {
9124 /* 720p and less video */
9125 {
9126 .src = MSM_BUS_MASTER_MDP_PORT0,
9127 .dst = MSM_BUS_SLAVE_SMI,
9128 .ab = 471744000,
9129 .ib = 589680000,
9130 },
9131 /* Master and slaves can be from different fabrics */
9132 {
9133 .src = MSM_BUS_MASTER_MDP_PORT0,
9134 .dst = MSM_BUS_SLAVE_EBI_CH0,
9135 .ab = 471744000,
9136 .ib = 589680000 * 2,
9137 },
9138};
9139
9140static struct msm_bus_vectors mdp_1080p_vectors[] = {
9141 /* 1080p and less video */
9142 {
9143 .src = MSM_BUS_MASTER_MDP_PORT0,
9144 .dst = MSM_BUS_SLAVE_SMI,
9145 .ab = 575424000,
9146 .ib = 719280000,
9147 },
9148 /* Master and slaves can be from different fabrics */
9149 {
9150 .src = MSM_BUS_MASTER_MDP_PORT0,
9151 .dst = MSM_BUS_SLAVE_EBI_CH0,
9152 .ab = 575424000,
9153 .ib = 719280000 * 2,
9154 },
9155};
9156
9157#else
9158static struct msm_bus_vectors mdp_init_vectors[] = {
9159 /* For now, 0th array entry is reserved.
9160 * Please leave 0 as is and don't use it
9161 */
9162 {
9163 .src = MSM_BUS_MASTER_MDP_PORT0,
9164 .dst = MSM_BUS_SLAVE_SMI,
9165 .ab = 0,
9166 .ib = 0,
9167 },
9168 /* Master and slaves can be from different fabrics */
9169 {
9170 .src = MSM_BUS_MASTER_MDP_PORT0,
9171 .dst = MSM_BUS_SLAVE_EBI_CH0,
9172 .ab = 0,
9173 .ib = 0,
9174 },
9175};
9176
9177static struct msm_bus_vectors mdp_sd_smi_vectors[] = {
9178 /* Default case static display/UI/2d/3d if FB SMI */
9179 {
9180 .src = MSM_BUS_MASTER_MDP_PORT0,
9181 .dst = MSM_BUS_SLAVE_SMI,
9182 .ab = 175110000,
9183 .ib = 218887500,
9184 },
9185 /* Master and slaves can be from different fabrics */
9186 {
9187 .src = MSM_BUS_MASTER_MDP_PORT0,
9188 .dst = MSM_BUS_SLAVE_EBI_CH0,
9189 .ab = 0,
9190 .ib = 0,
9191 },
9192};
9193
9194static struct msm_bus_vectors mdp_sd_ebi_vectors[] = {
9195 /* Default case static display/UI/2d/3d if FB SMI */
9196 {
9197 .src = MSM_BUS_MASTER_MDP_PORT0,
9198 .dst = MSM_BUS_SLAVE_SMI,
9199 .ab = 0,
9200 .ib = 0,
9201 },
9202 /* Master and slaves can be from different fabrics */
9203 {
9204 .src = MSM_BUS_MASTER_MDP_PORT0,
9205 .dst = MSM_BUS_SLAVE_EBI_CH0,
9206 .ab = 216000000,
9207 .ib = 270000000 * 2,
9208 },
9209};
9210static struct msm_bus_vectors mdp_vga_vectors[] = {
9211 /* VGA and less video */
9212 {
9213 .src = MSM_BUS_MASTER_MDP_PORT0,
9214 .dst = MSM_BUS_SLAVE_SMI,
9215 .ab = 216000000,
9216 .ib = 270000000,
9217 },
9218 {
9219 .src = MSM_BUS_MASTER_MDP_PORT0,
9220 .dst = MSM_BUS_SLAVE_EBI_CH0,
9221 .ab = 216000000,
9222 .ib = 270000000 * 2,
9223 },
9224};
9225
9226static struct msm_bus_vectors mdp_720p_vectors[] = {
9227 /* 720p and less video */
9228 {
9229 .src = MSM_BUS_MASTER_MDP_PORT0,
9230 .dst = MSM_BUS_SLAVE_SMI,
9231 .ab = 230400000,
9232 .ib = 288000000,
9233 },
9234 /* Master and slaves can be from different fabrics */
9235 {
9236 .src = MSM_BUS_MASTER_MDP_PORT0,
9237 .dst = MSM_BUS_SLAVE_EBI_CH0,
9238 .ab = 230400000,
9239 .ib = 288000000 * 2,
9240 },
9241};
9242
9243static struct msm_bus_vectors mdp_1080p_vectors[] = {
9244 /* 1080p and less video */
9245 {
9246 .src = MSM_BUS_MASTER_MDP_PORT0,
9247 .dst = MSM_BUS_SLAVE_SMI,
9248 .ab = 334080000,
9249 .ib = 417600000,
9250 },
9251 /* Master and slaves can be from different fabrics */
9252 {
9253 .src = MSM_BUS_MASTER_MDP_PORT0,
9254 .dst = MSM_BUS_SLAVE_EBI_CH0,
9255 .ab = 334080000,
Ravishangar Kalyanam731beb92011-07-07 18:27:32 -07009256 .ib = 550000000 * 2,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009257 },
9258};
9259
9260#endif
9261static struct msm_bus_paths mdp_bus_scale_usecases[] = {
9262 {
9263 ARRAY_SIZE(mdp_init_vectors),
9264 mdp_init_vectors,
9265 },
9266 {
9267 ARRAY_SIZE(mdp_sd_smi_vectors),
9268 mdp_sd_smi_vectors,
9269 },
9270 {
9271 ARRAY_SIZE(mdp_sd_ebi_vectors),
9272 mdp_sd_ebi_vectors,
9273 },
9274 {
9275 ARRAY_SIZE(mdp_vga_vectors),
9276 mdp_vga_vectors,
9277 },
9278 {
9279 ARRAY_SIZE(mdp_720p_vectors),
9280 mdp_720p_vectors,
9281 },
9282 {
9283 ARRAY_SIZE(mdp_1080p_vectors),
9284 mdp_1080p_vectors,
9285 },
9286};
9287static struct msm_bus_scale_pdata mdp_bus_scale_pdata = {
9288 mdp_bus_scale_usecases,
9289 ARRAY_SIZE(mdp_bus_scale_usecases),
9290 .name = "mdp",
9291};
9292
9293#endif
9294#ifdef CONFIG_MSM_BUS_SCALING
9295static struct msm_bus_vectors dtv_bus_init_vectors[] = {
9296 /* For now, 0th array entry is reserved.
9297 * Please leave 0 as is and don't use it
9298 */
9299 {
9300 .src = MSM_BUS_MASTER_MDP_PORT0,
9301 .dst = MSM_BUS_SLAVE_SMI,
9302 .ab = 0,
9303 .ib = 0,
9304 },
9305 /* Master and slaves can be from different fabrics */
9306 {
9307 .src = MSM_BUS_MASTER_MDP_PORT0,
9308 .dst = MSM_BUS_SLAVE_EBI_CH0,
9309 .ab = 0,
9310 .ib = 0,
9311 },
9312};
9313static struct msm_bus_vectors dtv_bus_def_vectors[] = {
9314 /* For now, 0th array entry is reserved.
9315 * Please leave 0 as is and don't use it
9316 */
9317 {
9318 .src = MSM_BUS_MASTER_MDP_PORT0,
9319 .dst = MSM_BUS_SLAVE_SMI,
9320 .ab = 566092800,
9321 .ib = 707616000,
9322 },
9323 /* Master and slaves can be from different fabrics */
9324 {
9325 .src = MSM_BUS_MASTER_MDP_PORT0,
9326 .dst = MSM_BUS_SLAVE_EBI_CH0,
9327 .ab = 566092800,
9328 .ib = 707616000,
9329 },
9330};
9331static struct msm_bus_paths dtv_bus_scale_usecases[] = {
9332 {
9333 ARRAY_SIZE(dtv_bus_init_vectors),
9334 dtv_bus_init_vectors,
9335 },
9336 {
9337 ARRAY_SIZE(dtv_bus_def_vectors),
9338 dtv_bus_def_vectors,
9339 },
9340};
9341static struct msm_bus_scale_pdata dtv_bus_scale_pdata = {
9342 dtv_bus_scale_usecases,
9343 ARRAY_SIZE(dtv_bus_scale_usecases),
9344 .name = "dtv",
9345};
9346
9347static struct lcdc_platform_data dtv_pdata = {
9348 .bus_scale_table = &dtv_bus_scale_pdata,
9349};
9350#endif
9351
9352
9353static struct lcdc_platform_data lcdc_pdata = {
9354 .lcdc_power_save = lcdc_panel_power,
9355};
9356
9357
9358#define MDP_VSYNC_GPIO 28
9359
9360/*
9361 * MIPI_DSI only use 8058_LDO0 which need always on
9362 * therefore it need to be put at low power mode if
9363 * it was not used instead of turn it off.
9364 */
9365static int mipi_dsi_panel_power(int on)
9366{
9367 int flag_on = !!on;
9368 static int mipi_dsi_power_save_on;
9369 static struct regulator *ldo0;
9370 int rc = 0;
9371
9372 if (mipi_dsi_power_save_on == flag_on)
9373 return 0;
9374
9375 mipi_dsi_power_save_on = flag_on;
9376
9377 if (ldo0 == NULL) { /* init */
9378 ldo0 = regulator_get(NULL, "8058_l0");
9379 if (IS_ERR(ldo0)) {
9380 pr_debug("%s: LDO0 failed\n", __func__);
9381 rc = PTR_ERR(ldo0);
9382 return rc;
9383 }
9384
9385 rc = regulator_set_voltage(ldo0, 1200000, 1200000);
9386 if (rc)
9387 goto out;
9388
9389 rc = regulator_enable(ldo0);
9390 if (rc)
9391 goto out;
9392 }
9393
9394 if (on) {
9395 /* set ldo0 to HPM */
9396 rc = regulator_set_optimum_mode(ldo0, 100000);
9397 if (rc < 0)
9398 goto out;
9399 } else {
9400 /* set ldo0 to LPM */
9401 rc = regulator_set_optimum_mode(ldo0, 9000);
9402 if (rc < 0)
9403 goto out;
9404 }
9405
9406 return 0;
9407out:
9408 regulator_disable(ldo0);
9409 regulator_put(ldo0);
9410 ldo0 = NULL;
9411 return rc;
9412}
9413
9414static struct mipi_dsi_platform_data mipi_dsi_pdata = {
9415 .vsync_gpio = MDP_VSYNC_GPIO,
9416 .dsi_power_save = mipi_dsi_panel_power,
9417};
9418
9419#ifdef CONFIG_FB_MSM_TVOUT
9420static struct regulator *reg_8058_l13;
9421
9422static int atv_dac_power(int on)
9423{
9424 int rc = 0;
9425 #define _GET_REGULATOR(var, name) do { \
9426 var = regulator_get(NULL, name); \
9427 if (IS_ERR(var)) { \
9428 pr_info("'%s' regulator not found, rc=%ld\n", \
9429 name, IS_ERR(var)); \
9430 var = NULL; \
9431 return -ENODEV; \
9432 } \
9433 } while (0)
9434
9435 if (!reg_8058_l13)
9436 _GET_REGULATOR(reg_8058_l13, "8058_l13");
9437 #undef _GET_REGULATOR
9438
9439 if (on) {
9440 rc = regulator_set_voltage(reg_8058_l13, 2050000, 2050000);
9441 if (rc) {
9442 pr_info("%s: '%s' regulator set voltage failed,\
9443 rc=%d\n", __func__, "8058_l13", rc);
9444 return rc;
9445 }
9446
9447 rc = regulator_enable(reg_8058_l13);
9448 if (rc) {
9449 pr_err("%s: '%s' regulator enable failed,\
9450 rc=%d\n", __func__, "8058_l13", rc);
9451 return rc;
9452 }
9453 } else {
9454 rc = regulator_force_disable(reg_8058_l13);
9455 if (rc)
9456 pr_warning("%s: '%s' regulator disable failed, rc=%d\n",
9457 __func__, "8058_l13", rc);
9458 }
9459 return rc;
9460
9461}
9462#endif
9463
9464#ifdef CONFIG_FB_MSM_MIPI_DSI
9465int mdp_core_clk_rate_table[] = {
9466 85330000,
9467 85330000,
9468 160000000,
9469 200000000,
9470};
9471#else
9472int mdp_core_clk_rate_table[] = {
9473 59080000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009474 85330000,
kuogee hsieh26791a92011-08-01 18:35:58 -07009475 128000000,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009476 200000000,
9477};
9478#endif
9479
9480static struct msm_panel_common_pdata mdp_pdata = {
9481 .gpio = MDP_VSYNC_GPIO,
9482 .mdp_core_clk_rate = 59080000,
9483 .mdp_core_clk_table = mdp_core_clk_rate_table,
9484 .num_mdp_clk = ARRAY_SIZE(mdp_core_clk_rate_table),
9485#ifdef CONFIG_MSM_BUS_SCALING
9486 .mdp_bus_scale_table = &mdp_bus_scale_pdata,
9487#endif
9488 .mdp_rev = MDP_REV_41,
9489};
9490
9491#ifdef CONFIG_FB_MSM_TVOUT
9492
9493#ifdef CONFIG_MSM_BUS_SCALING
9494static struct msm_bus_vectors atv_bus_init_vectors[] = {
9495 /* For now, 0th array entry is reserved.
9496 * Please leave 0 as is and don't use it
9497 */
9498 {
9499 .src = MSM_BUS_MASTER_MDP_PORT0,
9500 .dst = MSM_BUS_SLAVE_SMI,
9501 .ab = 0,
9502 .ib = 0,
9503 },
9504 /* Master and slaves can be from different fabrics */
9505 {
9506 .src = MSM_BUS_MASTER_MDP_PORT0,
9507 .dst = MSM_BUS_SLAVE_EBI_CH0,
9508 .ab = 0,
9509 .ib = 0,
9510 },
9511};
9512static struct msm_bus_vectors atv_bus_def_vectors[] = {
9513 /* For now, 0th array entry is reserved.
9514 * Please leave 0 as is and don't use it
9515 */
9516 {
9517 .src = MSM_BUS_MASTER_MDP_PORT0,
9518 .dst = MSM_BUS_SLAVE_SMI,
9519 .ab = 236390400,
9520 .ib = 265939200,
9521 },
9522 /* Master and slaves can be from different fabrics */
9523 {
9524 .src = MSM_BUS_MASTER_MDP_PORT0,
9525 .dst = MSM_BUS_SLAVE_EBI_CH0,
9526 .ab = 236390400,
9527 .ib = 265939200,
9528 },
9529};
9530static struct msm_bus_paths atv_bus_scale_usecases[] = {
9531 {
9532 ARRAY_SIZE(atv_bus_init_vectors),
9533 atv_bus_init_vectors,
9534 },
9535 {
9536 ARRAY_SIZE(atv_bus_def_vectors),
9537 atv_bus_def_vectors,
9538 },
9539};
9540static struct msm_bus_scale_pdata atv_bus_scale_pdata = {
9541 atv_bus_scale_usecases,
9542 ARRAY_SIZE(atv_bus_scale_usecases),
9543 .name = "atv",
9544};
9545#endif
9546
9547static struct tvenc_platform_data atv_pdata = {
9548 .poll = 0,
9549 .pm_vid_en = atv_dac_power,
9550#ifdef CONFIG_MSM_BUS_SCALING
9551 .bus_scale_table = &atv_bus_scale_pdata,
9552#endif
9553};
9554#endif
9555
9556static void __init msm_fb_add_devices(void)
9557{
9558#ifdef CONFIG_FB_MSM_LCDC_DSUB
9559 mdp_pdata.mdp_core_clk_table = NULL;
9560 mdp_pdata.num_mdp_clk = 0;
9561 mdp_pdata.mdp_core_clk_rate = 200000000;
9562#endif
9563 if (machine_is_msm8x60_rumi3())
9564 msm_fb_register_device("mdp", NULL);
9565 else
9566 msm_fb_register_device("mdp", &mdp_pdata);
9567
9568 msm_fb_register_device("lcdc", &lcdc_pdata);
9569 msm_fb_register_device("mipi_dsi", &mipi_dsi_pdata);
9570#ifdef CONFIG_MSM_BUS_SCALING
9571 msm_fb_register_device("dtv", &dtv_pdata);
9572#endif
9573#ifdef CONFIG_FB_MSM_TVOUT
9574 msm_fb_register_device("tvenc", &atv_pdata);
9575 msm_fb_register_device("tvout_device", NULL);
9576#endif
9577}
9578
9579#if (defined(CONFIG_MARIMBA_CORE)) && \
9580 (defined(CONFIG_MSM_BT_POWER) || defined(CONFIG_MSM_BT_POWER_MODULE))
9581
9582static const struct {
9583 char *name;
9584 int vmin;
9585 int vmax;
9586} bt_regs_info[] = {
9587 { "8058_s3", 1800000, 1800000 },
9588 { "8058_s2", 1300000, 1300000 },
9589 { "8058_l8", 2900000, 3050000 },
9590};
9591
9592static struct {
9593 bool enabled;
9594} bt_regs_status[] = {
9595 { false },
9596 { false },
9597 { false },
9598};
9599static struct regulator *bt_regs[ARRAY_SIZE(bt_regs_info)];
9600
9601static int bahama_bt(int on)
9602{
9603 int rc;
9604 int i;
9605 struct marimba config = { .mod_id = SLAVE_ID_BAHAMA};
9606
9607 struct bahama_variant_register {
9608 const size_t size;
9609 const struct bahama_config_register *set;
9610 };
9611
9612 const struct bahama_config_register *p;
9613
9614 u8 version;
9615
9616 const struct bahama_config_register v10_bt_on[] = {
9617 { 0xE9, 0x00, 0xFF },
9618 { 0xF4, 0x80, 0xFF },
9619 { 0xE4, 0x00, 0xFF },
9620 { 0xE5, 0x00, 0x0F },
9621#ifdef CONFIG_WLAN
9622 { 0xE6, 0x38, 0x7F },
9623 { 0xE7, 0x06, 0xFF },
9624#endif
9625 { 0xE9, 0x21, 0xFF },
9626 { 0x01, 0x0C, 0x1F },
9627 { 0x01, 0x08, 0x1F },
9628 };
9629
9630 const struct bahama_config_register v20_bt_on_fm_off[] = {
9631 { 0x11, 0x0C, 0xFF },
9632 { 0x13, 0x01, 0xFF },
9633 { 0xF4, 0x80, 0xFF },
9634 { 0xF0, 0x00, 0xFF },
9635 { 0xE9, 0x00, 0xFF },
9636#ifdef CONFIG_WLAN
9637 { 0x81, 0x00, 0x7F },
9638 { 0x82, 0x00, 0xFF },
9639 { 0xE6, 0x38, 0x7F },
9640 { 0xE7, 0x06, 0xFF },
9641#endif
9642 { 0xE9, 0x21, 0xFF },
9643 };
9644
9645 const struct bahama_config_register v20_bt_on_fm_on[] = {
9646 { 0x11, 0x0C, 0xFF },
9647 { 0x13, 0x01, 0xFF },
9648 { 0xF4, 0x86, 0xFF },
9649 { 0xF0, 0x06, 0xFF },
9650 { 0xE9, 0x00, 0xFF },
9651#ifdef CONFIG_WLAN
9652 { 0x81, 0x00, 0x7F },
9653 { 0x82, 0x00, 0xFF },
9654 { 0xE6, 0x38, 0x7F },
9655 { 0xE7, 0x06, 0xFF },
9656#endif
9657 { 0xE9, 0x21, 0xFF },
9658 };
9659
9660 const struct bahama_config_register v10_bt_off[] = {
9661 { 0xE9, 0x00, 0xFF },
9662 };
9663
9664 const struct bahama_config_register v20_bt_off_fm_off[] = {
9665 { 0xF4, 0x84, 0xFF },
9666 { 0xF0, 0x04, 0xFF },
9667 { 0xE9, 0x00, 0xFF }
9668 };
9669
9670 const struct bahama_config_register v20_bt_off_fm_on[] = {
9671 { 0xF4, 0x86, 0xFF },
9672 { 0xF0, 0x06, 0xFF },
9673 { 0xE9, 0x00, 0xFF }
9674 };
9675 const struct bahama_variant_register bt_bahama[2][3] = {
9676 {
9677 { ARRAY_SIZE(v10_bt_off), v10_bt_off },
9678 { ARRAY_SIZE(v20_bt_off_fm_off), v20_bt_off_fm_off },
9679 { ARRAY_SIZE(v20_bt_off_fm_on), v20_bt_off_fm_on }
9680 },
9681 {
9682 { ARRAY_SIZE(v10_bt_on), v10_bt_on },
9683 { ARRAY_SIZE(v20_bt_on_fm_off), v20_bt_on_fm_off },
9684 { ARRAY_SIZE(v20_bt_on_fm_on), v20_bt_on_fm_on }
9685 }
9686 };
9687
9688 u8 offset = 0; /* index into bahama configs */
9689
9690 on = on ? 1 : 0;
9691 version = read_bahama_ver();
9692
9693 if (version == VER_UNSUPPORTED) {
9694 dev_err(&msm_bt_power_device.dev,
9695 "%s: unsupported version\n",
9696 __func__);
9697 return -EIO;
9698 }
9699
9700 if (version == VER_2_0) {
9701 if (marimba_get_fm_status(&config))
9702 offset = 0x01;
9703 }
9704
9705 /* Voting off 1.3V S2 Regulator,BahamaV2 used in Normal mode */
9706 if (on && (version == VER_2_0)) {
9707 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9708 if ((!strcmp(bt_regs_info[i].name, "8058_s2"))
9709 && (bt_regs_status[i].enabled == true)) {
9710 if (regulator_disable(bt_regs[i])) {
9711 dev_err(&msm_bt_power_device.dev,
9712 "%s: regulator disable failed",
9713 __func__);
9714 }
9715 bt_regs_status[i].enabled = false;
9716 break;
9717 }
9718 }
9719 }
9720
9721 p = bt_bahama[on][version + offset].set;
9722
9723 dev_info(&msm_bt_power_device.dev,
9724 "%s: found version %d\n", __func__, version);
9725
9726 for (i = 0; i < bt_bahama[on][version + offset].size; i++) {
9727 u8 value = (p+i)->value;
9728 rc = marimba_write_bit_mask(&config,
9729 (p+i)->reg,
9730 &value,
9731 sizeof((p+i)->value),
9732 (p+i)->mask);
9733 if (rc < 0) {
9734 dev_err(&msm_bt_power_device.dev,
9735 "%s: reg %d write failed: %d\n",
9736 __func__, (p+i)->reg, rc);
9737 return rc;
9738 }
9739 dev_dbg(&msm_bt_power_device.dev,
9740 "%s: reg 0x%02x write value 0x%02x mask 0x%02x\n",
9741 __func__, (p+i)->reg,
9742 value, (p+i)->mask);
9743 }
9744 /* Update BT Status */
9745 if (on)
9746 marimba_set_bt_status(&config, true);
9747 else
9748 marimba_set_bt_status(&config, false);
9749
9750 return 0;
9751}
9752
9753static int bluetooth_use_regulators(int on)
9754{
9755 int i, recover = -1, rc = 0;
9756
9757 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9758 bt_regs[i] = on ? regulator_get(&msm_bt_power_device.dev,
9759 bt_regs_info[i].name) :
9760 (regulator_put(bt_regs[i]), NULL);
9761 if (IS_ERR(bt_regs[i])) {
9762 rc = PTR_ERR(bt_regs[i]);
9763 dev_err(&msm_bt_power_device.dev,
9764 "regulator %s get failed (%d)\n",
9765 bt_regs_info[i].name, rc);
9766 recover = i - 1;
9767 bt_regs[i] = NULL;
9768 break;
9769 }
9770
9771 if (!on)
9772 continue;
9773
9774 rc = regulator_set_voltage(bt_regs[i],
9775 bt_regs_info[i].vmin,
9776 bt_regs_info[i].vmax);
9777 if (rc < 0) {
9778 dev_err(&msm_bt_power_device.dev,
9779 "regulator %s voltage set (%d)\n",
9780 bt_regs_info[i].name, rc);
9781 recover = i;
9782 break;
9783 }
9784 }
9785
9786 if (on && (recover > -1))
9787 for (i = recover; i >= 0; i--) {
9788 regulator_put(bt_regs[i]);
9789 bt_regs[i] = NULL;
9790 }
9791
9792 return rc;
9793}
9794
9795static int bluetooth_switch_regulators(int on)
9796{
9797 int i, rc = 0;
9798
9799 for (i = 0; i < ARRAY_SIZE(bt_regs_info); i++) {
9800 if (on && (bt_regs_status[i].enabled == false)) {
9801 rc = regulator_enable(bt_regs[i]);
9802 if (rc < 0) {
9803 dev_err(&msm_bt_power_device.dev,
9804 "regulator %s %s failed (%d)\n",
9805 bt_regs_info[i].name,
9806 "enable", rc);
9807 if (i > 0) {
9808 while (--i) {
9809 regulator_disable(bt_regs[i]);
9810 bt_regs_status[i].enabled
9811 = false;
9812 }
9813 break;
9814 }
9815 }
9816 bt_regs_status[i].enabled = true;
9817 } else if (!on && (bt_regs_status[i].enabled == true)) {
9818 rc = regulator_disable(bt_regs[i]);
9819 if (rc < 0) {
9820 dev_err(&msm_bt_power_device.dev,
9821 "regulator %s %s failed (%d)\n",
9822 bt_regs_info[i].name,
9823 "disable", rc);
9824 break;
9825 }
9826 bt_regs_status[i].enabled = false;
9827 }
9828 }
9829 return rc;
9830}
9831
9832static struct msm_xo_voter *bt_clock;
9833
9834static int bluetooth_power(int on)
9835{
9836 int rc = 0;
9837 int id;
9838
9839 /* In case probe function fails, cur_connv_type would be -1 */
9840 id = adie_get_detected_connectivity_type();
9841 if (id != BAHAMA_ID) {
9842 pr_err("%s: unexpected adie connectivity type: %d\n",
9843 __func__, id);
9844 return -ENODEV;
9845 }
9846
9847 if (on) {
9848
9849 rc = bluetooth_use_regulators(1);
9850 if (rc < 0)
9851 goto out;
9852
9853 rc = bluetooth_switch_regulators(1);
9854
9855 if (rc < 0)
9856 goto fail_put;
9857
9858 bt_clock = msm_xo_get(MSM_XO_TCXO_D0, "bt_power");
9859
9860 if (IS_ERR(bt_clock)) {
9861 pr_err("Couldn't get TCXO_D0 voter\n");
9862 goto fail_switch;
9863 }
9864
9865 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_ON);
9866
9867 if (rc < 0) {
9868 pr_err("Failed to vote for TCXO_DO ON\n");
9869 goto fail_vote;
9870 }
9871
9872 rc = bahama_bt(1);
9873
9874 if (rc < 0)
9875 goto fail_clock;
9876
9877 msleep(10);
9878
9879 rc = msm_xo_mode_vote(bt_clock, MSM_XO_MODE_PIN_CTRL);
9880
9881 if (rc < 0) {
9882 pr_err("Failed to vote for TCXO_DO pin control\n");
9883 goto fail_vote;
9884 }
9885 } else {
9886 /* check for initial RFKILL block (power off) */
9887 /* some RFKILL versions/configurations rfkill_register */
9888 /* calls here for an initial set_block */
9889 /* avoid calling i2c and regulator before unblock (on) */
9890 if (platform_get_drvdata(&msm_bt_power_device) == NULL) {
9891 dev_info(&msm_bt_power_device.dev,
9892 "%s: initialized OFF/blocked\n", __func__);
9893 goto out;
9894 }
9895
9896 bahama_bt(0);
9897
9898fail_clock:
9899 msm_xo_mode_vote(bt_clock, MSM_XO_MODE_OFF);
9900fail_vote:
9901 msm_xo_put(bt_clock);
9902fail_switch:
9903 bluetooth_switch_regulators(0);
9904fail_put:
9905 bluetooth_use_regulators(0);
9906 }
9907
9908out:
9909 if (rc < 0)
9910 on = 0;
9911 dev_info(&msm_bt_power_device.dev,
9912 "Bluetooth power switch: state %d result %d\n", on, rc);
9913
9914 return rc;
9915}
9916
9917#endif /*CONFIG_MARIMBA_CORE, CONFIG_MSM_BT_POWER, CONFIG_MSM_BT_POWER_MODULE*/
9918
9919static void __init msm8x60_cfg_smsc911x(void)
9920{
9921 smsc911x_resources[1].start =
9922 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9923 smsc911x_resources[1].end =
9924 PM8058_GPIO_IRQ(PM8058_IRQ_BASE, 6);
9925}
9926
9927#ifdef CONFIG_MSM_RPM
9928static struct msm_rpm_platform_data msm_rpm_data = {
9929 .reg_base_addrs = {
9930 [MSM_RPM_PAGE_STATUS] = MSM_RPM_BASE,
9931 [MSM_RPM_PAGE_CTRL] = MSM_RPM_BASE + 0x400,
9932 [MSM_RPM_PAGE_REQ] = MSM_RPM_BASE + 0x600,
9933 [MSM_RPM_PAGE_ACK] = MSM_RPM_BASE + 0xa00,
9934 },
9935
9936 .irq_ack = RPM_SCSS_CPU0_GP_HIGH_IRQ,
9937 .irq_err = RPM_SCSS_CPU0_GP_LOW_IRQ,
9938 .irq_vmpm = RPM_SCSS_CPU0_GP_MEDIUM_IRQ,
9939 .msm_apps_ipc_rpm_reg = MSM_GCC_BASE + 0x008,
9940 .msm_apps_ipc_rpm_val = 4,
9941};
9942#endif
9943
Laura Abbott5d2d1e62011-08-10 16:27:35 -07009944void msm_fusion_setup_pinctrl(void)
9945{
9946 struct msm_xo_voter *a1;
9947
9948 if (socinfo_get_platform_subtype() == 0x3) {
9949 /*
9950 * Vote for the A1 clock to be in pin control mode before
9951 * the external images are loaded.
9952 */
9953 a1 = msm_xo_get(MSM_XO_TCXO_A1, "mdm");
9954 BUG_ON(!a1);
9955 msm_xo_mode_vote(a1, MSM_XO_MODE_PIN_CTRL);
9956 }
9957}
9958
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009959struct msm_board_data {
9960 struct msm_gpiomux_configs *gpiomux_cfgs;
9961};
9962
9963static struct msm_board_data msm8x60_rumi3_board_data __initdata = {
9964 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9965};
9966
9967static struct msm_board_data msm8x60_sim_board_data __initdata = {
9968 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9969};
9970
9971static struct msm_board_data msm8x60_surf_board_data __initdata = {
9972 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9973};
9974
9975static struct msm_board_data msm8x60_ffa_board_data __initdata = {
9976 .gpiomux_cfgs = msm8x60_surf_ffa_gpiomux_cfgs,
9977};
9978
9979static struct msm_board_data msm8x60_fluid_board_data __initdata = {
9980 .gpiomux_cfgs = msm8x60_fluid_gpiomux_cfgs,
9981};
9982
9983static struct msm_board_data msm8x60_charm_surf_board_data __initdata = {
9984 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
9985};
9986
9987static struct msm_board_data msm8x60_charm_ffa_board_data __initdata = {
9988 .gpiomux_cfgs = msm8x60_charm_gpiomux_cfgs,
9989};
9990
Zhang Chang Kenef05b172011-07-27 15:28:13 -04009991static struct msm_board_data msm8x60_dragon_board_data __initdata = {
9992 .gpiomux_cfgs = msm8x60_dragon_gpiomux_cfgs,
9993};
9994
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07009995static void __init msm8x60_init(struct msm_board_data *board_data)
9996{
9997 uint32_t soc_platform_version;
9998
Abhijeet Dharmapurikar6d565fd2011-09-15 18:49:56 -07009999 pmic_reset_irq = PM8058_RESOUT_IRQ(PM8058_IRQ_BASE);
10000
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010001 /*
10002 * Initialize RPM first as other drivers and devices may need
10003 * it for their initialization.
10004 */
10005#ifdef CONFIG_MSM_RPM
10006 BUG_ON(msm_rpm_init(&msm_rpm_data));
10007#endif
10008 BUG_ON(msm_rpmrs_levels_init(msm_rpmrs_levels,
10009 ARRAY_SIZE(msm_rpmrs_levels)));
10010 if (msm_xo_init())
10011 pr_err("Failed to initialize XO votes\n");
10012
10013 if (socinfo_init() < 0)
10014 printk(KERN_ERR "%s: socinfo_init() failed!\n",
10015 __func__);
10016 msm8x60_check_2d_hardware();
10017
10018 /* Change SPM handling of core 1 if PMM 8160 is present. */
10019 soc_platform_version = socinfo_get_platform_version();
10020 if (SOCINFO_VERSION_MAJOR(soc_platform_version) == 1 &&
10021 SOCINFO_VERSION_MINOR(soc_platform_version) >= 2) {
10022 struct msm_spm_platform_data *spm_data;
10023
10024 spm_data = &msm_spm_data_v1[1];
10025 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10026 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10027
10028 spm_data = &msm_spm_data[1];
10029 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] &= ~0x0F00UL;
10030 spm_data->reg_init_values[MSM_SPM_REG_SAW_CFG] |= 0x0100UL;
10031 }
10032
10033 /*
10034 * Initialize SPM before acpuclock as the latter calls into SPM
10035 * driver to set ACPU voltages.
10036 */
10037 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10038 msm_spm_init(msm_spm_data, ARRAY_SIZE(msm_spm_data));
10039 else
10040 msm_spm_init(msm_spm_data_v1, ARRAY_SIZE(msm_spm_data_v1));
10041
10042 /*
10043 * Set regulators 8901_l4 and 8901_l6 to be always on in HPM for SURF
10044 * devices so that the RPM doesn't drop into a low power mode that an
10045 * un-reworked SURF cannot resume from.
10046 */
10047 if (machine_is_msm8x60_surf()) {
10048 rpm_vreg_init_pdata[RPM_VREG_ID_PM8901_L4]
10049 .init_data.constraints.always_on = 1;
10050 rpm_vreg_init_pdata[RPM_VREG_ID_PM8901_L6]
10051 .init_data.constraints.always_on = 1;
10052 }
10053
10054 /*
10055 * Disable regulator info printing so that regulator registration
10056 * messages do not enter the kmsg log.
10057 */
10058 regulator_suppress_info_printing();
10059
10060 /* Initialize regulators needed for clock_init. */
10061 platform_add_devices(early_regulators, ARRAY_SIZE(early_regulators));
10062
Stephen Boydbb600ae2011-08-02 20:11:40 -070010063 msm_clock_init(&msm8x60_clock_init_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010064
10065 /* Buses need to be initialized before early-device registration
10066 * to get the platform data for fabrics.
10067 */
10068 msm8x60_init_buses();
10069 platform_add_devices(early_devices, ARRAY_SIZE(early_devices));
10070 /* CPU frequency control is not supported on simulated targets. */
10071 if (!machine_is_msm8x60_rumi3() && !machine_is_msm8x60_sim())
Matt Wagantallec57f062011-08-16 23:54:46 -070010072 acpuclk_init(&acpuclk_8x60_soc_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010073
Terence Hampsonb36a38c2011-09-19 19:10:40 -040010074 /*
10075 * Enable EBI2 only for boards which make use of it. Leave
10076 * it disabled for all others for additional power savings.
10077 */
10078 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10079 machine_is_msm8x60_rumi3() ||
10080 machine_is_msm8x60_sim() ||
10081 machine_is_msm8x60_fluid() ||
10082 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010083 msm8x60_init_ebi2();
10084 msm8x60_init_tlmm();
10085 msm8x60_init_gpiomux(board_data->gpiomux_cfgs);
10086 msm8x60_init_uart12dm();
10087 msm8x60_init_mmc();
10088
10089#if defined(CONFIG_PMIC8058_OTHC) || defined(CONFIG_PMIC8058_OTHC_MODULE)
10090 msm8x60_init_pm8058_othc();
10091#endif
10092
10093 if (machine_is_msm8x60_fluid()) {
10094 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10095 platform_data = &fluid_keypad_data;
10096 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10097 = sizeof(fluid_keypad_data);
Zhang Chang Ken683be172011-08-10 17:45:34 -040010098 } else if (machine_is_msm8x60_dragon()) {
10099 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10100 platform_data = &dragon_keypad_data;
10101 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10102 = sizeof(dragon_keypad_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010103 } else {
10104 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].
10105 platform_data = &ffa_keypad_data;
10106 pm8058_platform_data.sub_devices[PM8058_SUBDEV_KPD].pdata_size
10107 = sizeof(ffa_keypad_data);
10108
10109 }
10110
10111 /* Disable END_CALL simulation function of powerkey on fluid */
10112 if (machine_is_msm8x60_fluid()) {
10113 pwrkey_pdata.pwrkey_time_ms = 0;
10114 }
10115
Jilai Wang53d27a82011-07-13 14:32:58 -040010116 /* Specify reset pin for OV9726 */
10117 if (machine_is_msm8x60_dragon()) {
10118 msm_camera_sensor_ov9726_data.sensor_reset = 62;
10119 ov9726_sensor_8660_info.mount_angle = 270;
10120 }
10121
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010122 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10123 machine_is_msm8x60_fluid() || machine_is_msm8x60_fusion() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010124 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010125 msm8x60_cfg_smsc911x();
10126 if (SOCINFO_VERSION_MAJOR(socinfo_get_version()) != 1)
10127 platform_add_devices(msm_footswitch_devices,
10128 msm_num_footswitch_devices);
10129 platform_add_devices(surf_devices,
10130 ARRAY_SIZE(surf_devices));
10131
10132#ifdef CONFIG_MSM_DSPS
10133 if (machine_is_msm8x60_fluid()) {
10134 platform_device_unregister(&msm_gsbi12_qup_i2c_device);
10135 msm8x60_init_dsps();
10136 }
10137#endif
10138
10139#ifdef CONFIG_USB_EHCI_MSM_72K
10140 /*
10141 * Drive MPP2 pin HIGH for PHY to generate ID interrupts on 8660
10142 * fluid
10143 */
10144 if (machine_is_msm8x60_fluid()) {
10145 pm8901_mpp_config_digital_out(1,
10146 PM8901_MPP_DIG_LEVEL_L5, 1);
10147 }
10148 msm_add_host(0, &msm_usb_host_pdata);
10149#endif
10150 } else {
10151 msm8x60_configure_smc91x();
10152 platform_add_devices(rumi_sim_devices,
10153 ARRAY_SIZE(rumi_sim_devices));
10154 }
10155#if defined(CONFIG_USB_PEHCI_HCD) || defined(CONFIG_USB_PEHCI_HCD_MODULE)
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010156 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
10157 machine_is_msm8x60_dragon())
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010158 msm8x60_cfg_isp1763();
10159#endif
10160#ifdef CONFIG_BATTERY_MSM8X60
10161 if (machine_is_msm8x60_surf() || machine_is_msm8x60_ffa() ||
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010162 machine_is_msm8x60_fusion() || machine_is_msm8x60_dragon() ||
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010163 machine_is_msm8x60_fusn_ffa() || machine_is_msm8x60_fluid())
10164 platform_device_register(&msm_charger_device);
10165#endif
10166
10167 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10168 platform_add_devices(charm_devices, ARRAY_SIZE(charm_devices));
10169
Terence Hampson90508a92011-08-09 10:40:08 -040010170 if (machine_is_msm8x60_dragon()) {
10171 pm8058_charger_sub_dev.platform_data
10172 = &pmic8058_charger_dragon;
10173 pm8058_charger_sub_dev.pdata_size
10174 = sizeof(pmic8058_charger_dragon);
10175 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010176 if (!machine_is_msm8x60_fluid())
10177 pm8058_platform_data.charger_sub_device
10178 = &pm8058_charger_sub_dev;
10179
10180#if defined(CONFIG_SPI_QUP) || defined(CONFIG_SPI_QUP_MODULE)
10181 if (machine_is_msm8x60_fluid())
10182 platform_device_register(&msm_gsbi10_qup_spi_device);
10183 else
10184 platform_device_register(&msm_gsbi1_qup_spi_device);
10185#endif
10186
10187#if defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C) || \
10188 defined(CONFIG_TOUCHSCREEN_CYTTSP_I2C_MODULE)
10189 if (machine_is_msm8x60_fluid())
10190 cyttsp_set_params();
10191#endif
10192 if (!machine_is_msm8x60_sim())
10193 msm_fb_add_devices();
10194 fixup_i2c_configs();
10195 register_i2c_devices();
10196
Terence Hampson1c73fef2011-07-19 17:10:49 -040010197 if (machine_is_msm8x60_dragon())
10198 smsc911x_config.reset_gpio
10199 = GPIO_ETHERNET_RESET_N_DRAGON;
10200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010201 platform_device_register(&smsc911x_device);
10202
10203#if (defined(CONFIG_SPI_QUP)) && \
10204 (defined(CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT) || \
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010205 defined(CONFIG_FB_MSM_LCDC_AUO_WVGA) || \
10206 defined(CONFIG_FB_MSM_LCDC_NT35582_WVGA))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010207
10208 if (machine_is_msm8x60_fluid()) {
10209#ifdef CONFIG_FB_MSM_LCDC_SAMSUNG_OLED_PT
10210 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3) {
10211 spi_register_board_info(lcdc_samsung_spi_board_info,
10212 ARRAY_SIZE(lcdc_samsung_spi_board_info));
10213 } else
10214#endif
10215 {
10216#ifdef CONFIG_FB_MSM_LCDC_AUO_WVGA
10217 spi_register_board_info(lcdc_auo_spi_board_info,
10218 ARRAY_SIZE(lcdc_auo_spi_board_info));
10219#endif
10220 }
Zhang Chang Ken3a8b8512011-08-04 18:41:39 -040010221#ifdef CONFIG_FB_MSM_LCDC_NT35582_WVGA
10222 } else if (machine_is_msm8x60_dragon()) {
10223 spi_register_board_info(lcdc_nt35582_spi_board_info,
10224 ARRAY_SIZE(lcdc_nt35582_spi_board_info));
10225#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010226 }
10227#endif
10228
10229 msm_pm_set_platform_data(msm_pm_data, ARRAY_SIZE(msm_pm_data));
10230 msm_pm_set_rpm_wakeup_irq(RPM_SCSS_CPU0_WAKE_UP_IRQ);
10231 msm_cpuidle_set_states(msm_cstates, ARRAY_SIZE(msm_cstates),
10232 msm_pm_data);
10233
10234#ifdef CONFIG_SENSORS_MSM_ADC
10235 if (machine_is_msm8x60_fluid()) {
10236 msm_adc_pdata.dev_names = msm_adc_fluid_device_names;
10237 msm_adc_pdata.num_adc = ARRAY_SIZE(msm_adc_fluid_device_names);
10238 if (SOCINFO_VERSION_MAJOR(soc_platform_version) < 3)
10239 msm_adc_pdata.gpio_config = APROC_CONFIG;
10240 else
10241 msm_adc_pdata.gpio_config = MPROC_CONFIG;
10242 }
10243 msm_adc_pdata.target_hw = MSM_8x60;
10244#endif
10245#ifdef CONFIG_MSM8X60_AUDIO
10246 msm_snddev_init();
10247#endif
10248#if defined(CONFIG_GPIO_SX150X) || defined(CONFIG_GPIO_SX150X_MODULE)
10249 if (machine_is_msm8x60_fluid())
10250 platform_device_register(&fluid_leds_gpio);
10251 else
10252 platform_device_register(&gpio_leds);
10253#endif
10254
10255 /* configure pmic leds */
10256 if (machine_is_msm8x60_fluid()) {
10257 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10258 platform_data = &pm8058_fluid_flash_leds_data;
10259 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10260 = sizeof(pm8058_fluid_flash_leds_data);
Terence Hampsonc0b6dfb2011-07-15 11:07:17 -040010261 } else if (machine_is_msm8x60_dragon()) {
10262 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10263 platform_data = &pm8058_dragon_leds_data;
10264 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10265 = sizeof(pm8058_dragon_leds_data);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010266 } else {
10267 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].
10268 platform_data = &pm8058_flash_leds_data;
10269 pm8058_platform_data.sub_devices[PM8058_SUBDEV_LED].pdata_size
10270 = sizeof(pm8058_flash_leds_data);
10271 }
10272
Zhang Chang Ken6baadf02011-08-05 09:48:15 -040010273 if (machine_is_msm8x60_ffa() || machine_is_msm8x60_fusn_ffa() ||
10274 machine_is_msm8x60_dragon()) {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010275 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10276 platform_data = &pmic_vib_pdata;
10277 pm8058_platform_data.sub_devices[PM8058_SUBDEV_VIB].
10278 pdata_size = sizeof(pmic_vib_pdata);
10279 }
10280
10281 msm8x60_multi_sdio_init();
Laura Abbott5d2d1e62011-08-10 16:27:35 -070010282
10283 if (machine_is_msm8x60_fusion() || machine_is_msm8x60_fusn_ffa())
10284 msm_fusion_setup_pinctrl();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010285}
10286
10287static void __init msm8x60_rumi3_init(void)
10288{
10289 msm8x60_init(&msm8x60_rumi3_board_data);
10290}
10291
10292static void __init msm8x60_sim_init(void)
10293{
10294 msm8x60_init(&msm8x60_sim_board_data);
10295}
10296
10297static void __init msm8x60_surf_init(void)
10298{
10299 msm8x60_init(&msm8x60_surf_board_data);
10300}
10301
10302static void __init msm8x60_ffa_init(void)
10303{
10304 msm8x60_init(&msm8x60_ffa_board_data);
10305}
10306
10307static void __init msm8x60_fluid_init(void)
10308{
10309 msm8x60_init(&msm8x60_fluid_board_data);
10310}
10311
10312static void __init msm8x60_charm_surf_init(void)
10313{
10314 msm8x60_init(&msm8x60_charm_surf_board_data);
10315}
10316
10317static void __init msm8x60_charm_ffa_init(void)
10318{
10319 msm8x60_init(&msm8x60_charm_ffa_board_data);
10320}
10321
10322static void __init msm8x60_charm_init_early(void)
10323{
10324 msm8x60_allocate_memory_regions();
Steve Mucklea55df6e2010-01-07 12:43:24 -080010325}
10326
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010327static void __init msm8x60_dragon_init(void)
10328{
10329 msm8x60_init(&msm8x60_dragon_board_data);
10330}
10331
Steve Mucklea55df6e2010-01-07 12:43:24 -080010332MACHINE_START(MSM8X60_RUMI3, "QCT MSM8X60 RUMI3")
10333 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010334 .reserve = msm8x60_reserve,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010335 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010336 .init_machine = msm8x60_rumi3_init,
Steve Mucklea55df6e2010-01-07 12:43:24 -080010337 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010338 .init_early = msm8x60_charm_init_early,
Steve Muckle49b76f72010-03-19 17:00:08 -070010339MACHINE_END
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010340
10341MACHINE_START(MSM8X60_SIM, "QCT MSM8X60 SIMULATOR")
10342 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010343 .reserve = msm8x60_reserve,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010344 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010345 .init_machine = msm8x60_sim_init,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010346 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010347 .init_early = msm8x60_charm_init_early,
10348MACHINE_END
10349
10350MACHINE_START(MSM8X60_SURF, "QCT MSM8X60 SURF")
10351 .map_io = msm8x60_map_io,
10352 .reserve = msm8x60_reserve,
10353 .init_irq = msm8x60_init_irq,
10354 .init_machine = msm8x60_surf_init,
10355 .timer = &msm_timer,
10356 .init_early = msm8x60_charm_init_early,
Steve Muckle57bbf1c2010-01-07 12:51:10 -080010357MACHINE_END
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010358
10359MACHINE_START(MSM8X60_FFA, "QCT MSM8X60 FFA")
10360 .map_io = msm8x60_map_io,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010361 .reserve = msm8x60_reserve,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010362 .init_irq = msm8x60_init_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010363 .init_machine = msm8x60_ffa_init,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010364 .timer = &msm_timer,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070010365 .init_early = msm8x60_charm_init_early,
10366MACHINE_END
10367
10368MACHINE_START(MSM8X60_FLUID, "QCT MSM8X60 FLUID")
10369 .map_io = msm8x60_map_io,
10370 .reserve = msm8x60_reserve,
10371 .init_irq = msm8x60_init_irq,
10372 .init_machine = msm8x60_fluid_init,
10373 .timer = &msm_timer,
10374 .init_early = msm8x60_charm_init_early,
10375MACHINE_END
10376
10377MACHINE_START(MSM8X60_FUSION, "QCT MSM8X60 FUSION SURF")
10378 .map_io = msm8x60_map_io,
10379 .reserve = msm8x60_reserve,
10380 .init_irq = msm8x60_init_irq,
10381 .init_machine = msm8x60_charm_surf_init,
10382 .timer = &msm_timer,
10383 .init_early = msm8x60_charm_init_early,
10384MACHINE_END
10385
10386MACHINE_START(MSM8X60_FUSN_FFA, "QCT MSM8X60 FUSION FFA")
10387 .map_io = msm8x60_map_io,
10388 .reserve = msm8x60_reserve,
10389 .init_irq = msm8x60_init_irq,
10390 .init_machine = msm8x60_charm_ffa_init,
10391 .timer = &msm_timer,
10392 .init_early = msm8x60_charm_init_early,
Gregory Bean69b7f6f2010-04-04 22:29:02 -070010393MACHINE_END
Zhang Chang Kenef05b172011-07-27 15:28:13 -040010394
10395MACHINE_START(MSM8X60_DRAGON, "QCT MSM8X60 DRAGON")
10396 .map_io = msm8x60_map_io,
10397 .reserve = msm8x60_reserve,
10398 .init_irq = msm8x60_init_irq,
10399 .init_machine = msm8x60_dragon_init,
10400 .timer = &msm_timer,
10401 .init_early = msm8x60_charm_init_early,
10402MACHINE_END