blob: c336b46bd332676155f01fee160a63b590b30e9b [file] [log] [blame]
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001#define VERSION "0.22"
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/* ns83820.c by Benjamin LaHaise with contributions.
3 *
4 * Questions/comments/discussion to linux-ns83820@kvack.org.
5 *
6 * $Revision: 1.34.2.23 $
7 *
8 * Copyright 2001 Benjamin LaHaise.
9 * Copyright 2001, 2002 Red Hat.
10 *
11 * Mmmm, chocolate vanilla mocha...
12 *
13 *
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
27 *
28 *
29 * ChangeLog
30 * =========
31 * 20010414 0.1 - created
32 * 20010622 0.2 - basic rx and tx.
33 * 20010711 0.3 - added duplex and link state detection support.
34 * 20010713 0.4 - zero copy, no hangs.
35 * 0.5 - 64 bit dma support (davem will hate me for this)
36 * - disable jumbo frames to avoid tx hangs
37 * - work around tx deadlocks on my 1.02 card via
38 * fiddling with TXCFG
39 * 20010810 0.6 - use pci dma api for ringbuffers, work on ia64
40 * 20010816 0.7 - misc cleanups
41 * 20010826 0.8 - fix critical zero copy bugs
42 * 0.9 - internal experiment
43 * 20010827 0.10 - fix ia64 unaligned access.
44 * 20010906 0.11 - accept all packets with checksum errors as
45 * otherwise fragments get lost
46 * - fix >> 32 bugs
47 * 0.12 - add statistics counters
48 * - add allmulti/promisc support
49 * 20011009 0.13 - hotplug support, other smaller pci api cleanups
50 * 20011204 0.13a - optical transceiver support added
51 * by Michael Clark <michael@metaparadigm.com>
52 * 20011205 0.13b - call register_netdev earlier in initialization
53 * suppress duplicate link status messages
54 * 20011117 0.14 - ethtool GDRVINFO, GLINK support from jgarzik
55 * 20011204 0.15 get ppc (big endian) working
56 * 20011218 0.16 various cleanups
57 * 20020310 0.17 speedups
58 * 20020610 0.18 - actually use the pci dma api for highmem
59 * - remove pci latency register fiddling
60 * 0.19 - better bist support
61 * - add ihr and reset_phy parameters
62 * - gmii bus probing
63 * - fix missed txok introduced during performance
64 * tuning
65 * 0.20 - fix stupid RFEN thinko. i am such a smurf.
Linus Torvalds1da177e2005-04-16 15:20:36 -070066 * 20040828 0.21 - add hardware vlan accleration
67 * by Neil Horman <nhorman@redhat.com>
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -040068 * 20050406 0.22 - improved DAC ifdefs from Andi Kleen
69 * - removal of dead code from Adrian Bunk
70 * - fix half duplex collision behaviour
Linus Torvalds1da177e2005-04-16 15:20:36 -070071 * Driver Overview
72 * ===============
73 *
74 * This driver was originally written for the National Semiconductor
75 * 83820 chip, a 10/100/1000 Mbps 64 bit PCI ethernet NIC. Hopefully
76 * this code will turn out to be a) clean, b) correct, and c) fast.
77 * With that in mind, I'm aiming to split the code up as much as
78 * reasonably possible. At present there are X major sections that
79 * break down into a) packet receive, b) packet transmit, c) link
80 * management, d) initialization and configuration. Where possible,
81 * these code paths are designed to run in parallel.
82 *
83 * This driver has been tested and found to work with the following
84 * cards (in no particular order):
85 *
86 * Cameo SOHO-GA2000T SOHO-GA2500T
87 * D-Link DGE-500T
88 * PureData PDP8023Z-TG
89 * SMC SMC9452TX SMC9462TX
90 * Netgear GA621
91 *
92 * Special thanks to SMC for providing hardware to test this driver on.
93 *
94 * Reports of success or failure would be greatly appreciated.
95 */
96//#define dprintk printk
97#define dprintk(x...) do { } while (0)
98
99#include <linux/config.h>
100#include <linux/module.h>
101#include <linux/moduleparam.h>
102#include <linux/types.h>
103#include <linux/pci.h>
104#include <linux/netdevice.h>
105#include <linux/etherdevice.h>
106#include <linux/delay.h>
107#include <linux/smp_lock.h>
108#include <linux/workqueue.h>
109#include <linux/init.h>
110#include <linux/ip.h> /* for iph */
111#include <linux/in.h> /* for IPPROTO_... */
112#include <linux/eeprom.h>
113#include <linux/compiler.h>
114#include <linux/prefetch.h>
115#include <linux/ethtool.h>
116#include <linux/timer.h>
117#include <linux/if_vlan.h>
118
119#include <asm/io.h>
120#include <asm/uaccess.h>
121#include <asm/system.h>
122
123#define DRV_NAME "ns83820"
124
125/* Global parameters. See module_param near the bottom. */
126static int ihr = 2;
127static int reset_phy = 0;
128static int lnksts = 0; /* CFG_LNKSTS bit polarity */
129
130/* Dprintk is used for more interesting debug events */
131#undef Dprintk
132#define Dprintk dprintk
133
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134/* tunables */
135#define RX_BUF_SIZE 1500 /* 8192 */
136#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
137#define NS83820_VLAN_ACCEL_SUPPORT
138#endif
139
140/* Must not exceed ~65000. */
141#define NR_RX_DESC 64
142#define NR_TX_DESC 128
143
144/* not tunable */
145#define REAL_RX_BUF_SIZE (RX_BUF_SIZE + 14) /* rx/tx mac addr + type */
146
147#define MIN_TX_DESC_FREE 8
148
149/* register defines */
150#define CFGCS 0x04
151
152#define CR_TXE 0x00000001
153#define CR_TXD 0x00000002
154/* Ramit : Here's a tip, don't do a RXD immediately followed by an RXE
155 * The Receive engine skips one descriptor and moves
156 * onto the next one!! */
157#define CR_RXE 0x00000004
158#define CR_RXD 0x00000008
159#define CR_TXR 0x00000010
160#define CR_RXR 0x00000020
161#define CR_SWI 0x00000080
162#define CR_RST 0x00000100
163
164#define PTSCR_EEBIST_FAIL 0x00000001
165#define PTSCR_EEBIST_EN 0x00000002
166#define PTSCR_EELOAD_EN 0x00000004
167#define PTSCR_RBIST_FAIL 0x000001b8
168#define PTSCR_RBIST_DONE 0x00000200
169#define PTSCR_RBIST_EN 0x00000400
170#define PTSCR_RBIST_RST 0x00002000
171
172#define MEAR_EEDI 0x00000001
173#define MEAR_EEDO 0x00000002
174#define MEAR_EECLK 0x00000004
175#define MEAR_EESEL 0x00000008
176#define MEAR_MDIO 0x00000010
177#define MEAR_MDDIR 0x00000020
178#define MEAR_MDC 0x00000040
179
180#define ISR_TXDESC3 0x40000000
181#define ISR_TXDESC2 0x20000000
182#define ISR_TXDESC1 0x10000000
183#define ISR_TXDESC0 0x08000000
184#define ISR_RXDESC3 0x04000000
185#define ISR_RXDESC2 0x02000000
186#define ISR_RXDESC1 0x01000000
187#define ISR_RXDESC0 0x00800000
188#define ISR_TXRCMP 0x00400000
189#define ISR_RXRCMP 0x00200000
190#define ISR_DPERR 0x00100000
191#define ISR_SSERR 0x00080000
192#define ISR_RMABT 0x00040000
193#define ISR_RTABT 0x00020000
194#define ISR_RXSOVR 0x00010000
195#define ISR_HIBINT 0x00008000
196#define ISR_PHY 0x00004000
197#define ISR_PME 0x00002000
198#define ISR_SWI 0x00001000
199#define ISR_MIB 0x00000800
200#define ISR_TXURN 0x00000400
201#define ISR_TXIDLE 0x00000200
202#define ISR_TXERR 0x00000100
203#define ISR_TXDESC 0x00000080
204#define ISR_TXOK 0x00000040
205#define ISR_RXORN 0x00000020
206#define ISR_RXIDLE 0x00000010
207#define ISR_RXEARLY 0x00000008
208#define ISR_RXERR 0x00000004
209#define ISR_RXDESC 0x00000002
210#define ISR_RXOK 0x00000001
211
212#define TXCFG_CSI 0x80000000
213#define TXCFG_HBI 0x40000000
214#define TXCFG_MLB 0x20000000
215#define TXCFG_ATP 0x10000000
216#define TXCFG_ECRETRY 0x00800000
217#define TXCFG_BRST_DIS 0x00080000
218#define TXCFG_MXDMA1024 0x00000000
219#define TXCFG_MXDMA512 0x00700000
220#define TXCFG_MXDMA256 0x00600000
221#define TXCFG_MXDMA128 0x00500000
222#define TXCFG_MXDMA64 0x00400000
223#define TXCFG_MXDMA32 0x00300000
224#define TXCFG_MXDMA16 0x00200000
225#define TXCFG_MXDMA8 0x00100000
226
227#define CFG_LNKSTS 0x80000000
228#define CFG_SPDSTS 0x60000000
229#define CFG_SPDSTS1 0x40000000
230#define CFG_SPDSTS0 0x20000000
231#define CFG_DUPSTS 0x10000000
232#define CFG_TBI_EN 0x01000000
233#define CFG_MODE_1000 0x00400000
234/* Ramit : Dont' ever use AUTO_1000, it never works and is buggy.
235 * Read the Phy response and then configure the MAC accordingly */
236#define CFG_AUTO_1000 0x00200000
237#define CFG_PINT_CTL 0x001c0000
238#define CFG_PINT_DUPSTS 0x00100000
239#define CFG_PINT_LNKSTS 0x00080000
240#define CFG_PINT_SPDSTS 0x00040000
241#define CFG_TMRTEST 0x00020000
242#define CFG_MRM_DIS 0x00010000
243#define CFG_MWI_DIS 0x00008000
244#define CFG_T64ADDR 0x00004000
245#define CFG_PCI64_DET 0x00002000
246#define CFG_DATA64_EN 0x00001000
247#define CFG_M64ADDR 0x00000800
248#define CFG_PHY_RST 0x00000400
249#define CFG_PHY_DIS 0x00000200
250#define CFG_EXTSTS_EN 0x00000100
251#define CFG_REQALG 0x00000080
252#define CFG_SB 0x00000040
253#define CFG_POW 0x00000020
254#define CFG_EXD 0x00000010
255#define CFG_PESEL 0x00000008
256#define CFG_BROM_DIS 0x00000004
257#define CFG_EXT_125 0x00000002
258#define CFG_BEM 0x00000001
259
260#define EXTSTS_UDPPKT 0x00200000
261#define EXTSTS_TCPPKT 0x00080000
262#define EXTSTS_IPPKT 0x00020000
263#define EXTSTS_VPKT 0x00010000
264#define EXTSTS_VTG_MASK 0x0000ffff
265
266#define SPDSTS_POLARITY (CFG_SPDSTS1 | CFG_SPDSTS0 | CFG_DUPSTS | (lnksts ? CFG_LNKSTS : 0))
267
268#define MIBC_MIBS 0x00000008
269#define MIBC_ACLR 0x00000004
270#define MIBC_FRZ 0x00000002
271#define MIBC_WRN 0x00000001
272
273#define PCR_PSEN (1 << 31)
274#define PCR_PS_MCAST (1 << 30)
275#define PCR_PS_DA (1 << 29)
276#define PCR_STHI_8 (3 << 23)
277#define PCR_STLO_4 (1 << 23)
278#define PCR_FFHI_8K (3 << 21)
279#define PCR_FFLO_4K (1 << 21)
280#define PCR_PAUSE_CNT 0xFFFE
281
282#define RXCFG_AEP 0x80000000
283#define RXCFG_ARP 0x40000000
284#define RXCFG_STRIPCRC 0x20000000
285#define RXCFG_RX_FD 0x10000000
286#define RXCFG_ALP 0x08000000
287#define RXCFG_AIRL 0x04000000
288#define RXCFG_MXDMA512 0x00700000
289#define RXCFG_DRTH 0x0000003e
290#define RXCFG_DRTH0 0x00000002
291
292#define RFCR_RFEN 0x80000000
293#define RFCR_AAB 0x40000000
294#define RFCR_AAM 0x20000000
295#define RFCR_AAU 0x10000000
296#define RFCR_APM 0x08000000
297#define RFCR_APAT 0x07800000
298#define RFCR_APAT3 0x04000000
299#define RFCR_APAT2 0x02000000
300#define RFCR_APAT1 0x01000000
301#define RFCR_APAT0 0x00800000
302#define RFCR_AARP 0x00400000
303#define RFCR_MHEN 0x00200000
304#define RFCR_UHEN 0x00100000
305#define RFCR_ULM 0x00080000
306
307#define VRCR_RUDPE 0x00000080
308#define VRCR_RTCPE 0x00000040
309#define VRCR_RIPE 0x00000020
310#define VRCR_IPEN 0x00000010
311#define VRCR_DUTF 0x00000008
312#define VRCR_DVTF 0x00000004
313#define VRCR_VTREN 0x00000002
314#define VRCR_VTDEN 0x00000001
315
316#define VTCR_PPCHK 0x00000008
317#define VTCR_GCHK 0x00000004
318#define VTCR_VPPTI 0x00000002
319#define VTCR_VGTI 0x00000001
320
321#define CR 0x00
322#define CFG 0x04
323#define MEAR 0x08
324#define PTSCR 0x0c
325#define ISR 0x10
326#define IMR 0x14
327#define IER 0x18
328#define IHR 0x1c
329#define TXDP 0x20
330#define TXDP_HI 0x24
331#define TXCFG 0x28
332#define GPIOR 0x2c
333#define RXDP 0x30
334#define RXDP_HI 0x34
335#define RXCFG 0x38
336#define PQCR 0x3c
337#define WCSR 0x40
338#define PCR 0x44
339#define RFCR 0x48
340#define RFDR 0x4c
341
342#define SRR 0x58
343
344#define VRCR 0xbc
345#define VTCR 0xc0
346#define VDR 0xc4
347#define CCSR 0xcc
348
349#define TBICR 0xe0
350#define TBISR 0xe4
351#define TANAR 0xe8
352#define TANLPAR 0xec
353#define TANER 0xf0
354#define TESR 0xf4
355
356#define TBICR_MR_AN_ENABLE 0x00001000
357#define TBICR_MR_RESTART_AN 0x00000200
358
359#define TBISR_MR_LINK_STATUS 0x00000020
360#define TBISR_MR_AN_COMPLETE 0x00000004
361
362#define TANAR_PS2 0x00000100
363#define TANAR_PS1 0x00000080
364#define TANAR_HALF_DUP 0x00000040
365#define TANAR_FULL_DUP 0x00000020
366
367#define GPIOR_GP5_OE 0x00000200
368#define GPIOR_GP4_OE 0x00000100
369#define GPIOR_GP3_OE 0x00000080
370#define GPIOR_GP2_OE 0x00000040
371#define GPIOR_GP1_OE 0x00000020
372#define GPIOR_GP3_OUT 0x00000004
373#define GPIOR_GP1_OUT 0x00000001
374
375#define LINK_AUTONEGOTIATE 0x01
376#define LINK_DOWN 0x02
377#define LINK_UP 0x04
378
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400379#define HW_ADDR_LEN sizeof(dma_addr_t)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380#define desc_addr_set(desc, addr) \
381 do { \
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400382 ((desc)[0] = cpu_to_le32(addr)); \
383 if (HW_ADDR_LEN == 8) \
384 (desc)[1] = cpu_to_le32(((u64)addr) >> 32); \
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 } while(0)
386#define desc_addr_get(desc) \
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400387 (le32_to_cpu((desc)[0]) | \
388 (HW_ADDR_LEN == 8 ? ((dma_addr_t)le32_to_cpu((desc)[1]))<<32 : 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389
390#define DESC_LINK 0
391#define DESC_BUFPTR (DESC_LINK + HW_ADDR_LEN/4)
392#define DESC_CMDSTS (DESC_BUFPTR + HW_ADDR_LEN/4)
393#define DESC_EXTSTS (DESC_CMDSTS + 4/4)
394
395#define CMDSTS_OWN 0x80000000
396#define CMDSTS_MORE 0x40000000
397#define CMDSTS_INTR 0x20000000
398#define CMDSTS_ERR 0x10000000
399#define CMDSTS_OK 0x08000000
400#define CMDSTS_RUNT 0x00200000
401#define CMDSTS_LEN_MASK 0x0000ffff
402
403#define CMDSTS_DEST_MASK 0x01800000
404#define CMDSTS_DEST_SELF 0x00800000
405#define CMDSTS_DEST_MULTI 0x01000000
406
407#define DESC_SIZE 8 /* Should be cache line sized */
408
409struct rx_info {
410 spinlock_t lock;
411 int up;
412 long idle;
413
414 struct sk_buff *skbs[NR_RX_DESC];
415
416 u32 *next_rx_desc;
417 u16 next_rx, next_empty;
418
419 u32 *descs;
420 dma_addr_t phy_descs;
421};
422
423
424struct ns83820 {
425 struct net_device_stats stats;
426 u8 __iomem *base;
427
428 struct pci_dev *pci_dev;
429
430#ifdef NS83820_VLAN_ACCEL_SUPPORT
431 struct vlan_group *vlgrp;
432#endif
433
434 struct rx_info rx_info;
435 struct tasklet_struct rx_tasklet;
436
437 unsigned ihr;
438 struct work_struct tq_refill;
439
440 /* protects everything below. irqsave when using. */
441 spinlock_t misc_lock;
442
443 u32 CFG_cache;
444
445 u32 MEAR_cache;
446 u32 IMR_cache;
447 struct eeprom ee;
448
449 unsigned linkstate;
450
451 spinlock_t tx_lock;
452
453 u16 tx_done_idx;
454 u16 tx_idx;
455 volatile u16 tx_free_idx; /* idx of free desc chain */
456 u16 tx_intr_idx;
457
458 atomic_t nr_tx_skbs;
459 struct sk_buff *tx_skbs[NR_TX_DESC];
460
461 char pad[16] __attribute__((aligned(16)));
462 u32 *tx_descs;
463 dma_addr_t tx_phy_descs;
464
465 struct timer_list tx_watchdog;
466};
467
468static inline struct ns83820 *PRIV(struct net_device *dev)
469{
470 return netdev_priv(dev);
471}
472
473#define __kick_rx(dev) writel(CR_RXE, dev->base + CR)
474
475static inline void kick_rx(struct net_device *ndev)
476{
477 struct ns83820 *dev = PRIV(ndev);
478 dprintk("kick_rx: maybe kicking\n");
479 if (test_and_clear_bit(0, &dev->rx_info.idle)) {
480 dprintk("actually kicking\n");
481 writel(dev->rx_info.phy_descs +
482 (4 * DESC_SIZE * dev->rx_info.next_rx),
483 dev->base + RXDP);
484 if (dev->rx_info.next_rx == dev->rx_info.next_empty)
485 printk(KERN_DEBUG "%s: uh-oh: next_rx == next_empty???\n",
486 ndev->name);
487 __kick_rx(dev);
488 }
489}
490
491//free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC
492#define start_tx_okay(dev) \
493 (((NR_TX_DESC-2 + dev->tx_done_idx - dev->tx_free_idx) % NR_TX_DESC) > MIN_TX_DESC_FREE)
494
495
496#ifdef NS83820_VLAN_ACCEL_SUPPORT
497static void ns83820_vlan_rx_register(struct net_device *ndev, struct vlan_group *grp)
498{
499 struct ns83820 *dev = PRIV(ndev);
500
501 spin_lock_irq(&dev->misc_lock);
502 spin_lock(&dev->tx_lock);
503
504 dev->vlgrp = grp;
505
506 spin_unlock(&dev->tx_lock);
507 spin_unlock_irq(&dev->misc_lock);
508}
509
510static void ns83820_vlan_rx_kill_vid(struct net_device *ndev, unsigned short vid)
511{
512 struct ns83820 *dev = PRIV(ndev);
513
514 spin_lock_irq(&dev->misc_lock);
515 spin_lock(&dev->tx_lock);
516 if (dev->vlgrp)
517 dev->vlgrp->vlan_devices[vid] = NULL;
518 spin_unlock(&dev->tx_lock);
519 spin_unlock_irq(&dev->misc_lock);
520}
521#endif
522
523/* Packet Receiver
524 *
525 * The hardware supports linked lists of receive descriptors for
526 * which ownership is transfered back and forth by means of an
527 * ownership bit. While the hardware does support the use of a
528 * ring for receive descriptors, we only make use of a chain in
529 * an attempt to reduce bus traffic under heavy load scenarios.
530 * This will also make bugs a bit more obvious. The current code
531 * only makes use of a single rx chain; I hope to implement
532 * priority based rx for version 1.0. Goal: even under overload
533 * conditions, still route realtime traffic with as low jitter as
534 * possible.
535 */
536static inline void build_rx_desc(struct ns83820 *dev, u32 *desc, dma_addr_t link, dma_addr_t buf, u32 cmdsts, u32 extsts)
537{
538 desc_addr_set(desc + DESC_LINK, link);
539 desc_addr_set(desc + DESC_BUFPTR, buf);
540 desc[DESC_EXTSTS] = cpu_to_le32(extsts);
541 mb();
542 desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
543}
544
545#define nr_rx_empty(dev) ((NR_RX_DESC-2 + dev->rx_info.next_rx - dev->rx_info.next_empty) % NR_RX_DESC)
546static inline int ns83820_add_rx_skb(struct ns83820 *dev, struct sk_buff *skb)
547{
548 unsigned next_empty;
549 u32 cmdsts;
550 u32 *sg;
551 dma_addr_t buf;
552
553 next_empty = dev->rx_info.next_empty;
554
555 /* don't overrun last rx marker */
556 if (unlikely(nr_rx_empty(dev) <= 2)) {
557 kfree_skb(skb);
558 return 1;
559 }
560
561#if 0
562 dprintk("next_empty[%d] nr_used[%d] next_rx[%d]\n",
563 dev->rx_info.next_empty,
564 dev->rx_info.nr_used,
565 dev->rx_info.next_rx
566 );
567#endif
568
569 sg = dev->rx_info.descs + (next_empty * DESC_SIZE);
570 if (unlikely(NULL != dev->rx_info.skbs[next_empty]))
571 BUG();
572 dev->rx_info.skbs[next_empty] = skb;
573
574 dev->rx_info.next_empty = (next_empty + 1) % NR_RX_DESC;
575 cmdsts = REAL_RX_BUF_SIZE | CMDSTS_INTR;
576 buf = pci_map_single(dev->pci_dev, skb->tail,
577 REAL_RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
578 build_rx_desc(dev, sg, 0, buf, cmdsts, 0);
579 /* update link of previous rx */
580 if (likely(next_empty != dev->rx_info.next_rx))
581 dev->rx_info.descs[((NR_RX_DESC + next_empty - 1) % NR_RX_DESC) * DESC_SIZE] = cpu_to_le32(dev->rx_info.phy_descs + (next_empty * DESC_SIZE * 4));
582
583 return 0;
584}
585
586static inline int rx_refill(struct net_device *ndev, int gfp)
587{
588 struct ns83820 *dev = PRIV(ndev);
589 unsigned i;
590 unsigned long flags = 0;
591
592 if (unlikely(nr_rx_empty(dev) <= 2))
593 return 0;
594
595 dprintk("rx_refill(%p)\n", ndev);
596 if (gfp == GFP_ATOMIC)
597 spin_lock_irqsave(&dev->rx_info.lock, flags);
598 for (i=0; i<NR_RX_DESC; i++) {
599 struct sk_buff *skb;
600 long res;
601 /* extra 16 bytes for alignment */
602 skb = __dev_alloc_skb(REAL_RX_BUF_SIZE+16, gfp);
603 if (unlikely(!skb))
604 break;
605
606 res = (long)skb->tail & 0xf;
607 res = 0x10 - res;
608 res &= 0xf;
609 skb_reserve(skb, res);
610
611 skb->dev = ndev;
612 if (gfp != GFP_ATOMIC)
613 spin_lock_irqsave(&dev->rx_info.lock, flags);
614 res = ns83820_add_rx_skb(dev, skb);
615 if (gfp != GFP_ATOMIC)
616 spin_unlock_irqrestore(&dev->rx_info.lock, flags);
617 if (res) {
618 i = 1;
619 break;
620 }
621 }
622 if (gfp == GFP_ATOMIC)
623 spin_unlock_irqrestore(&dev->rx_info.lock, flags);
624
625 return i ? 0 : -ENOMEM;
626}
627
628static void FASTCALL(rx_refill_atomic(struct net_device *ndev));
629static void fastcall rx_refill_atomic(struct net_device *ndev)
630{
631 rx_refill(ndev, GFP_ATOMIC);
632}
633
634/* REFILL */
635static inline void queue_refill(void *_dev)
636{
637 struct net_device *ndev = _dev;
638 struct ns83820 *dev = PRIV(ndev);
639
640 rx_refill(ndev, GFP_KERNEL);
641 if (dev->rx_info.up)
642 kick_rx(ndev);
643}
644
645static inline void clear_rx_desc(struct ns83820 *dev, unsigned i)
646{
647 build_rx_desc(dev, dev->rx_info.descs + (DESC_SIZE * i), 0, 0, CMDSTS_OWN, 0);
648}
649
650static void FASTCALL(phy_intr(struct net_device *ndev));
651static void fastcall phy_intr(struct net_device *ndev)
652{
653 struct ns83820 *dev = PRIV(ndev);
654 static char *speeds[] = { "10", "100", "1000", "1000(?)", "1000F" };
655 u32 cfg, new_cfg;
656 u32 tbisr, tanar, tanlpar;
657 int speed, fullduplex, newlinkstate;
658
659 cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
660
661 if (dev->CFG_cache & CFG_TBI_EN) {
662 /* we have an optical transceiver */
663 tbisr = readl(dev->base + TBISR);
664 tanar = readl(dev->base + TANAR);
665 tanlpar = readl(dev->base + TANLPAR);
666 dprintk("phy_intr: tbisr=%08x, tanar=%08x, tanlpar=%08x\n",
667 tbisr, tanar, tanlpar);
668
669 if ( (fullduplex = (tanlpar & TANAR_FULL_DUP)
670 && (tanar & TANAR_FULL_DUP)) ) {
671
672 /* both of us are full duplex */
673 writel(readl(dev->base + TXCFG)
674 | TXCFG_CSI | TXCFG_HBI | TXCFG_ATP,
675 dev->base + TXCFG);
676 writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
677 dev->base + RXCFG);
678 /* Light up full duplex LED */
679 writel(readl(dev->base + GPIOR) | GPIOR_GP1_OUT,
680 dev->base + GPIOR);
681
682 } else if(((tanlpar & TANAR_HALF_DUP)
683 && (tanar & TANAR_HALF_DUP))
684 || ((tanlpar & TANAR_FULL_DUP)
685 && (tanar & TANAR_HALF_DUP))
686 || ((tanlpar & TANAR_HALF_DUP)
687 && (tanar & TANAR_FULL_DUP))) {
688
689 /* one or both of us are half duplex */
690 writel((readl(dev->base + TXCFG)
691 & ~(TXCFG_CSI | TXCFG_HBI)) | TXCFG_ATP,
692 dev->base + TXCFG);
693 writel(readl(dev->base + RXCFG) & ~RXCFG_RX_FD,
694 dev->base + RXCFG);
695 /* Turn off full duplex LED */
696 writel(readl(dev->base + GPIOR) & ~GPIOR_GP1_OUT,
697 dev->base + GPIOR);
698 }
699
700 speed = 4; /* 1000F */
701
702 } else {
703 /* we have a copper transceiver */
704 new_cfg = dev->CFG_cache & ~(CFG_SB | CFG_MODE_1000 | CFG_SPDSTS);
705
706 if (cfg & CFG_SPDSTS1)
707 new_cfg |= CFG_MODE_1000;
708 else
709 new_cfg &= ~CFG_MODE_1000;
710
711 speed = ((cfg / CFG_SPDSTS0) & 3);
712 fullduplex = (cfg & CFG_DUPSTS);
713
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400714 if (fullduplex) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700715 new_cfg |= CFG_SB;
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400716 writel(readl(dev->base + TXCFG)
717 | TXCFG_CSI | TXCFG_HBI,
718 dev->base + TXCFG);
719 writel(readl(dev->base + RXCFG) | RXCFG_RX_FD,
720 dev->base + RXCFG);
721 } else {
722 writel(readl(dev->base + TXCFG)
723 & ~(TXCFG_CSI | TXCFG_HBI),
724 dev->base + TXCFG);
725 writel(readl(dev->base + RXCFG) & ~(RXCFG_RX_FD),
726 dev->base + RXCFG);
727 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728
729 if ((cfg & CFG_LNKSTS) &&
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -0400730 ((new_cfg ^ dev->CFG_cache) != 0)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 writel(new_cfg, dev->base + CFG);
732 dev->CFG_cache = new_cfg;
733 }
734
735 dev->CFG_cache &= ~CFG_SPDSTS;
736 dev->CFG_cache |= cfg & CFG_SPDSTS;
737 }
738
739 newlinkstate = (cfg & CFG_LNKSTS) ? LINK_UP : LINK_DOWN;
740
741 if (newlinkstate & LINK_UP
742 && dev->linkstate != newlinkstate) {
743 netif_start_queue(ndev);
744 netif_wake_queue(ndev);
745 printk(KERN_INFO "%s: link now %s mbps, %s duplex and up.\n",
746 ndev->name,
747 speeds[speed],
748 fullduplex ? "full" : "half");
749 } else if (newlinkstate & LINK_DOWN
750 && dev->linkstate != newlinkstate) {
751 netif_stop_queue(ndev);
752 printk(KERN_INFO "%s: link now down.\n", ndev->name);
753 }
754
755 dev->linkstate = newlinkstate;
756}
757
758static int ns83820_setup_rx(struct net_device *ndev)
759{
760 struct ns83820 *dev = PRIV(ndev);
761 unsigned i;
762 int ret;
763
764 dprintk("ns83820_setup_rx(%p)\n", ndev);
765
766 dev->rx_info.idle = 1;
767 dev->rx_info.next_rx = 0;
768 dev->rx_info.next_rx_desc = dev->rx_info.descs;
769 dev->rx_info.next_empty = 0;
770
771 for (i=0; i<NR_RX_DESC; i++)
772 clear_rx_desc(dev, i);
773
774 writel(0, dev->base + RXDP_HI);
775 writel(dev->rx_info.phy_descs, dev->base + RXDP);
776
777 ret = rx_refill(ndev, GFP_KERNEL);
778 if (!ret) {
779 dprintk("starting receiver\n");
780 /* prevent the interrupt handler from stomping on us */
781 spin_lock_irq(&dev->rx_info.lock);
782
783 writel(0x0001, dev->base + CCSR);
784 writel(0, dev->base + RFCR);
785 writel(0x7fc00000, dev->base + RFCR);
786 writel(0xffc00000, dev->base + RFCR);
787
788 dev->rx_info.up = 1;
789
790 phy_intr(ndev);
791
792 /* Okay, let it rip */
793 spin_lock_irq(&dev->misc_lock);
794 dev->IMR_cache |= ISR_PHY;
795 dev->IMR_cache |= ISR_RXRCMP;
796 //dev->IMR_cache |= ISR_RXERR;
797 //dev->IMR_cache |= ISR_RXOK;
798 dev->IMR_cache |= ISR_RXORN;
799 dev->IMR_cache |= ISR_RXSOVR;
800 dev->IMR_cache |= ISR_RXDESC;
801 dev->IMR_cache |= ISR_RXIDLE;
802 dev->IMR_cache |= ISR_TXDESC;
803 dev->IMR_cache |= ISR_TXIDLE;
804
805 writel(dev->IMR_cache, dev->base + IMR);
806 writel(1, dev->base + IER);
807 spin_unlock_irq(&dev->misc_lock);
808
809 kick_rx(ndev);
810
811 spin_unlock_irq(&dev->rx_info.lock);
812 }
813 return ret;
814}
815
816static void ns83820_cleanup_rx(struct ns83820 *dev)
817{
818 unsigned i;
819 unsigned long flags;
820
821 dprintk("ns83820_cleanup_rx(%p)\n", dev);
822
823 /* disable receive interrupts */
824 spin_lock_irqsave(&dev->misc_lock, flags);
825 dev->IMR_cache &= ~(ISR_RXOK | ISR_RXDESC | ISR_RXERR | ISR_RXEARLY | ISR_RXIDLE);
826 writel(dev->IMR_cache, dev->base + IMR);
827 spin_unlock_irqrestore(&dev->misc_lock, flags);
828
829 /* synchronize with the interrupt handler and kill it */
830 dev->rx_info.up = 0;
831 synchronize_irq(dev->pci_dev->irq);
832
833 /* touch the pci bus... */
834 readl(dev->base + IMR);
835
836 /* assumes the transmitter is already disabled and reset */
837 writel(0, dev->base + RXDP_HI);
838 writel(0, dev->base + RXDP);
839
840 for (i=0; i<NR_RX_DESC; i++) {
841 struct sk_buff *skb = dev->rx_info.skbs[i];
842 dev->rx_info.skbs[i] = NULL;
843 clear_rx_desc(dev, i);
844 if (skb)
845 kfree_skb(skb);
846 }
847}
848
849static void FASTCALL(ns83820_rx_kick(struct net_device *ndev));
850static void fastcall ns83820_rx_kick(struct net_device *ndev)
851{
852 struct ns83820 *dev = PRIV(ndev);
853 /*if (nr_rx_empty(dev) >= NR_RX_DESC/4)*/ {
854 if (dev->rx_info.up) {
855 rx_refill_atomic(ndev);
856 kick_rx(ndev);
857 }
858 }
859
860 if (dev->rx_info.up && nr_rx_empty(dev) > NR_RX_DESC*3/4)
861 schedule_work(&dev->tq_refill);
862 else
863 kick_rx(ndev);
864 if (dev->rx_info.idle)
865 printk(KERN_DEBUG "%s: BAD\n", ndev->name);
866}
867
868/* rx_irq
869 *
870 */
871static void FASTCALL(rx_irq(struct net_device *ndev));
872static void fastcall rx_irq(struct net_device *ndev)
873{
874 struct ns83820 *dev = PRIV(ndev);
875 struct rx_info *info = &dev->rx_info;
876 unsigned next_rx;
877 int rx_rc, len;
878 u32 cmdsts, *desc;
879 unsigned long flags;
880 int nr = 0;
881
882 dprintk("rx_irq(%p)\n", ndev);
883 dprintk("rxdp: %08x, descs: %08lx next_rx[%d]: %p next_empty[%d]: %p\n",
884 readl(dev->base + RXDP),
885 (long)(dev->rx_info.phy_descs),
886 (int)dev->rx_info.next_rx,
887 (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_rx)),
888 (int)dev->rx_info.next_empty,
889 (dev->rx_info.descs + (DESC_SIZE * dev->rx_info.next_empty))
890 );
891
892 spin_lock_irqsave(&info->lock, flags);
893 if (!info->up)
894 goto out;
895
896 dprintk("walking descs\n");
897 next_rx = info->next_rx;
898 desc = info->next_rx_desc;
899 while ((CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) &&
900 (cmdsts != CMDSTS_OWN)) {
901 struct sk_buff *skb;
902 u32 extsts = le32_to_cpu(desc[DESC_EXTSTS]);
903 dma_addr_t bufptr = desc_addr_get(desc + DESC_BUFPTR);
904
905 dprintk("cmdsts: %08x\n", cmdsts);
906 dprintk("link: %08x\n", cpu_to_le32(desc[DESC_LINK]));
907 dprintk("extsts: %08x\n", extsts);
908
909 skb = info->skbs[next_rx];
910 info->skbs[next_rx] = NULL;
911 info->next_rx = (next_rx + 1) % NR_RX_DESC;
912
913 mb();
914 clear_rx_desc(dev, next_rx);
915
916 pci_unmap_single(dev->pci_dev, bufptr,
917 RX_BUF_SIZE, PCI_DMA_FROMDEVICE);
918 len = cmdsts & CMDSTS_LEN_MASK;
919#ifdef NS83820_VLAN_ACCEL_SUPPORT
920 /* NH: As was mentioned below, this chip is kinda
921 * brain dead about vlan tag stripping. Frames
922 * that are 64 bytes with a vlan header appended
923 * like arp frames, or pings, are flagged as Runts
924 * when the tag is stripped and hardware. This
925 * also means that the OK bit in the descriptor
926 * is cleared when the frame comes in so we have
927 * to do a specific length check here to make sure
928 * the frame would have been ok, had we not stripped
929 * the tag.
930 */
931 if (likely((CMDSTS_OK & cmdsts) ||
932 ((cmdsts & CMDSTS_RUNT) && len >= 56))) {
933#else
934 if (likely(CMDSTS_OK & cmdsts)) {
935#endif
936 skb_put(skb, len);
937 if (unlikely(!skb))
938 goto netdev_mangle_me_harder_failed;
939 if (cmdsts & CMDSTS_DEST_MULTI)
940 dev->stats.multicast ++;
941 dev->stats.rx_packets ++;
942 dev->stats.rx_bytes += len;
943 if ((extsts & 0x002a0000) && !(extsts & 0x00540000)) {
944 skb->ip_summed = CHECKSUM_UNNECESSARY;
945 } else {
946 skb->ip_summed = CHECKSUM_NONE;
947 }
948 skb->protocol = eth_type_trans(skb, ndev);
949#ifdef NS83820_VLAN_ACCEL_SUPPORT
950 if(extsts & EXTSTS_VPKT) {
951 unsigned short tag;
952 tag = ntohs(extsts & EXTSTS_VTG_MASK);
953 rx_rc = vlan_hwaccel_rx(skb,dev->vlgrp,tag);
954 } else {
955 rx_rc = netif_rx(skb);
956 }
957#else
958 rx_rc = netif_rx(skb);
959#endif
960 if (NET_RX_DROP == rx_rc) {
961netdev_mangle_me_harder_failed:
962 dev->stats.rx_dropped ++;
963 }
964 } else {
965 kfree_skb(skb);
966 }
967
968 nr++;
969 next_rx = info->next_rx;
970 desc = info->descs + (DESC_SIZE * next_rx);
971 }
972 info->next_rx = next_rx;
973 info->next_rx_desc = info->descs + (DESC_SIZE * next_rx);
974
975out:
976 if (0 && !nr) {
977 Dprintk("dazed: cmdsts_f: %08x\n", cmdsts);
978 }
979
980 spin_unlock_irqrestore(&info->lock, flags);
981}
982
983static void rx_action(unsigned long _dev)
984{
985 struct net_device *ndev = (void *)_dev;
986 struct ns83820 *dev = PRIV(ndev);
987 rx_irq(ndev);
988 writel(ihr, dev->base + IHR);
989
990 spin_lock_irq(&dev->misc_lock);
991 dev->IMR_cache |= ISR_RXDESC;
992 writel(dev->IMR_cache, dev->base + IMR);
993 spin_unlock_irq(&dev->misc_lock);
994
995 rx_irq(ndev);
996 ns83820_rx_kick(ndev);
997}
998
999/* Packet Transmit code
1000 */
1001static inline void kick_tx(struct ns83820 *dev)
1002{
1003 dprintk("kick_tx(%p): tx_idx=%d free_idx=%d\n",
1004 dev, dev->tx_idx, dev->tx_free_idx);
1005 writel(CR_TXE, dev->base + CR);
1006}
1007
1008/* No spinlock needed on the transmit irq path as the interrupt handler is
1009 * serialized.
1010 */
1011static void do_tx_done(struct net_device *ndev)
1012{
1013 struct ns83820 *dev = PRIV(ndev);
1014 u32 cmdsts, tx_done_idx, *desc;
1015
1016 spin_lock_irq(&dev->tx_lock);
1017
1018 dprintk("do_tx_done(%p)\n", ndev);
1019 tx_done_idx = dev->tx_done_idx;
1020 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1021
1022 dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1023 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1024 while ((tx_done_idx != dev->tx_free_idx) &&
1025 !(CMDSTS_OWN & (cmdsts = le32_to_cpu(desc[DESC_CMDSTS]))) ) {
1026 struct sk_buff *skb;
1027 unsigned len;
1028 dma_addr_t addr;
1029
1030 if (cmdsts & CMDSTS_ERR)
1031 dev->stats.tx_errors ++;
1032 if (cmdsts & CMDSTS_OK)
1033 dev->stats.tx_packets ++;
1034 if (cmdsts & CMDSTS_OK)
1035 dev->stats.tx_bytes += cmdsts & 0xffff;
1036
1037 dprintk("tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1038 tx_done_idx, dev->tx_free_idx, cmdsts);
1039 skb = dev->tx_skbs[tx_done_idx];
1040 dev->tx_skbs[tx_done_idx] = NULL;
1041 dprintk("done(%p)\n", skb);
1042
1043 len = cmdsts & CMDSTS_LEN_MASK;
1044 addr = desc_addr_get(desc + DESC_BUFPTR);
1045 if (skb) {
1046 pci_unmap_single(dev->pci_dev,
1047 addr,
1048 len,
1049 PCI_DMA_TODEVICE);
1050 dev_kfree_skb_irq(skb);
1051 atomic_dec(&dev->nr_tx_skbs);
1052 } else
1053 pci_unmap_page(dev->pci_dev,
1054 addr,
1055 len,
1056 PCI_DMA_TODEVICE);
1057
1058 tx_done_idx = (tx_done_idx + 1) % NR_TX_DESC;
1059 dev->tx_done_idx = tx_done_idx;
1060 desc[DESC_CMDSTS] = cpu_to_le32(0);
1061 mb();
1062 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1063 }
1064
1065 /* Allow network stack to resume queueing packets after we've
1066 * finished transmitting at least 1/4 of the packets in the queue.
1067 */
1068 if (netif_queue_stopped(ndev) && start_tx_okay(dev)) {
1069 dprintk("start_queue(%p)\n", ndev);
1070 netif_start_queue(ndev);
1071 netif_wake_queue(ndev);
1072 }
1073 spin_unlock_irq(&dev->tx_lock);
1074}
1075
1076static void ns83820_cleanup_tx(struct ns83820 *dev)
1077{
1078 unsigned i;
1079
1080 for (i=0; i<NR_TX_DESC; i++) {
1081 struct sk_buff *skb = dev->tx_skbs[i];
1082 dev->tx_skbs[i] = NULL;
1083 if (skb) {
1084 u32 *desc = dev->tx_descs + (i * DESC_SIZE);
1085 pci_unmap_single(dev->pci_dev,
1086 desc_addr_get(desc + DESC_BUFPTR),
1087 le32_to_cpu(desc[DESC_CMDSTS]) & CMDSTS_LEN_MASK,
1088 PCI_DMA_TODEVICE);
1089 dev_kfree_skb_irq(skb);
1090 atomic_dec(&dev->nr_tx_skbs);
1091 }
1092 }
1093
1094 memset(dev->tx_descs, 0, NR_TX_DESC * DESC_SIZE * 4);
1095}
1096
1097/* transmit routine. This code relies on the network layer serializing
1098 * its calls in, but will run happily in parallel with the interrupt
1099 * handler. This code currently has provisions for fragmenting tx buffers
1100 * while trying to track down a bug in either the zero copy code or
1101 * the tx fifo (hence the MAX_FRAG_LEN).
1102 */
1103static int ns83820_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
1104{
1105 struct ns83820 *dev = PRIV(ndev);
1106 u32 free_idx, cmdsts, extsts;
1107 int nr_free, nr_frags;
1108 unsigned tx_done_idx, last_idx;
1109 dma_addr_t buf;
1110 unsigned len;
1111 skb_frag_t *frag;
1112 int stopped = 0;
1113 int do_intr = 0;
1114 volatile u32 *first_desc;
1115
1116 dprintk("ns83820_hard_start_xmit\n");
1117
1118 nr_frags = skb_shinfo(skb)->nr_frags;
1119again:
1120 if (unlikely(dev->CFG_cache & CFG_LNKSTS)) {
1121 netif_stop_queue(ndev);
1122 if (unlikely(dev->CFG_cache & CFG_LNKSTS))
1123 return 1;
1124 netif_start_queue(ndev);
1125 }
1126
1127 last_idx = free_idx = dev->tx_free_idx;
1128 tx_done_idx = dev->tx_done_idx;
1129 nr_free = (tx_done_idx + NR_TX_DESC-2 - free_idx) % NR_TX_DESC;
1130 nr_free -= 1;
1131 if (nr_free <= nr_frags) {
1132 dprintk("stop_queue - not enough(%p)\n", ndev);
1133 netif_stop_queue(ndev);
1134
1135 /* Check again: we may have raced with a tx done irq */
1136 if (dev->tx_done_idx != tx_done_idx) {
1137 dprintk("restart queue(%p)\n", ndev);
1138 netif_start_queue(ndev);
1139 goto again;
1140 }
1141 return 1;
1142 }
1143
1144 if (free_idx == dev->tx_intr_idx) {
1145 do_intr = 1;
1146 dev->tx_intr_idx = (dev->tx_intr_idx + NR_TX_DESC/4) % NR_TX_DESC;
1147 }
1148
1149 nr_free -= nr_frags;
1150 if (nr_free < MIN_TX_DESC_FREE) {
1151 dprintk("stop_queue - last entry(%p)\n", ndev);
1152 netif_stop_queue(ndev);
1153 stopped = 1;
1154 }
1155
1156 frag = skb_shinfo(skb)->frags;
1157 if (!nr_frags)
1158 frag = NULL;
1159 extsts = 0;
1160 if (skb->ip_summed == CHECKSUM_HW) {
1161 extsts |= EXTSTS_IPPKT;
1162 if (IPPROTO_TCP == skb->nh.iph->protocol)
1163 extsts |= EXTSTS_TCPPKT;
1164 else if (IPPROTO_UDP == skb->nh.iph->protocol)
1165 extsts |= EXTSTS_UDPPKT;
1166 }
1167
1168#ifdef NS83820_VLAN_ACCEL_SUPPORT
1169 if(vlan_tx_tag_present(skb)) {
1170 /* fetch the vlan tag info out of the
1171 * ancilliary data if the vlan code
1172 * is using hw vlan acceleration
1173 */
1174 short tag = vlan_tx_tag_get(skb);
1175 extsts |= (EXTSTS_VPKT | htons(tag));
1176 }
1177#endif
1178
1179 len = skb->len;
1180 if (nr_frags)
1181 len -= skb->data_len;
1182 buf = pci_map_single(dev->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
1183
1184 first_desc = dev->tx_descs + (free_idx * DESC_SIZE);
1185
1186 for (;;) {
1187 volatile u32 *desc = dev->tx_descs + (free_idx * DESC_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
1189 dprintk("frag[%3u]: %4u @ 0x%08Lx\n", free_idx, len,
1190 (unsigned long long)buf);
1191 last_idx = free_idx;
1192 free_idx = (free_idx + 1) % NR_TX_DESC;
1193 desc[DESC_LINK] = cpu_to_le32(dev->tx_phy_descs + (free_idx * DESC_SIZE * 4));
1194 desc_addr_set(desc + DESC_BUFPTR, buf);
1195 desc[DESC_EXTSTS] = cpu_to_le32(extsts);
1196
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001197 cmdsts = ((nr_frags) ? CMDSTS_MORE : do_intr ? CMDSTS_INTR : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001198 cmdsts |= (desc == first_desc) ? 0 : CMDSTS_OWN;
1199 cmdsts |= len;
1200 desc[DESC_CMDSTS] = cpu_to_le32(cmdsts);
1201
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 if (!nr_frags)
1203 break;
1204
1205 buf = pci_map_page(dev->pci_dev, frag->page,
1206 frag->page_offset,
1207 frag->size, PCI_DMA_TODEVICE);
1208 dprintk("frag: buf=%08Lx page=%08lx offset=%08lx\n",
1209 (long long)buf, (long) page_to_pfn(frag->page),
1210 frag->page_offset);
1211 len = frag->size;
1212 frag++;
1213 nr_frags--;
1214 }
1215 dprintk("done pkt\n");
1216
1217 spin_lock_irq(&dev->tx_lock);
1218 dev->tx_skbs[last_idx] = skb;
1219 first_desc[DESC_CMDSTS] |= cpu_to_le32(CMDSTS_OWN);
1220 dev->tx_free_idx = free_idx;
1221 atomic_inc(&dev->nr_tx_skbs);
1222 spin_unlock_irq(&dev->tx_lock);
1223
1224 kick_tx(dev);
1225
1226 /* Check again: we may have raced with a tx done irq */
1227 if (stopped && (dev->tx_done_idx != tx_done_idx) && start_tx_okay(dev))
1228 netif_start_queue(ndev);
1229
1230 /* set the transmit start time to catch transmit timeouts */
1231 ndev->trans_start = jiffies;
1232 return 0;
1233}
1234
1235static void ns83820_update_stats(struct ns83820 *dev)
1236{
1237 u8 __iomem *base = dev->base;
1238
1239 /* the DP83820 will freeze counters, so we need to read all of them */
1240 dev->stats.rx_errors += readl(base + 0x60) & 0xffff;
1241 dev->stats.rx_crc_errors += readl(base + 0x64) & 0xffff;
1242 dev->stats.rx_missed_errors += readl(base + 0x68) & 0xffff;
1243 dev->stats.rx_frame_errors += readl(base + 0x6c) & 0xffff;
1244 /*dev->stats.rx_symbol_errors +=*/ readl(base + 0x70);
1245 dev->stats.rx_length_errors += readl(base + 0x74) & 0xffff;
1246 dev->stats.rx_length_errors += readl(base + 0x78) & 0xffff;
1247 /*dev->stats.rx_badopcode_errors += */ readl(base + 0x7c);
1248 /*dev->stats.rx_pause_count += */ readl(base + 0x80);
1249 /*dev->stats.tx_pause_count += */ readl(base + 0x84);
1250 dev->stats.tx_carrier_errors += readl(base + 0x88) & 0xff;
1251}
1252
1253static struct net_device_stats *ns83820_get_stats(struct net_device *ndev)
1254{
1255 struct ns83820 *dev = PRIV(ndev);
1256
1257 /* somewhat overkill */
1258 spin_lock_irq(&dev->misc_lock);
1259 ns83820_update_stats(dev);
1260 spin_unlock_irq(&dev->misc_lock);
1261
1262 return &dev->stats;
1263}
1264
1265static void ns83820_get_drvinfo(struct net_device *ndev, struct ethtool_drvinfo *info)
1266{
1267 struct ns83820 *dev = PRIV(ndev);
1268 strcpy(info->driver, "ns83820");
1269 strcpy(info->version, VERSION);
1270 strcpy(info->bus_info, pci_name(dev->pci_dev));
1271}
1272
1273static u32 ns83820_get_link(struct net_device *ndev)
1274{
1275 struct ns83820 *dev = PRIV(ndev);
1276 u32 cfg = readl(dev->base + CFG) ^ SPDSTS_POLARITY;
1277 return cfg & CFG_LNKSTS ? 1 : 0;
1278}
1279
1280static struct ethtool_ops ops = {
1281 .get_drvinfo = ns83820_get_drvinfo,
1282 .get_link = ns83820_get_link
1283};
1284
1285static void ns83820_mib_isr(struct ns83820 *dev)
1286{
1287 spin_lock(&dev->misc_lock);
1288 ns83820_update_stats(dev);
1289 spin_unlock(&dev->misc_lock);
1290}
1291
1292static void ns83820_do_isr(struct net_device *ndev, u32 isr);
1293static irqreturn_t ns83820_irq(int foo, void *data, struct pt_regs *regs)
1294{
1295 struct net_device *ndev = data;
1296 struct ns83820 *dev = PRIV(ndev);
1297 u32 isr;
1298 dprintk("ns83820_irq(%p)\n", ndev);
1299
1300 dev->ihr = 0;
1301
1302 isr = readl(dev->base + ISR);
1303 dprintk("irq: %08x\n", isr);
1304 ns83820_do_isr(ndev, isr);
1305 return IRQ_HANDLED;
1306}
1307
1308static void ns83820_do_isr(struct net_device *ndev, u32 isr)
1309{
1310 struct ns83820 *dev = PRIV(ndev);
1311#ifdef DEBUG
1312 if (isr & ~(ISR_PHY | ISR_RXDESC | ISR_RXEARLY | ISR_RXOK | ISR_RXERR | ISR_TXIDLE | ISR_TXOK | ISR_TXDESC))
1313 Dprintk("odd isr? 0x%08x\n", isr);
1314#endif
1315
1316 if (ISR_RXIDLE & isr) {
1317 dev->rx_info.idle = 1;
1318 Dprintk("oh dear, we are idle\n");
1319 ns83820_rx_kick(ndev);
1320 }
1321
1322 if ((ISR_RXDESC | ISR_RXOK) & isr) {
1323 prefetch(dev->rx_info.next_rx_desc);
1324
1325 spin_lock_irq(&dev->misc_lock);
1326 dev->IMR_cache &= ~(ISR_RXDESC | ISR_RXOK);
1327 writel(dev->IMR_cache, dev->base + IMR);
1328 spin_unlock_irq(&dev->misc_lock);
1329
1330 tasklet_schedule(&dev->rx_tasklet);
1331 //rx_irq(ndev);
1332 //writel(4, dev->base + IHR);
1333 }
1334
1335 if ((ISR_RXIDLE | ISR_RXORN | ISR_RXDESC | ISR_RXOK | ISR_RXERR) & isr)
1336 ns83820_rx_kick(ndev);
1337
1338 if (unlikely(ISR_RXSOVR & isr)) {
1339 //printk("overrun: rxsovr\n");
1340 dev->stats.rx_fifo_errors ++;
1341 }
1342
1343 if (unlikely(ISR_RXORN & isr)) {
1344 //printk("overrun: rxorn\n");
1345 dev->stats.rx_fifo_errors ++;
1346 }
1347
1348 if ((ISR_RXRCMP & isr) && dev->rx_info.up)
1349 writel(CR_RXE, dev->base + CR);
1350
1351 if (ISR_TXIDLE & isr) {
1352 u32 txdp;
1353 txdp = readl(dev->base + TXDP);
1354 dprintk("txdp: %08x\n", txdp);
1355 txdp -= dev->tx_phy_descs;
1356 dev->tx_idx = txdp / (DESC_SIZE * 4);
1357 if (dev->tx_idx >= NR_TX_DESC) {
1358 printk(KERN_ALERT "%s: BUG -- txdp out of range\n", ndev->name);
1359 dev->tx_idx = 0;
1360 }
1361 /* The may have been a race between a pci originated read
1362 * and the descriptor update from the cpu. Just in case,
1363 * kick the transmitter if the hardware thinks it is on a
1364 * different descriptor than we are.
1365 */
1366 if (dev->tx_idx != dev->tx_free_idx)
1367 kick_tx(dev);
1368 }
1369
1370 /* Defer tx ring processing until more than a minimum amount of
1371 * work has accumulated
1372 */
1373 if ((ISR_TXDESC | ISR_TXIDLE | ISR_TXOK | ISR_TXERR) & isr) {
1374 do_tx_done(ndev);
1375
1376 /* Disable TxOk if there are no outstanding tx packets.
1377 */
1378 if ((dev->tx_done_idx == dev->tx_free_idx) &&
1379 (dev->IMR_cache & ISR_TXOK)) {
1380 spin_lock_irq(&dev->misc_lock);
1381 dev->IMR_cache &= ~ISR_TXOK;
1382 writel(dev->IMR_cache, dev->base + IMR);
1383 spin_unlock_irq(&dev->misc_lock);
1384 }
1385 }
1386
1387 /* The TxIdle interrupt can come in before the transmit has
1388 * completed. Normally we reap packets off of the combination
1389 * of TxDesc and TxIdle and leave TxOk disabled (since it
1390 * occurs on every packet), but when no further irqs of this
1391 * nature are expected, we must enable TxOk.
1392 */
1393 if ((ISR_TXIDLE & isr) && (dev->tx_done_idx != dev->tx_free_idx)) {
1394 spin_lock_irq(&dev->misc_lock);
1395 dev->IMR_cache |= ISR_TXOK;
1396 writel(dev->IMR_cache, dev->base + IMR);
1397 spin_unlock_irq(&dev->misc_lock);
1398 }
1399
1400 /* MIB interrupt: one of the statistics counters is about to overflow */
1401 if (unlikely(ISR_MIB & isr))
1402 ns83820_mib_isr(dev);
1403
1404 /* PHY: Link up/down/negotiation state change */
1405 if (unlikely(ISR_PHY & isr))
1406 phy_intr(ndev);
1407
1408#if 0 /* Still working on the interrupt mitigation strategy */
1409 if (dev->ihr)
1410 writel(dev->ihr, dev->base + IHR);
1411#endif
1412}
1413
1414static void ns83820_do_reset(struct ns83820 *dev, u32 which)
1415{
1416 Dprintk("resetting chip...\n");
1417 writel(which, dev->base + CR);
1418 do {
1419 schedule();
1420 } while (readl(dev->base + CR) & which);
1421 Dprintk("okay!\n");
1422}
1423
1424static int ns83820_stop(struct net_device *ndev)
1425{
1426 struct ns83820 *dev = PRIV(ndev);
1427
1428 /* FIXME: protect against interrupt handler? */
1429 del_timer_sync(&dev->tx_watchdog);
1430
1431 /* disable interrupts */
1432 writel(0, dev->base + IMR);
1433 writel(0, dev->base + IER);
1434 readl(dev->base + IER);
1435
1436 dev->rx_info.up = 0;
1437 synchronize_irq(dev->pci_dev->irq);
1438
1439 ns83820_do_reset(dev, CR_RST);
1440
1441 synchronize_irq(dev->pci_dev->irq);
1442
1443 spin_lock_irq(&dev->misc_lock);
1444 dev->IMR_cache &= ~(ISR_TXURN | ISR_TXIDLE | ISR_TXERR | ISR_TXDESC | ISR_TXOK);
1445 spin_unlock_irq(&dev->misc_lock);
1446
1447 ns83820_cleanup_rx(dev);
1448 ns83820_cleanup_tx(dev);
1449
1450 return 0;
1451}
1452
1453static void ns83820_tx_timeout(struct net_device *ndev)
1454{
1455 struct ns83820 *dev = PRIV(ndev);
1456 u32 tx_done_idx, *desc;
1457 unsigned long flags;
1458
1459 local_irq_save(flags);
1460
1461 tx_done_idx = dev->tx_done_idx;
1462 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1463
1464 printk(KERN_INFO "%s: tx_timeout: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1465 ndev->name,
1466 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1467
1468#if defined(DEBUG)
1469 {
1470 u32 isr;
1471 isr = readl(dev->base + ISR);
1472 printk("irq: %08x imr: %08x\n", isr, dev->IMR_cache);
1473 ns83820_do_isr(ndev, isr);
1474 }
1475#endif
1476
1477 do_tx_done(ndev);
1478
1479 tx_done_idx = dev->tx_done_idx;
1480 desc = dev->tx_descs + (tx_done_idx * DESC_SIZE);
1481
1482 printk(KERN_INFO "%s: after: tx_done_idx=%d free_idx=%d cmdsts=%08x\n",
1483 ndev->name,
1484 tx_done_idx, dev->tx_free_idx, le32_to_cpu(desc[DESC_CMDSTS]));
1485
1486 local_irq_restore(flags);
1487}
1488
1489static void ns83820_tx_watch(unsigned long data)
1490{
1491 struct net_device *ndev = (void *)data;
1492 struct ns83820 *dev = PRIV(ndev);
1493
1494#if defined(DEBUG)
1495 printk("ns83820_tx_watch: %u %u %d\n",
1496 dev->tx_done_idx, dev->tx_free_idx, atomic_read(&dev->nr_tx_skbs)
1497 );
1498#endif
1499
1500 if (time_after(jiffies, ndev->trans_start + 1*HZ) &&
1501 dev->tx_done_idx != dev->tx_free_idx) {
1502 printk(KERN_DEBUG "%s: ns83820_tx_watch: %u %u %d\n",
1503 ndev->name,
1504 dev->tx_done_idx, dev->tx_free_idx,
1505 atomic_read(&dev->nr_tx_skbs));
1506 ns83820_tx_timeout(ndev);
1507 }
1508
1509 mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
1510}
1511
1512static int ns83820_open(struct net_device *ndev)
1513{
1514 struct ns83820 *dev = PRIV(ndev);
1515 unsigned i;
1516 u32 desc;
1517 int ret;
1518
1519 dprintk("ns83820_open\n");
1520
1521 writel(0, dev->base + PQCR);
1522
1523 ret = ns83820_setup_rx(ndev);
1524 if (ret)
1525 goto failed;
1526
1527 memset(dev->tx_descs, 0, 4 * NR_TX_DESC * DESC_SIZE);
1528 for (i=0; i<NR_TX_DESC; i++) {
1529 dev->tx_descs[(i * DESC_SIZE) + DESC_LINK]
1530 = cpu_to_le32(
1531 dev->tx_phy_descs
1532 + ((i+1) % NR_TX_DESC) * DESC_SIZE * 4);
1533 }
1534
1535 dev->tx_idx = 0;
1536 dev->tx_done_idx = 0;
1537 desc = dev->tx_phy_descs;
1538 writel(0, dev->base + TXDP_HI);
1539 writel(desc, dev->base + TXDP);
1540
1541 init_timer(&dev->tx_watchdog);
1542 dev->tx_watchdog.data = (unsigned long)ndev;
1543 dev->tx_watchdog.function = ns83820_tx_watch;
1544 mod_timer(&dev->tx_watchdog, jiffies + 2*HZ);
1545
1546 netif_start_queue(ndev); /* FIXME: wait for phy to come up */
1547
1548 return 0;
1549
1550failed:
1551 ns83820_stop(ndev);
1552 return ret;
1553}
1554
1555static void ns83820_getmac(struct ns83820 *dev, u8 *mac)
1556{
1557 unsigned i;
1558 for (i=0; i<3; i++) {
1559 u32 data;
1560#if 0 /* I've left this in as an example of how to use eeprom.h */
1561 data = eeprom_readw(&dev->ee, 0xa + 2 - i);
1562#else
1563 /* Read from the perfect match memory: this is loaded by
1564 * the chip from the EEPROM via the EELOAD self test.
1565 */
1566 writel(i*2, dev->base + RFCR);
1567 data = readl(dev->base + RFDR);
1568#endif
1569 *mac++ = data;
1570 *mac++ = data >> 8;
1571 }
1572}
1573
1574static int ns83820_change_mtu(struct net_device *ndev, int new_mtu)
1575{
1576 if (new_mtu > RX_BUF_SIZE)
1577 return -EINVAL;
1578 ndev->mtu = new_mtu;
1579 return 0;
1580}
1581
1582static void ns83820_set_multicast(struct net_device *ndev)
1583{
1584 struct ns83820 *dev = PRIV(ndev);
1585 u8 __iomem *rfcr = dev->base + RFCR;
1586 u32 and_mask = 0xffffffff;
1587 u32 or_mask = 0;
1588 u32 val;
1589
1590 if (ndev->flags & IFF_PROMISC)
1591 or_mask |= RFCR_AAU | RFCR_AAM;
1592 else
1593 and_mask &= ~(RFCR_AAU | RFCR_AAM);
1594
1595 if (ndev->flags & IFF_ALLMULTI)
1596 or_mask |= RFCR_AAM;
1597 else
1598 and_mask &= ~RFCR_AAM;
1599
1600 spin_lock_irq(&dev->misc_lock);
1601 val = (readl(rfcr) & and_mask) | or_mask;
1602 /* Ramit : RFCR Write Fix doc says RFEN must be 0 modify other bits */
1603 writel(val & ~RFCR_RFEN, rfcr);
1604 writel(val, rfcr);
1605 spin_unlock_irq(&dev->misc_lock);
1606}
1607
1608static void ns83820_run_bist(struct net_device *ndev, const char *name, u32 enable, u32 done, u32 fail)
1609{
1610 struct ns83820 *dev = PRIV(ndev);
1611 int timed_out = 0;
1612 long start;
1613 u32 status;
1614 int loops = 0;
1615
1616 dprintk("%s: start %s\n", ndev->name, name);
1617
1618 start = jiffies;
1619
1620 writel(enable, dev->base + PTSCR);
1621 for (;;) {
1622 loops++;
1623 status = readl(dev->base + PTSCR);
1624 if (!(status & enable))
1625 break;
1626 if (status & done)
1627 break;
1628 if (status & fail)
1629 break;
1630 if ((jiffies - start) >= HZ) {
1631 timed_out = 1;
1632 break;
1633 }
1634 set_current_state(TASK_UNINTERRUPTIBLE);
1635 schedule_timeout(1);
1636 }
1637
1638 if (status & fail)
1639 printk(KERN_INFO "%s: %s failed! (0x%08x & 0x%08x)\n",
1640 ndev->name, name, status, fail);
1641 else if (timed_out)
1642 printk(KERN_INFO "%s: run_bist %s timed out! (%08x)\n",
1643 ndev->name, name, status);
1644
1645 dprintk("%s: done %s in %d loops\n", ndev->name, name, loops);
1646}
1647
1648#ifdef PHY_CODE_IS_FINISHED
1649static void ns83820_mii_write_bit(struct ns83820 *dev, int bit)
1650{
1651 /* drive MDC low */
1652 dev->MEAR_cache &= ~MEAR_MDC;
1653 writel(dev->MEAR_cache, dev->base + MEAR);
1654 readl(dev->base + MEAR);
1655
1656 /* enable output, set bit */
1657 dev->MEAR_cache |= MEAR_MDDIR;
1658 if (bit)
1659 dev->MEAR_cache |= MEAR_MDIO;
1660 else
1661 dev->MEAR_cache &= ~MEAR_MDIO;
1662
1663 /* set the output bit */
1664 writel(dev->MEAR_cache, dev->base + MEAR);
1665 readl(dev->base + MEAR);
1666
1667 /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
1668 udelay(1);
1669
1670 /* drive MDC high causing the data bit to be latched */
1671 dev->MEAR_cache |= MEAR_MDC;
1672 writel(dev->MEAR_cache, dev->base + MEAR);
1673 readl(dev->base + MEAR);
1674
1675 /* Wait again... */
1676 udelay(1);
1677}
1678
1679static int ns83820_mii_read_bit(struct ns83820 *dev)
1680{
1681 int bit;
1682
1683 /* drive MDC low, disable output */
1684 dev->MEAR_cache &= ~MEAR_MDC;
1685 dev->MEAR_cache &= ~MEAR_MDDIR;
1686 writel(dev->MEAR_cache, dev->base + MEAR);
1687 readl(dev->base + MEAR);
1688
1689 /* Wait. Max clock rate is 2.5MHz, this way we come in under 1MHz */
1690 udelay(1);
1691
1692 /* drive MDC high causing the data bit to be latched */
1693 bit = (readl(dev->base + MEAR) & MEAR_MDIO) ? 1 : 0;
1694 dev->MEAR_cache |= MEAR_MDC;
1695 writel(dev->MEAR_cache, dev->base + MEAR);
1696
1697 /* Wait again... */
1698 udelay(1);
1699
1700 return bit;
1701}
1702
1703static unsigned ns83820_mii_read_reg(struct ns83820 *dev, unsigned phy, unsigned reg)
1704{
1705 unsigned data = 0;
1706 int i;
1707
1708 /* read some garbage so that we eventually sync up */
1709 for (i=0; i<64; i++)
1710 ns83820_mii_read_bit(dev);
1711
1712 ns83820_mii_write_bit(dev, 0); /* start */
1713 ns83820_mii_write_bit(dev, 1);
1714 ns83820_mii_write_bit(dev, 1); /* opcode read */
1715 ns83820_mii_write_bit(dev, 0);
1716
1717 /* write out the phy address: 5 bits, msb first */
1718 for (i=0; i<5; i++)
1719 ns83820_mii_write_bit(dev, phy & (0x10 >> i));
1720
1721 /* write out the register address, 5 bits, msb first */
1722 for (i=0; i<5; i++)
1723 ns83820_mii_write_bit(dev, reg & (0x10 >> i));
1724
1725 ns83820_mii_read_bit(dev); /* turn around cycles */
1726 ns83820_mii_read_bit(dev);
1727
1728 /* read in the register data, 16 bits msb first */
1729 for (i=0; i<16; i++) {
1730 data <<= 1;
1731 data |= ns83820_mii_read_bit(dev);
1732 }
1733
1734 return data;
1735}
1736
1737static unsigned ns83820_mii_write_reg(struct ns83820 *dev, unsigned phy, unsigned reg, unsigned data)
1738{
1739 int i;
1740
1741 /* read some garbage so that we eventually sync up */
1742 for (i=0; i<64; i++)
1743 ns83820_mii_read_bit(dev);
1744
1745 ns83820_mii_write_bit(dev, 0); /* start */
1746 ns83820_mii_write_bit(dev, 1);
1747 ns83820_mii_write_bit(dev, 0); /* opcode read */
1748 ns83820_mii_write_bit(dev, 1);
1749
1750 /* write out the phy address: 5 bits, msb first */
1751 for (i=0; i<5; i++)
1752 ns83820_mii_write_bit(dev, phy & (0x10 >> i));
1753
1754 /* write out the register address, 5 bits, msb first */
1755 for (i=0; i<5; i++)
1756 ns83820_mii_write_bit(dev, reg & (0x10 >> i));
1757
1758 ns83820_mii_read_bit(dev); /* turn around cycles */
1759 ns83820_mii_read_bit(dev);
1760
1761 /* read in the register data, 16 bits msb first */
1762 for (i=0; i<16; i++)
1763 ns83820_mii_write_bit(dev, (data >> (15 - i)) & 1);
1764
1765 return data;
1766}
1767
1768static void ns83820_probe_phy(struct net_device *ndev)
1769{
1770 struct ns83820 *dev = PRIV(ndev);
1771 static int first;
1772 int i;
1773#define MII_PHYIDR1 0x02
1774#define MII_PHYIDR2 0x03
1775
1776#if 0
1777 if (!first) {
1778 unsigned tmp;
1779 ns83820_mii_read_reg(dev, 1, 0x09);
1780 ns83820_mii_write_reg(dev, 1, 0x10, 0x0d3e);
1781
1782 tmp = ns83820_mii_read_reg(dev, 1, 0x00);
1783 ns83820_mii_write_reg(dev, 1, 0x00, tmp | 0x8000);
1784 udelay(1300);
1785 ns83820_mii_read_reg(dev, 1, 0x09);
1786 }
1787#endif
1788 first = 1;
1789
1790 for (i=1; i<2; i++) {
1791 int j;
1792 unsigned a, b;
1793 a = ns83820_mii_read_reg(dev, i, MII_PHYIDR1);
1794 b = ns83820_mii_read_reg(dev, i, MII_PHYIDR2);
1795
1796 //printk("%s: phy %d: 0x%04x 0x%04x\n",
1797 // ndev->name, i, a, b);
1798
1799 for (j=0; j<0x16; j+=4) {
1800 dprintk("%s: [0x%02x] %04x %04x %04x %04x\n",
1801 ndev->name, j,
1802 ns83820_mii_read_reg(dev, i, 0 + j),
1803 ns83820_mii_read_reg(dev, i, 1 + j),
1804 ns83820_mii_read_reg(dev, i, 2 + j),
1805 ns83820_mii_read_reg(dev, i, 3 + j)
1806 );
1807 }
1808 }
1809 {
1810 unsigned a, b;
1811 /* read firmware version: memory addr is 0x8402 and 0x8403 */
1812 ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
1813 ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
1814 a = ns83820_mii_read_reg(dev, 1, 0x1d);
1815
1816 ns83820_mii_write_reg(dev, 1, 0x16, 0x000d);
1817 ns83820_mii_write_reg(dev, 1, 0x1e, 0x810e);
1818 b = ns83820_mii_read_reg(dev, 1, 0x1d);
1819 dprintk("version: 0x%04x 0x%04x\n", a, b);
1820 }
1821}
1822#endif
1823
1824static int __devinit ns83820_init_one(struct pci_dev *pci_dev, const struct pci_device_id *id)
1825{
1826 struct net_device *ndev;
1827 struct ns83820 *dev;
1828 long addr;
1829 int err;
1830 int using_dac = 0;
1831
1832 /* See if we can set the dma mask early on; failure is fatal. */
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001833 if (sizeof(dma_addr_t) == 8 &&
1834 !pci_set_dma_mask(pci_dev, 0xffffffffffffffffULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 using_dac = 1;
1836 } else if (!pci_set_dma_mask(pci_dev, 0xffffffff)) {
1837 using_dac = 0;
1838 } else {
1839 printk(KERN_WARNING "ns83820.c: pci_set_dma_mask failed!\n");
1840 return -ENODEV;
1841 }
1842
1843 ndev = alloc_etherdev(sizeof(struct ns83820));
1844 dev = PRIV(ndev);
1845 err = -ENOMEM;
1846 if (!dev)
1847 goto out;
1848
1849 spin_lock_init(&dev->rx_info.lock);
1850 spin_lock_init(&dev->tx_lock);
1851 spin_lock_init(&dev->misc_lock);
1852 dev->pci_dev = pci_dev;
1853
1854 dev->ee.cache = &dev->MEAR_cache;
1855 dev->ee.lock = &dev->misc_lock;
1856 SET_MODULE_OWNER(ndev);
1857 SET_NETDEV_DEV(ndev, &pci_dev->dev);
1858
1859 INIT_WORK(&dev->tq_refill, queue_refill, ndev);
1860 tasklet_init(&dev->rx_tasklet, rx_action, (unsigned long)ndev);
1861
1862 err = pci_enable_device(pci_dev);
1863 if (err) {
1864 printk(KERN_INFO "ns83820: pci_enable_dev failed: %d\n", err);
1865 goto out_free;
1866 }
1867
1868 pci_set_master(pci_dev);
1869 addr = pci_resource_start(pci_dev, 1);
1870 dev->base = ioremap_nocache(addr, PAGE_SIZE);
1871 dev->tx_descs = pci_alloc_consistent(pci_dev,
1872 4 * DESC_SIZE * NR_TX_DESC, &dev->tx_phy_descs);
1873 dev->rx_info.descs = pci_alloc_consistent(pci_dev,
1874 4 * DESC_SIZE * NR_RX_DESC, &dev->rx_info.phy_descs);
1875 err = -ENOMEM;
1876 if (!dev->base || !dev->tx_descs || !dev->rx_info.descs)
1877 goto out_disable;
1878
1879 dprintk("%p: %08lx %p: %08lx\n",
1880 dev->tx_descs, (long)dev->tx_phy_descs,
1881 dev->rx_info.descs, (long)dev->rx_info.phy_descs);
1882
1883 /* disable interrupts */
1884 writel(0, dev->base + IMR);
1885 writel(0, dev->base + IER);
1886 readl(dev->base + IER);
1887
1888 dev->IMR_cache = 0;
1889
1890 setup_ee_mem_bitbanger(&dev->ee, dev->base + MEAR, 3, 2, 1, 0,
1891 0);
1892
1893 err = request_irq(pci_dev->irq, ns83820_irq, SA_SHIRQ,
1894 DRV_NAME, ndev);
1895 if (err) {
1896 printk(KERN_INFO "ns83820: unable to register irq %d\n",
1897 pci_dev->irq);
1898 goto out_disable;
1899 }
1900
1901 /*
1902 * FIXME: we are holding rtnl_lock() over obscenely long area only
1903 * because some of the setup code uses dev->name. It's Wrong(tm) -
1904 * we should be using driver-specific names for all that stuff.
1905 * For now that will do, but we really need to come back and kill
1906 * most of the dev_alloc_name() users later.
1907 */
1908 rtnl_lock();
1909 err = dev_alloc_name(ndev, ndev->name);
1910 if (err < 0) {
1911 printk(KERN_INFO "ns83820: unable to get netdev name: %d\n", err);
1912 goto out_free_irq;
1913 }
1914
1915 printk("%s: ns83820.c: 0x22c: %08x, subsystem: %04x:%04x\n",
1916 ndev->name, le32_to_cpu(readl(dev->base + 0x22c)),
1917 pci_dev->subsystem_vendor, pci_dev->subsystem_device);
1918
1919 ndev->open = ns83820_open;
1920 ndev->stop = ns83820_stop;
1921 ndev->hard_start_xmit = ns83820_hard_start_xmit;
1922 ndev->get_stats = ns83820_get_stats;
1923 ndev->change_mtu = ns83820_change_mtu;
1924 ndev->set_multicast_list = ns83820_set_multicast;
1925 SET_ETHTOOL_OPS(ndev, &ops);
1926 ndev->tx_timeout = ns83820_tx_timeout;
1927 ndev->watchdog_timeo = 5 * HZ;
1928 pci_set_drvdata(pci_dev, ndev);
1929
1930 ns83820_do_reset(dev, CR_RST);
1931
1932 /* Must reset the ram bist before running it */
1933 writel(PTSCR_RBIST_RST, dev->base + PTSCR);
1934 ns83820_run_bist(ndev, "sram bist", PTSCR_RBIST_EN,
1935 PTSCR_RBIST_DONE, PTSCR_RBIST_FAIL);
1936 ns83820_run_bist(ndev, "eeprom bist", PTSCR_EEBIST_EN, 0,
1937 PTSCR_EEBIST_FAIL);
1938 ns83820_run_bist(ndev, "eeprom load", PTSCR_EELOAD_EN, 0, 0);
1939
1940 /* I love config registers */
1941 dev->CFG_cache = readl(dev->base + CFG);
1942
1943 if ((dev->CFG_cache & CFG_PCI64_DET)) {
1944 printk(KERN_INFO "%s: detected 64 bit PCI data bus.\n",
1945 ndev->name);
1946 /*dev->CFG_cache |= CFG_DATA64_EN;*/
1947 if (!(dev->CFG_cache & CFG_DATA64_EN))
1948 printk(KERN_INFO "%s: EEPROM did not enable 64 bit bus. Disabled.\n",
1949 ndev->name);
1950 } else
1951 dev->CFG_cache &= ~(CFG_DATA64_EN);
1952
1953 dev->CFG_cache &= (CFG_TBI_EN | CFG_MRM_DIS | CFG_MWI_DIS |
1954 CFG_T64ADDR | CFG_DATA64_EN | CFG_EXT_125 |
1955 CFG_M64ADDR);
1956 dev->CFG_cache |= CFG_PINT_DUPSTS | CFG_PINT_LNKSTS | CFG_PINT_SPDSTS |
1957 CFG_EXTSTS_EN | CFG_EXD | CFG_PESEL;
1958 dev->CFG_cache |= CFG_REQALG;
1959 dev->CFG_cache |= CFG_POW;
1960 dev->CFG_cache |= CFG_TMRTEST;
1961
1962 /* When compiled with 64 bit addressing, we must always enable
1963 * the 64 bit descriptor format.
1964 */
Benjamin LaHaisec16ef1c2005-04-06 11:17:59 -04001965 if (sizeof(dma_addr_t) == 8)
1966 dev->CFG_cache |= CFG_M64ADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967 if (using_dac)
1968 dev->CFG_cache |= CFG_T64ADDR;
1969
1970 /* Big endian mode does not seem to do what the docs suggest */
1971 dev->CFG_cache &= ~CFG_BEM;
1972
1973 /* setup optical transceiver if we have one */
1974 if (dev->CFG_cache & CFG_TBI_EN) {
1975 printk(KERN_INFO "%s: enabling optical transceiver\n",
1976 ndev->name);
1977 writel(readl(dev->base + GPIOR) | 0x3e8, dev->base + GPIOR);
1978
1979 /* setup auto negotiation feature advertisement */
1980 writel(readl(dev->base + TANAR)
1981 | TANAR_HALF_DUP | TANAR_FULL_DUP,
1982 dev->base + TANAR);
1983
1984 /* start auto negotiation */
1985 writel(TBICR_MR_AN_ENABLE | TBICR_MR_RESTART_AN,
1986 dev->base + TBICR);
1987 writel(TBICR_MR_AN_ENABLE, dev->base + TBICR);
1988 dev->linkstate = LINK_AUTONEGOTIATE;
1989
1990 dev->CFG_cache |= CFG_MODE_1000;
1991 }
1992
1993 writel(dev->CFG_cache, dev->base + CFG);
1994 dprintk("CFG: %08x\n", dev->CFG_cache);
1995
1996 if (reset_phy) {
1997 printk(KERN_INFO "%s: resetting phy\n", ndev->name);
1998 writel(dev->CFG_cache | CFG_PHY_RST, dev->base + CFG);
1999 msleep(10);
2000 writel(dev->CFG_cache, dev->base + CFG);
2001 }
2002
2003#if 0 /* Huh? This sets the PCI latency register. Should be done via
2004 * the PCI layer. FIXME.
2005 */
2006 if (readl(dev->base + SRR))
2007 writel(readl(dev->base+0x20c) | 0xfe00, dev->base + 0x20c);
2008#endif
2009
2010 /* Note! The DMA burst size interacts with packet
2011 * transmission, such that the largest packet that
2012 * can be transmitted is 8192 - FLTH - burst size.
2013 * If only the transmit fifo was larger...
2014 */
2015 /* Ramit : 1024 DMA is not a good idea, it ends up banging
2016 * some DELL and COMPAQ SMP systems */
2017 writel(TXCFG_CSI | TXCFG_HBI | TXCFG_ATP | TXCFG_MXDMA512
2018 | ((1600 / 32) * 0x100),
2019 dev->base + TXCFG);
2020
2021 /* Flush the interrupt holdoff timer */
2022 writel(0x000, dev->base + IHR);
2023 writel(0x100, dev->base + IHR);
2024 writel(0x000, dev->base + IHR);
2025
2026 /* Set Rx to full duplex, don't accept runt, errored, long or length
2027 * range errored packets. Use 512 byte DMA.
2028 */
2029 /* Ramit : 1024 DMA is not a good idea, it ends up banging
2030 * some DELL and COMPAQ SMP systems
2031 * Turn on ALP, only we are accpeting Jumbo Packets */
2032 writel(RXCFG_AEP | RXCFG_ARP | RXCFG_AIRL | RXCFG_RX_FD
2033 | RXCFG_STRIPCRC
2034 //| RXCFG_ALP
2035 | (RXCFG_MXDMA512) | 0, dev->base + RXCFG);
2036
2037 /* Disable priority queueing */
2038 writel(0, dev->base + PQCR);
2039
2040 /* Enable IP checksum validation and detetion of VLAN headers.
2041 * Note: do not set the reject options as at least the 0x102
2042 * revision of the chip does not properly accept IP fragments
2043 * at least for UDP.
2044 */
2045 /* Ramit : Be sure to turn on RXCFG_ARP if VLAN's are enabled, since
2046 * the MAC it calculates the packetsize AFTER stripping the VLAN
2047 * header, and if a VLAN Tagged packet of 64 bytes is received (like
2048 * a ping with a VLAN header) then the card, strips the 4 byte VLAN
2049 * tag and then checks the packet size, so if RXCFG_ARP is not enabled,
2050 * it discrards it!. These guys......
2051 * also turn on tag stripping if hardware acceleration is enabled
2052 */
2053#ifdef NS83820_VLAN_ACCEL_SUPPORT
2054#define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN|VRCR_VTREN)
2055#else
2056#define VRCR_INIT_VALUE (VRCR_IPEN|VRCR_VTDEN)
2057#endif
2058 writel(VRCR_INIT_VALUE, dev->base + VRCR);
2059
2060 /* Enable per-packet TCP/UDP/IP checksumming
2061 * and per packet vlan tag insertion if
2062 * vlan hardware acceleration is enabled
2063 */
2064#ifdef NS83820_VLAN_ACCEL_SUPPORT
2065#define VTCR_INIT_VALUE (VTCR_PPCHK|VTCR_VPPTI)
2066#else
2067#define VTCR_INIT_VALUE VTCR_PPCHK
2068#endif
2069 writel(VTCR_INIT_VALUE, dev->base + VTCR);
2070
2071 /* Ramit : Enable async and sync pause frames */
2072 /* writel(0, dev->base + PCR); */
2073 writel((PCR_PS_MCAST | PCR_PS_DA | PCR_PSEN | PCR_FFLO_4K |
2074 PCR_FFHI_8K | PCR_STLO_4 | PCR_STHI_8 | PCR_PAUSE_CNT),
2075 dev->base + PCR);
2076
2077 /* Disable Wake On Lan */
2078 writel(0, dev->base + WCSR);
2079
2080 ns83820_getmac(dev, ndev->dev_addr);
2081
2082 /* Yes, we support dumb IP checksum on transmit */
2083 ndev->features |= NETIF_F_SG;
2084 ndev->features |= NETIF_F_IP_CSUM;
2085
2086#ifdef NS83820_VLAN_ACCEL_SUPPORT
2087 /* We also support hardware vlan acceleration */
2088 ndev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2089 ndev->vlan_rx_register = ns83820_vlan_rx_register;
2090 ndev->vlan_rx_kill_vid = ns83820_vlan_rx_kill_vid;
2091#endif
2092
2093 if (using_dac) {
2094 printk(KERN_INFO "%s: using 64 bit addressing.\n",
2095 ndev->name);
2096 ndev->features |= NETIF_F_HIGHDMA;
2097 }
2098
2099 printk(KERN_INFO "%s: ns83820 v" VERSION ": DP83820 v%u.%u: %02x:%02x:%02x:%02x:%02x:%02x io=0x%08lx irq=%d f=%s\n",
2100 ndev->name,
2101 (unsigned)readl(dev->base + SRR) >> 8,
2102 (unsigned)readl(dev->base + SRR) & 0xff,
2103 ndev->dev_addr[0], ndev->dev_addr[1],
2104 ndev->dev_addr[2], ndev->dev_addr[3],
2105 ndev->dev_addr[4], ndev->dev_addr[5],
2106 addr, pci_dev->irq,
2107 (ndev->features & NETIF_F_HIGHDMA) ? "h,sg" : "sg"
2108 );
2109
2110#ifdef PHY_CODE_IS_FINISHED
2111 ns83820_probe_phy(ndev);
2112#endif
2113
2114 err = register_netdevice(ndev);
2115 if (err) {
2116 printk(KERN_INFO "ns83820: unable to register netdev: %d\n", err);
2117 goto out_cleanup;
2118 }
2119 rtnl_unlock();
2120
2121 return 0;
2122
2123out_cleanup:
2124 writel(0, dev->base + IMR); /* paranoia */
2125 writel(0, dev->base + IER);
2126 readl(dev->base + IER);
2127out_free_irq:
2128 rtnl_unlock();
2129 free_irq(pci_dev->irq, ndev);
2130out_disable:
2131 if (dev->base)
2132 iounmap(dev->base);
2133 pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_TX_DESC, dev->tx_descs, dev->tx_phy_descs);
2134 pci_free_consistent(pci_dev, 4 * DESC_SIZE * NR_RX_DESC, dev->rx_info.descs, dev->rx_info.phy_descs);
2135 pci_disable_device(pci_dev);
2136out_free:
2137 free_netdev(ndev);
2138 pci_set_drvdata(pci_dev, NULL);
2139out:
2140 return err;
2141}
2142
2143static void __devexit ns83820_remove_one(struct pci_dev *pci_dev)
2144{
2145 struct net_device *ndev = pci_get_drvdata(pci_dev);
2146 struct ns83820 *dev = PRIV(ndev); /* ok even if NULL */
2147
2148 if (!ndev) /* paranoia */
2149 return;
2150
2151 writel(0, dev->base + IMR); /* paranoia */
2152 writel(0, dev->base + IER);
2153 readl(dev->base + IER);
2154
2155 unregister_netdev(ndev);
2156 free_irq(dev->pci_dev->irq, ndev);
2157 iounmap(dev->base);
2158 pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_TX_DESC,
2159 dev->tx_descs, dev->tx_phy_descs);
2160 pci_free_consistent(dev->pci_dev, 4 * DESC_SIZE * NR_RX_DESC,
2161 dev->rx_info.descs, dev->rx_info.phy_descs);
2162 pci_disable_device(dev->pci_dev);
2163 free_netdev(ndev);
2164 pci_set_drvdata(pci_dev, NULL);
2165}
2166
2167static struct pci_device_id ns83820_pci_tbl[] = {
2168 { 0x100b, 0x0022, PCI_ANY_ID, PCI_ANY_ID, 0, .driver_data = 0, },
2169 { 0, },
2170};
2171
2172static struct pci_driver driver = {
2173 .name = "ns83820",
2174 .id_table = ns83820_pci_tbl,
2175 .probe = ns83820_init_one,
2176 .remove = __devexit_p(ns83820_remove_one),
2177#if 0 /* FIXME: implement */
2178 .suspend = ,
2179 .resume = ,
2180#endif
2181};
2182
2183
2184static int __init ns83820_init(void)
2185{
2186 printk(KERN_INFO "ns83820.c: National Semiconductor DP83820 10/100/1000 driver.\n");
2187 return pci_module_init(&driver);
2188}
2189
2190static void __exit ns83820_exit(void)
2191{
2192 pci_unregister_driver(&driver);
2193}
2194
2195MODULE_AUTHOR("Benjamin LaHaise <bcrl@kvack.org>");
2196MODULE_DESCRIPTION("National Semiconductor DP83820 10/100/1000 driver");
2197MODULE_LICENSE("GPL");
2198
2199MODULE_DEVICE_TABLE(pci, ns83820_pci_tbl);
2200
2201module_param(lnksts, int, 0);
2202MODULE_PARM_DESC(lnksts, "Polarity of LNKSTS bit");
2203
2204module_param(ihr, int, 0);
2205MODULE_PARM_DESC(ihr, "Time in 100 us increments to delay interrupts (range 0-127)");
2206
2207module_param(reset_phy, int, 0);
2208MODULE_PARM_DESC(reset_phy, "Set to 1 to reset the PHY on startup");
2209
2210module_init(ns83820_init);
2211module_exit(ns83820_exit);