blob: 069a21d549115915e57fb44aa522e87d6a143f9e [file] [log] [blame]
Abhijit Pagaref37c6df2010-01-26 20:12:52 -07001/*
2 * OMAP4 Power domains framework
3 *
Benoit Cousson79328702010-05-20 12:31:11 -06004 * Copyright (C) 2009-2010 Texas Instruments, Inc.
5 * Copyright (C) 2009-2010 Nokia Corporation
Abhijit Pagaref37c6df2010-01-26 20:12:52 -07006 *
7 * Abhijit Pagare (abhijitpagare@ti.com)
8 * Benoit Cousson (b-cousson@ti.com)
Benoit Cousson79328702010-05-20 12:31:11 -06009 * Paul Walmsley (paul@pwsan.com)
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070010 *
11 * This file is automatically generated from the OMAP hardware databases.
12 * We respectfully ask that any modifications to this file be coordinated
13 * with the public linux-omap@vger.kernel.org mailing list and the
14 * authors above to ensure that the autogeneration scripts are kept
15 * up-to-date with the file contents.
16 *
17 * This program is free software; you can redistribute it and/or modify
18 * it under the terms of the GNU General Public License version 2 as
19 * published by the Free Software Foundation.
20 */
21
Paul Walmsley6e014782010-12-21 20:01:20 -070022#include <linux/kernel.h>
23#include <linux/init.h>
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070024
25#include <plat/powerdomain.h>
Paul Walmsley6e014782010-12-21 20:01:20 -070026#include "powerdomains.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070027
28#include "prcm-common.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070029#include "prm-regbits-44xx.h"
Paul Walmsleyd198b512010-12-21 15:30:54 -070030#include "prm44xx.h"
31#include "prcm_mpu44xx.h"
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070032
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070033/* core_44xx_pwrdm: CORE power domain */
34static struct powerdomain core_44xx_pwrdm = {
35 .name = "core_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070036 .prcm_offs = OMAP4430_PRM_CORE_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070037 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
38 .pwrsts = PWRSTS_RET_ON,
39 .pwrsts_logic_ret = PWRSTS_OFF_RET,
40 .banks = 5,
41 .pwrsts_mem_ret = {
42 [0] = PWRDM_POWER_OFF, /* core_nret_bank */
43 [1] = PWRSTS_OFF_RET, /* core_ocmram */
44 [2] = PWRDM_POWER_RET, /* core_other_bank */
45 [3] = PWRSTS_OFF_RET, /* ducati_l2ram */
46 [4] = PWRSTS_OFF_RET, /* ducati_unicache */
47 },
48 .pwrsts_mem_on = {
49 [0] = PWRDM_POWER_ON, /* core_nret_bank */
50 [1] = PWRSTS_OFF_RET, /* core_ocmram */
51 [2] = PWRDM_POWER_ON, /* core_other_bank */
52 [3] = PWRDM_POWER_ON, /* ducati_l2ram */
53 [4] = PWRDM_POWER_ON, /* ducati_unicache */
54 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060055 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070056};
57
58/* gfx_44xx_pwrdm: 3D accelerator power domain */
59static struct powerdomain gfx_44xx_pwrdm = {
60 .name = "gfx_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070061 .prcm_offs = OMAP4430_PRM_GFX_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070062 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
63 .pwrsts = PWRSTS_OFF_ON,
64 .banks = 1,
65 .pwrsts_mem_ret = {
66 [0] = PWRDM_POWER_OFF, /* gfx_mem */
67 },
68 .pwrsts_mem_on = {
69 [0] = PWRDM_POWER_ON, /* gfx_mem */
70 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060071 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070072};
73
74/* abe_44xx_pwrdm: Audio back end power domain */
75static struct powerdomain abe_44xx_pwrdm = {
76 .name = "abe_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070077 .prcm_offs = OMAP4430_PRM_ABE_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070078 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
79 .pwrsts = PWRSTS_OFF_RET_ON,
80 .pwrsts_logic_ret = PWRDM_POWER_OFF,
81 .banks = 2,
82 .pwrsts_mem_ret = {
83 [0] = PWRDM_POWER_RET, /* aessmem */
84 [1] = PWRDM_POWER_OFF, /* periphmem */
85 },
86 .pwrsts_mem_on = {
87 [0] = PWRDM_POWER_ON, /* aessmem */
88 [1] = PWRDM_POWER_ON, /* periphmem */
89 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -060090 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070091};
92
93/* dss_44xx_pwrdm: Display subsystem power domain */
94static struct powerdomain dss_44xx_pwrdm = {
95 .name = "dss_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -070096 .prcm_offs = OMAP4430_PRM_DSS_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -070097 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
98 .pwrsts = PWRSTS_OFF_RET_ON,
Rajendra Nayakbb722f32010-09-27 14:02:56 -060099 .pwrsts_logic_ret = PWRSTS_OFF,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700100 .banks = 1,
101 .pwrsts_mem_ret = {
102 [0] = PWRDM_POWER_OFF, /* dss_mem */
103 },
104 .pwrsts_mem_on = {
105 [0] = PWRDM_POWER_ON, /* dss_mem */
106 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600107 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700108};
109
110/* tesla_44xx_pwrdm: Tesla processor power domain */
111static struct powerdomain tesla_44xx_pwrdm = {
112 .name = "tesla_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700113 .prcm_offs = OMAP4430_PRM_TESLA_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700114 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
115 .pwrsts = PWRSTS_OFF_RET_ON,
116 .pwrsts_logic_ret = PWRSTS_OFF_RET,
117 .banks = 3,
118 .pwrsts_mem_ret = {
119 [0] = PWRDM_POWER_RET, /* tesla_edma */
120 [1] = PWRSTS_OFF_RET, /* tesla_l1 */
121 [2] = PWRSTS_OFF_RET, /* tesla_l2 */
122 },
123 .pwrsts_mem_on = {
124 [0] = PWRDM_POWER_ON, /* tesla_edma */
125 [1] = PWRDM_POWER_ON, /* tesla_l1 */
126 [2] = PWRDM_POWER_ON, /* tesla_l2 */
127 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600128 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700129};
130
131/* wkup_44xx_pwrdm: Wake-up power domain */
132static struct powerdomain wkup_44xx_pwrdm = {
133 .name = "wkup_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700134 .prcm_offs = OMAP4430_PRM_WKUP_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700135 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
Rajendra Nayakd3353e12010-05-18 20:24:01 -0600136 .pwrsts = PWRSTS_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700137 .banks = 1,
138 .pwrsts_mem_ret = {
139 [0] = PWRDM_POWER_OFF, /* wkup_bank */
140 },
141 .pwrsts_mem_on = {
142 [0] = PWRDM_POWER_ON, /* wkup_bank */
143 },
144};
145
146/* cpu0_44xx_pwrdm: MPU0 processor and Neon coprocessor power domain */
147static struct powerdomain cpu0_44xx_pwrdm = {
148 .name = "cpu0_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700149 .prcm_offs = OMAP4430_PRCM_MPU_CPU0_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700150 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
151 .pwrsts = PWRSTS_OFF_RET_ON,
152 .pwrsts_logic_ret = PWRSTS_OFF_RET,
153 .banks = 1,
154 .pwrsts_mem_ret = {
155 [0] = PWRSTS_OFF_RET, /* cpu0_l1 */
156 },
157 .pwrsts_mem_on = {
158 [0] = PWRDM_POWER_ON, /* cpu0_l1 */
159 },
160};
161
162/* cpu1_44xx_pwrdm: MPU1 processor and Neon coprocessor power domain */
163static struct powerdomain cpu1_44xx_pwrdm = {
164 .name = "cpu1_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700165 .prcm_offs = OMAP4430_PRCM_MPU_CPU1_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700166 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
167 .pwrsts = PWRSTS_OFF_RET_ON,
168 .pwrsts_logic_ret = PWRSTS_OFF_RET,
169 .banks = 1,
170 .pwrsts_mem_ret = {
171 [0] = PWRSTS_OFF_RET, /* cpu1_l1 */
172 },
173 .pwrsts_mem_on = {
174 [0] = PWRDM_POWER_ON, /* cpu1_l1 */
175 },
176};
177
178/* emu_44xx_pwrdm: Emulation power domain */
179static struct powerdomain emu_44xx_pwrdm = {
180 .name = "emu_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700181 .prcm_offs = OMAP4430_PRM_EMU_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700182 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
183 .pwrsts = PWRSTS_OFF_ON,
184 .banks = 1,
185 .pwrsts_mem_ret = {
186 [0] = PWRDM_POWER_OFF, /* emu_bank */
187 },
188 .pwrsts_mem_on = {
189 [0] = PWRDM_POWER_ON, /* emu_bank */
190 },
191};
192
193/* mpu_44xx_pwrdm: Modena processor and the Neon coprocessor power domain */
194static struct powerdomain mpu_44xx_pwrdm = {
195 .name = "mpu_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700196 .prcm_offs = OMAP4430_PRM_MPU_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700197 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
198 .pwrsts = PWRSTS_OFF_RET_ON,
199 .pwrsts_logic_ret = PWRSTS_OFF_RET,
200 .banks = 3,
201 .pwrsts_mem_ret = {
202 [0] = PWRSTS_OFF_RET, /* mpu_l1 */
203 [1] = PWRSTS_OFF_RET, /* mpu_l2 */
204 [2] = PWRDM_POWER_RET, /* mpu_ram */
205 },
206 .pwrsts_mem_on = {
207 [0] = PWRDM_POWER_ON, /* mpu_l1 */
208 [1] = PWRDM_POWER_ON, /* mpu_l2 */
209 [2] = PWRDM_POWER_ON, /* mpu_ram */
210 },
211};
212
213/* ivahd_44xx_pwrdm: IVA-HD power domain */
214static struct powerdomain ivahd_44xx_pwrdm = {
215 .name = "ivahd_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700216 .prcm_offs = OMAP4430_PRM_IVAHD_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700217 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
218 .pwrsts = PWRSTS_OFF_RET_ON,
219 .pwrsts_logic_ret = PWRDM_POWER_OFF,
220 .banks = 4,
221 .pwrsts_mem_ret = {
222 [0] = PWRDM_POWER_OFF, /* hwa_mem */
223 [1] = PWRSTS_OFF_RET, /* sl2_mem */
224 [2] = PWRSTS_OFF_RET, /* tcm1_mem */
225 [3] = PWRSTS_OFF_RET, /* tcm2_mem */
226 },
227 .pwrsts_mem_on = {
228 [0] = PWRDM_POWER_ON, /* hwa_mem */
229 [1] = PWRDM_POWER_ON, /* sl2_mem */
230 [2] = PWRDM_POWER_ON, /* tcm1_mem */
231 [3] = PWRDM_POWER_ON, /* tcm2_mem */
232 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600233 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700234};
235
236/* cam_44xx_pwrdm: Camera subsystem power domain */
237static struct powerdomain cam_44xx_pwrdm = {
238 .name = "cam_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700239 .prcm_offs = OMAP4430_PRM_CAM_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700240 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
241 .pwrsts = PWRSTS_OFF_ON,
242 .banks = 1,
243 .pwrsts_mem_ret = {
244 [0] = PWRDM_POWER_OFF, /* cam_mem */
245 },
246 .pwrsts_mem_on = {
247 [0] = PWRDM_POWER_ON, /* cam_mem */
248 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600249 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700250};
251
252/* l3init_44xx_pwrdm: L3 initators pheripherals power domain */
253static struct powerdomain l3init_44xx_pwrdm = {
254 .name = "l3init_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700255 .prcm_offs = OMAP4430_PRM_L3INIT_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700256 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
257 .pwrsts = PWRSTS_OFF_RET_ON,
258 .pwrsts_logic_ret = PWRSTS_OFF_RET,
259 .banks = 1,
260 .pwrsts_mem_ret = {
261 [0] = PWRDM_POWER_OFF, /* l3init_bank1 */
262 },
263 .pwrsts_mem_on = {
264 [0] = PWRDM_POWER_ON, /* l3init_bank1 */
265 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600266 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700267};
268
269/* l4per_44xx_pwrdm: Target peripherals power domain */
270static struct powerdomain l4per_44xx_pwrdm = {
271 .name = "l4per_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700272 .prcm_offs = OMAP4430_PRM_L4PER_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700273 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
274 .pwrsts = PWRSTS_OFF_RET_ON,
275 .pwrsts_logic_ret = PWRSTS_OFF_RET,
276 .banks = 2,
277 .pwrsts_mem_ret = {
278 [0] = PWRDM_POWER_OFF, /* nonretained_bank */
279 [1] = PWRDM_POWER_RET, /* retained_bank */
280 },
281 .pwrsts_mem_on = {
282 [0] = PWRDM_POWER_ON, /* nonretained_bank */
283 [1] = PWRDM_POWER_ON, /* retained_bank */
284 },
Rajendra Nayak90dbc7b2010-05-18 20:24:03 -0600285 .flags = PWRDM_HAS_LOWPOWERSTATECHANGE,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700286};
287
288/*
289 * always_on_core_44xx_pwrdm: Always ON logic that sits in VDD_CORE voltage
290 * domain
291 */
292static struct powerdomain always_on_core_44xx_pwrdm = {
293 .name = "always_on_core_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700294 .prcm_offs = OMAP4430_PRM_ALWAYS_ON_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700295 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
Rajendra Nayakd3353e12010-05-18 20:24:01 -0600296 .pwrsts = PWRSTS_ON,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700297};
298
299/* cefuse_44xx_pwrdm: Customer efuse controller power domain */
300static struct powerdomain cefuse_44xx_pwrdm = {
301 .name = "cefuse_pwrdm",
Paul Walmsleycdb54c42010-12-21 15:30:55 -0700302 .prcm_offs = OMAP4430_PRM_CEFUSE_INST,
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700303 .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP4430),
304 .pwrsts = PWRSTS_OFF_ON,
305};
306
307/*
308 * The following power domains are not under SW control
309 *
310 * always_on_iva
311 * always_on_mpu
312 * stdefuse
313 */
314
Paul Walmsley6e014782010-12-21 20:01:20 -0700315/* As powerdomains are added or removed above, this list must also be changed */
316static struct powerdomain *powerdomains_omap44xx[] __initdata = {
317 &core_44xx_pwrdm,
318 &gfx_44xx_pwrdm,
319 &abe_44xx_pwrdm,
320 &dss_44xx_pwrdm,
321 &tesla_44xx_pwrdm,
322 &wkup_44xx_pwrdm,
323 &cpu0_44xx_pwrdm,
324 &cpu1_44xx_pwrdm,
325 &emu_44xx_pwrdm,
326 &mpu_44xx_pwrdm,
327 &ivahd_44xx_pwrdm,
328 &cam_44xx_pwrdm,
329 &l3init_44xx_pwrdm,
330 &l4per_44xx_pwrdm,
331 &always_on_core_44xx_pwrdm,
332 &cefuse_44xx_pwrdm,
333 NULL
334};
Abhijit Pagaref37c6df2010-01-26 20:12:52 -0700335
Paul Walmsley6e014782010-12-21 20:01:20 -0700336void __init omap44xx_powerdomains_init(void)
337{
338 pwrdm_init(powerdomains_omap44xx, &omap4_pwrdm_operations);
339}