blob: 6493ef7ae9adc6e0c95fd5b6a3eee2582f02bc8b [file] [log] [blame]
Paolo Ciarrocchid4413732008-02-19 23:51:27 +01001/*
Robert Richter6852fd92008-07-22 21:09:08 +02002 * @file op_model_amd.c
Barry Kasindorfbd87f1f2007-12-18 18:05:58 +01003 * athlon / K7 / K8 / Family 10h model-specific MSR operations
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Robert Richterae735e92008-12-25 17:26:07 +01005 * @remark Copyright 2002-2009 OProfile authors
Linus Torvalds1da177e2005-04-16 15:20:36 -07006 * @remark Read the file COPYING
7 *
8 * @author John Levon
9 * @author Philippe Elie
10 * @author Graydon Hoare
Robert Richteradf5ec02008-07-22 21:08:48 +020011 * @author Robert Richter <robert.richter@amd.com>
Barry Kasindorf56784f12008-07-22 21:08:55 +020012 * @author Barry Kasindorf
Robert Richterae735e92008-12-25 17:26:07 +010013 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014
15#include <linux/oprofile.h>
Barry Kasindorf56784f12008-07-22 21:08:55 +020016#include <linux/device.h>
17#include <linux/pci.h>
18
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <asm/ptrace.h>
20#include <asm/msr.h>
Don Zickus3e4ff112006-06-26 13:57:01 +020021#include <asm/nmi.h>
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010022
Linus Torvalds1da177e2005-04-16 15:20:36 -070023#include "op_x86_model.h"
24#include "op_counter.h"
25
Robert Richter4c168ea2008-09-24 11:08:52 +020026#define NUM_COUNTERS 4
27#define NUM_CONTROLS 4
Robert Richter3370d352009-05-25 15:10:32 +020028#define OP_EVENT_MASK 0x0FFF
Robert Richter42399ad2009-05-25 17:59:06 +020029#define OP_CTR_OVERFLOW (1ULL<<31)
Robert Richter3370d352009-05-25 15:10:32 +020030
31#define MSR_AMD_EVENTSEL_RESERVED ((0xFFFFFCF0ULL<<32)|(1ULL<<21))
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
Robert Richter852402c2008-07-22 21:09:06 +020033static unsigned long reset_value[NUM_COUNTERS];
34
35#ifdef CONFIG_OPROFILE_IBS
36
Robert Richter87f0bac2008-07-22 21:09:03 +020037/* IbsFetchCtl bits/masks */
Robert Richterc572ae42009-06-03 20:10:39 +020038#define IBS_FETCH_RAND_EN (1ULL<<57)
39#define IBS_FETCH_VAL (1ULL<<49)
40#define IBS_FETCH_ENABLE (1ULL<<48)
41#define IBS_FETCH_CNT_MASK 0xFFFF0000ULL
Barry Kasindorf56784f12008-07-22 21:08:55 +020042
Robert Richter87f0bac2008-07-22 21:09:03 +020043/*IbsOpCtl bits */
Robert Richterc572ae42009-06-03 20:10:39 +020044#define IBS_OP_CNT_CTL (1ULL<<19)
45#define IBS_OP_VAL (1ULL<<18)
46#define IBS_OP_ENABLE (1ULL<<17)
Barry Kasindorf56784f12008-07-22 21:08:55 +020047
Robert Richterc572ae42009-06-03 20:10:39 +020048#define IBS_FETCH_SIZE 6
49#define IBS_OP_SIZE 12
Barry Kasindorf56784f12008-07-22 21:08:55 +020050
Robert Richterfc81be82008-12-18 00:28:27 +010051static int has_ibs; /* AMD Family10h and later */
Barry Kasindorf56784f12008-07-22 21:08:55 +020052
53struct op_ibs_config {
54 unsigned long op_enabled;
55 unsigned long fetch_enabled;
56 unsigned long max_cnt_fetch;
57 unsigned long max_cnt_op;
58 unsigned long rand_en;
59 unsigned long dispatched_ops;
60};
61
62static struct op_ibs_config ibs_config;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010063
Robert Richter852402c2008-07-22 21:09:06 +020064#endif
65
Robert Richter6657fe42008-07-22 21:08:50 +020066/* functions for op_amd_spec */
Robert Richterdfa15422008-07-22 21:08:49 +020067
Robert Richter6657fe42008-07-22 21:08:50 +020068static void op_amd_fill_in_addresses(struct op_msrs * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069{
Don Zickuscb9c4482006-09-26 10:52:26 +020070 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010072 for (i = 0; i < NUM_COUNTERS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +020073 if (reserve_perfctr_nmi(MSR_K7_PERFCTR0 + i))
74 msrs->counters[i].addr = MSR_K7_PERFCTR0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +020075 else
76 msrs->counters[i].addr = 0;
77 }
78
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010079 for (i = 0; i < NUM_CONTROLS; i++) {
Robert Richter4c168ea2008-09-24 11:08:52 +020080 if (reserve_evntsel_nmi(MSR_K7_EVNTSEL0 + i))
81 msrs->controls[i].addr = MSR_K7_EVNTSEL0 + i;
Don Zickuscb9c4482006-09-26 10:52:26 +020082 else
83 msrs->controls[i].addr = 0;
84 }
Linus Torvalds1da177e2005-04-16 15:20:36 -070085}
86
Robert Richteref8828d2009-05-25 19:31:44 +020087static void op_amd_setup_ctrs(struct op_x86_model_spec const *model,
88 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -070089{
Robert Richter3370d352009-05-25 15:10:32 +020090 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -070091 int i;
Paolo Ciarrocchid4413732008-02-19 23:51:27 +010092
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 /* clear all counters */
Robert Richter4c168ea2008-09-24 11:08:52 +020094 for (i = 0 ; i < NUM_CONTROLS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +020095 if (unlikely(!msrs->controls[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +020096 continue;
Robert Richter3370d352009-05-25 15:10:32 +020097 rdmsrl(msrs->controls[i].addr, val);
98 val &= model->reserved;
99 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100 }
Don Zickuscb9c4482006-09-26 10:52:26 +0200101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102 /* avoid a false detection of ctr overflows in NMI handler */
Robert Richter4c168ea2008-09-24 11:08:52 +0200103 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200104 if (unlikely(!msrs->counters[i].addr))
Don Zickuscb9c4482006-09-26 10:52:26 +0200105 continue;
Robert Richterbbc59862009-05-25 17:38:19 +0200106 wrmsrl(msrs->counters[i].addr, -1LL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107 }
108
109 /* enable active counters */
Robert Richter4c168ea2008-09-24 11:08:52 +0200110 for (i = 0; i < NUM_COUNTERS; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200111 if (counter_config[i].enabled && msrs->counters[i].addr) {
Robert Richter4c168ea2008-09-24 11:08:52 +0200112 reset_value[i] = counter_config[i].count;
Robert Richterbbc59862009-05-25 17:38:19 +0200113 wrmsrl(msrs->counters[i].addr,
114 -(s64)counter_config[i].count);
Robert Richter3370d352009-05-25 15:10:32 +0200115 rdmsrl(msrs->controls[i].addr, val);
116 val &= model->reserved;
117 val |= op_x86_get_ctrl(model, &counter_config[i]);
118 wrmsrl(msrs->controls[i].addr, val);
Robert Richter4c168ea2008-09-24 11:08:52 +0200119 } else {
120 reset_value[i] = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 }
122 }
123}
124
Robert Richter852402c2008-07-22 21:09:06 +0200125#ifdef CONFIG_OPROFILE_IBS
126
Robert Richter7939d2b2008-07-22 21:08:56 +0200127static inline int
128op_amd_handle_ibs(struct pt_regs * const regs,
129 struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
Robert Richterc572ae42009-06-03 20:10:39 +0200131 u64 val, ctl;
Robert Richter1acda872009-01-05 10:35:31 +0100132 struct op_entry entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133
Robert Richterfc81be82008-12-18 00:28:27 +0100134 if (!has_ibs)
Robert Richter7939d2b2008-07-22 21:08:56 +0200135 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136
Robert Richter7939d2b2008-07-22 21:08:56 +0200137 if (ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200138 rdmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
139 if (ctl & IBS_FETCH_VAL) {
140 rdmsrl(MSR_AMD64_IBSFETCHLINAD, val);
141 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100142 IBS_FETCH_CODE, IBS_FETCH_SIZE);
Robert Richterc572ae42009-06-03 20:10:39 +0200143 oprofile_add_data(&entry, (u32)val);
144 oprofile_add_data(&entry, (u32)(val >> 32));
145 oprofile_add_data(&entry, (u32)ctl);
146 oprofile_add_data(&entry, (u32)(ctl >> 32));
147 rdmsrl(MSR_AMD64_IBSFETCHPHYSAD, val);
148 oprofile_add_data(&entry, (u32)val);
149 oprofile_add_data(&entry, (u32)(val >> 32));
Robert Richter14f0ca82009-01-07 21:50:22 +0100150 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200151
Robert Richterfd13f6c2008-10-19 21:00:09 +0200152 /* reenable the IRQ */
Robert Richterc572ae42009-06-03 20:10:39 +0200153 ctl &= ~(IBS_FETCH_VAL | IBS_FETCH_CNT_MASK);
154 ctl |= IBS_FETCH_ENABLE;
155 wrmsrl(MSR_AMD64_IBSFETCHCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200156 }
157 }
158
Robert Richter7939d2b2008-07-22 21:08:56 +0200159 if (ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200160 rdmsrl(MSR_AMD64_IBSOPCTL, ctl);
161 if (ctl & IBS_OP_VAL) {
162 rdmsrl(MSR_AMD64_IBSOPRIP, val);
163 oprofile_write_reserve(&entry, regs, val,
Robert Richter14f0ca82009-01-07 21:50:22 +0100164 IBS_OP_CODE, IBS_OP_SIZE);
Robert Richterc572ae42009-06-03 20:10:39 +0200165 oprofile_add_data(&entry, (u32)val);
166 oprofile_add_data(&entry, (u32)(val >> 32));
167 rdmsrl(MSR_AMD64_IBSOPDATA, val);
168 oprofile_add_data(&entry, (u32)val);
169 oprofile_add_data(&entry, (u32)(val >> 32));
170 rdmsrl(MSR_AMD64_IBSOPDATA2, val);
171 oprofile_add_data(&entry, (u32)val);
172 oprofile_add_data(&entry, (u32)(val >> 32));
173 rdmsrl(MSR_AMD64_IBSOPDATA3, val);
174 oprofile_add_data(&entry, (u32)val);
175 oprofile_add_data(&entry, (u32)(val >> 32));
176 rdmsrl(MSR_AMD64_IBSDCLINAD, val);
177 oprofile_add_data(&entry, (u32)val);
178 oprofile_add_data(&entry, (u32)(val >> 32));
179 rdmsrl(MSR_AMD64_IBSDCPHYSAD, val);
180 oprofile_add_data(&entry, (u32)val);
181 oprofile_add_data(&entry, (u32)(val >> 32));
Robert Richter14f0ca82009-01-07 21:50:22 +0100182 oprofile_write_commit(&entry);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200183
184 /* reenable the IRQ */
Robert Richterc572ae42009-06-03 20:10:39 +0200185 ctl &= ~IBS_OP_VAL & 0xFFFFFFFF;
186 ctl |= IBS_OP_ENABLE;
187 wrmsrl(MSR_AMD64_IBSOPCTL, ctl);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200188 }
189 }
190
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 return 1;
192}
193
Robert Richter90637592009-03-10 19:15:57 +0100194static inline void op_amd_start_ibs(void)
195{
Robert Richterc572ae42009-06-03 20:10:39 +0200196 u64 val;
Robert Richter90637592009-03-10 19:15:57 +0100197 if (has_ibs && ibs_config.fetch_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200198 val = (ibs_config.max_cnt_fetch >> 4) & 0xFFFF;
199 val |= ibs_config.rand_en ? IBS_FETCH_RAND_EN : 0;
200 val |= IBS_FETCH_ENABLE;
201 wrmsrl(MSR_AMD64_IBSFETCHCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100202 }
203
204 if (has_ibs && ibs_config.op_enabled) {
Robert Richterc572ae42009-06-03 20:10:39 +0200205 val = (ibs_config.max_cnt_op >> 4) & 0xFFFF;
206 val |= ibs_config.dispatched_ops ? IBS_OP_CNT_CTL : 0;
207 val |= IBS_OP_ENABLE;
208 wrmsrl(MSR_AMD64_IBSOPCTL, val);
Robert Richter90637592009-03-10 19:15:57 +0100209 }
210}
211
212static void op_amd_stop_ibs(void)
213{
Robert Richterc572ae42009-06-03 20:10:39 +0200214 if (has_ibs && ibs_config.fetch_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100215 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200216 wrmsrl(MSR_AMD64_IBSFETCHCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100217
Robert Richterc572ae42009-06-03 20:10:39 +0200218 if (has_ibs && ibs_config.op_enabled)
Robert Richter90637592009-03-10 19:15:57 +0100219 /* clear max count and enable */
Robert Richterc572ae42009-06-03 20:10:39 +0200220 wrmsrl(MSR_AMD64_IBSOPCTL, 0);
Robert Richter90637592009-03-10 19:15:57 +0100221}
222
223#else
224
225static inline int op_amd_handle_ibs(struct pt_regs * const regs,
226 struct op_msrs const * const msrs) { }
227static inline void op_amd_start_ibs(void) { }
228static inline void op_amd_stop_ibs(void) { }
229
Robert Richter852402c2008-07-22 21:09:06 +0200230#endif
231
Robert Richter7939d2b2008-07-22 21:08:56 +0200232static int op_amd_check_ctrs(struct pt_regs * const regs,
233 struct op_msrs const * const msrs)
234{
Robert Richter42399ad2009-05-25 17:59:06 +0200235 u64 val;
Robert Richter7939d2b2008-07-22 21:08:56 +0200236 int i;
237
Robert Richter4c168ea2008-09-24 11:08:52 +0200238 for (i = 0 ; i < NUM_COUNTERS; ++i) {
239 if (!reset_value[i])
Robert Richter7939d2b2008-07-22 21:08:56 +0200240 continue;
Robert Richter42399ad2009-05-25 17:59:06 +0200241 rdmsrl(msrs->counters[i].addr, val);
242 /* bit is clear if overflowed: */
243 if (val & OP_CTR_OVERFLOW)
244 continue;
245 oprofile_add_sample(regs, i);
Robert Richterbbc59862009-05-25 17:38:19 +0200246 wrmsrl(msrs->counters[i].addr, -(s64)reset_value[i]);
Robert Richter7939d2b2008-07-22 21:08:56 +0200247 }
248
249 op_amd_handle_ibs(regs, msrs);
250
251 /* See op_model_ppro.c */
252 return 1;
253}
Paolo Ciarrocchid4413732008-02-19 23:51:27 +0100254
Robert Richter6657fe42008-07-22 21:08:50 +0200255static void op_amd_start(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256{
Robert Richterdea37662009-05-25 18:11:52 +0200257 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258 int i;
Robert Richter4c168ea2008-09-24 11:08:52 +0200259 for (i = 0 ; i < NUM_COUNTERS ; ++i) {
260 if (reset_value[i]) {
Robert Richterdea37662009-05-25 18:11:52 +0200261 rdmsrl(msrs->controls[i].addr, val);
262 val |= ARCH_PERFMON_EVENTSEL0_ENABLE;
263 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700264 }
265 }
Robert Richter852402c2008-07-22 21:09:06 +0200266
Robert Richter90637592009-03-10 19:15:57 +0100267 op_amd_start_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268}
269
Robert Richter6657fe42008-07-22 21:08:50 +0200270static void op_amd_stop(struct op_msrs const * const msrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271{
Robert Richterdea37662009-05-25 18:11:52 +0200272 u64 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273 int i;
274
Robert Richterfd13f6c2008-10-19 21:00:09 +0200275 /*
276 * Subtle: stop on all counters to avoid race with setting our
277 * pm callback
278 */
Robert Richter4c168ea2008-09-24 11:08:52 +0200279 for (i = 0 ; i < NUM_COUNTERS ; ++i) {
280 if (!reset_value[i])
Don Zickuscb9c4482006-09-26 10:52:26 +0200281 continue;
Robert Richterdea37662009-05-25 18:11:52 +0200282 rdmsrl(msrs->controls[i].addr, val);
283 val &= ~ARCH_PERFMON_EVENTSEL0_ENABLE;
284 wrmsrl(msrs->controls[i].addr, val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285 }
Barry Kasindorf56784f12008-07-22 21:08:55 +0200286
Robert Richter90637592009-03-10 19:15:57 +0100287 op_amd_stop_ibs();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288}
289
Robert Richter6657fe42008-07-22 21:08:50 +0200290static void op_amd_shutdown(struct op_msrs const * const msrs)
Don Zickuscb9c4482006-09-26 10:52:26 +0200291{
292 int i;
293
Robert Richter4c168ea2008-09-24 11:08:52 +0200294 for (i = 0 ; i < NUM_COUNTERS ; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200295 if (msrs->counters[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200296 release_perfctr_nmi(MSR_K7_PERFCTR0 + i);
297 }
Robert Richter4c168ea2008-09-24 11:08:52 +0200298 for (i = 0 ; i < NUM_CONTROLS ; ++i) {
Robert Richter217d3cf2009-06-04 02:36:44 +0200299 if (msrs->controls[i].addr)
Don Zickuscb9c4482006-09-26 10:52:26 +0200300 release_evntsel_nmi(MSR_K7_EVNTSEL0 + i);
301 }
302}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303
Robert Richter9fa68122008-11-24 14:21:03 +0100304#ifdef CONFIG_OPROFILE_IBS
Robert Richtera4c408a2008-07-22 21:09:02 +0200305
Robert Richter7d77f2d2008-07-22 21:08:57 +0200306static u8 ibs_eilvt_off;
307
Barry Kasindorf56784f12008-07-22 21:08:55 +0200308static inline void apic_init_ibs_nmi_per_cpu(void *arg)
309{
Robert Richter7d77f2d2008-07-22 21:08:57 +0200310 ibs_eilvt_off = setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_NMI, 0);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200311}
312
313static inline void apic_clear_ibs_nmi_per_cpu(void *arg)
314{
315 setup_APIC_eilvt_ibs(0, APIC_EILVT_MSG_FIX, 1);
316}
317
Robert Richterfe615cb2008-11-24 14:58:03 +0100318static int init_ibs_nmi(void)
Robert Richter7d77f2d2008-07-22 21:08:57 +0200319{
320#define IBSCTL_LVTOFFSETVAL (1 << 8)
321#define IBSCTL 0x1cc
322 struct pci_dev *cpu_cfg;
323 int nodes;
324 u32 value = 0;
325
326 /* per CPU setup */
Robert Richterebb535d2008-07-22 21:08:59 +0200327 on_each_cpu(apic_init_ibs_nmi_per_cpu, NULL, 1);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200328
329 nodes = 0;
330 cpu_cfg = NULL;
331 do {
332 cpu_cfg = pci_get_device(PCI_VENDOR_ID_AMD,
333 PCI_DEVICE_ID_AMD_10H_NB_MISC,
334 cpu_cfg);
335 if (!cpu_cfg)
336 break;
337 ++nodes;
338 pci_write_config_dword(cpu_cfg, IBSCTL, ibs_eilvt_off
339 | IBSCTL_LVTOFFSETVAL);
340 pci_read_config_dword(cpu_cfg, IBSCTL, &value);
341 if (value != (ibs_eilvt_off | IBSCTL_LVTOFFSETVAL)) {
Robert Richter83bd9242008-12-15 15:09:50 +0100342 pci_dev_put(cpu_cfg);
Robert Richter7d77f2d2008-07-22 21:08:57 +0200343 printk(KERN_DEBUG "Failed to setup IBS LVT offset, "
344 "IBSCTL = 0x%08x", value);
345 return 1;
346 }
347 } while (1);
348
349 if (!nodes) {
350 printk(KERN_DEBUG "No CPU node configured for IBS");
351 return 1;
352 }
353
354#ifdef CONFIG_NUMA
355 /* Sanity check */
356 /* Works only for 64bit with proper numa implementation. */
357 if (nodes != num_possible_nodes()) {
358 printk(KERN_DEBUG "Failed to setup CPU node(s) for IBS, "
359 "found: %d, expected %d",
360 nodes, num_possible_nodes());
361 return 1;
362 }
363#endif
364 return 0;
365}
366
Robert Richterfe615cb2008-11-24 14:58:03 +0100367/* uninitialize the APIC for the IBS interrupts if needed */
368static void clear_ibs_nmi(void)
369{
Robert Richterfc81be82008-12-18 00:28:27 +0100370 if (has_ibs)
Robert Richterfe615cb2008-11-24 14:58:03 +0100371 on_each_cpu(apic_clear_ibs_nmi_per_cpu, NULL, 1);
372}
373
Robert Richterfd13f6c2008-10-19 21:00:09 +0200374/* initialize the APIC for the IBS interrupts if available */
Robert Richterfe615cb2008-11-24 14:58:03 +0100375static void ibs_init(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200376{
Robert Richterfc81be82008-12-18 00:28:27 +0100377 has_ibs = boot_cpu_has(X86_FEATURE_IBS);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200378
Robert Richterfc81be82008-12-18 00:28:27 +0100379 if (!has_ibs)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200380 return;
381
Robert Richterfe615cb2008-11-24 14:58:03 +0100382 if (init_ibs_nmi()) {
Robert Richterfc81be82008-12-18 00:28:27 +0100383 has_ibs = 0;
Robert Richter852402c2008-07-22 21:09:06 +0200384 return;
385 }
386
387 printk(KERN_INFO "oprofile: AMD IBS detected\n");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200388}
389
Robert Richterfe615cb2008-11-24 14:58:03 +0100390static void ibs_exit(void)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200391{
Robert Richterfc81be82008-12-18 00:28:27 +0100392 if (!has_ibs)
Robert Richterfe615cb2008-11-24 14:58:03 +0100393 return;
394
395 clear_ibs_nmi();
Barry Kasindorf56784f12008-07-22 21:08:55 +0200396}
397
Robert Richter25ad2912008-09-05 17:12:36 +0200398static int (*create_arch_files)(struct super_block *sb, struct dentry *root);
Robert Richter270d3e12008-07-22 21:09:01 +0200399
Robert Richter25ad2912008-09-05 17:12:36 +0200400static int setup_ibs_files(struct super_block *sb, struct dentry *root)
Barry Kasindorf56784f12008-07-22 21:08:55 +0200401{
Barry Kasindorf56784f12008-07-22 21:08:55 +0200402 struct dentry *dir;
Robert Richter270d3e12008-07-22 21:09:01 +0200403 int ret = 0;
404
405 /* architecture specific files */
406 if (create_arch_files)
407 ret = create_arch_files(sb, root);
408
409 if (ret)
410 return ret;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200411
Robert Richterfc81be82008-12-18 00:28:27 +0100412 if (!has_ibs)
Robert Richter270d3e12008-07-22 21:09:01 +0200413 return ret;
414
415 /* model specific files */
Barry Kasindorf56784f12008-07-22 21:08:55 +0200416
417 /* setup some reasonable defaults */
418 ibs_config.max_cnt_fetch = 250000;
419 ibs_config.fetch_enabled = 0;
420 ibs_config.max_cnt_op = 250000;
421 ibs_config.op_enabled = 0;
422 ibs_config.dispatched_ops = 1;
Robert Richter2d55a472008-07-18 17:56:05 +0200423
424 dir = oprofilefs_mkdir(sb, root, "ibs_fetch");
425 oprofilefs_create_ulong(sb, dir, "enable",
426 &ibs_config.fetch_enabled);
427 oprofilefs_create_ulong(sb, dir, "max_count",
428 &ibs_config.max_cnt_fetch);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200429 oprofilefs_create_ulong(sb, dir, "rand_enable",
430 &ibs_config.rand_en);
Robert Richter2d55a472008-07-18 17:56:05 +0200431
Robert Richterccd755c2008-07-29 16:57:10 +0200432 dir = oprofilefs_mkdir(sb, root, "ibs_op");
Barry Kasindorf56784f12008-07-22 21:08:55 +0200433 oprofilefs_create_ulong(sb, dir, "enable",
Robert Richter2d55a472008-07-18 17:56:05 +0200434 &ibs_config.op_enabled);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200435 oprofilefs_create_ulong(sb, dir, "max_count",
Robert Richter2d55a472008-07-18 17:56:05 +0200436 &ibs_config.max_cnt_op);
Barry Kasindorf56784f12008-07-22 21:08:55 +0200437 oprofilefs_create_ulong(sb, dir, "dispatched_ops",
Robert Richter2d55a472008-07-18 17:56:05 +0200438 &ibs_config.dispatched_ops);
Robert Richterfc2bd732008-07-22 21:09:00 +0200439
440 return 0;
Barry Kasindorf56784f12008-07-22 21:08:55 +0200441}
442
Robert Richteradf5ec02008-07-22 21:08:48 +0200443static int op_amd_init(struct oprofile_operations *ops)
444{
Robert Richterfe615cb2008-11-24 14:58:03 +0100445 ibs_init();
Robert Richter270d3e12008-07-22 21:09:01 +0200446 create_arch_files = ops->create_files;
447 ops->create_files = setup_ibs_files;
Robert Richteradf5ec02008-07-22 21:08:48 +0200448 return 0;
449}
450
451static void op_amd_exit(void)
452{
Robert Richterfe615cb2008-11-24 14:58:03 +0100453 ibs_exit();
Robert Richteradf5ec02008-07-22 21:08:48 +0200454}
455
Robert Richter9fa68122008-11-24 14:21:03 +0100456#else
457
458/* no IBS support */
459
460static int op_amd_init(struct oprofile_operations *ops)
461{
462 return 0;
463}
464
465static void op_amd_exit(void) {}
466
467#endif /* CONFIG_OPROFILE_IBS */
Robert Richtera4c408a2008-07-22 21:09:02 +0200468
Robert Richter6657fe42008-07-22 21:08:50 +0200469struct op_x86_model_spec const op_amd_spec = {
Robert Richterc92960f2008-09-05 17:12:36 +0200470 .num_counters = NUM_COUNTERS,
471 .num_controls = NUM_CONTROLS,
Robert Richter3370d352009-05-25 15:10:32 +0200472 .reserved = MSR_AMD_EVENTSEL_RESERVED,
473 .event_mask = OP_EVENT_MASK,
474 .init = op_amd_init,
475 .exit = op_amd_exit,
Robert Richterc92960f2008-09-05 17:12:36 +0200476 .fill_in_addresses = &op_amd_fill_in_addresses,
477 .setup_ctrs = &op_amd_setup_ctrs,
478 .check_ctrs = &op_amd_check_ctrs,
479 .start = &op_amd_start,
480 .stop = &op_amd_stop,
Robert Richter3370d352009-05-25 15:10:32 +0200481 .shutdown = &op_amd_shutdown,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482};