blob: 73e3580c88e4e2ed4b00be93241cabda6e548fad [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/******************************************************************************
2 * x86_emulate.c
3 *
4 * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
5 *
6 * Copyright (c) 2005 Keir Fraser
7 *
8 * Linux coding style, mod r/m decoder, segment base fixes, real-mode
Rusty Russelldcc07662007-07-17 23:16:56 +10009 * privileged instructions:
Avi Kivity6aa8b732006-12-10 02:21:36 -080010 *
11 * Copyright (C) 2006 Qumranet
12 *
13 * Avi Kivity <avi@qumranet.com>
14 * Yaniv Kamay <yaniv@qumranet.com>
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 *
19 * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
20 */
21
22#ifndef __KERNEL__
23#include <stdio.h>
24#include <stdint.h>
25#include <public/xen.h>
Mike Dayd77c26f2007-10-08 09:02:08 -040026#define DPRINTF(_f, _a ...) printf(_f , ## _a)
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#else
28#include "kvm.h"
Zhang Xiantao34c16ee2007-10-20 15:34:38 +080029#include "x86.h"
Avi Kivity6aa8b732006-12-10 02:21:36 -080030#define DPRINTF(x...) do {} while (0)
31#endif
32#include "x86_emulate.h"
33#include <linux/module.h>
34
35/*
36 * Opcode effective-address decode tables.
37 * Note that we only emulate instructions that have at least one memory
38 * operand (excluding implicit stack references). We assume that stack
39 * references and instruction fetches will never occur in special memory
40 * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
41 * not be handled.
42 */
43
44/* Operand sizes: 8-bit operands or specified/overridden size. */
45#define ByteOp (1<<0) /* 8-bit operands. */
46/* Destination operand type. */
47#define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
48#define DstReg (2<<1) /* Register operand. */
49#define DstMem (3<<1) /* Memory operand. */
50#define DstMask (3<<1)
51/* Source operand type. */
52#define SrcNone (0<<3) /* No source operand. */
53#define SrcImplicit (0<<3) /* Source operand is implicit in the opcode. */
54#define SrcReg (1<<3) /* Register operand. */
55#define SrcMem (2<<3) /* Memory operand. */
56#define SrcMem16 (3<<3) /* Memory operand (16-bit). */
57#define SrcMem32 (4<<3) /* Memory operand (32-bit). */
58#define SrcImm (5<<3) /* Immediate operand. */
59#define SrcImmByte (6<<3) /* 8-bit sign-extended immediate operand. */
60#define SrcMask (7<<3)
61/* Generic ModRM decode. */
62#define ModRM (1<<6)
63/* Destination is only written; never read. */
64#define Mov (1<<7)
Avi Kivity038e51d2007-01-22 20:40:40 -080065#define BitOp (1<<8)
Avi Kivity6aa8b732006-12-10 02:21:36 -080066
67static u8 opcode_table[256] = {
68 /* 0x00 - 0x07 */
69 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
70 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
71 0, 0, 0, 0,
72 /* 0x08 - 0x0F */
73 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
74 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
75 0, 0, 0, 0,
76 /* 0x10 - 0x17 */
77 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
78 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
79 0, 0, 0, 0,
80 /* 0x18 - 0x1F */
81 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
82 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
83 0, 0, 0, 0,
84 /* 0x20 - 0x27 */
85 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
86 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
Nitin A Kamble19eb9382007-08-17 15:17:41 +030087 SrcImmByte, SrcImm, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080088 /* 0x28 - 0x2F */
89 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
90 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
91 0, 0, 0, 0,
92 /* 0x30 - 0x37 */
93 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
94 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
95 0, 0, 0, 0,
96 /* 0x38 - 0x3F */
97 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
98 ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
99 0, 0, 0, 0,
Nitin A Kambled77a2502007-10-12 17:40:33 -0700100 /* 0x40 - 0x47 */
101 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
102 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
103 /* 0x48 - 0x4F */
104 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
105 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300106 /* 0x50 - 0x57 */
Nitin A Kamble7e778162007-08-19 11:07:06 +0300107 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
108 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +0300109 /* 0x58 - 0x5F */
110 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
111 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700112 /* 0x60 - 0x67 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800113 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
Nitin A Kamble7d316912007-08-28 17:58:52 -0700114 0, 0, 0, 0,
115 /* 0x68 - 0x6F */
116 0, 0, ImplicitOps|Mov, 0,
Laurent Viviere70669a2007-08-05 10:36:40 +0300117 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
118 SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
Nitin A Kamble55bebde2007-09-15 10:25:41 +0300119 /* 0x70 - 0x77 */
120 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
121 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
122 /* 0x78 - 0x7F */
123 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
124 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800125 /* 0x80 - 0x87 */
126 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
127 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
128 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
129 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
130 /* 0x88 - 0x8F */
131 ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
132 ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +0300133 0, ModRM | DstReg, 0, DstMem | SrcNone | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800134 /* 0x90 - 0x9F */
Nitin A Kamble535eabc2007-09-15 10:45:05 +0300135 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps, ImplicitOps, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800136 /* 0xA0 - 0xA7 */
137 ByteOp | DstReg | SrcMem | Mov, DstReg | SrcMem | Mov,
138 ByteOp | DstMem | SrcReg | Mov, DstMem | SrcReg | Mov,
139 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
140 ByteOp | ImplicitOps, ImplicitOps,
141 /* 0xA8 - 0xAF */
142 0, 0, ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
143 ByteOp | ImplicitOps | Mov, ImplicitOps | Mov,
144 ByteOp | ImplicitOps, ImplicitOps,
145 /* 0xB0 - 0xBF */
146 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
147 /* 0xC0 - 0xC7 */
Nitin A Kambled9413cd2007-06-19 11:21:15 +0300148 ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
149 0, ImplicitOps, 0, 0,
150 ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800151 /* 0xC8 - 0xCF */
152 0, 0, 0, 0, 0, 0, 0, 0,
153 /* 0xD0 - 0xD7 */
154 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
155 ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
156 0, 0, 0, 0,
157 /* 0xD8 - 0xDF */
158 0, 0, 0, 0, 0, 0, 0, 0,
Nitin A Kamble098c9372007-08-19 11:00:36 +0300159 /* 0xE0 - 0xE7 */
160 0, 0, 0, 0, 0, 0, 0, 0,
161 /* 0xE8 - 0xEF */
Nitin A Kamblef6eed392007-08-28 18:08:37 -0700162 ImplicitOps, SrcImm|ImplicitOps, 0, SrcImmByte|ImplicitOps, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800163 /* 0xF0 - 0xF7 */
164 0, 0, 0, 0,
Nitin A Kambleb284be52007-10-16 18:23:27 -0700165 ImplicitOps, ImplicitOps,
Avi Kivity72d6e5a2007-06-05 16:15:51 +0300166 ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800167 /* 0xF8 - 0xFF */
Nitin A Kambleb284be52007-10-16 18:23:27 -0700168 ImplicitOps, 0, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800169 0, 0, ByteOp | DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM
170};
171
Avi Kivity038e51d2007-01-22 20:40:40 -0800172static u16 twobyte_table[256] = {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800173 /* 0x00 - 0x0F */
174 0, SrcMem | ModRM | DstReg, 0, 0, 0, 0, ImplicitOps, 0,
Avi Kivity651a3e22007-10-28 16:09:18 +0200175 ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800176 /* 0x10 - 0x1F */
177 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
178 /* 0x20 - 0x2F */
179 ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
180 0, 0, 0, 0, 0, 0, 0, 0,
181 /* 0x30 - 0x3F */
Avi Kivity35f3f282007-07-17 14:20:30 +0300182 ImplicitOps, 0, ImplicitOps, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800183 /* 0x40 - 0x47 */
184 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
185 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
186 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
187 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
188 /* 0x48 - 0x4F */
189 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
190 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
191 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
192 DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
193 /* 0x50 - 0x5F */
194 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
195 /* 0x60 - 0x6F */
196 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
197 /* 0x70 - 0x7F */
198 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
199 /* 0x80 - 0x8F */
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300200 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
201 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
202 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
203 ImplicitOps, ImplicitOps, ImplicitOps, ImplicitOps,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800204 /* 0x90 - 0x9F */
205 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
206 /* 0xA0 - 0xA7 */
Avi Kivity038e51d2007-01-22 20:40:40 -0800207 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800208 /* 0xA8 - 0xAF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800209 0, 0, 0, DstMem | SrcReg | ModRM | BitOp, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800210 /* 0xB0 - 0xB7 */
211 ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
Avi Kivity038e51d2007-01-22 20:40:40 -0800212 DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800213 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
214 DstReg | SrcMem16 | ModRM | Mov,
215 /* 0xB8 - 0xBF */
Avi Kivity038e51d2007-01-22 20:40:40 -0800216 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800217 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
218 DstReg | SrcMem16 | ModRM | Mov,
219 /* 0xC0 - 0xCF */
Sheng Yanga012e652007-10-15 14:24:20 +0800220 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
221 0, 0, 0, 0, 0, 0, 0, 0,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800222 /* 0xD0 - 0xDF */
223 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
224 /* 0xE0 - 0xEF */
225 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
226 /* 0xF0 - 0xFF */
227 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
228};
229
Avi Kivity6aa8b732006-12-10 02:21:36 -0800230/* EFLAGS bit definitions. */
231#define EFLG_OF (1<<11)
232#define EFLG_DF (1<<10)
233#define EFLG_SF (1<<7)
234#define EFLG_ZF (1<<6)
235#define EFLG_AF (1<<4)
236#define EFLG_PF (1<<2)
237#define EFLG_CF (1<<0)
238
239/*
240 * Instruction emulation:
241 * Most instructions are emulated directly via a fragment of inline assembly
242 * code. This allows us to save/restore EFLAGS and thus very easily pick up
243 * any modified flags.
244 */
245
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800246#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800247#define _LO32 "k" /* force 32-bit operand */
248#define _STK "%%rsp" /* stack pointer */
249#elif defined(__i386__)
250#define _LO32 "" /* force 32-bit operand */
251#define _STK "%%esp" /* stack pointer */
252#endif
253
254/*
255 * These EFLAGS bits are restored from saved value during emulation, and
256 * any changes are written back to the saved value after emulation.
257 */
258#define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
259
260/* Before executing instruction: restore necessary bits in EFLAGS. */
261#define _PRE_EFLAGS(_sav, _msk, _tmp) \
262 /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); */ \
263 "push %"_sav"; " \
264 "movl %"_msk",%"_LO32 _tmp"; " \
265 "andl %"_LO32 _tmp",("_STK"); " \
266 "pushf; " \
267 "notl %"_LO32 _tmp"; " \
268 "andl %"_LO32 _tmp",("_STK"); " \
269 "pop %"_tmp"; " \
270 "orl %"_LO32 _tmp",("_STK"); " \
271 "popf; " \
272 /* _sav &= ~msk; */ \
273 "movl %"_msk",%"_LO32 _tmp"; " \
274 "notl %"_LO32 _tmp"; " \
275 "andl %"_LO32 _tmp",%"_sav"; "
276
277/* After executing instruction: write-back necessary bits in EFLAGS. */
278#define _POST_EFLAGS(_sav, _msk, _tmp) \
279 /* _sav |= EFLAGS & _msk; */ \
280 "pushf; " \
281 "pop %"_tmp"; " \
282 "andl %"_msk",%"_LO32 _tmp"; " \
283 "orl %"_LO32 _tmp",%"_sav"; "
284
285/* Raw emulation: instruction has two explicit operands. */
286#define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
287 do { \
288 unsigned long _tmp; \
289 \
290 switch ((_dst).bytes) { \
291 case 2: \
292 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400293 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800294 _op"w %"_wx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400295 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800296 : "=m" (_eflags), "=m" ((_dst).val), \
297 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400298 : _wy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800299 break; \
300 case 4: \
301 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400302 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800303 _op"l %"_lx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400304 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800305 : "=m" (_eflags), "=m" ((_dst).val), \
306 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400307 : _ly ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800308 break; \
309 case 8: \
310 __emulate_2op_8byte(_op, _src, _dst, \
311 _eflags, _qx, _qy); \
312 break; \
313 } \
314 } while (0)
315
316#define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
317 do { \
318 unsigned long _tmp; \
Mike Dayd77c26f2007-10-08 09:02:08 -0400319 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800320 case 1: \
321 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400322 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800323 _op"b %"_bx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400324 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800325 : "=m" (_eflags), "=m" ((_dst).val), \
326 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400327 : _by ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800328 break; \
329 default: \
330 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
331 _wx, _wy, _lx, _ly, _qx, _qy); \
332 break; \
333 } \
334 } while (0)
335
336/* Source operand is byte-sized and may be restricted to just %cl. */
337#define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
338 __emulate_2op(_op, _src, _dst, _eflags, \
339 "b", "c", "b", "c", "b", "c", "b", "c")
340
341/* Source operand is byte, word, long or quad sized. */
342#define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
343 __emulate_2op(_op, _src, _dst, _eflags, \
344 "b", "q", "w", "r", _LO32, "r", "", "r")
345
346/* Source operand is word, long or quad sized. */
347#define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
348 __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
349 "w", "r", _LO32, "r", "", "r")
350
351/* Instruction has only one explicit operand (no source operand). */
352#define emulate_1op(_op, _dst, _eflags) \
353 do { \
354 unsigned long _tmp; \
355 \
Mike Dayd77c26f2007-10-08 09:02:08 -0400356 switch ((_dst).bytes) { \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800357 case 1: \
358 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400359 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800360 _op"b %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400361 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800362 : "=m" (_eflags), "=m" ((_dst).val), \
363 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400364 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800365 break; \
366 case 2: \
367 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400368 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800369 _op"w %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400370 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800371 : "=m" (_eflags), "=m" ((_dst).val), \
372 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400373 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800374 break; \
375 case 4: \
376 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400377 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800378 _op"l %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400379 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800380 : "=m" (_eflags), "=m" ((_dst).val), \
381 "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400382 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800383 break; \
384 case 8: \
385 __emulate_1op_8byte(_op, _dst, _eflags); \
386 break; \
387 } \
388 } while (0)
389
390/* Emulate an instruction with quadword operands (x86/64 only). */
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800391#if defined(CONFIG_X86_64)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800392#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy) \
393 do { \
394 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400395 _PRE_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800396 _op"q %"_qx"3,%1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400397 _POST_EFLAGS("0", "4", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800398 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400399 : _qy ((_src).val), "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800400 } while (0)
401
402#define __emulate_1op_8byte(_op, _dst, _eflags) \
403 do { \
404 __asm__ __volatile__ ( \
Mike Dayd77c26f2007-10-08 09:02:08 -0400405 _PRE_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800406 _op"q %1; " \
Mike Dayd77c26f2007-10-08 09:02:08 -0400407 _POST_EFLAGS("0", "3", "2") \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800408 : "=m" (_eflags), "=m" ((_dst).val), "=&r" (_tmp) \
Mike Dayd77c26f2007-10-08 09:02:08 -0400409 : "i" (EFLAGS_MASK)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800410 } while (0)
411
412#elif defined(__i386__)
413#define __emulate_2op_8byte(_op, _src, _dst, _eflags, _qx, _qy)
414#define __emulate_1op_8byte(_op, _dst, _eflags)
415#endif /* __i386__ */
416
417/* Fetch next part of the instruction being emulated. */
418#define insn_fetch(_type, _size, _eip) \
419({ unsigned long _x; \
420 rc = ops->read_std((unsigned long)(_eip) + ctxt->cs_base, &_x, \
Mike Dayd77c26f2007-10-08 09:02:08 -0400421 (_size), ctxt->vcpu); \
422 if (rc != 0) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800423 goto done; \
424 (_eip) += (_size); \
425 (_type)_x; \
426})
427
428/* Access/update address held in a register, based on addressing mode. */
Laurent Viviere70669a2007-08-05 10:36:40 +0300429#define address_mask(reg) \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200430 ((c->ad_bytes == sizeof(unsigned long)) ? \
431 (reg) : ((reg) & ((1UL << (c->ad_bytes << 3)) - 1)))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800432#define register_address(base, reg) \
Laurent Viviere70669a2007-08-05 10:36:40 +0300433 ((base) + address_mask(reg))
Avi Kivity6aa8b732006-12-10 02:21:36 -0800434#define register_address_increment(reg, inc) \
435 do { \
436 /* signed type ensures sign extension to long */ \
437 int _inc = (inc); \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200438 if (c->ad_bytes == sizeof(unsigned long)) \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800439 (reg) += _inc; \
440 else \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200441 (reg) = ((reg) & \
442 ~((1UL << (c->ad_bytes << 3)) - 1)) | \
443 (((reg) + _inc) & \
444 ((1UL << (c->ad_bytes << 3)) - 1)); \
Avi Kivity6aa8b732006-12-10 02:21:36 -0800445 } while (0)
446
Nitin A Kamble098c9372007-08-19 11:00:36 +0300447#define JMP_REL(rel) \
448 do { \
Laurent Viviere4e03de2007-09-18 11:52:50 +0200449 register_address_increment(c->eip, rel); \
Nitin A Kamble098c9372007-08-19 11:00:36 +0300450 } while (0)
451
Rusty Russell1e3c5cb2007-07-17 23:16:11 +1000452/*
453 * Given the 'reg' portion of a ModRM byte, and a register block, return a
454 * pointer into the block that addresses the relevant register.
455 * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
456 */
457static void *decode_register(u8 modrm_reg, unsigned long *regs,
458 int highbyte_regs)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800459{
460 void *p;
461
462 p = &regs[modrm_reg];
463 if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
464 p = (unsigned char *)&regs[modrm_reg & 3] + 1;
465 return p;
466}
467
468static int read_descriptor(struct x86_emulate_ctxt *ctxt,
469 struct x86_emulate_ops *ops,
470 void *ptr,
471 u16 *size, unsigned long *address, int op_bytes)
472{
473 int rc;
474
475 if (op_bytes == 2)
476 op_bytes = 3;
477 *address = 0;
Laurent Viviercebff022007-07-30 13:35:24 +0300478 rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
479 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800480 if (rc)
481 return rc;
Laurent Viviercebff022007-07-30 13:35:24 +0300482 rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
483 ctxt->vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800484 return rc;
485}
486
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +0300487static int test_cc(unsigned int condition, unsigned int flags)
488{
489 int rc = 0;
490
491 switch ((condition & 15) >> 1) {
492 case 0: /* o */
493 rc |= (flags & EFLG_OF);
494 break;
495 case 1: /* b/c/nae */
496 rc |= (flags & EFLG_CF);
497 break;
498 case 2: /* z/e */
499 rc |= (flags & EFLG_ZF);
500 break;
501 case 3: /* be/na */
502 rc |= (flags & (EFLG_CF|EFLG_ZF));
503 break;
504 case 4: /* s */
505 rc |= (flags & EFLG_SF);
506 break;
507 case 5: /* p/pe */
508 rc |= (flags & EFLG_PF);
509 break;
510 case 7: /* le/ng */
511 rc |= (flags & EFLG_ZF);
512 /* fall through */
513 case 6: /* l/nge */
514 rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
515 break;
516 }
517
518 /* Odd condition identifiers (lsb == 1) have inverted sense. */
519 return (!!rc ^ (condition & 1));
520}
521
Avi Kivity6aa8b732006-12-10 02:21:36 -0800522int
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200523x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800524{
Laurent Viviere4e03de2007-09-18 11:52:50 +0200525 struct decode_cache *c = &ctxt->decode;
526 u8 sib, rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800527 int rc = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800528 int mode = ctxt->mode;
Laurent Viviere4e03de2007-09-18 11:52:50 +0200529 int index_reg = 0, base_reg = 0, scale, rip_relative = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800530
531 /* Shadow copy of register state. Committed on successful emulation. */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800532
Laurent Viviere4e03de2007-09-18 11:52:50 +0200533 memset(c, 0, sizeof(struct decode_cache));
534 c->eip = ctxt->vcpu->rip;
535 memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800536
537 switch (mode) {
538 case X86EMUL_MODE_REAL:
539 case X86EMUL_MODE_PROT16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200540 c->op_bytes = c->ad_bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800541 break;
542 case X86EMUL_MODE_PROT32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200543 c->op_bytes = c->ad_bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800544 break;
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800545#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -0800546 case X86EMUL_MODE_PROT64:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200547 c->op_bytes = 4;
548 c->ad_bytes = 8;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800549 break;
550#endif
551 default:
552 return -1;
553 }
554
555 /* Legacy prefixes. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200556 for (;;) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200557 switch (c->b = insn_fetch(u8, 1, c->eip)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800558 case 0x66: /* operand-size override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200559 c->op_bytes ^= 6; /* switch between 2/4 bytes */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800560 break;
561 case 0x67: /* address-size override */
562 if (mode == X86EMUL_MODE_PROT64)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200563 /* switch between 4/8 bytes */
564 c->ad_bytes ^= 12;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800565 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200566 /* switch between 2/4 bytes */
567 c->ad_bytes ^= 6;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800568 break;
569 case 0x2e: /* CS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200570 c->override_base = &ctxt->cs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800571 break;
572 case 0x3e: /* DS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200573 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800574 break;
575 case 0x26: /* ES override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200576 c->override_base = &ctxt->es_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800577 break;
578 case 0x64: /* FS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200579 c->override_base = &ctxt->fs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800580 break;
581 case 0x65: /* GS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200582 c->override_base = &ctxt->gs_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800583 break;
584 case 0x36: /* SS override */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200585 c->override_base = &ctxt->ss_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800586 break;
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200587 case 0x40 ... 0x4f: /* REX */
588 if (mode != X86EMUL_MODE_PROT64)
589 goto done_prefixes;
590 rex_prefix = c->b;
591 continue;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800592 case 0xf0: /* LOCK */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200593 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800594 break;
Laurent Vivierae6200b2007-09-20 11:17:24 +0200595 case 0xf2: /* REPNE/REPNZ */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800596 case 0xf3: /* REP/REPE/REPZ */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200597 c->rep_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800598 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800599 default:
600 goto done_prefixes;
601 }
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200602
603 /* Any legacy prefix after a REX prefix nullifies its effect. */
604
605 rex_prefix = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800606 }
607
608done_prefixes:
609
610 /* REX prefix. */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200611 if (rex_prefix) {
612 if (rex_prefix & 8)
Laurent Viviere4e03de2007-09-18 11:52:50 +0200613 c->op_bytes = 8; /* REX.W */
Laurent Vivierb4c6abf2007-09-25 13:36:40 +0200614 c->modrm_reg = (rex_prefix & 4) << 1; /* REX.R */
615 index_reg = (rex_prefix & 2) << 2; /* REX.X */
616 c->modrm_rm = base_reg = (rex_prefix & 1) << 3; /* REG.B */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800617 }
618
619 /* Opcode byte(s). */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200620 c->d = opcode_table[c->b];
621 if (c->d == 0) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800622 /* Two-byte opcode? */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200623 if (c->b == 0x0f) {
624 c->twobyte = 1;
625 c->b = insn_fetch(u8, 1, c->eip);
626 c->d = twobyte_table[c->b];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800627 }
628
629 /* Unrecognised? */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200630 if (c->d == 0) {
631 DPRINTF("Cannot emulate %02x\n", c->b);
632 return -1;
633 }
Avi Kivity6aa8b732006-12-10 02:21:36 -0800634 }
635
636 /* ModRM and SIB bytes. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200637 if (c->d & ModRM) {
638 c->modrm = insn_fetch(u8, 1, c->eip);
639 c->modrm_mod |= (c->modrm & 0xc0) >> 6;
640 c->modrm_reg |= (c->modrm & 0x38) >> 3;
641 c->modrm_rm |= (c->modrm & 0x07);
642 c->modrm_ea = 0;
643 c->use_modrm_ea = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800644
Laurent Viviere4e03de2007-09-18 11:52:50 +0200645 if (c->modrm_mod == 3) {
646 c->modrm_val = *(unsigned long *)
647 decode_register(c->modrm_rm, c->regs, c->d & ByteOp);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800648 goto modrm_done;
649 }
650
Laurent Viviere4e03de2007-09-18 11:52:50 +0200651 if (c->ad_bytes == 2) {
652 unsigned bx = c->regs[VCPU_REGS_RBX];
653 unsigned bp = c->regs[VCPU_REGS_RBP];
654 unsigned si = c->regs[VCPU_REGS_RSI];
655 unsigned di = c->regs[VCPU_REGS_RDI];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800656
657 /* 16-bit ModR/M decode. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200658 switch (c->modrm_mod) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800659 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200660 if (c->modrm_rm == 6)
661 c->modrm_ea +=
662 insn_fetch(u16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800663 break;
664 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200665 c->modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800666 break;
667 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200668 c->modrm_ea += insn_fetch(u16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800669 break;
670 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200671 switch (c->modrm_rm) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800672 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200673 c->modrm_ea += bx + si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800674 break;
675 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200676 c->modrm_ea += bx + di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800677 break;
678 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200679 c->modrm_ea += bp + si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800680 break;
681 case 3:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200682 c->modrm_ea += bp + di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800683 break;
684 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200685 c->modrm_ea += si;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800686 break;
687 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200688 c->modrm_ea += di;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800689 break;
690 case 6:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200691 if (c->modrm_mod != 0)
692 c->modrm_ea += bp;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800693 break;
694 case 7:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200695 c->modrm_ea += bx;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800696 break;
697 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200698 if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
699 (c->modrm_rm == 6 && c->modrm_mod != 0))
700 if (!c->override_base)
701 c->override_base = &ctxt->ss_base;
702 c->modrm_ea = (u16)c->modrm_ea;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800703 } else {
704 /* 32/64-bit ModR/M decode. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200705 switch (c->modrm_rm) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800706 case 4:
707 case 12:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200708 sib = insn_fetch(u8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800709 index_reg |= (sib >> 3) & 7;
710 base_reg |= sib & 7;
711 scale = sib >> 6;
712
713 switch (base_reg) {
714 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200715 if (c->modrm_mod != 0)
716 c->modrm_ea +=
717 c->regs[base_reg];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800718 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200719 c->modrm_ea +=
720 insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800721 break;
722 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200723 c->modrm_ea += c->regs[base_reg];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800724 }
725 switch (index_reg) {
726 case 4:
727 break;
728 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200729 c->modrm_ea +=
730 c->regs[index_reg] << scale;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800731
732 }
733 break;
734 case 5:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200735 if (c->modrm_mod != 0)
736 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800737 else if (mode == X86EMUL_MODE_PROT64)
738 rip_relative = 1;
739 break;
740 default:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200741 c->modrm_ea += c->regs[c->modrm_rm];
Avi Kivity6aa8b732006-12-10 02:21:36 -0800742 break;
743 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200744 switch (c->modrm_mod) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800745 case 0:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200746 if (c->modrm_rm == 5)
747 c->modrm_ea +=
748 insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800749 break;
750 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200751 c->modrm_ea += insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800752 break;
753 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200754 c->modrm_ea += insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800755 break;
756 }
757 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200758 if (!c->override_base)
759 c->override_base = &ctxt->ds_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800760 if (mode == X86EMUL_MODE_PROT64 &&
Laurent Viviere4e03de2007-09-18 11:52:50 +0200761 c->override_base != &ctxt->fs_base &&
762 c->override_base != &ctxt->gs_base)
763 c->override_base = NULL;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800764
Laurent Viviere4e03de2007-09-18 11:52:50 +0200765 if (c->override_base)
766 c->modrm_ea += *c->override_base;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800767
768 if (rip_relative) {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200769 c->modrm_ea += c->eip;
770 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800771 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200772 c->modrm_ea += 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800773 break;
774 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200775 if (c->d & ByteOp)
776 c->modrm_ea += 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800777 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200778 if (c->op_bytes == 8)
779 c->modrm_ea += 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800780 else
Laurent Viviere4e03de2007-09-18 11:52:50 +0200781 c->modrm_ea += c->op_bytes;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800782 }
783 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200784 if (c->ad_bytes != 8)
785 c->modrm_ea = (u32)c->modrm_ea;
Mike Dayd77c26f2007-10-08 09:02:08 -0400786modrm_done:
Avi Kivity6aa8b732006-12-10 02:21:36 -0800787 ;
788 }
789
Avi Kivity6aa8b732006-12-10 02:21:36 -0800790 /*
791 * Decode and fetch the source operand: register, memory
792 * or immediate.
793 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200794 switch (c->d & SrcMask) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800795 case SrcNone:
796 break;
797 case SrcReg:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200798 c->src.type = OP_REG;
799 if (c->d & ByteOp) {
800 c->src.ptr =
801 decode_register(c->modrm_reg, c->regs,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800802 (rex_prefix == 0));
Laurent Viviere4e03de2007-09-18 11:52:50 +0200803 c->src.val = c->src.orig_val = *(u8 *)c->src.ptr;
804 c->src.bytes = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800805 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200806 c->src.ptr =
807 decode_register(c->modrm_reg, c->regs, 0);
808 switch ((c->src.bytes = c->op_bytes)) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800809 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200810 c->src.val = c->src.orig_val =
811 *(u16 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800812 break;
813 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200814 c->src.val = c->src.orig_val =
815 *(u32 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800816 break;
817 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200818 c->src.val = c->src.orig_val =
819 *(u64 *) c->src.ptr;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800820 break;
821 }
822 }
823 break;
824 case SrcMem16:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200825 c->src.bytes = 2;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800826 goto srcmem_common;
827 case SrcMem32:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200828 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800829 goto srcmem_common;
830 case SrcMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200831 c->src.bytes = (c->d & ByteOp) ? 1 :
832 c->op_bytes;
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300833 /* Don't fetch the address for invlpg: it could be unmapped. */
Mike Dayd77c26f2007-10-08 09:02:08 -0400834 if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
Rusty Russellb85b9ee92007-09-09 14:12:54 +0300835 break;
Mike Dayd77c26f2007-10-08 09:02:08 -0400836 srcmem_common:
Aurelien Jarno4e624172007-10-17 19:30:41 +0200837 /*
838 * For instructions with a ModR/M byte, switch to register
839 * access if Mod = 3.
840 */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200841 if ((c->d & ModRM) && c->modrm_mod == 3) {
842 c->src.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200843 break;
844 }
Laurent Viviere4e03de2007-09-18 11:52:50 +0200845 c->src.type = OP_MEM;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800846 break;
847 case SrcImm:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200848 c->src.type = OP_IMM;
849 c->src.ptr = (unsigned long *)c->eip;
850 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
851 if (c->src.bytes == 8)
852 c->src.bytes = 4;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800853 /* NB. Immediates are sign-extended as necessary. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200854 switch (c->src.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800855 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200856 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800857 break;
858 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200859 c->src.val = insn_fetch(s16, 2, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800860 break;
861 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200862 c->src.val = insn_fetch(s32, 4, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800863 break;
864 }
865 break;
866 case SrcImmByte:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200867 c->src.type = OP_IMM;
868 c->src.ptr = (unsigned long *)c->eip;
869 c->src.bytes = 1;
870 c->src.val = insn_fetch(s8, 1, c->eip);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800871 break;
872 }
873
Avi Kivity038e51d2007-01-22 20:40:40 -0800874 /* Decode and fetch the destination operand: register or memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +0200875 switch (c->d & DstMask) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800876 case ImplicitOps:
877 /* Special instructions do their own operand decoding. */
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200878 return 0;
Avi Kivity038e51d2007-01-22 20:40:40 -0800879 case DstReg:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200880 c->dst.type = OP_REG;
881 if ((c->d & ByteOp)
882 && !(c->twobyte &&
883 (c->b == 0xb6 || c->b == 0xb7))) {
884 c->dst.ptr =
885 decode_register(c->modrm_reg, c->regs,
Avi Kivity038e51d2007-01-22 20:40:40 -0800886 (rex_prefix == 0));
Laurent Viviere4e03de2007-09-18 11:52:50 +0200887 c->dst.val = *(u8 *) c->dst.ptr;
888 c->dst.bytes = 1;
Avi Kivity038e51d2007-01-22 20:40:40 -0800889 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +0200890 c->dst.ptr =
891 decode_register(c->modrm_reg, c->regs, 0);
892 switch ((c->dst.bytes = c->op_bytes)) {
Avi Kivity038e51d2007-01-22 20:40:40 -0800893 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200894 c->dst.val = *(u16 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800895 break;
896 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200897 c->dst.val = *(u32 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800898 break;
899 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200900 c->dst.val = *(u64 *)c->dst.ptr;
Avi Kivity038e51d2007-01-22 20:40:40 -0800901 break;
902 }
903 }
904 break;
905 case DstMem:
Laurent Viviere4e03de2007-09-18 11:52:50 +0200906 if ((c->d & ModRM) && c->modrm_mod == 3) {
907 c->dst.type = OP_REG;
Aurelien Jarno4e624172007-10-17 19:30:41 +0200908 break;
909 }
Laurent Vivier8b4caf62007-09-18 11:27:19 +0200910 c->dst.type = OP_MEM;
911 break;
912 }
913
914done:
915 return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
916}
917
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200918static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
919{
920 struct decode_cache *c = &ctxt->decode;
921
922 c->dst.type = OP_MEM;
923 c->dst.bytes = c->op_bytes;
924 c->dst.val = c->src.val;
925 register_address_increment(c->regs[VCPU_REGS_RSP], -c->op_bytes);
926 c->dst.ptr = (void *) register_address(ctxt->ss_base,
927 c->regs[VCPU_REGS_RSP]);
928}
929
930static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
931 struct x86_emulate_ops *ops)
932{
933 struct decode_cache *c = &ctxt->decode;
934 int rc;
935
936 /* 64-bit mode: POP always pops a 64-bit operand. */
937
938 if (ctxt->mode == X86EMUL_MODE_PROT64)
939 c->dst.bytes = 8;
940
941 rc = ops->read_std(register_address(ctxt->ss_base,
942 c->regs[VCPU_REGS_RSP]),
943 &c->dst.val, c->dst.bytes, ctxt->vcpu);
944 if (rc != 0)
945 return rc;
946
947 register_address_increment(c->regs[VCPU_REGS_RSP], c->dst.bytes);
948
949 return 0;
950}
951
Laurent Vivier05f086f2007-09-24 11:10:55 +0200952static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200953{
Laurent Vivier05f086f2007-09-24 11:10:55 +0200954 struct decode_cache *c = &ctxt->decode;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200955 switch (c->modrm_reg) {
956 case 0: /* rol */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200957 emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200958 break;
959 case 1: /* ror */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200960 emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200961 break;
962 case 2: /* rcl */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200963 emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200964 break;
965 case 3: /* rcr */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200966 emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200967 break;
968 case 4: /* sal/shl */
969 case 6: /* sal/shl */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200970 emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200971 break;
972 case 5: /* shr */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200973 emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200974 break;
975 case 7: /* sar */
Laurent Vivier05f086f2007-09-24 11:10:55 +0200976 emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200977 break;
978 }
979}
980
981static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
Laurent Vivier05f086f2007-09-24 11:10:55 +0200982 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +0200983{
984 struct decode_cache *c = &ctxt->decode;
985 int rc = 0;
986
987 switch (c->modrm_reg) {
988 case 0 ... 1: /* test */
989 /*
990 * Special case in Grp3: test has an immediate
991 * source operand.
992 */
993 c->src.type = OP_IMM;
994 c->src.ptr = (unsigned long *)c->eip;
995 c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
996 if (c->src.bytes == 8)
997 c->src.bytes = 4;
998 switch (c->src.bytes) {
999 case 1:
1000 c->src.val = insn_fetch(s8, 1, c->eip);
1001 break;
1002 case 2:
1003 c->src.val = insn_fetch(s16, 2, c->eip);
1004 break;
1005 case 4:
1006 c->src.val = insn_fetch(s32, 4, c->eip);
1007 break;
1008 }
Laurent Vivier05f086f2007-09-24 11:10:55 +02001009 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001010 break;
1011 case 2: /* not */
1012 c->dst.val = ~c->dst.val;
1013 break;
1014 case 3: /* neg */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001015 emulate_1op("neg", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001016 break;
1017 default:
1018 DPRINTF("Cannot emulate %02x\n", c->b);
1019 rc = X86EMUL_UNHANDLEABLE;
1020 break;
1021 }
1022done:
1023 return rc;
1024}
1025
1026static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
Laurent Viviera01af5e2007-09-24 11:10:56 +02001027 struct x86_emulate_ops *ops)
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001028{
1029 struct decode_cache *c = &ctxt->decode;
1030 int rc;
1031
1032 switch (c->modrm_reg) {
1033 case 0: /* inc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001034 emulate_1op("inc", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001035 break;
1036 case 1: /* dec */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001037 emulate_1op("dec", c->dst, ctxt->eflags);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001038 break;
1039 case 4: /* jmp abs */
1040 if (c->b == 0xff)
1041 c->eip = c->dst.val;
1042 else {
1043 DPRINTF("Cannot emulate %02x\n", c->b);
1044 return X86EMUL_UNHANDLEABLE;
1045 }
1046 break;
1047 case 6: /* push */
1048
1049 /* 64-bit mode: PUSH always pushes a 64-bit operand. */
1050
1051 if (ctxt->mode == X86EMUL_MODE_PROT64) {
1052 c->dst.bytes = 8;
1053 rc = ops->read_std((unsigned long)c->dst.ptr,
1054 &c->dst.val, 8, ctxt->vcpu);
1055 if (rc != 0)
1056 return rc;
1057 }
1058 register_address_increment(c->regs[VCPU_REGS_RSP],
1059 -c->dst.bytes);
1060 rc = ops->write_emulated(register_address(ctxt->ss_base,
1061 c->regs[VCPU_REGS_RSP]), &c->dst.val,
1062 c->dst.bytes, ctxt->vcpu);
1063 if (rc != 0)
1064 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001065 c->dst.type = OP_NONE;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001066 break;
1067 default:
1068 DPRINTF("Cannot emulate %02x\n", c->b);
1069 return X86EMUL_UNHANDLEABLE;
1070 }
1071 return 0;
1072}
1073
1074static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
1075 struct x86_emulate_ops *ops,
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001076 unsigned long cr2)
1077{
1078 struct decode_cache *c = &ctxt->decode;
1079 u64 old, new;
1080 int rc;
1081
1082 rc = ops->read_emulated(cr2, &old, 8, ctxt->vcpu);
1083 if (rc != 0)
1084 return rc;
1085
1086 if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
1087 ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
1088
1089 c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
1090 c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
Laurent Vivier05f086f2007-09-24 11:10:55 +02001091 ctxt->eflags &= ~EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001092
1093 } else {
1094 new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
1095 (u32) c->regs[VCPU_REGS_RBX];
1096
1097 rc = ops->cmpxchg_emulated(cr2, &old, &new, 8, ctxt->vcpu);
1098 if (rc != 0)
1099 return rc;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001100 ctxt->eflags |= EFLG_ZF;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001101 }
1102 return 0;
1103}
1104
1105static inline int writeback(struct x86_emulate_ctxt *ctxt,
1106 struct x86_emulate_ops *ops)
1107{
1108 int rc;
1109 struct decode_cache *c = &ctxt->decode;
1110
1111 switch (c->dst.type) {
1112 case OP_REG:
1113 /* The 4-byte case *is* correct:
1114 * in 64-bit mode we zero-extend.
1115 */
1116 switch (c->dst.bytes) {
1117 case 1:
1118 *(u8 *)c->dst.ptr = (u8)c->dst.val;
1119 break;
1120 case 2:
1121 *(u16 *)c->dst.ptr = (u16)c->dst.val;
1122 break;
1123 case 4:
1124 *c->dst.ptr = (u32)c->dst.val;
1125 break; /* 64b: zero-ext */
1126 case 8:
1127 *c->dst.ptr = c->dst.val;
1128 break;
1129 }
1130 break;
1131 case OP_MEM:
1132 if (c->lock_prefix)
1133 rc = ops->cmpxchg_emulated(
1134 (unsigned long)c->dst.ptr,
1135 &c->dst.orig_val,
1136 &c->dst.val,
1137 c->dst.bytes,
1138 ctxt->vcpu);
1139 else
1140 rc = ops->write_emulated(
1141 (unsigned long)c->dst.ptr,
1142 &c->dst.val,
1143 c->dst.bytes,
1144 ctxt->vcpu);
1145 if (rc != 0)
1146 return rc;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001147 break;
1148 case OP_NONE:
1149 /* no writeback */
1150 break;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001151 default:
1152 break;
1153 }
1154 return 0;
1155}
1156
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001157int
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001158x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001159{
1160 unsigned long cr2 = ctxt->cr2;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001161 u64 msr_data;
Laurent Vivier34273182007-09-18 11:27:37 +02001162 unsigned long saved_eip = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001163 struct decode_cache *c = &ctxt->decode;
Laurent Vivier1be3aa42007-09-18 11:27:27 +02001164 int rc = 0;
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001165
Laurent Vivier34273182007-09-18 11:27:37 +02001166 /* Shadow copy of register state. Committed on successful emulation.
1167 * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
1168 * modify them.
1169 */
1170
1171 memcpy(c->regs, ctxt->vcpu->regs, sizeof c->regs);
1172 saved_eip = c->eip;
1173
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001174 if ((c->d & ModRM) && (c->modrm_mod != 3))
1175 cr2 = c->modrm_ea;
1176
1177 if (c->src.type == OP_MEM) {
1178 c->src.ptr = (unsigned long *)cr2;
1179 c->src.val = 0;
Mike Dayd77c26f2007-10-08 09:02:08 -04001180 rc = ops->read_emulated((unsigned long)c->src.ptr,
1181 &c->src.val,
1182 c->src.bytes,
1183 ctxt->vcpu);
1184 if (rc != 0)
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001185 goto done;
1186 c->src.orig_val = c->src.val;
1187 }
1188
1189 if ((c->d & DstMask) == ImplicitOps)
1190 goto special_insn;
1191
1192
1193 if (c->dst.type == OP_MEM) {
1194 c->dst.ptr = (unsigned long *)cr2;
1195 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1196 c->dst.val = 0;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001197 if (c->d & BitOp) {
1198 unsigned long mask = ~(c->dst.bytes * 8 - 1);
Avi Kivitydf513e22007-03-28 20:04:16 +02001199
Laurent Viviere4e03de2007-09-18 11:52:50 +02001200 c->dst.ptr = (void *)c->dst.ptr +
1201 (c->src.val & mask) / 8;
Avi Kivity038e51d2007-01-22 20:40:40 -08001202 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001203 if (!(c->d & Mov) &&
1204 /* optimisation - avoid slow emulated read */
1205 ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
1206 &c->dst.val,
1207 c->dst.bytes, ctxt->vcpu)) != 0))
Avi Kivity038e51d2007-01-22 20:40:40 -08001208 goto done;
Avi Kivity038e51d2007-01-22 20:40:40 -08001209 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001210 c->dst.orig_val = c->dst.val;
Avi Kivity038e51d2007-01-22 20:40:40 -08001211
Laurent Viviere4e03de2007-09-18 11:52:50 +02001212 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001213 goto twobyte_insn;
1214
Laurent Viviere4e03de2007-09-18 11:52:50 +02001215 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001216 case 0x00 ... 0x05:
1217 add: /* add */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001218 emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001219 break;
1220 case 0x08 ... 0x0d:
1221 or: /* or */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001222 emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001223 break;
1224 case 0x10 ... 0x15:
1225 adc: /* adc */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001226 emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001227 break;
1228 case 0x18 ... 0x1d:
1229 sbb: /* sbb */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001230 emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001231 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001232 case 0x20 ... 0x23:
Avi Kivity6aa8b732006-12-10 02:21:36 -08001233 and: /* and */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001234 emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001235 break;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001236 case 0x24: /* and al imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001237 c->dst.type = OP_REG;
1238 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1239 c->dst.val = *(u8 *)c->dst.ptr;
1240 c->dst.bytes = 1;
1241 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001242 goto and;
1243 case 0x25: /* and ax imm16, or eax imm32 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001244 c->dst.type = OP_REG;
1245 c->dst.bytes = c->op_bytes;
1246 c->dst.ptr = &c->regs[VCPU_REGS_RAX];
1247 if (c->op_bytes == 2)
1248 c->dst.val = *(u16 *)c->dst.ptr;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001249 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001250 c->dst.val = *(u32 *)c->dst.ptr;
1251 c->dst.orig_val = c->dst.val;
Nitin A Kamble19eb9382007-08-17 15:17:41 +03001252 goto and;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001253 case 0x28 ... 0x2d:
1254 sub: /* sub */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001255 emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001256 break;
1257 case 0x30 ... 0x35:
1258 xor: /* xor */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001259 emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001260 break;
1261 case 0x38 ... 0x3d:
1262 cmp: /* cmp */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001263 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001264 break;
1265 case 0x63: /* movsxd */
Laurent Vivier8b4caf62007-09-18 11:27:19 +02001266 if (ctxt->mode != X86EMUL_MODE_PROT64)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001267 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001268 c->dst.val = (s32) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001269 break;
1270 case 0x80 ... 0x83: /* Grp1 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001271 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001272 case 0:
1273 goto add;
1274 case 1:
1275 goto or;
1276 case 2:
1277 goto adc;
1278 case 3:
1279 goto sbb;
1280 case 4:
1281 goto and;
1282 case 5:
1283 goto sub;
1284 case 6:
1285 goto xor;
1286 case 7:
1287 goto cmp;
1288 }
1289 break;
1290 case 0x84 ... 0x85:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001291 emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001292 break;
1293 case 0x86 ... 0x87: /* xchg */
1294 /* Write back the register source. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001295 switch (c->dst.bytes) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001296 case 1:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001297 *(u8 *) c->src.ptr = (u8) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001298 break;
1299 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001300 *(u16 *) c->src.ptr = (u16) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001301 break;
1302 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001303 *c->src.ptr = (u32) c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001304 break; /* 64b reg: zero-extend */
1305 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001306 *c->src.ptr = c->dst.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001307 break;
1308 }
1309 /*
1310 * Write back the memory destination with implicit LOCK
1311 * prefix.
1312 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001313 c->dst.val = c->src.val;
1314 c->lock_prefix = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001315 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001316 case 0x88 ... 0x8b: /* mov */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001317 goto mov;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001318 case 0x8d: /* lea r16/r32, m */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001319 c->dst.val = c->modrm_val;
Nitin A Kamble7e0b54b2007-09-15 10:35:36 +03001320 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001321 case 0x8f: /* pop (sole member of Grp1a) */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001322 rc = emulate_grp1a(ctxt, ops);
1323 if (rc != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001324 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001325 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001326 case 0xa0 ... 0xa1: /* mov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001327 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1328 c->dst.val = c->src.val;
1329 /* skip src displacement */
1330 c->eip += c->ad_bytes;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001331 break;
1332 case 0xa2 ... 0xa3: /* mov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001333 c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
1334 /* skip c->dst displacement */
1335 c->eip += c->ad_bytes;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001336 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001337 case 0xc0 ... 0xc1:
Laurent Vivier05f086f2007-09-24 11:10:55 +02001338 emulate_grp2(ctxt);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001339 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001340 case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
1341 mov:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001342 c->dst.val = c->src.val;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001343 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001344 case 0xd0 ... 0xd1: /* Grp2 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001345 c->src.val = 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001346 emulate_grp2(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001347 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001348 case 0xd2 ... 0xd3: /* Grp2 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001349 c->src.val = c->regs[VCPU_REGS_RCX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001350 emulate_grp2(ctxt);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001351 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001352 case 0xf6 ... 0xf7: /* Grp3 */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001353 rc = emulate_grp3(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001354 if (rc != 0)
1355 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001356 break;
1357 case 0xfe ... 0xff: /* Grp4/Grp5 */
Laurent Viviera01af5e2007-09-24 11:10:56 +02001358 rc = emulate_grp45(ctxt, ops);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001359 if (rc != 0)
1360 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001361 break;
1362 }
1363
1364writeback:
Laurent Viviera01af5e2007-09-24 11:10:56 +02001365 rc = writeback(ctxt, ops);
1366 if (rc != 0)
1367 goto done;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001368
1369 /* Commit shadow register state. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001370 memcpy(ctxt->vcpu->regs, c->regs, sizeof c->regs);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001371 ctxt->vcpu->rip = c->eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001372
1373done:
Laurent Vivier34273182007-09-18 11:27:37 +02001374 if (rc == X86EMUL_UNHANDLEABLE) {
1375 c->eip = saved_eip;
1376 return -1;
1377 }
1378 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001379
1380special_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001381 if (c->twobyte)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001382 goto twobyte_special_insn;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001383 switch (c->b) {
Nitin A Kambled77a2502007-10-12 17:40:33 -07001384 case 0x40 ... 0x47: /* inc r16/r32 */
1385 c->dst.bytes = c->op_bytes;
1386 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
1387 c->dst.val = *c->dst.ptr;
1388 emulate_1op("inc", c->dst, ctxt->eflags);
1389 break;
1390 case 0x48 ... 0x4f: /* dec r16/r32 */
1391 c->dst.bytes = c->op_bytes;
1392 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
1393 c->dst.val = *c->dst.ptr;
1394 emulate_1op("dec", c->dst, ctxt->eflags);
1395 break;
Nitin A Kamble7e778162007-08-19 11:07:06 +03001396 case 0x50 ... 0x57: /* push reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001397 if (c->op_bytes == 2)
1398 c->src.val = (u16) c->regs[c->b & 0x7];
Nitin A Kamble7e778162007-08-19 11:07:06 +03001399 else
Laurent Viviere4e03de2007-09-18 11:52:50 +02001400 c->src.val = (u32) c->regs[c->b & 0x7];
1401 c->dst.type = OP_MEM;
1402 c->dst.bytes = c->op_bytes;
1403 c->dst.val = c->src.val;
1404 register_address_increment(c->regs[VCPU_REGS_RSP],
1405 -c->op_bytes);
1406 c->dst.ptr = (void *) register_address(
1407 ctxt->ss_base, c->regs[VCPU_REGS_RSP]);
Nitin A Kamble7e778162007-08-19 11:07:06 +03001408 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001409 case 0x58 ... 0x5f: /* pop reg */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001410 c->dst.ptr = (unsigned long *)&c->regs[c->b & 0x7];
Nitin A Kamble7de75242007-09-15 10:13:07 +03001411 pop_instruction:
1412 if ((rc = ops->read_std(register_address(ctxt->ss_base,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001413 c->regs[VCPU_REGS_RSP]), c->dst.ptr,
1414 c->op_bytes, ctxt->vcpu)) != 0)
Nitin A Kamble7de75242007-09-15 10:13:07 +03001415 goto done;
1416
Laurent Viviere4e03de2007-09-18 11:52:50 +02001417 register_address_increment(c->regs[VCPU_REGS_RSP],
1418 c->op_bytes);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001419 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble7de75242007-09-15 10:13:07 +03001420 break;
Avi Kivity1e35d3c2007-10-26 14:16:56 +02001421 case 0x6a: /* push imm8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001422 c->src.val = 0L;
1423 c->src.val = insn_fetch(s8, 1, c->eip);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001424 emulate_push(ctxt);
Avi Kivity1e35d3c2007-10-26 14:16:56 +02001425 break;
Laurent Viviere70669a2007-08-05 10:36:40 +03001426 case 0x6c: /* insb */
1427 case 0x6d: /* insw/insd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001428 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001429 1,
1430 (c->d & ByteOp) ? 1 : c->op_bytes,
1431 c->rep_prefix ?
1432 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001433 (ctxt->eflags & EFLG_DF),
Laurent Viviere70669a2007-08-05 10:36:40 +03001434 register_address(ctxt->es_base,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001435 c->regs[VCPU_REGS_RDI]),
1436 c->rep_prefix,
Laurent Vivier34273182007-09-18 11:27:37 +02001437 c->regs[VCPU_REGS_RDX]) == 0) {
1438 c->eip = saved_eip;
Laurent Viviere70669a2007-08-05 10:36:40 +03001439 return -1;
Laurent Vivier34273182007-09-18 11:27:37 +02001440 }
Laurent Viviere70669a2007-08-05 10:36:40 +03001441 return 0;
1442 case 0x6e: /* outsb */
1443 case 0x6f: /* outsw/outsd */
Laurent Vivier3090dd72007-08-05 10:43:32 +03001444 if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001445 0,
1446 (c->d & ByteOp) ? 1 : c->op_bytes,
1447 c->rep_prefix ?
1448 address_mask(c->regs[VCPU_REGS_RCX]) : 1,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001449 (ctxt->eflags & EFLG_DF),
Laurent Viviere4e03de2007-09-18 11:52:50 +02001450 register_address(c->override_base ?
1451 *c->override_base :
1452 ctxt->ds_base,
1453 c->regs[VCPU_REGS_RSI]),
1454 c->rep_prefix,
Laurent Vivier34273182007-09-18 11:27:37 +02001455 c->regs[VCPU_REGS_RDX]) == 0) {
1456 c->eip = saved_eip;
Laurent Viviere70669a2007-08-05 10:36:40 +03001457 return -1;
Laurent Vivier34273182007-09-18 11:27:37 +02001458 }
Laurent Viviere70669a2007-08-05 10:36:40 +03001459 return 0;
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001460 case 0x70 ... 0x7f: /* jcc (short) */ {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001461 int rel = insn_fetch(s8, 1, c->eip);
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001462
Laurent Vivier05f086f2007-09-24 11:10:55 +02001463 if (test_cc(c->b, ctxt->eflags))
Nitin A Kamble55bebde2007-09-15 10:25:41 +03001464 JMP_REL(rel);
1465 break;
1466 }
Nitin A Kamblefd2a7602007-08-28 18:22:47 -07001467 case 0x9c: /* pushf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001468 c->src.val = (unsigned long) ctxt->eflags;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001469 emulate_push(ctxt);
1470 break;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001471 case 0x9d: /* popf */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001472 c->dst.ptr = (unsigned long *) &ctxt->eflags;
Nitin A Kamble535eabc2007-09-15 10:45:05 +03001473 goto pop_instruction;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001474 case 0xc3: /* ret */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001475 c->dst.ptr = &c->eip;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001476 goto pop_instruction;
1477 case 0xf4: /* hlt */
1478 ctxt->vcpu->halt_request = 1;
1479 goto done;
Nitin A Kambleb284be52007-10-16 18:23:27 -07001480 case 0xf5: /* cmc */
1481 /* complement carry flag from eflags reg */
1482 ctxt->eflags ^= EFLG_CF;
1483 c->dst.type = OP_NONE; /* Disable writeback. */
1484 break;
1485 case 0xf8: /* clc */
1486 ctxt->eflags &= ~EFLG_CF;
1487 c->dst.type = OP_NONE; /* Disable writeback. */
1488 break;
1489 case 0xfa: /* cli */
1490 ctxt->eflags &= ~X86_EFLAGS_IF;
1491 c->dst.type = OP_NONE; /* Disable writeback. */
1492 break;
1493 case 0xfb: /* sti */
1494 ctxt->eflags |= X86_EFLAGS_IF;
1495 c->dst.type = OP_NONE; /* Disable writeback. */
1496 break;
Laurent Viviere70669a2007-08-05 10:36:40 +03001497 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001498 if (c->rep_prefix) {
1499 if (c->regs[VCPU_REGS_RCX] == 0) {
1500 ctxt->vcpu->rip = c->eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001501 goto done;
1502 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001503 c->regs[VCPU_REGS_RCX]--;
1504 c->eip = ctxt->vcpu->rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001505 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001506 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001507 case 0xa4 ... 0xa5: /* movs */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001508 c->dst.type = OP_MEM;
1509 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1510 c->dst.ptr = (unsigned long *)register_address(
1511 ctxt->es_base,
1512 c->regs[VCPU_REGS_RDI]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001513 if ((rc = ops->read_emulated(register_address(
Laurent Viviere4e03de2007-09-18 11:52:50 +02001514 c->override_base ? *c->override_base :
1515 ctxt->ds_base,
1516 c->regs[VCPU_REGS_RSI]),
1517 &c->dst.val,
1518 c->dst.bytes, ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001519 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001520 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001521 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001522 : c->dst.bytes);
1523 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001524 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001525 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001526 break;
1527 case 0xa6 ... 0xa7: /* cmps */
1528 DPRINTF("Urk! I don't handle CMPS.\n");
1529 goto cannot_emulate;
1530 case 0xaa ... 0xab: /* stos */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001531 c->dst.type = OP_MEM;
1532 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1533 c->dst.ptr = (unsigned long *)cr2;
1534 c->dst.val = c->regs[VCPU_REGS_RAX];
1535 register_address_increment(c->regs[VCPU_REGS_RDI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001536 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001537 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001538 break;
1539 case 0xac ... 0xad: /* lods */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001540 c->dst.type = OP_REG;
1541 c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
1542 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
1543 if ((rc = ops->read_emulated(cr2, &c->dst.val,
1544 c->dst.bytes,
Laurent Viviercebff022007-07-30 13:35:24 +03001545 ctxt->vcpu)) != 0)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001546 goto done;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001547 register_address_increment(c->regs[VCPU_REGS_RSI],
Laurent Vivier05f086f2007-09-24 11:10:55 +02001548 (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
Laurent Viviere4e03de2007-09-18 11:52:50 +02001549 : c->dst.bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001550 break;
1551 case 0xae ... 0xaf: /* scas */
1552 DPRINTF("Urk! I don't handle SCAS.\n");
1553 goto cannot_emulate;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001554 case 0xe8: /* call (near) */ {
1555 long int rel;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001556 switch (c->op_bytes) {
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001557 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001558 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001559 break;
1560 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001561 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001562 break;
1563 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001564 rel = insn_fetch(s64, 8, c->eip);
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001565 break;
1566 default:
1567 DPRINTF("Call: Invalid op_bytes\n");
1568 goto cannot_emulate;
1569 }
Laurent Viviere4e03de2007-09-18 11:52:50 +02001570 c->src.val = (unsigned long) c->eip;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001571 JMP_REL(rel);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001572 c->op_bytes = c->ad_bytes;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001573 emulate_push(ctxt);
1574 break;
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001575 }
1576 case 0xe9: /* jmp rel */
1577 case 0xeb: /* jmp rel short */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001578 JMP_REL(c->src.val);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001579 c->dst.type = OP_NONE; /* Disable writeback. */
Nitin A Kamble1a52e052007-09-18 16:34:25 -07001580 break;
1581
Nitin A Kamble7f0aaee2007-06-19 11:16:04 +03001582
Avi Kivity6aa8b732006-12-10 02:21:36 -08001583 }
1584 goto writeback;
1585
1586twobyte_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001587 switch (c->b) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001588 case 0x01: /* lgdt, lidt, lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001589 switch (c->modrm_reg) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001590 u16 size;
1591 unsigned long address;
1592
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001593 case 0: /* vmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001594 if (c->modrm_mod != 3 || c->modrm_rm != 1)
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001595 goto cannot_emulate;
1596
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001597 rc = kvm_fix_hypercall(ctxt->vcpu);
1598 if (rc)
1599 goto done;
1600
1601 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001602 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001603 case 2: /* lgdt */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001604 rc = read_descriptor(ctxt, ops, c->src.ptr,
1605 &size, &address, c->op_bytes);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001606 if (rc)
1607 goto done;
1608 realmode_lgdt(ctxt->vcpu, size, address);
1609 break;
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001610 case 3: /* lidt/vmmcall */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001611 if (c->modrm_mod == 3 && c->modrm_rm == 1) {
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001612 rc = kvm_fix_hypercall(ctxt->vcpu);
1613 if (rc)
1614 goto done;
1615 kvm_emulate_hypercall(ctxt->vcpu);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001616 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001617 rc = read_descriptor(ctxt, ops, c->src.ptr,
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001618 &size, &address,
Laurent Viviere4e03de2007-09-18 11:52:50 +02001619 c->op_bytes);
Anthony Liguoriaca7f962007-09-17 14:57:49 -05001620 if (rc)
1621 goto done;
1622 realmode_lidt(ctxt->vcpu, size, address);
1623 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001624 break;
1625 case 4: /* smsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001626 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001627 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001628 *(u16 *)&c->regs[c->modrm_rm]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001629 = realmode_get_cr(ctxt->vcpu, 0);
1630 break;
1631 case 6: /* lmsw */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001632 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001633 goto cannot_emulate;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001634 realmode_lmsw(ctxt->vcpu, (u16)c->modrm_val,
1635 &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001636 break;
1637 case 7: /* invlpg*/
1638 emulate_invlpg(ctxt->vcpu, cr2);
1639 break;
1640 default:
1641 goto cannot_emulate;
1642 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001643 /* Disable writeback. */
1644 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001645 break;
1646 case 0x21: /* mov from dr to reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001647 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001648 goto cannot_emulate;
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001649 rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001650 if (rc)
1651 goto cannot_emulate;
1652 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001653 break;
1654 case 0x23: /* mov from reg to dr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001655 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001656 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001657 rc = emulator_set_dr(ctxt, c->modrm_reg,
1658 c->regs[c->modrm_rm]);
Laurent Viviera01af5e2007-09-24 11:10:56 +02001659 if (rc)
1660 goto cannot_emulate;
1661 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001662 break;
1663 case 0x40 ... 0x4f: /* cmov */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001664 c->dst.val = c->dst.orig_val = c->src.val;
Laurent Viviera01af5e2007-09-24 11:10:56 +02001665 if (!test_cc(c->b, ctxt->eflags))
1666 c->dst.type = OP_NONE; /* no writeback */
Avi Kivity6aa8b732006-12-10 02:21:36 -08001667 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001668 case 0xa3:
1669 bt: /* bt */
Qing Hee4f8e032007-09-24 17:22:13 +08001670 c->dst.type = OP_NONE;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001671 /* only subword offset */
1672 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001673 emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001674 break;
1675 case 0xab:
1676 bts: /* bts */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001677 /* only subword offset */
1678 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001679 emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001680 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001681 case 0xb0 ... 0xb1: /* cmpxchg */
1682 /*
1683 * Save real source value, then compare EAX against
1684 * destination.
1685 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001686 c->src.orig_val = c->src.val;
1687 c->src.val = c->regs[VCPU_REGS_RAX];
Laurent Vivier05f086f2007-09-24 11:10:55 +02001688 emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
1689 if (ctxt->eflags & EFLG_ZF) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001690 /* Success: write back to memory. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001691 c->dst.val = c->src.orig_val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001692 } else {
1693 /* Failure: write the value we saw to EAX. */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001694 c->dst.type = OP_REG;
1695 c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
Avi Kivity6aa8b732006-12-10 02:21:36 -08001696 }
1697 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001698 case 0xb3:
1699 btr: /* btr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001700 /* only subword offset */
1701 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001702 emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001703 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001704 case 0xb6 ... 0xb7: /* movzx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001705 c->dst.bytes = c->op_bytes;
1706 c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
1707 : (u16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001708 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001709 case 0xba: /* Grp8 */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001710 switch (c->modrm_reg & 3) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08001711 case 0:
1712 goto bt;
1713 case 1:
1714 goto bts;
1715 case 2:
1716 goto btr;
1717 case 3:
1718 goto btc;
1719 }
1720 break;
Nitin A Kamble7de75242007-09-15 10:13:07 +03001721 case 0xbb:
1722 btc: /* btc */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001723 /* only subword offset */
1724 c->src.val &= (c->dst.bytes << 3) - 1;
Laurent Vivier05f086f2007-09-24 11:10:55 +02001725 emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
Nitin A Kamble7de75242007-09-15 10:13:07 +03001726 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001727 case 0xbe ... 0xbf: /* movsx */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001728 c->dst.bytes = c->op_bytes;
1729 c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
1730 (s16) c->src.val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001731 break;
Sheng Yanga012e652007-10-15 14:24:20 +08001732 case 0xc3: /* movnti */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001733 c->dst.bytes = c->op_bytes;
1734 c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
1735 (u64) c->src.val;
Sheng Yanga012e652007-10-15 14:24:20 +08001736 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001737 }
1738 goto writeback;
1739
1740twobyte_special_insn:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001741 switch (c->b) {
Nitin A Kamble7de75242007-09-15 10:13:07 +03001742 case 0x06:
1743 emulate_clts(ctxt->vcpu);
1744 break;
Avi Kivity651a3e22007-10-28 16:09:18 +02001745 case 0x08: /* invd */
1746 break;
Avi Kivity687fdbf2007-05-24 11:17:33 +03001747 case 0x09: /* wbinvd */
1748 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001749 case 0x0d: /* GrpP (prefetch) */
1750 case 0x18: /* Grp16 (prefetch/nop) */
1751 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001752 case 0x20: /* mov cr, reg */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001753 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001754 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001755 c->regs[c->modrm_rm] =
1756 realmode_get_cr(ctxt->vcpu, c->modrm_reg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001757 break;
1758 case 0x22: /* mov reg, cr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001759 if (c->modrm_mod != 3)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001760 goto cannot_emulate;
Laurent Viviere4e03de2007-09-18 11:52:50 +02001761 realmode_set_cr(ctxt->vcpu,
Laurent Vivier05f086f2007-09-24 11:10:55 +02001762 c->modrm_reg, c->modrm_val, &ctxt->eflags);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001763 break;
Avi Kivity35f3f282007-07-17 14:20:30 +03001764 case 0x30:
1765 /* wrmsr */
Laurent Viviere4e03de2007-09-18 11:52:50 +02001766 msr_data = (u32)c->regs[VCPU_REGS_RAX]
1767 | ((u64)c->regs[VCPU_REGS_RDX] << 32);
1768 rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
Avi Kivity35f3f282007-07-17 14:20:30 +03001769 if (rc) {
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03001770 kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001771 c->eip = ctxt->vcpu->rip;
Avi Kivity35f3f282007-07-17 14:20:30 +03001772 }
1773 rc = X86EMUL_CONTINUE;
1774 break;
1775 case 0x32:
1776 /* rdmsr */
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001777 rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
Avi Kivity35f3f282007-07-17 14:20:30 +03001778 if (rc) {
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +03001779 kvm_x86_ops->inject_gp(ctxt->vcpu, 0);
Laurent Viviere4e03de2007-09-18 11:52:50 +02001780 c->eip = ctxt->vcpu->rip;
Avi Kivity35f3f282007-07-17 14:20:30 +03001781 } else {
Laurent Viviere4e03de2007-09-18 11:52:50 +02001782 c->regs[VCPU_REGS_RAX] = (u32)msr_data;
1783 c->regs[VCPU_REGS_RDX] = msr_data >> 32;
Avi Kivity35f3f282007-07-17 14:20:30 +03001784 }
1785 rc = X86EMUL_CONTINUE;
1786 break;
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001787 case 0x80 ... 0x8f: /* jnz rel, etc*/ {
1788 long int rel;
1789
Laurent Viviere4e03de2007-09-18 11:52:50 +02001790 switch (c->op_bytes) {
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001791 case 2:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001792 rel = insn_fetch(s16, 2, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001793 break;
1794 case 4:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001795 rel = insn_fetch(s32, 4, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001796 break;
1797 case 8:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001798 rel = insn_fetch(s64, 8, c->eip);
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001799 break;
1800 default:
1801 DPRINTF("jnz: Invalid op_bytes\n");
1802 goto cannot_emulate;
1803 }
Laurent Vivier05f086f2007-09-24 11:10:55 +02001804 if (test_cc(c->b, ctxt->eflags))
Nitin A Kamblebbe9abb2007-09-15 10:23:07 +03001805 JMP_REL(rel);
1806 break;
1807 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08001808 case 0xc7: /* Grp9 (cmpxchg8b) */
Laurent Vivier05f086f2007-09-24 11:10:55 +02001809 rc = emulate_grp9(ctxt, ops, cr2);
Laurent Vivier8cdbd2c2007-09-24 11:10:54 +02001810 if (rc != 0)
1811 goto done;
1812 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001813 }
Laurent Viviera01af5e2007-09-24 11:10:56 +02001814 /* Disable writeback. */
1815 c->dst.type = OP_NONE;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001816 goto writeback;
1817
1818cannot_emulate:
Laurent Viviere4e03de2007-09-18 11:52:50 +02001819 DPRINTF("Cannot emulate %02x\n", c->b);
Laurent Vivier34273182007-09-18 11:27:37 +02001820 c->eip = saved_eip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001821 return -1;
1822}