blob: e8a5ae356407ccdb1044c557e7e6eabf3ddd337d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * forcedeth: Ethernet driver for NVIDIA nForce media access controllers.
3 *
4 * Note: This driver is a cleanroom reimplementation based on reverse
5 * engineered documentation written by Carl-Daniel Hailfinger
Ayaz Abdulla87046e52006-12-19 23:33:32 -05006 * and Andrew de Quincey.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * NVIDIA, nForce and other NVIDIA marks are trademarks or registered
9 * trademarks of NVIDIA Corporation in the United States and other
10 * countries.
11 *
Manfred Spraul18360982005-12-24 14:19:24 +010012 * Copyright (C) 2003,4,5 Manfred Spraul
Linus Torvalds1da177e2005-04-16 15:20:36 -070013 * Copyright (C) 2004 Andrew de Quincey (wol support)
14 * Copyright (C) 2004 Carl-Daniel Hailfinger (invalid MAC handling, insane
15 * IRQ rate fixes, bigendian fixes, cleanups, verification)
Ayaz Abdullaf1405d32009-01-09 11:03:54 +000016 * Copyright (c) 2004,2005,2006,2007,2008,2009 NVIDIA Corporation
Linus Torvalds1da177e2005-04-16 15:20:36 -070017 *
18 * This program is free software; you can redistribute it and/or modify
19 * it under the terms of the GNU General Public License as published by
20 * the Free Software Foundation; either version 2 of the License, or
21 * (at your option) any later version.
22 *
23 * This program is distributed in the hope that it will be useful,
24 * but WITHOUT ANY WARRANTY; without even the implied warranty of
25 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
26 * GNU General Public License for more details.
27 *
28 * You should have received a copy of the GNU General Public License
29 * along with this program; if not, write to the Free Software
30 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
31 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070032 * Known bugs:
33 * We suspect that on some hardware no TX done interrupts are generated.
34 * This means recovery from netif_stop_queue only happens if the hw timer
35 * interrupt fires (100 times/second, configurable with NVREG_POLL_DEFAULT)
36 * and the timer is active in the IRQMask, or if a rx packet arrives by chance.
37 * If your hardware reliably generates tx done interrupts, then you can remove
38 * DEV_NEED_TIMERIRQ from the driver_data flags.
39 * DEV_NEED_TIMERIRQ will not harm you on sane hardware, only generating a few
40 * superfluous timer interrupts from the nic.
41 */
Joe Perches294a5542010-11-29 07:41:56 +000042
43#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
44
Ayaz Abdulla3e1a3ce2009-03-05 08:02:38 +000045#define FORCEDETH_VERSION "0.64"
Linus Torvalds1da177e2005-04-16 15:20:36 -070046#define DRV_NAME "forcedeth"
47
48#include <linux/module.h>
49#include <linux/types.h>
50#include <linux/pci.h>
51#include <linux/interrupt.h>
52#include <linux/netdevice.h>
53#include <linux/etherdevice.h>
54#include <linux/delay.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040055#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070056#include <linux/spinlock.h>
57#include <linux/ethtool.h>
58#include <linux/timer.h>
59#include <linux/skbuff.h>
60#include <linux/mii.h>
61#include <linux/random.h>
62#include <linux/init.h>
Manfred Spraul22c6d142005-04-19 21:17:09 +020063#include <linux/if_vlan.h>
Matthias Gehre910638a2006-03-28 01:56:48 -080064#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090065#include <linux/slab.h>
Szymon Janc5504e132010-11-27 08:39:45 +000066#include <linux/uaccess.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040067#include <linux/prefetch.h>
Szymon Janc5504e132010-11-27 08:39:45 +000068#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
70#include <asm/irq.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#include <asm/system.h>
72
Stephen Hemmingerbea33482007-10-03 16:41:36 -070073#define TX_WORK_PER_LOOP 64
74#define RX_WORK_PER_LOOP 64
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
76/*
77 * Hardware access:
78 */
79
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000080#define DEV_NEED_TIMERIRQ 0x0000001 /* set the timer irq flag in the irq mask */
81#define DEV_NEED_LINKTIMER 0x0000002 /* poll link settings. Relies on the timer irq */
82#define DEV_HAS_LARGEDESC 0x0000004 /* device supports jumbo frames and needs packet format 2 */
83#define DEV_HAS_HIGH_DMA 0x0000008 /* device supports 64bit dma */
84#define DEV_HAS_CHECKSUM 0x0000010 /* device supports tx and rx checksum offloads */
85#define DEV_HAS_VLAN 0x0000020 /* device supports vlan tagging and striping */
86#define DEV_HAS_MSI 0x0000040 /* device supports MSI */
87#define DEV_HAS_MSI_X 0x0000080 /* device supports MSI-X */
88#define DEV_HAS_POWER_CNTRL 0x0000100 /* device supports power savings */
89#define DEV_HAS_STATISTICS_V1 0x0000200 /* device supports hw statistics version 1 */
Mike Ditto7b5e0782010-07-25 21:54:28 -070090#define DEV_HAS_STATISTICS_V2 0x0000400 /* device supports hw statistics version 2 */
91#define DEV_HAS_STATISTICS_V3 0x0000800 /* device supports hw statistics version 3 */
92#define DEV_HAS_STATISTICS_V12 0x0000600 /* device supports hw statistics version 1 and 2 */
93#define DEV_HAS_STATISTICS_V123 0x0000e00 /* device supports hw statistics version 1, 2, and 3 */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +000094#define DEV_HAS_TEST_EXTENDED 0x0001000 /* device supports extended diagnostic test */
95#define DEV_HAS_MGMT_UNIT 0x0002000 /* device supports management unit */
96#define DEV_HAS_CORRECT_MACADDR 0x0004000 /* device supports correct mac address order */
97#define DEV_HAS_COLLISION_FIX 0x0008000 /* device supports tx collision fix */
98#define DEV_HAS_PAUSEFRAME_TX_V1 0x0010000 /* device supports tx pause frames version 1 */
99#define DEV_HAS_PAUSEFRAME_TX_V2 0x0020000 /* device supports tx pause frames version 2 */
100#define DEV_HAS_PAUSEFRAME_TX_V3 0x0040000 /* device supports tx pause frames version 3 */
101#define DEV_NEED_TX_LIMIT 0x0080000 /* device needs to limit tx */
102#define DEV_NEED_TX_LIMIT2 0x0180000 /* device needs to limit tx, expect for some revs */
103#define DEV_HAS_GEAR_MODE 0x0200000 /* device supports gear mode */
104#define DEV_NEED_PHY_INIT_FIX 0x0400000 /* device needs specific phy workaround */
105#define DEV_NEED_LOW_POWER_FIX 0x0800000 /* device needs special power up workaround */
106#define DEV_NEED_MSI_FIX 0x1000000 /* device needs msi workaround */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum {
109 NvRegIrqStatus = 0x000,
110#define NVREG_IRQSTAT_MIIEVENT 0x040
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800111#define NVREG_IRQSTAT_MASK 0x83ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 NvRegIrqMask = 0x004,
113#define NVREG_IRQ_RX_ERROR 0x0001
114#define NVREG_IRQ_RX 0x0002
115#define NVREG_IRQ_RX_NOBUF 0x0004
116#define NVREG_IRQ_TX_ERR 0x0008
Manfred Spraulc2dba062005-07-31 18:29:47 +0200117#define NVREG_IRQ_TX_OK 0x0010
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118#define NVREG_IRQ_TIMER 0x0020
119#define NVREG_IRQ_LINK 0x0040
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500120#define NVREG_IRQ_RX_FORCED 0x0080
121#define NVREG_IRQ_TX_FORCED 0x0100
Ayaz Abdulladaa91a92009-02-07 00:25:00 -0800122#define NVREG_IRQ_RECOVER_ERROR 0x8200
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500123#define NVREG_IRQMASK_THROUGHPUT 0x00df
Ayaz Abdulla096a4582007-05-21 20:23:11 -0400124#define NVREG_IRQMASK_CPU 0x0060
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500125#define NVREG_IRQ_TX_ALL (NVREG_IRQ_TX_ERR|NVREG_IRQ_TX_OK|NVREG_IRQ_TX_FORCED)
126#define NVREG_IRQ_RX_ALL (NVREG_IRQ_RX_ERROR|NVREG_IRQ_RX|NVREG_IRQ_RX_NOBUF|NVREG_IRQ_RX_FORCED)
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500127#define NVREG_IRQ_OTHER (NVREG_IRQ_TIMER|NVREG_IRQ_LINK|NVREG_IRQ_RECOVER_ERROR)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200128
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 NvRegUnknownSetupReg6 = 0x008,
130#define NVREG_UNKSETUP6_VAL 3
131
132/*
133 * NVREG_POLL_DEFAULT is the interval length of the timer source on the nic
134 * NVREG_POLL_DEFAULT=97 would result in an interval length of 1 ms
135 */
136 NvRegPollingInterval = 0x00c,
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000137#define NVREG_POLL_DEFAULT_THROUGHPUT 65535 /* backup tx cleanup if loop max reached */
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500138#define NVREG_POLL_DEFAULT_CPU 13
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500139 NvRegMSIMap0 = 0x020,
140 NvRegMSIMap1 = 0x024,
141 NvRegMSIIrqMask = 0x030,
142#define NVREG_MSI_VECTOR_0_ENABLED 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 NvRegMisc1 = 0x080,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400144#define NVREG_MISC1_PAUSE_TX 0x01
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145#define NVREG_MISC1_HD 0x02
146#define NVREG_MISC1_FORCE 0x3b0f3c
147
Ayaz Abdulla0a626772008-01-13 16:02:42 -0500148 NvRegMacReset = 0x34,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400149#define NVREG_MAC_RESET_ASSERT 0x0F3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 NvRegTransmitterControl = 0x084,
151#define NVREG_XMITCTL_START 0x01
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500152#define NVREG_XMITCTL_MGMT_ST 0x40000000
153#define NVREG_XMITCTL_SYNC_MASK 0x000f0000
154#define NVREG_XMITCTL_SYNC_NOT_READY 0x0
155#define NVREG_XMITCTL_SYNC_PHY_INIT 0x00040000
156#define NVREG_XMITCTL_MGMT_SEMA_MASK 0x00000f00
157#define NVREG_XMITCTL_MGMT_SEMA_FREE 0x0
158#define NVREG_XMITCTL_HOST_SEMA_MASK 0x0000f000
159#define NVREG_XMITCTL_HOST_SEMA_ACQ 0x0000f000
160#define NVREG_XMITCTL_HOST_LOADED 0x00004000
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500161#define NVREG_XMITCTL_TX_PATH_EN 0x01000000
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800162#define NVREG_XMITCTL_DATA_START 0x00100000
163#define NVREG_XMITCTL_DATA_READY 0x00010000
164#define NVREG_XMITCTL_DATA_ERROR 0x00020000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 NvRegTransmitterStatus = 0x088,
166#define NVREG_XMITSTAT_BUSY 0x01
167
168 NvRegPacketFilterFlags = 0x8c,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400169#define NVREG_PFF_PAUSE_RX 0x08
170#define NVREG_PFF_ALWAYS 0x7F0000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171#define NVREG_PFF_PROMISC 0x80
172#define NVREG_PFF_MYADDR 0x20
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400173#define NVREG_PFF_LOOPBACK 0x10
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174
175 NvRegOffloadConfig = 0x90,
176#define NVREG_OFFLOAD_HOMEPHY 0x601
177#define NVREG_OFFLOAD_NORMAL RX_NIC_BUFSIZE
178 NvRegReceiverControl = 0x094,
179#define NVREG_RCVCTL_START 0x01
Ayaz Abdullaf35723e2003-02-20 03:03:54 -0500180#define NVREG_RCVCTL_RX_PATH_EN 0x01000000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181 NvRegReceiverStatus = 0x98,
182#define NVREG_RCVSTAT_BUSY 0x01
183
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700184 NvRegSlotTime = 0x9c,
185#define NVREG_SLOTTIME_LEGBF_ENABLED 0x80000000
186#define NVREG_SLOTTIME_10_100_FULL 0x00007f00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000187#define NVREG_SLOTTIME_1000_FULL 0x0003ff00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700188#define NVREG_SLOTTIME_HALF 0x0000ff00
Szymon Janc78aea4f2010-11-27 08:39:43 +0000189#define NVREG_SLOTTIME_DEFAULT 0x00007f00
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700190#define NVREG_SLOTTIME_MASK 0x000000ff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400192 NvRegTxDeferral = 0xA0,
Ayaz Abdullafd9b5582008-02-05 12:29:49 -0500193#define NVREG_TX_DEFERRAL_DEFAULT 0x15050f
194#define NVREG_TX_DEFERRAL_RGMII_10_100 0x16070f
195#define NVREG_TX_DEFERRAL_RGMII_1000 0x14050f
196#define NVREG_TX_DEFERRAL_RGMII_STRETCH_10 0x16190f
197#define NVREG_TX_DEFERRAL_RGMII_STRETCH_100 0x16300f
198#define NVREG_TX_DEFERRAL_MII_STRETCH 0x152000
Ayaz Abdulla9744e212006-07-06 16:45:58 -0400199 NvRegRxDeferral = 0xA4,
200#define NVREG_RX_DEFERRAL_DEFAULT 0x16
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201 NvRegMacAddrA = 0xA8,
202 NvRegMacAddrB = 0xAC,
203 NvRegMulticastAddrA = 0xB0,
204#define NVREG_MCASTADDRA_FORCE 0x01
205 NvRegMulticastAddrB = 0xB4,
206 NvRegMulticastMaskA = 0xB8,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500207#define NVREG_MCASTMASKA_NONE 0xffffffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 NvRegMulticastMaskB = 0xBC,
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -0500209#define NVREG_MCASTMASKB_NONE 0xffff
Linus Torvalds1da177e2005-04-16 15:20:36 -0700210
211 NvRegPhyInterface = 0xC0,
212#define PHY_RGMII 0x10000000
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700213 NvRegBackOffControl = 0xC4,
214#define NVREG_BKOFFCTRL_DEFAULT 0x70000000
215#define NVREG_BKOFFCTRL_SEED_MASK 0x000003ff
216#define NVREG_BKOFFCTRL_SELECT 24
217#define NVREG_BKOFFCTRL_GEAR 12
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218
219 NvRegTxRingPhysAddr = 0x100,
220 NvRegRxRingPhysAddr = 0x104,
221 NvRegRingSizes = 0x108,
222#define NVREG_RINGSZ_TXSHIFT 0
223#define NVREG_RINGSZ_RXSHIFT 16
Ayaz Abdulla5070d342006-07-31 12:05:01 -0400224 NvRegTransmitPoll = 0x10c,
225#define NVREG_TRANSMITPOLL_MAC_ADDR_REV 0x00008000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 NvRegLinkSpeed = 0x110,
227#define NVREG_LINKSPEED_FORCE 0x10000
228#define NVREG_LINKSPEED_10 1000
229#define NVREG_LINKSPEED_100 100
230#define NVREG_LINKSPEED_1000 50
231#define NVREG_LINKSPEED_MASK (0xFFF)
232 NvRegUnknownSetupReg5 = 0x130,
233#define NVREG_UNKSETUP5_BIT31 (1<<31)
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400234 NvRegTxWatermark = 0x13c,
235#define NVREG_TX_WM_DESC1_DEFAULT 0x0200010
236#define NVREG_TX_WM_DESC2_3_DEFAULT 0x1e08000
237#define NVREG_TX_WM_DESC2_3_1000 0xfe08000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 NvRegTxRxControl = 0x144,
239#define NVREG_TXRXCTL_KICK 0x0001
240#define NVREG_TXRXCTL_BIT1 0x0002
241#define NVREG_TXRXCTL_BIT2 0x0004
242#define NVREG_TXRXCTL_IDLE 0x0008
243#define NVREG_TXRXCTL_RESET 0x0010
244#define NVREG_TXRXCTL_RXCHECK 0x0400
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400245#define NVREG_TXRXCTL_DESC_1 0
Ayaz Abdullad2f78412007-01-09 13:30:02 -0500246#define NVREG_TXRXCTL_DESC_2 0x002100
247#define NVREG_TXRXCTL_DESC_3 0xc02200
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500248#define NVREG_TXRXCTL_VLANSTRIP 0x00040
249#define NVREG_TXRXCTL_VLANINS 0x00080
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500250 NvRegTxRingPhysAddrHigh = 0x148,
251 NvRegRxRingPhysAddrHigh = 0x14C,
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400252 NvRegTxPauseFrame = 0x170,
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -0500253#define NVREG_TX_PAUSEFRAME_DISABLE 0x0fff0080
254#define NVREG_TX_PAUSEFRAME_ENABLE_V1 0x01800010
255#define NVREG_TX_PAUSEFRAME_ENABLE_V2 0x056003f0
256#define NVREG_TX_PAUSEFRAME_ENABLE_V3 0x09f00880
Ayaz Abdulla9a33e882008-08-06 12:12:34 -0400257 NvRegTxPauseFrameLimit = 0x174,
258#define NVREG_TX_PAUSEFRAMELIMIT_ENABLE 0x00010000
Linus Torvalds1da177e2005-04-16 15:20:36 -0700259 NvRegMIIStatus = 0x180,
260#define NVREG_MIISTAT_ERROR 0x0001
261#define NVREG_MIISTAT_LINKCHANGE 0x0008
Ayaz Abdullaeb798422008-02-04 15:14:04 -0500262#define NVREG_MIISTAT_MASK_RW 0x0007
263#define NVREG_MIISTAT_MASK_ALL 0x000f
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500264 NvRegMIIMask = 0x184,
265#define NVREG_MII_LINKCHANGE 0x0008
Linus Torvalds1da177e2005-04-16 15:20:36 -0700266
267 NvRegAdapterControl = 0x188,
268#define NVREG_ADAPTCTL_START 0x02
269#define NVREG_ADAPTCTL_LINKUP 0x04
270#define NVREG_ADAPTCTL_PHYVALID 0x40000
271#define NVREG_ADAPTCTL_RUNNING 0x100000
272#define NVREG_ADAPTCTL_PHYSHIFT 24
273 NvRegMIISpeed = 0x18c,
274#define NVREG_MIISPEED_BIT8 (1<<8)
275#define NVREG_MIIDELAY 5
276 NvRegMIIControl = 0x190,
277#define NVREG_MIICTL_INUSE 0x08000
278#define NVREG_MIICTL_WRITE 0x00400
279#define NVREG_MIICTL_ADDRSHIFT 5
280 NvRegMIIData = 0x194,
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400281 NvRegTxUnicast = 0x1a0,
282 NvRegTxMulticast = 0x1a4,
283 NvRegTxBroadcast = 0x1a8,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 NvRegWakeUpFlags = 0x200,
285#define NVREG_WAKEUPFLAGS_VAL 0x7770
286#define NVREG_WAKEUPFLAGS_BUSYSHIFT 24
287#define NVREG_WAKEUPFLAGS_ENABLESHIFT 16
288#define NVREG_WAKEUPFLAGS_D3SHIFT 12
289#define NVREG_WAKEUPFLAGS_D2SHIFT 8
290#define NVREG_WAKEUPFLAGS_D1SHIFT 4
291#define NVREG_WAKEUPFLAGS_D0SHIFT 0
292#define NVREG_WAKEUPFLAGS_ACCEPT_MAGPAT 0x01
293#define NVREG_WAKEUPFLAGS_ACCEPT_WAKEUPPAT 0x02
294#define NVREG_WAKEUPFLAGS_ACCEPT_LINKCHANGE 0x04
295#define NVREG_WAKEUPFLAGS_ENABLE 0x1111
296
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800297 NvRegMgmtUnitGetVersion = 0x204,
Szymon Janc78aea4f2010-11-27 08:39:43 +0000298#define NVREG_MGMTUNITGETVERSION 0x01
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800299 NvRegMgmtUnitVersion = 0x208,
300#define NVREG_MGMTUNITVERSION 0x08
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 NvRegPowerCap = 0x268,
302#define NVREG_POWERCAP_D3SUPP (1<<30)
303#define NVREG_POWERCAP_D2SUPP (1<<26)
304#define NVREG_POWERCAP_D1SUPP (1<<25)
305 NvRegPowerState = 0x26c,
306#define NVREG_POWERSTATE_POWEREDUP 0x8000
307#define NVREG_POWERSTATE_VALID 0x0100
308#define NVREG_POWERSTATE_MASK 0x0003
309#define NVREG_POWERSTATE_D0 0x0000
310#define NVREG_POWERSTATE_D1 0x0001
311#define NVREG_POWERSTATE_D2 0x0002
312#define NVREG_POWERSTATE_D3 0x0003
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800313 NvRegMgmtUnitControl = 0x278,
314#define NVREG_MGMTUNITCONTROL_INUSE 0x20000
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400315 NvRegTxCnt = 0x280,
316 NvRegTxZeroReXmt = 0x284,
317 NvRegTxOneReXmt = 0x288,
318 NvRegTxManyReXmt = 0x28c,
319 NvRegTxLateCol = 0x290,
320 NvRegTxUnderflow = 0x294,
321 NvRegTxLossCarrier = 0x298,
322 NvRegTxExcessDef = 0x29c,
323 NvRegTxRetryErr = 0x2a0,
324 NvRegRxFrameErr = 0x2a4,
325 NvRegRxExtraByte = 0x2a8,
326 NvRegRxLateCol = 0x2ac,
327 NvRegRxRunt = 0x2b0,
328 NvRegRxFrameTooLong = 0x2b4,
329 NvRegRxOverflow = 0x2b8,
330 NvRegRxFCSErr = 0x2bc,
331 NvRegRxFrameAlignErr = 0x2c0,
332 NvRegRxLenErr = 0x2c4,
333 NvRegRxUnicast = 0x2c8,
334 NvRegRxMulticast = 0x2cc,
335 NvRegRxBroadcast = 0x2d0,
336 NvRegTxDef = 0x2d4,
337 NvRegTxFrame = 0x2d8,
338 NvRegRxCnt = 0x2dc,
339 NvRegTxPause = 0x2e0,
340 NvRegRxPause = 0x2e4,
341 NvRegRxDropFrame = 0x2e8,
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500342 NvRegVlanControl = 0x300,
343#define NVREG_VLANCONTROL_ENABLE 0x2000
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500344 NvRegMSIXMap0 = 0x3e0,
345 NvRegMSIXMap1 = 0x3e4,
346 NvRegMSIXIrqStatus = 0x3f0,
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400347
348 NvRegPowerState2 = 0x600,
Ayaz Abdulla1545e202008-09-22 09:55:35 -0400349#define NVREG_POWERSTATE2_POWERUP_MASK 0x0F15
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400350#define NVREG_POWERSTATE2_POWERUP_REV_A3 0x0001
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400351#define NVREG_POWERSTATE2_PHY_RESET 0x0004
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +0000352#define NVREG_POWERSTATE2_GATE_CLOCKS 0x0F00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353};
354
355/* Big endian: should work, but is untested */
356struct ring_desc {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700357 __le32 buf;
358 __le32 flaglen;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359};
360
Manfred Spraulee733622005-07-31 18:32:26 +0200361struct ring_desc_ex {
Stephen Hemmingera8bed492006-07-27 18:50:09 -0700362 __le32 bufhigh;
363 __le32 buflow;
364 __le32 txvlan;
365 __le32 flaglen;
Manfred Spraulee733622005-07-31 18:32:26 +0200366};
367
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700368union ring_type {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000369 struct ring_desc *orig;
370 struct ring_desc_ex *ex;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700371};
Manfred Spraulee733622005-07-31 18:32:26 +0200372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define FLAG_MASK_V1 0xffff0000
374#define FLAG_MASK_V2 0xffffc000
375#define LEN_MASK_V1 (0xffffffff ^ FLAG_MASK_V1)
376#define LEN_MASK_V2 (0xffffffff ^ FLAG_MASK_V2)
377
378#define NV_TX_LASTPACKET (1<<16)
379#define NV_TX_RETRYERROR (1<<19)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700380#define NV_TX_RETRYCOUNT_MASK (0xF<<20)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200381#define NV_TX_FORCED_INTERRUPT (1<<24)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382#define NV_TX_DEFERRED (1<<26)
383#define NV_TX_CARRIERLOST (1<<27)
384#define NV_TX_LATECOLLISION (1<<28)
385#define NV_TX_UNDERFLOW (1<<29)
386#define NV_TX_ERROR (1<<30)
387#define NV_TX_VALID (1<<31)
388
389#define NV_TX2_LASTPACKET (1<<29)
390#define NV_TX2_RETRYERROR (1<<18)
Ayaz Abdullaa4336862008-04-18 13:50:43 -0700391#define NV_TX2_RETRYCOUNT_MASK (0xF<<19)
Manfred Spraulc2dba062005-07-31 18:29:47 +0200392#define NV_TX2_FORCED_INTERRUPT (1<<30)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393#define NV_TX2_DEFERRED (1<<25)
394#define NV_TX2_CARRIERLOST (1<<26)
395#define NV_TX2_LATECOLLISION (1<<27)
396#define NV_TX2_UNDERFLOW (1<<28)
397/* error and valid are the same for both */
398#define NV_TX2_ERROR (1<<30)
399#define NV_TX2_VALID (1<<31)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400400#define NV_TX2_TSO (1<<28)
401#define NV_TX2_TSO_SHIFT 14
Ayaz Abdullafa454592006-01-05 22:45:45 -0800402#define NV_TX2_TSO_MAX_SHIFT 14
403#define NV_TX2_TSO_MAX_SIZE (1<<NV_TX2_TSO_MAX_SHIFT)
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400404#define NV_TX2_CHECKSUM_L3 (1<<27)
405#define NV_TX2_CHECKSUM_L4 (1<<26)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500407#define NV_TX3_VLAN_TAG_PRESENT (1<<18)
408
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409#define NV_RX_DESCRIPTORVALID (1<<16)
410#define NV_RX_MISSEDFRAME (1<<17)
411#define NV_RX_SUBSTRACT1 (1<<18)
412#define NV_RX_ERROR1 (1<<23)
413#define NV_RX_ERROR2 (1<<24)
414#define NV_RX_ERROR3 (1<<25)
415#define NV_RX_ERROR4 (1<<26)
416#define NV_RX_CRCERR (1<<27)
417#define NV_RX_OVERFLOW (1<<28)
418#define NV_RX_FRAMINGERR (1<<29)
419#define NV_RX_ERROR (1<<30)
420#define NV_RX_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400421#define NV_RX_ERROR_MASK (NV_RX_ERROR1|NV_RX_ERROR2|NV_RX_ERROR3|NV_RX_ERROR4|NV_RX_CRCERR|NV_RX_OVERFLOW|NV_RX_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422
423#define NV_RX2_CHECKSUMMASK (0x1C000000)
Ayaz Abdullabfaffe82008-01-13 16:02:55 -0500424#define NV_RX2_CHECKSUM_IP (0x10000000)
425#define NV_RX2_CHECKSUM_IP_TCP (0x14000000)
426#define NV_RX2_CHECKSUM_IP_UDP (0x18000000)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427#define NV_RX2_DESCRIPTORVALID (1<<29)
428#define NV_RX2_SUBSTRACT1 (1<<25)
429#define NV_RX2_ERROR1 (1<<18)
430#define NV_RX2_ERROR2 (1<<19)
431#define NV_RX2_ERROR3 (1<<20)
432#define NV_RX2_ERROR4 (1<<21)
433#define NV_RX2_CRCERR (1<<22)
434#define NV_RX2_OVERFLOW (1<<23)
435#define NV_RX2_FRAMINGERR (1<<24)
436/* error and avail are the same for both */
437#define NV_RX2_ERROR (1<<30)
438#define NV_RX2_AVAIL (1<<31)
Ayaz Abdulla1ef68412008-08-06 12:11:03 -0400439#define NV_RX2_ERROR_MASK (NV_RX2_ERROR1|NV_RX2_ERROR2|NV_RX2_ERROR3|NV_RX2_ERROR4|NV_RX2_CRCERR|NV_RX2_OVERFLOW|NV_RX2_FRAMINGERR)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500441#define NV_RX3_VLAN_TAG_PRESENT (1<<16)
442#define NV_RX3_VLAN_TAG_MASK (0x0000FFFF)
443
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300444/* Miscellaneous hardware related defines: */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000445#define NV_PCI_REGSZ_VER1 0x270
446#define NV_PCI_REGSZ_VER2 0x2d4
447#define NV_PCI_REGSZ_VER3 0x604
448#define NV_PCI_REGSZ_MAX 0x604
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449
450/* various timeout delays: all in usec */
451#define NV_TXRX_RESET_DELAY 4
452#define NV_TXSTOP_DELAY1 10
453#define NV_TXSTOP_DELAY1MAX 500000
454#define NV_TXSTOP_DELAY2 100
455#define NV_RXSTOP_DELAY1 10
456#define NV_RXSTOP_DELAY1MAX 500000
457#define NV_RXSTOP_DELAY2 100
458#define NV_SETUP5_DELAY 5
459#define NV_SETUP5_DELAYMAX 50000
460#define NV_POWERUP_DELAY 5
461#define NV_POWERUP_DELAYMAX 5000
462#define NV_MIIBUSY_DELAY 50
463#define NV_MIIPHY_DELAY 10
464#define NV_MIIPHY_DELAYMAX 10000
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400465#define NV_MAC_RESET_DELAY 64
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466
467#define NV_WAKEUPPATTERNS 5
468#define NV_WAKEUPMASKENTRIES 4
469
470/* General driver defaults */
471#define NV_WATCHDOG_TIMEO (5*HZ)
472
Ayaz Abdulla6cef67a2009-03-05 08:02:30 +0000473#define RX_RING_DEFAULT 512
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400474#define TX_RING_DEFAULT 256
475#define RX_RING_MIN 128
476#define TX_RING_MIN 64
477#define RING_MAX_DESC_VER_1 1024
478#define RING_MAX_DESC_VER_2_3 16384
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480/* rx/tx mac addr + type + vlan + align + slack*/
Manfred Sprauld81c0982005-07-31 18:20:30 +0200481#define NV_RX_HEADERS (64)
482/* even more slack. */
483#define NV_RX_ALLOC_PAD (64)
484
485/* maximum mtu size */
486#define NV_PKTLIMIT_1 ETH_DATA_LEN /* hard limit not known */
487#define NV_PKTLIMIT_2 9100 /* Actual limit according to NVidia: 9202 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489#define OOM_REFILL (1+HZ/20)
490#define POLL_WAIT (1+HZ/100)
491#define LINK_TIMEOUT (3*HZ)
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400492#define STATS_INTERVAL (10*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400494/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * desc_ver values:
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400496 * The nic supports three different descriptor types:
497 * - DESC_VER_1: Original
498 * - DESC_VER_2: support for jumbo frames.
499 * - DESC_VER_3: 64-bit format.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400501#define DESC_VER_1 1
502#define DESC_VER_2 2
503#define DESC_VER_3 3
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505/* PHY defines */
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400506#define PHY_OUI_MARVELL 0x5043
507#define PHY_OUI_CICADA 0x03f1
508#define PHY_OUI_VITESSE 0x01c1
509#define PHY_OUI_REALTEK 0x0732
510#define PHY_OUI_REALTEK2 0x0020
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511#define PHYID1_OUI_MASK 0x03ff
512#define PHYID1_OUI_SHFT 6
513#define PHYID2_OUI_MASK 0xfc00
514#define PHYID2_OUI_SHFT 10
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400515#define PHYID2_MODEL_MASK 0x03f0
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400516#define PHY_MODEL_REALTEK_8211 0x0110
517#define PHY_REV_MASK 0x0001
518#define PHY_REV_REALTEK_8211B 0x0000
519#define PHY_REV_REALTEK_8211C 0x0001
520#define PHY_MODEL_REALTEK_8201 0x0200
521#define PHY_MODEL_MARVELL_E3016 0x0220
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400522#define PHY_MARVELL_E3016_INITMASK 0x0300
Ayaz Abdulla14a67f32007-07-15 06:50:28 -0400523#define PHY_CICADA_INIT1 0x0f000
524#define PHY_CICADA_INIT2 0x0e00
525#define PHY_CICADA_INIT3 0x01000
526#define PHY_CICADA_INIT4 0x0200
527#define PHY_CICADA_INIT5 0x0004
528#define PHY_CICADA_INIT6 0x02000
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400529#define PHY_VITESSE_INIT_REG1 0x1f
530#define PHY_VITESSE_INIT_REG2 0x10
531#define PHY_VITESSE_INIT_REG3 0x11
532#define PHY_VITESSE_INIT_REG4 0x12
533#define PHY_VITESSE_INIT_MSK1 0xc
534#define PHY_VITESSE_INIT_MSK2 0x0180
535#define PHY_VITESSE_INIT1 0x52b5
536#define PHY_VITESSE_INIT2 0xaf8a
537#define PHY_VITESSE_INIT3 0x8
538#define PHY_VITESSE_INIT4 0x8f8a
539#define PHY_VITESSE_INIT5 0xaf86
540#define PHY_VITESSE_INIT6 0x8f86
541#define PHY_VITESSE_INIT7 0xaf82
542#define PHY_VITESSE_INIT8 0x0100
543#define PHY_VITESSE_INIT9 0x8f82
544#define PHY_VITESSE_INIT10 0x0
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400545#define PHY_REALTEK_INIT_REG1 0x1f
546#define PHY_REALTEK_INIT_REG2 0x19
547#define PHY_REALTEK_INIT_REG3 0x13
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400548#define PHY_REALTEK_INIT_REG4 0x14
549#define PHY_REALTEK_INIT_REG5 0x18
550#define PHY_REALTEK_INIT_REG6 0x11
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400551#define PHY_REALTEK_INIT_REG7 0x01
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -0400552#define PHY_REALTEK_INIT1 0x0000
553#define PHY_REALTEK_INIT2 0x8e00
554#define PHY_REALTEK_INIT3 0x0001
555#define PHY_REALTEK_INIT4 0xad17
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400556#define PHY_REALTEK_INIT5 0xfb54
557#define PHY_REALTEK_INIT6 0xf5c7
558#define PHY_REALTEK_INIT7 0x1000
559#define PHY_REALTEK_INIT8 0x0003
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -0400560#define PHY_REALTEK_INIT9 0x0008
561#define PHY_REALTEK_INIT10 0x0005
562#define PHY_REALTEK_INIT11 0x0200
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400563#define PHY_REALTEK_INIT_MSK1 0x0003
Ayaz Abdullad215d8a2007-07-15 06:50:53 -0400564
Linus Torvalds1da177e2005-04-16 15:20:36 -0700565#define PHY_GIGABIT 0x0100
566
567#define PHY_TIMEOUT 0x1
568#define PHY_ERROR 0x2
569
570#define PHY_100 0x1
571#define PHY_1000 0x2
572#define PHY_HALF 0x100
573
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400574#define NV_PAUSEFRAME_RX_CAPABLE 0x0001
575#define NV_PAUSEFRAME_TX_CAPABLE 0x0002
576#define NV_PAUSEFRAME_RX_ENABLE 0x0004
577#define NV_PAUSEFRAME_TX_ENABLE 0x0008
Ayaz Abdullab6d07732006-06-10 22:47:42 -0400578#define NV_PAUSEFRAME_RX_REQ 0x0010
579#define NV_PAUSEFRAME_TX_REQ 0x0020
580#define NV_PAUSEFRAME_AUTONEG 0x0040
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500582/* MSI/MSI-X defines */
583#define NV_MSI_X_MAX_VECTORS 8
584#define NV_MSI_X_VECTORS_MASK 0x000f
585#define NV_MSI_CAPABLE 0x0010
586#define NV_MSI_X_CAPABLE 0x0020
587#define NV_MSI_ENABLED 0x0040
588#define NV_MSI_X_ENABLED 0x0080
589
590#define NV_MSI_X_VECTOR_ALL 0x0
591#define NV_MSI_X_VECTOR_RX 0x0
592#define NV_MSI_X_VECTOR_TX 0x1
593#define NV_MSI_X_VECTOR_OTHER 0x2
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
Ayaz Abdullab6e44052009-02-07 00:24:15 -0800595#define NV_MSI_PRIV_OFFSET 0x68
596#define NV_MSI_PRIV_VALUE 0xffffffff
597
Ayaz Abdullab2976d22008-02-04 15:13:59 -0500598#define NV_RESTART_TX 0x1
599#define NV_RESTART_RX 0x2
600
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500601#define NV_TX_LIMIT_COUNT 16
602
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000603#define NV_DYNAMIC_THRESHOLD 4
604#define NV_DYNAMIC_MAX_QUIET_COUNT 2048
605
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400606/* statistics */
607struct nv_ethtool_str {
608 char name[ETH_GSTRING_LEN];
609};
610
611static const struct nv_ethtool_str nv_estats_str[] = {
612 { "tx_bytes" },
613 { "tx_zero_rexmt" },
614 { "tx_one_rexmt" },
615 { "tx_many_rexmt" },
616 { "tx_late_collision" },
617 { "tx_fifo_errors" },
618 { "tx_carrier_errors" },
619 { "tx_excess_deferral" },
620 { "tx_retry_error" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400621 { "rx_frame_error" },
622 { "rx_extra_byte" },
623 { "rx_late_collision" },
624 { "rx_runt" },
625 { "rx_frame_too_long" },
626 { "rx_over_errors" },
627 { "rx_crc_errors" },
628 { "rx_frame_align_error" },
629 { "rx_length_error" },
630 { "rx_unicast" },
631 { "rx_multicast" },
632 { "rx_broadcast" },
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400633 { "rx_packets" },
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500634 { "rx_errors_total" },
635 { "tx_errors_total" },
636
637 /* version 2 stats */
638 { "tx_deferral" },
639 { "tx_packets" },
640 { "rx_bytes" },
641 { "tx_pause" },
642 { "rx_pause" },
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400643 { "rx_drop_frame" },
644
645 /* version 3 stats */
646 { "tx_unicast" },
647 { "tx_multicast" },
648 { "tx_broadcast" }
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400649};
650
651struct nv_ethtool_stats {
652 u64 tx_bytes;
653 u64 tx_zero_rexmt;
654 u64 tx_one_rexmt;
655 u64 tx_many_rexmt;
656 u64 tx_late_collision;
657 u64 tx_fifo_errors;
658 u64 tx_carrier_errors;
659 u64 tx_excess_deferral;
660 u64 tx_retry_error;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400661 u64 rx_frame_error;
662 u64 rx_extra_byte;
663 u64 rx_late_collision;
664 u64 rx_runt;
665 u64 rx_frame_too_long;
666 u64 rx_over_errors;
667 u64 rx_crc_errors;
668 u64 rx_frame_align_error;
669 u64 rx_length_error;
670 u64 rx_unicast;
671 u64 rx_multicast;
672 u64 rx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400673 u64 rx_packets;
674 u64 rx_errors_total;
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500675 u64 tx_errors_total;
676
677 /* version 2 stats */
678 u64 tx_deferral;
679 u64 tx_packets;
680 u64 rx_bytes;
681 u64 tx_pause;
682 u64 rx_pause;
683 u64 rx_drop_frame;
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400684
685 /* version 3 stats */
686 u64 tx_unicast;
687 u64 tx_multicast;
688 u64 tx_broadcast;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400689};
690
Ayaz Abdulla9c662432008-08-06 12:11:42 -0400691#define NV_DEV_STATISTICS_V3_COUNT (sizeof(struct nv_ethtool_stats)/sizeof(u64))
692#define NV_DEV_STATISTICS_V2_COUNT (NV_DEV_STATISTICS_V3_COUNT - 3)
Ayaz Abdulla57fff692007-01-23 12:27:00 -0500693#define NV_DEV_STATISTICS_V1_COUNT (NV_DEV_STATISTICS_V2_COUNT - 6)
694
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400695/* diagnostics */
696#define NV_TEST_COUNT_BASE 3
697#define NV_TEST_COUNT_EXTENDED 4
698
699static const struct nv_ethtool_str nv_etests_str[] = {
700 { "link (online/offline)" },
701 { "register (offline) " },
702 { "interrupt (offline) " },
703 { "loopback (offline) " }
704};
705
706struct register_test {
Al Viro5bb7ea22007-12-09 16:06:41 +0000707 __u32 reg;
708 __u32 mask;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400709};
710
711static const struct register_test nv_registers_test[] = {
712 { NvRegUnknownSetupReg6, 0x01 },
713 { NvRegMisc1, 0x03c },
714 { NvRegOffloadConfig, 0x03ff },
715 { NvRegMulticastAddrA, 0xffffffff },
Ayaz Abdulla95d161c2006-07-06 16:46:25 -0400716 { NvRegTxWatermark, 0x0ff },
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400717 { NvRegWakeUpFlags, 0x07777 },
Szymon Janc78aea4f2010-11-27 08:39:43 +0000718 { 0, 0 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400719};
720
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500721struct nv_skb_map {
722 struct sk_buff *skb;
723 dma_addr_t dma;
Eric Dumazet73a37072009-06-17 21:17:59 +0000724 unsigned int dma_len:31;
725 unsigned int dma_single:1;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500726 struct ring_desc_ex *first_tx_desc;
727 struct nv_skb_map *next_tx_ctx;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500728};
729
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730/*
731 * SMP locking:
Wang Chenb74ca3a2008-12-08 01:14:16 -0800732 * All hardware access under netdev_priv(dev)->lock, except the performance
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733 * critical parts:
734 * - rx is (pseudo-) lockless: it relies on the single-threading provided
735 * by the arch code for interrupts.
Herbert Xu932ff272006-06-09 12:20:56 -0700736 * - tx setup is lockless: it relies on netif_tx_lock. Actual submission
Wang Chenb74ca3a2008-12-08 01:14:16 -0800737 * needs netdev_priv(dev)->lock :-(
Herbert Xu932ff272006-06-09 12:20:56 -0700738 * - set_multicast_list: preparation lockless, relies on netif_tx_lock.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
740
741/* in dev: base, irq */
742struct fe_priv {
743 spinlock_t lock;
744
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700745 struct net_device *dev;
746 struct napi_struct napi;
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 /* General data:
749 * Locking: spin_lock(&np->lock); */
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400750 struct nv_ethtool_stats estats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 int in_shutdown;
752 u32 linkspeed;
753 int duplex;
754 int autoneg;
755 int fixed_mode;
756 int phyaddr;
757 int wolenabled;
758 unsigned int phy_oui;
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -0400759 unsigned int phy_model;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400760 unsigned int phy_rev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 u16 gigabit;
Ayaz Abdulla9589c772006-06-10 22:48:13 -0400762 int intr_test;
Ayaz Abdullac5cf9102006-10-30 17:32:01 -0500763 int recover_error;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000764 int quiet_count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765
766 /* General data: RO fields */
767 dma_addr_t ring_addr;
768 struct pci_dev *pci_dev;
769 u32 orig_mac[2];
Ayaz Abdulla582806b2009-03-05 08:02:03 +0000770 u32 events;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700771 u32 irqmask;
772 u32 desc_ver;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -0400773 u32 txrxctl_bits;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500774 u32 vlanctl_bits;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400775 u32 driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400776 u32 device_id;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -0400777 u32 register_size;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -0500778 u32 mac_in_use;
Ayaz Abdullacac1c522009-02-07 00:23:57 -0800779 int mgmt_version;
780 int mgmt_sema;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781
782 void __iomem *base;
783
784 /* rx specific fields.
785 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
786 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500787 union ring_type get_rx, put_rx, first_rx, last_rx;
788 struct nv_skb_map *get_rx_ctx, *put_rx_ctx;
789 struct nv_skb_map *first_rx_ctx, *last_rx_ctx;
790 struct nv_skb_map *rx_skb;
791
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700792 union ring_type rx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793 unsigned int rx_buf_sz;
Manfred Sprauld81c0982005-07-31 18:20:30 +0200794 unsigned int pkt_limit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 struct timer_list oom_kick;
796 struct timer_list nic_poll;
Ayaz Abdulla52da3572006-06-10 22:48:04 -0400797 struct timer_list stats_poll;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500798 u32 nic_poll_irq;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400799 int rx_ring_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
801 /* media detection workaround.
802 * Locking: Within irq hander or disable_irq+spin_lock(&np->lock);
803 */
804 int need_linktimer;
805 unsigned long link_timeout;
806 /*
807 * tx specific fields.
808 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -0500809 union ring_type get_tx, put_tx, first_tx, last_tx;
810 struct nv_skb_map *get_tx_ctx, *put_tx_ctx;
811 struct nv_skb_map *first_tx_ctx, *last_tx_ctx;
812 struct nv_skb_map *tx_skb;
813
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700814 union ring_type tx_ring;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 u32 tx_flags;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400816 int tx_ring_size;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -0500817 int tx_limit;
818 u32 tx_pkts_in_progress;
819 struct nv_skb_map *tx_change_owner;
820 struct nv_skb_map *tx_end_flip;
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -0500821 int tx_stop;
Ayaz Abdullaee407b02006-02-04 13:13:17 -0500822
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500823 /* msi/msi-x fields */
824 u32 msi_flags;
825 struct msix_entry msi_x_entry[NV_MSI_X_MAX_VECTORS];
Ayaz Abdullaeb91f612006-05-24 18:13:19 -0400826
827 /* flow control */
828 u32 pause_flags;
Tobias Diedrich1a1ca862008-05-18 15:03:44 +0200829
830 /* power saved state */
831 u32 saved_config_space[NV_PCI_REGSZ_MAX/4];
Yinghai Luddb213f2009-02-06 01:29:23 -0800832
833 /* for different msi-x irq type */
834 char name_rx[IFNAMSIZ + 3]; /* -rx */
835 char name_tx[IFNAMSIZ + 3]; /* -tx */
836 char name_other[IFNAMSIZ + 6]; /* -other */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837};
838
839/*
840 * Maximum number of loops until we assume that a bit in the irq mask
841 * is stuck. Overridable with module param.
842 */
Ayaz Abdulla4145ade2009-03-05 08:02:26 +0000843static int max_interrupt_work = 4;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500845/*
846 * Optimization can be either throuput mode or cpu mode
Jeff Garzikf3b197a2006-05-26 21:39:03 -0400847 *
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500848 * Throughput Mode: Every tx and rx packet will generate an interrupt.
849 * CPU Mode: Interrupts are controlled by a timer.
850 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400851enum {
852 NV_OPTIMIZATION_MODE_THROUGHPUT,
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000853 NV_OPTIMIZATION_MODE_CPU,
854 NV_OPTIMIZATION_MODE_DYNAMIC
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400855};
Ayaz Abdulla9e184762009-03-05 08:02:18 +0000856static int optimization_mode = NV_OPTIMIZATION_MODE_DYNAMIC;
Ayaz Abdullaa971c322005-11-11 08:30:38 -0500857
858/*
859 * Poll interval for timer irq
860 *
861 * This interval determines how frequent an interrupt is generated.
862 * The is value is determined by [(time_in_micro_secs * 100) / (2^10)]
863 * Min = 0, and Max = 65535
864 */
865static int poll_interval = -1;
866
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500867/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400868 * MSI interrupts
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500869 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400870enum {
871 NV_MSI_INT_DISABLED,
872 NV_MSI_INT_ENABLED
873};
874static int msi = NV_MSI_INT_ENABLED;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500875
876/*
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400877 * MSIX interrupts
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500878 */
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400879enum {
880 NV_MSIX_INT_DISABLED,
881 NV_MSIX_INT_ENABLED
882};
Yinghai Lu39482792009-02-06 01:31:12 -0800883static int msix = NV_MSIX_INT_ENABLED;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -0400884
885/*
886 * DMA 64bit
887 */
888enum {
889 NV_DMA_64BIT_DISABLED,
890 NV_DMA_64BIT_ENABLED
891};
892static int dma_64bit = NV_DMA_64BIT_ENABLED;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -0500893
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -0400894/*
895 * Crossover Detection
896 * Realtek 8201 phy + some OEM boards do not work properly.
897 */
898enum {
899 NV_CROSSOVER_DETECTION_DISABLED,
900 NV_CROSSOVER_DETECTION_ENABLED
901};
902static int phy_cross = NV_CROSSOVER_DETECTION_DISABLED;
903
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700904/*
905 * Power down phy when interface is down (persists through reboot;
906 * older Linux and other OSes may not power it up again)
907 */
Szymon Janc78aea4f2010-11-27 08:39:43 +0000908static int phy_power_down;
Ed Swierk5a9a8e32009-06-02 00:19:52 -0700909
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910static inline struct fe_priv *get_nvpriv(struct net_device *dev)
911{
912 return netdev_priv(dev);
913}
914
915static inline u8 __iomem *get_hwbase(struct net_device *dev)
916{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -0400917 return ((struct fe_priv *)netdev_priv(dev))->base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918}
919
920static inline void pci_push(u8 __iomem *base)
921{
922 /* force out pending posted writes */
923 readl(base);
924}
925
926static inline u32 nv_descr_getlength(struct ring_desc *prd, u32 v)
927{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700928 return le32_to_cpu(prd->flaglen)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700929 & ((v == DESC_VER_1) ? LEN_MASK_V1 : LEN_MASK_V2);
930}
931
Manfred Spraulee733622005-07-31 18:32:26 +0200932static inline u32 nv_descr_getlength_ex(struct ring_desc_ex *prd, u32 v)
933{
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700934 return le32_to_cpu(prd->flaglen) & LEN_MASK_V2;
Manfred Spraulee733622005-07-31 18:32:26 +0200935}
936
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400937static bool nv_optimized(struct fe_priv *np)
938{
939 if (np->desc_ver == DESC_VER_1 || np->desc_ver == DESC_VER_2)
940 return false;
941 return true;
942}
943
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944static int reg_delay(struct net_device *dev, int offset, u32 mask, u32 target,
Joe Perches344d0dc2010-11-29 07:41:52 +0000945 int delay, int delaymax)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
947 u8 __iomem *base = get_hwbase(dev);
948
949 pci_push(base);
950 do {
951 udelay(delay);
952 delaymax -= delay;
Joe Perches344d0dc2010-11-29 07:41:52 +0000953 if (delaymax < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 } while ((readl(base + offset) & mask) != target);
956 return 0;
957}
958
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500959#define NV_SETUP_RX_RING 0x01
960#define NV_SETUP_TX_RING 0x02
961
Al Viro5bb7ea22007-12-09 16:06:41 +0000962static inline u32 dma_low(dma_addr_t addr)
963{
964 return addr;
965}
966
967static inline u32 dma_high(dma_addr_t addr)
968{
969 return addr>>31>>1; /* 0 if 32bit, shift down by 32 if 64bit */
970}
971
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500972static void setup_hw_rings(struct net_device *dev, int rxtx_flags)
973{
974 struct fe_priv *np = get_nvpriv(dev);
975 u8 __iomem *base = get_hwbase(dev);
976
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400977 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +0000978 if (rxtx_flags & NV_SETUP_RX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000979 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
Szymon Janc78aea4f2010-11-27 08:39:43 +0000980 if (rxtx_flags & NV_SETUP_TX_RING)
Al Viro5bb7ea22007-12-09 16:06:41 +0000981 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc)), base + NvRegTxRingPhysAddr);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500982 } else {
983 if (rxtx_flags & NV_SETUP_RX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000984 writel(dma_low(np->ring_addr), base + NvRegRxRingPhysAddr);
985 writel(dma_high(np->ring_addr), base + NvRegRxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500986 }
987 if (rxtx_flags & NV_SETUP_TX_RING) {
Al Viro5bb7ea22007-12-09 16:06:41 +0000988 writel(dma_low(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddr);
989 writel(dma_high(np->ring_addr + np->rx_ring_size*sizeof(struct ring_desc_ex)), base + NvRegTxRingPhysAddrHigh);
Ayaz Abdulla0832b252006-02-04 13:13:26 -0500990 }
991 }
992}
993
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -0400994static void free_rings(struct net_device *dev)
995{
996 struct fe_priv *np = get_nvpriv(dev);
997
Jeff Garzik36b30ea2007-10-16 01:40:30 -0400998 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -0700999 if (np->rx_ring.orig)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001000 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
1001 np->rx_ring.orig, np->ring_addr);
1002 } else {
1003 if (np->rx_ring.ex)
1004 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
1005 np->rx_ring.ex, np->ring_addr);
1006 }
Szymon Janc9b03b062010-11-27 08:39:44 +00001007 kfree(np->rx_skb);
1008 kfree(np->tx_skb);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001009}
1010
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001011static int using_multi_irqs(struct net_device *dev)
1012{
1013 struct fe_priv *np = get_nvpriv(dev);
1014
1015 if (!(np->msi_flags & NV_MSI_X_ENABLED) ||
1016 ((np->msi_flags & NV_MSI_X_ENABLED) &&
1017 ((np->msi_flags & NV_MSI_X_VECTORS_MASK) == 0x1)))
1018 return 0;
1019 else
1020 return 1;
1021}
1022
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00001023static void nv_txrx_gate(struct net_device *dev, bool gate)
1024{
1025 struct fe_priv *np = get_nvpriv(dev);
1026 u8 __iomem *base = get_hwbase(dev);
1027 u32 powerstate;
1028
1029 if (!np->mac_in_use &&
1030 (np->driver_data & DEV_HAS_POWER_CNTRL)) {
1031 powerstate = readl(base + NvRegPowerState2);
1032 if (gate)
1033 powerstate |= NVREG_POWERSTATE2_GATE_CLOCKS;
1034 else
1035 powerstate &= ~NVREG_POWERSTATE2_GATE_CLOCKS;
1036 writel(powerstate, base + NvRegPowerState2);
1037 }
1038}
1039
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001040static void nv_enable_irq(struct net_device *dev)
1041{
1042 struct fe_priv *np = get_nvpriv(dev);
1043
1044 if (!using_multi_irqs(dev)) {
1045 if (np->msi_flags & NV_MSI_X_ENABLED)
1046 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1047 else
Manfred Spraula7475902007-10-17 21:52:33 +02001048 enable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001049 } else {
1050 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1051 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1052 enable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1053 }
1054}
1055
1056static void nv_disable_irq(struct net_device *dev)
1057{
1058 struct fe_priv *np = get_nvpriv(dev);
1059
1060 if (!using_multi_irqs(dev)) {
1061 if (np->msi_flags & NV_MSI_X_ENABLED)
1062 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
1063 else
Manfred Spraula7475902007-10-17 21:52:33 +02001064 disable_irq(np->pci_dev->irq);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07001065 } else {
1066 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
1067 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
1068 disable_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
1069 }
1070}
1071
1072/* In MSIX mode, a write to irqmask behaves as XOR */
1073static void nv_enable_hw_interrupts(struct net_device *dev, u32 mask)
1074{
1075 u8 __iomem *base = get_hwbase(dev);
1076
1077 writel(mask, base + NvRegIrqMask);
1078}
1079
1080static void nv_disable_hw_interrupts(struct net_device *dev, u32 mask)
1081{
1082 struct fe_priv *np = get_nvpriv(dev);
1083 u8 __iomem *base = get_hwbase(dev);
1084
1085 if (np->msi_flags & NV_MSI_X_ENABLED) {
1086 writel(mask, base + NvRegIrqMask);
1087 } else {
1088 if (np->msi_flags & NV_MSI_ENABLED)
1089 writel(0, base + NvRegMSIIrqMask);
1090 writel(0, base + NvRegIrqMask);
1091 }
1092}
1093
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001094static void nv_napi_enable(struct net_device *dev)
1095{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001096 struct fe_priv *np = get_nvpriv(dev);
1097
1098 napi_enable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001099}
1100
1101static void nv_napi_disable(struct net_device *dev)
1102{
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001103 struct fe_priv *np = get_nvpriv(dev);
1104
1105 napi_disable(&np->napi);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00001106}
1107
Linus Torvalds1da177e2005-04-16 15:20:36 -07001108#define MII_READ (-1)
1109/* mii_rw: read/write a register on the PHY.
1110 *
1111 * Caller must guarantee serialization
1112 */
1113static int mii_rw(struct net_device *dev, int addr, int miireg, int value)
1114{
1115 u8 __iomem *base = get_hwbase(dev);
1116 u32 reg;
1117 int retval;
1118
Ayaz Abdullaeb798422008-02-04 15:14:04 -05001119 writel(NVREG_MIISTAT_MASK_RW, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120
1121 reg = readl(base + NvRegMIIControl);
1122 if (reg & NVREG_MIICTL_INUSE) {
1123 writel(NVREG_MIICTL_INUSE, base + NvRegMIIControl);
1124 udelay(NV_MIIBUSY_DELAY);
1125 }
1126
1127 reg = (addr << NVREG_MIICTL_ADDRSHIFT) | miireg;
1128 if (value != MII_READ) {
1129 writel(value, base + NvRegMIIData);
1130 reg |= NVREG_MIICTL_WRITE;
1131 }
1132 writel(reg, base + NvRegMIIControl);
1133
1134 if (reg_delay(dev, NvRegMIIControl, NVREG_MIICTL_INUSE, 0,
Joe Perches344d0dc2010-11-29 07:41:52 +00001135 NV_MIIPHY_DELAY, NV_MIIPHY_DELAYMAX)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 retval = -1;
1137 } else if (value != MII_READ) {
1138 /* it was a write operation - fewer failures are detectable */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 retval = 0;
1140 } else if (readl(base + NvRegMIIStatus) & NVREG_MIISTAT_ERROR) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 retval = -1;
1142 } else {
1143 retval = readl(base + NvRegMIIData);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001144 }
1145
1146 return retval;
1147}
1148
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001149static int phy_reset(struct net_device *dev, u32 bmcr_setup)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001151 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152 u32 miicontrol;
1153 unsigned int tries = 0;
1154
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001155 miicontrol = BMCR_RESET | bmcr_setup;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001156 if (mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001157 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001158
1159 /* wait for 500ms */
1160 msleep(500);
1161
1162 /* must wait till reset is deasserted */
1163 while (miicontrol & BMCR_RESET) {
Szymon Jancde855b92010-11-27 08:39:48 +00001164 usleep_range(10000, 20000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001165 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1166 /* FIXME: 100 tries seem excessive */
1167 if (tries++ > 100)
1168 return -1;
1169 }
1170 return 0;
1171}
1172
Joe Perchesc41d41e2010-11-29 07:41:58 +00001173static int init_realtek_8211b(struct net_device *dev, struct fe_priv *np)
1174{
1175 static const struct {
1176 int reg;
1177 int init;
1178 } ri[] = {
1179 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1180 { PHY_REALTEK_INIT_REG2, PHY_REALTEK_INIT2 },
1181 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3 },
1182 { PHY_REALTEK_INIT_REG3, PHY_REALTEK_INIT4 },
1183 { PHY_REALTEK_INIT_REG4, PHY_REALTEK_INIT5 },
1184 { PHY_REALTEK_INIT_REG5, PHY_REALTEK_INIT6 },
1185 { PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1 },
1186 };
1187 int i;
1188
1189 for (i = 0; i < ARRAY_SIZE(ri); i++) {
Joe Perchescd663282010-11-29 07:41:59 +00001190 if (mii_rw(dev, np->phyaddr, ri[i].reg, ri[i].init))
Joe Perchesc41d41e2010-11-29 07:41:58 +00001191 return PHY_ERROR;
Joe Perchesc41d41e2010-11-29 07:41:58 +00001192 }
1193
1194 return 0;
1195}
1196
Joe Perchescd663282010-11-29 07:41:59 +00001197static int init_realtek_8211c(struct net_device *dev, struct fe_priv *np)
1198{
1199 u32 reg;
1200 u8 __iomem *base = get_hwbase(dev);
1201 u32 powerstate = readl(base + NvRegPowerState2);
1202
1203 /* need to perform hw phy reset */
1204 powerstate |= NVREG_POWERSTATE2_PHY_RESET;
1205 writel(powerstate, base + NvRegPowerState2);
1206 msleep(25);
1207
1208 powerstate &= ~NVREG_POWERSTATE2_PHY_RESET;
1209 writel(powerstate, base + NvRegPowerState2);
1210 msleep(25);
1211
1212 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, MII_READ);
1213 reg |= PHY_REALTEK_INIT9;
1214 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG6, reg))
1215 return PHY_ERROR;
1216 if (mii_rw(dev, np->phyaddr,
1217 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT10))
1218 return PHY_ERROR;
1219 reg = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, MII_READ);
1220 if (!(reg & PHY_REALTEK_INIT11)) {
1221 reg |= PHY_REALTEK_INIT11;
1222 if (mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG7, reg))
1223 return PHY_ERROR;
1224 }
1225 if (mii_rw(dev, np->phyaddr,
1226 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1227 return PHY_ERROR;
1228
1229 return 0;
1230}
1231
1232static int init_realtek_8201(struct net_device *dev, struct fe_priv *np)
1233{
1234 u32 phy_reserved;
1235
1236 if (np->driver_data & DEV_NEED_PHY_INIT_FIX) {
1237 phy_reserved = mii_rw(dev, np->phyaddr,
1238 PHY_REALTEK_INIT_REG6, MII_READ);
1239 phy_reserved |= PHY_REALTEK_INIT7;
1240 if (mii_rw(dev, np->phyaddr,
1241 PHY_REALTEK_INIT_REG6, phy_reserved))
1242 return PHY_ERROR;
1243 }
1244
1245 return 0;
1246}
1247
1248static int init_realtek_8201_cross(struct net_device *dev, struct fe_priv *np)
1249{
1250 u32 phy_reserved;
1251
1252 if (phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
1253 if (mii_rw(dev, np->phyaddr,
1254 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3))
1255 return PHY_ERROR;
1256 phy_reserved = mii_rw(dev, np->phyaddr,
1257 PHY_REALTEK_INIT_REG2, MII_READ);
1258 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
1259 phy_reserved |= PHY_REALTEK_INIT3;
1260 if (mii_rw(dev, np->phyaddr,
1261 PHY_REALTEK_INIT_REG2, phy_reserved))
1262 return PHY_ERROR;
1263 if (mii_rw(dev, np->phyaddr,
1264 PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1))
1265 return PHY_ERROR;
1266 }
1267
1268 return 0;
1269}
1270
1271static int init_cicada(struct net_device *dev, struct fe_priv *np,
1272 u32 phyinterface)
1273{
1274 u32 phy_reserved;
1275
1276 if (phyinterface & PHY_RGMII) {
1277 phy_reserved = mii_rw(dev, np->phyaddr, MII_RESV1, MII_READ);
1278 phy_reserved &= ~(PHY_CICADA_INIT1 | PHY_CICADA_INIT2);
1279 phy_reserved |= (PHY_CICADA_INIT3 | PHY_CICADA_INIT4);
1280 if (mii_rw(dev, np->phyaddr, MII_RESV1, phy_reserved))
1281 return PHY_ERROR;
1282 phy_reserved = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1283 phy_reserved |= PHY_CICADA_INIT5;
1284 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, phy_reserved))
1285 return PHY_ERROR;
1286 }
1287 phy_reserved = mii_rw(dev, np->phyaddr, MII_SREVISION, MII_READ);
1288 phy_reserved |= PHY_CICADA_INIT6;
1289 if (mii_rw(dev, np->phyaddr, MII_SREVISION, phy_reserved))
1290 return PHY_ERROR;
1291
1292 return 0;
1293}
1294
1295static int init_vitesse(struct net_device *dev, struct fe_priv *np)
1296{
1297 u32 phy_reserved;
1298
1299 if (mii_rw(dev, np->phyaddr,
1300 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT1))
1301 return PHY_ERROR;
1302 if (mii_rw(dev, np->phyaddr,
1303 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT2))
1304 return PHY_ERROR;
1305 phy_reserved = mii_rw(dev, np->phyaddr,
1306 PHY_VITESSE_INIT_REG4, MII_READ);
1307 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1308 return PHY_ERROR;
1309 phy_reserved = mii_rw(dev, np->phyaddr,
1310 PHY_VITESSE_INIT_REG3, MII_READ);
1311 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1312 phy_reserved |= PHY_VITESSE_INIT3;
1313 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1314 return PHY_ERROR;
1315 if (mii_rw(dev, np->phyaddr,
1316 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT4))
1317 return PHY_ERROR;
1318 if (mii_rw(dev, np->phyaddr,
1319 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT5))
1320 return PHY_ERROR;
1321 phy_reserved = mii_rw(dev, np->phyaddr,
1322 PHY_VITESSE_INIT_REG4, MII_READ);
1323 phy_reserved &= ~PHY_VITESSE_INIT_MSK1;
1324 phy_reserved |= PHY_VITESSE_INIT3;
1325 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1326 return PHY_ERROR;
1327 phy_reserved = mii_rw(dev, np->phyaddr,
1328 PHY_VITESSE_INIT_REG3, MII_READ);
1329 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1330 return PHY_ERROR;
1331 if (mii_rw(dev, np->phyaddr,
1332 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT6))
1333 return PHY_ERROR;
1334 if (mii_rw(dev, np->phyaddr,
1335 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT7))
1336 return PHY_ERROR;
1337 phy_reserved = mii_rw(dev, np->phyaddr,
1338 PHY_VITESSE_INIT_REG4, MII_READ);
1339 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG4, phy_reserved))
1340 return PHY_ERROR;
1341 phy_reserved = mii_rw(dev, np->phyaddr,
1342 PHY_VITESSE_INIT_REG3, MII_READ);
1343 phy_reserved &= ~PHY_VITESSE_INIT_MSK2;
1344 phy_reserved |= PHY_VITESSE_INIT8;
1345 if (mii_rw(dev, np->phyaddr, PHY_VITESSE_INIT_REG3, phy_reserved))
1346 return PHY_ERROR;
1347 if (mii_rw(dev, np->phyaddr,
1348 PHY_VITESSE_INIT_REG2, PHY_VITESSE_INIT9))
1349 return PHY_ERROR;
1350 if (mii_rw(dev, np->phyaddr,
1351 PHY_VITESSE_INIT_REG1, PHY_VITESSE_INIT10))
1352 return PHY_ERROR;
1353
1354 return 0;
1355}
1356
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357static int phy_init(struct net_device *dev)
1358{
1359 struct fe_priv *np = get_nvpriv(dev);
1360 u8 __iomem *base = get_hwbase(dev);
Joe Perchescd663282010-11-29 07:41:59 +00001361 u32 phyinterface;
1362 u32 mii_status, mii_control, mii_control_1000, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001363
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001364 /* phy errata for E3016 phy */
1365 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
1366 reg = mii_rw(dev, np->phyaddr, MII_NCONFIG, MII_READ);
1367 reg &= ~PHY_MARVELL_E3016_INITMASK;
1368 if (mii_rw(dev, np->phyaddr, MII_NCONFIG, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001369 netdev_info(dev, "%s: phy write to errata reg failed\n",
1370 pci_name(np->pci_dev));
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001371 return PHY_ERROR;
1372 }
1373 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001374 if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001375 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1376 np->phy_rev == PHY_REV_REALTEK_8211B) {
Joe Perchescd663282010-11-29 07:41:59 +00001377 if (init_realtek_8211b(dev, np)) {
1378 netdev_info(dev, "%s: phy init failed\n",
1379 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001380 return PHY_ERROR;
Joe Perchescd663282010-11-29 07:41:59 +00001381 }
Joe Perchesc41d41e2010-11-29 07:41:58 +00001382 } else if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1383 np->phy_rev == PHY_REV_REALTEK_8211C) {
Joe Perchescd663282010-11-29 07:41:59 +00001384 if (init_realtek_8211c(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001385 netdev_info(dev, "%s: phy init failed\n",
1386 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001387 return PHY_ERROR;
1388 }
Joe Perchescd663282010-11-29 07:41:59 +00001389 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1390 if (init_realtek_8201(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001391 netdev_info(dev, "%s: phy init failed\n",
1392 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001393 return PHY_ERROR;
1394 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001395 }
1396 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001397
Linus Torvalds1da177e2005-04-16 15:20:36 -07001398 /* set advertise register */
1399 reg = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Joe Perchescd663282010-11-29 07:41:59 +00001400 reg |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
1401 ADVERTISE_100HALF | ADVERTISE_100FULL |
1402 ADVERTISE_PAUSE_ASYM | ADVERTISE_PAUSE_CAP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403 if (mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001404 netdev_info(dev, "%s: phy write to advertise failed\n",
1405 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001406 return PHY_ERROR;
1407 }
1408
1409 /* get phy interface type */
1410 phyinterface = readl(base + NvRegPhyInterface);
1411
1412 /* see if gigabit phy */
1413 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
1414 if (mii_status & PHY_GIGABIT) {
1415 np->gigabit = PHY_GIGABIT;
Joe Perchescd663282010-11-29 07:41:59 +00001416 mii_control_1000 = mii_rw(dev, np->phyaddr,
1417 MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418 mii_control_1000 &= ~ADVERTISE_1000HALF;
1419 if (phyinterface & PHY_RGMII)
1420 mii_control_1000 |= ADVERTISE_1000FULL;
1421 else
1422 mii_control_1000 &= ~ADVERTISE_1000FULL;
1423
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001424 if (mii_rw(dev, np->phyaddr, MII_CTRL1000, mii_control_1000)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001425 netdev_info(dev, "%s: phy init failed\n",
1426 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427 return PHY_ERROR;
1428 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00001429 } else
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 np->gigabit = 0;
1431
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04001432 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
1433 mii_control |= BMCR_ANENABLE;
1434
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001435 if (np->phy_oui == PHY_OUI_REALTEK &&
1436 np->phy_model == PHY_MODEL_REALTEK_8211 &&
1437 np->phy_rev == PHY_REV_REALTEK_8211C) {
1438 /* start autoneg since we already performed hw reset above */
1439 mii_control |= BMCR_ANRESTART;
1440 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001441 netdev_info(dev, "%s: phy init failed\n",
1442 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001443 return PHY_ERROR;
1444 }
1445 } else {
1446 /* reset the phy
1447 * (certain phys need bmcr to be setup with reset)
1448 */
1449 if (phy_reset(dev, mii_control)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001450 netdev_info(dev, "%s: phy reset failed\n",
1451 pci_name(np->pci_dev));
Ayaz Abdulla22ae03a2008-07-25 15:31:29 -04001452 return PHY_ERROR;
1453 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 }
1455
1456 /* phy vendor specific configuration */
Joe Perchescd663282010-11-29 07:41:59 +00001457 if ((np->phy_oui == PHY_OUI_CICADA)) {
1458 if (init_cicada(dev, np, phyinterface)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001459 netdev_info(dev, "%s: phy init failed\n",
1460 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001461 return PHY_ERROR;
1462 }
Joe Perchescd663282010-11-29 07:41:59 +00001463 } else if (np->phy_oui == PHY_OUI_VITESSE) {
1464 if (init_vitesse(dev, np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00001465 netdev_info(dev, "%s: phy init failed\n",
1466 pci_name(np->pci_dev));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001467 return PHY_ERROR;
1468 }
Joe Perchescd663282010-11-29 07:41:59 +00001469 } else if (np->phy_oui == PHY_OUI_REALTEK) {
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001470 if (np->phy_model == PHY_MODEL_REALTEK_8211 &&
1471 np->phy_rev == PHY_REV_REALTEK_8211B) {
1472 /* reset could have cleared these out, set them back */
Joe Perchescd663282010-11-29 07:41:59 +00001473 if (init_realtek_8211b(dev, np)) {
1474 netdev_info(dev, "%s: phy init failed\n",
1475 pci_name(np->pci_dev));
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001476 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001477 }
Joe Perchescd663282010-11-29 07:41:59 +00001478 } else if (np->phy_model == PHY_MODEL_REALTEK_8201) {
1479 if (init_realtek_8201(dev, np) ||
1480 init_realtek_8201_cross(dev, np)) {
1481 netdev_info(dev, "%s: phy init failed\n",
1482 pci_name(np->pci_dev));
1483 return PHY_ERROR;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04001484 }
Ayaz Abdullac5e3ae82007-07-15 06:51:03 -04001485 }
1486 }
1487
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001488 /* some phys clear out pause advertisement on reset, set it back */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04001489 mii_rw(dev, np->phyaddr, MII_ADVERTISE, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Ed Swierkcb52deb2008-12-01 12:24:43 +00001491 /* restart auto negotiation, power down phy */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001493 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001494 if (phy_power_down)
Ed Swierk5a9a8e32009-06-02 00:19:52 -07001495 mii_control |= BMCR_PDOWN;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001496 if (mii_rw(dev, np->phyaddr, MII_BMCR, mii_control))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497 return PHY_ERROR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
1499 return 0;
1500}
1501
1502static void nv_start_rx(struct net_device *dev)
1503{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001504 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001506 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508 /* Already running? Stop it. */
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001509 if ((readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) && !np->mac_in_use) {
1510 rx_ctrl &= ~NVREG_RCVCTL_START;
1511 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512 pci_push(base);
1513 }
1514 writel(np->linkspeed, base + NvRegLinkSpeed);
1515 pci_push(base);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001516 rx_ctrl |= NVREG_RCVCTL_START;
1517 if (np->mac_in_use)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001518 rx_ctrl &= ~NVREG_RCVCTL_RX_PATH_EN;
1519 writel(rx_ctrl, base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520 pci_push(base);
1521}
1522
1523static void nv_stop_rx(struct net_device *dev)
1524{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001525 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001527 u32 rx_ctrl = readl(base + NvRegReceiverControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001529 if (!np->mac_in_use)
1530 rx_ctrl &= ~NVREG_RCVCTL_START;
1531 else
1532 rx_ctrl |= NVREG_RCVCTL_RX_PATH_EN;
1533 writel(rx_ctrl, base + NvRegReceiverControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001534 if (reg_delay(dev, NvRegReceiverStatus, NVREG_RCVSTAT_BUSY, 0,
1535 NV_RXSTOP_DELAY1, NV_RXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001536 netdev_info(dev, "%s: ReceiverStatus remained busy\n",
1537 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538
1539 udelay(NV_RXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001540 if (!np->mac_in_use)
1541 writel(0, base + NvRegLinkSpeed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542}
1543
1544static void nv_start_tx(struct net_device *dev)
1545{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001546 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001548 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001550 tx_ctrl |= NVREG_XMITCTL_START;
1551 if (np->mac_in_use)
1552 tx_ctrl &= ~NVREG_XMITCTL_TX_PATH_EN;
1553 writel(tx_ctrl, base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554 pci_push(base);
1555}
1556
1557static void nv_stop_tx(struct net_device *dev)
1558{
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001559 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001561 u32 tx_ctrl = readl(base + NvRegTransmitterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001563 if (!np->mac_in_use)
1564 tx_ctrl &= ~NVREG_XMITCTL_START;
1565 else
1566 tx_ctrl |= NVREG_XMITCTL_TX_PATH_EN;
1567 writel(tx_ctrl, base + NvRegTransmitterControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00001568 if (reg_delay(dev, NvRegTransmitterStatus, NVREG_XMITSTAT_BUSY, 0,
1569 NV_TXSTOP_DELAY1, NV_TXSTOP_DELAY1MAX))
Joe Perches1d397f32010-11-29 07:41:57 +00001570 netdev_info(dev, "%s: TransmitterStatus remained busy\n",
1571 __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572
1573 udelay(NV_TXSTOP_DELAY2);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05001574 if (!np->mac_in_use)
1575 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV,
1576 base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577}
1578
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001579static void nv_start_rxtx(struct net_device *dev)
1580{
1581 nv_start_rx(dev);
1582 nv_start_tx(dev);
1583}
1584
1585static void nv_stop_rxtx(struct net_device *dev)
1586{
1587 nv_stop_rx(dev);
1588 nv_stop_tx(dev);
1589}
1590
Linus Torvalds1da177e2005-04-16 15:20:36 -07001591static void nv_txrx_reset(struct net_device *dev)
1592{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001593 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 u8 __iomem *base = get_hwbase(dev);
1595
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001596 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001597 pci_push(base);
1598 udelay(NV_TXRX_RESET_DELAY);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04001599 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600 pci_push(base);
1601}
1602
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001603static void nv_mac_reset(struct net_device *dev)
1604{
1605 struct fe_priv *np = netdev_priv(dev);
1606 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001607 u32 temp1, temp2, temp3;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001608
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001609 writel(NVREG_TXRXCTL_BIT2 | NVREG_TXRXCTL_RESET | np->txrxctl_bits, base + NvRegTxRxControl);
1610 pci_push(base);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001611
1612 /* save registers since they will be cleared on reset */
1613 temp1 = readl(base + NvRegMacAddrA);
1614 temp2 = readl(base + NvRegMacAddrB);
1615 temp3 = readl(base + NvRegTransmitPoll);
1616
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001617 writel(NVREG_MAC_RESET_ASSERT, base + NvRegMacReset);
1618 pci_push(base);
1619 udelay(NV_MAC_RESET_DELAY);
1620 writel(0, base + NvRegMacReset);
1621 pci_push(base);
1622 udelay(NV_MAC_RESET_DELAY);
Ayaz Abdulla4e84f9b2008-02-04 15:14:09 -05001623
1624 /* restore saved registers */
1625 writel(temp1, base + NvRegMacAddrA);
1626 writel(temp2, base + NvRegMacAddrB);
1627 writel(temp3, base + NvRegTransmitPoll);
1628
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04001629 writel(NVREG_TXRXCTL_BIT2 | np->txrxctl_bits, base + NvRegTxRxControl);
1630 pci_push(base);
1631}
1632
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001633static void nv_get_hw_stats(struct net_device *dev)
1634{
1635 struct fe_priv *np = netdev_priv(dev);
1636 u8 __iomem *base = get_hwbase(dev);
1637
1638 np->estats.tx_bytes += readl(base + NvRegTxCnt);
1639 np->estats.tx_zero_rexmt += readl(base + NvRegTxZeroReXmt);
1640 np->estats.tx_one_rexmt += readl(base + NvRegTxOneReXmt);
1641 np->estats.tx_many_rexmt += readl(base + NvRegTxManyReXmt);
1642 np->estats.tx_late_collision += readl(base + NvRegTxLateCol);
1643 np->estats.tx_fifo_errors += readl(base + NvRegTxUnderflow);
1644 np->estats.tx_carrier_errors += readl(base + NvRegTxLossCarrier);
1645 np->estats.tx_excess_deferral += readl(base + NvRegTxExcessDef);
1646 np->estats.tx_retry_error += readl(base + NvRegTxRetryErr);
1647 np->estats.rx_frame_error += readl(base + NvRegRxFrameErr);
1648 np->estats.rx_extra_byte += readl(base + NvRegRxExtraByte);
1649 np->estats.rx_late_collision += readl(base + NvRegRxLateCol);
1650 np->estats.rx_runt += readl(base + NvRegRxRunt);
1651 np->estats.rx_frame_too_long += readl(base + NvRegRxFrameTooLong);
1652 np->estats.rx_over_errors += readl(base + NvRegRxOverflow);
1653 np->estats.rx_crc_errors += readl(base + NvRegRxFCSErr);
1654 np->estats.rx_frame_align_error += readl(base + NvRegRxFrameAlignErr);
1655 np->estats.rx_length_error += readl(base + NvRegRxLenErr);
1656 np->estats.rx_unicast += readl(base + NvRegRxUnicast);
1657 np->estats.rx_multicast += readl(base + NvRegRxMulticast);
1658 np->estats.rx_broadcast += readl(base + NvRegRxBroadcast);
1659 np->estats.rx_packets =
1660 np->estats.rx_unicast +
1661 np->estats.rx_multicast +
1662 np->estats.rx_broadcast;
1663 np->estats.rx_errors_total =
1664 np->estats.rx_crc_errors +
1665 np->estats.rx_over_errors +
1666 np->estats.rx_frame_error +
1667 (np->estats.rx_frame_align_error - np->estats.rx_extra_byte) +
1668 np->estats.rx_late_collision +
1669 np->estats.rx_runt +
1670 np->estats.rx_frame_too_long;
1671 np->estats.tx_errors_total =
1672 np->estats.tx_late_collision +
1673 np->estats.tx_fifo_errors +
1674 np->estats.tx_carrier_errors +
1675 np->estats.tx_excess_deferral +
1676 np->estats.tx_retry_error;
1677
1678 if (np->driver_data & DEV_HAS_STATISTICS_V2) {
1679 np->estats.tx_deferral += readl(base + NvRegTxDef);
1680 np->estats.tx_packets += readl(base + NvRegTxFrame);
1681 np->estats.rx_bytes += readl(base + NvRegRxCnt);
1682 np->estats.tx_pause += readl(base + NvRegTxPause);
1683 np->estats.rx_pause += readl(base + NvRegRxPause);
1684 np->estats.rx_drop_frame += readl(base + NvRegRxDropFrame);
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001685 np->estats.rx_errors_total += np->estats.rx_drop_frame;
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001686 }
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001687
1688 if (np->driver_data & DEV_HAS_STATISTICS_V3) {
1689 np->estats.tx_unicast += readl(base + NvRegTxUnicast);
1690 np->estats.tx_multicast += readl(base + NvRegTxMulticast);
1691 np->estats.tx_broadcast += readl(base + NvRegTxBroadcast);
1692 }
Ayaz Abdulla57fff692007-01-23 12:27:00 -05001693}
1694
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695/*
1696 * nv_get_stats: dev->get_stats function
1697 * Get latest stats value from the nic.
1698 * Called with read_lock(&dev_base_lock) held for read -
1699 * only synchronized against unregister_netdevice.
1700 */
1701static struct net_device_stats *nv_get_stats(struct net_device *dev)
1702{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001703 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704
Ayaz Abdulla21828162007-01-23 12:27:21 -05001705 /* If the nic supports hw counters then retrieve latest values */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04001706 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3)) {
Ayaz Abdulla21828162007-01-23 12:27:21 -05001707 nv_get_hw_stats(dev);
1708
1709 /* copy to net_device stats */
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001710 dev->stats.tx_packets = np->estats.tx_packets;
1711 dev->stats.rx_bytes = np->estats.rx_bytes;
Jeff Garzik8148ff42007-10-16 20:56:09 -04001712 dev->stats.tx_bytes = np->estats.tx_bytes;
1713 dev->stats.tx_fifo_errors = np->estats.tx_fifo_errors;
1714 dev->stats.tx_carrier_errors = np->estats.tx_carrier_errors;
1715 dev->stats.rx_crc_errors = np->estats.rx_crc_errors;
1716 dev->stats.rx_over_errors = np->estats.rx_over_errors;
Mandeep Baines0bdfea82011-11-05 14:38:23 +00001717 dev->stats.rx_fifo_errors = np->estats.rx_drop_frame;
Jeff Garzik8148ff42007-10-16 20:56:09 -04001718 dev->stats.rx_errors = np->estats.rx_errors_total;
1719 dev->stats.tx_errors = np->estats.tx_errors_total;
Ayaz Abdulla21828162007-01-23 12:27:21 -05001720 }
Jeff Garzik8148ff42007-10-16 20:56:09 -04001721
1722 return &dev->stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723}
1724
1725/*
1726 * nv_alloc_rx: fill rx ring entries.
1727 * Return 1 if the allocations for the skbs failed and the
1728 * rx engine is without Available descriptors
1729 */
1730static int nv_alloc_rx(struct net_device *dev)
1731{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001732 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001733 struct ring_desc *less_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001735 less_rx = np->get_rx.orig;
1736 if (less_rx-- == np->first_rx.orig)
1737 less_rx = np->last_rx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001738
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001739 while (np->put_rx.orig != less_rx) {
1740 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001741 if (skb) {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001742 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001743 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1744 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001745 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001746 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001747 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001748 np->put_rx.orig->buf = cpu_to_le32(np->put_rx_ctx->dma);
1749 wmb();
1750 np->put_rx.orig->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001751 if (unlikely(np->put_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001752 np->put_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001753 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001754 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001755 } else
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001756 return 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001757 }
1758 return 0;
1759}
1760
1761static int nv_alloc_rx_optimized(struct net_device *dev)
1762{
1763 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00001764 struct ring_desc_ex *less_rx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001765
1766 less_rx = np->get_rx.ex;
1767 if (less_rx-- == np->first_rx.ex)
1768 less_rx = np->last_rx.ex;
1769
1770 while (np->put_rx.ex != less_rx) {
1771 struct sk_buff *skb = dev_alloc_skb(np->rx_buf_sz + NV_RX_ALLOC_PAD);
1772 if (skb) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001773 np->put_rx_ctx->skb = skb;
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001774 np->put_rx_ctx->dma = pci_map_single(np->pci_dev,
1775 skb->data,
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001776 skb_tailroom(skb),
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001777 PCI_DMA_FROMDEVICE);
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03001778 np->put_rx_ctx->dma_len = skb_tailroom(skb);
Al Viro5bb7ea22007-12-09 16:06:41 +00001779 np->put_rx.ex->bufhigh = cpu_to_le32(dma_high(np->put_rx_ctx->dma));
1780 np->put_rx.ex->buflow = cpu_to_le32(dma_low(np->put_rx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001781 wmb();
1782 np->put_rx.ex->flaglen = cpu_to_le32(np->rx_buf_sz | NV_RX2_AVAIL);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001783 if (unlikely(np->put_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001784 np->put_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05001785 if (unlikely(np->put_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001786 np->put_rx_ctx = np->first_rx_ctx;
Szymon Janc78aea4f2010-11-27 08:39:43 +00001787 } else
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05001788 return 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001789 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790 return 0;
1791}
1792
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001793/* If rx bufs are exhausted called after 50ms to attempt to refresh */
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001794static void nv_do_rx_refill(unsigned long data)
1795{
1796 struct net_device *dev = (struct net_device *) data;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001797 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001798
1799 /* Just reschedule NAPI rx processing */
Ben Hutchings288379f2009-01-19 16:43:59 -08001800 napi_schedule(&np->napi);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07001801}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001802
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001803static void nv_init_rx(struct net_device *dev)
Manfred Sprauld81c0982005-07-31 18:20:30 +02001804{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001805 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02001806 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001807
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001808 np->get_rx = np->put_rx = np->first_rx = np->rx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001809
1810 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001811 np->last_rx.orig = &np->rx_ring.orig[np->rx_ring_size-1];
1812 else
1813 np->last_rx.ex = &np->rx_ring.ex[np->rx_ring_size-1];
1814 np->get_rx_ctx = np->put_rx_ctx = np->first_rx_ctx = np->rx_skb;
1815 np->last_rx_ctx = &np->rx_skb[np->rx_ring_size-1];
Manfred Sprauld81c0982005-07-31 18:20:30 +02001816
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001817 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001818 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001819 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001820 np->rx_ring.orig[i].buf = 0;
1821 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001822 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001823 np->rx_ring.ex[i].txvlan = 0;
1824 np->rx_ring.ex[i].bufhigh = 0;
1825 np->rx_ring.ex[i].buflow = 0;
1826 }
1827 np->rx_skb[i].skb = NULL;
1828 np->rx_skb[i].dma = 0;
1829 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001830}
1831
1832static void nv_init_tx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001834 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835 int i;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001836
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001837 np->get_tx = np->put_tx = np->first_tx = np->tx_ring;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001838
1839 if (!nv_optimized(np))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001840 np->last_tx.orig = &np->tx_ring.orig[np->tx_ring_size-1];
1841 else
1842 np->last_tx.ex = &np->tx_ring.ex[np->tx_ring_size-1];
1843 np->get_tx_ctx = np->put_tx_ctx = np->first_tx_ctx = np->tx_skb;
1844 np->last_tx_ctx = &np->tx_skb[np->tx_ring_size-1];
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001845 np->tx_pkts_in_progress = 0;
1846 np->tx_change_owner = NULL;
1847 np->tx_end_flip = NULL;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00001848 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001849
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001850 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001851 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001852 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001853 np->tx_ring.orig[i].buf = 0;
1854 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001855 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001856 np->tx_ring.ex[i].txvlan = 0;
1857 np->tx_ring.ex[i].bufhigh = 0;
1858 np->tx_ring.ex[i].buflow = 0;
1859 }
1860 np->tx_skb[i].skb = NULL;
1861 np->tx_skb[i].dma = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001862 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001863 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001864 np->tx_skb[i].first_tx_desc = NULL;
1865 np->tx_skb[i].next_tx_ctx = NULL;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001866 }
Manfred Sprauld81c0982005-07-31 18:20:30 +02001867}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001868
Manfred Sprauld81c0982005-07-31 18:20:30 +02001869static int nv_init_ring(struct net_device *dev)
1870{
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001871 struct fe_priv *np = netdev_priv(dev);
1872
Manfred Sprauld81c0982005-07-31 18:20:30 +02001873 nv_init_tx(dev);
1874 nv_init_rx(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001875
1876 if (!nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05001877 return nv_alloc_rx(dev);
1878 else
1879 return nv_alloc_rx_optimized(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880}
1881
Eric Dumazet73a37072009-06-17 21:17:59 +00001882static void nv_unmap_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001883{
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001884 if (tx_skb->dma) {
Eric Dumazet73a37072009-06-17 21:17:59 +00001885 if (tx_skb->dma_single)
1886 pci_unmap_single(np->pci_dev, tx_skb->dma,
1887 tx_skb->dma_len,
1888 PCI_DMA_TODEVICE);
1889 else
1890 pci_unmap_page(np->pci_dev, tx_skb->dma,
1891 tx_skb->dma_len,
1892 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001893 tx_skb->dma = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001894 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001895}
1896
1897static int nv_release_txskb(struct fe_priv *np, struct nv_skb_map *tx_skb)
1898{
1899 nv_unmap_txskb(np, tx_skb);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001900 if (tx_skb->skb) {
1901 dev_kfree_skb_any(tx_skb->skb);
1902 tx_skb->skb = NULL;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001903 return 1;
Ayaz Abdullafa454592006-01-05 22:45:45 -08001904 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001905 return 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001906}
1907
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908static void nv_drain_tx(struct net_device *dev)
1909{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001910 struct fe_priv *np = netdev_priv(dev);
1911 unsigned int i;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04001912
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001913 for (i = 0; i < np->tx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001914 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001915 np->tx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001916 np->tx_ring.orig[i].buf = 0;
1917 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001918 np->tx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001919 np->tx_ring.ex[i].txvlan = 0;
1920 np->tx_ring.ex[i].bufhigh = 0;
1921 np->tx_ring.ex[i].buflow = 0;
1922 }
Eric Dumazet73a37072009-06-17 21:17:59 +00001923 if (nv_release_txskb(np, &np->tx_skb[i]))
Jeff Garzik8148ff42007-10-16 20:56:09 -04001924 dev->stats.tx_dropped++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001925 np->tx_skb[i].dma = 0;
1926 np->tx_skb[i].dma_len = 0;
Eric Dumazet73a37072009-06-17 21:17:59 +00001927 np->tx_skb[i].dma_single = 0;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001928 np->tx_skb[i].first_tx_desc = NULL;
1929 np->tx_skb[i].next_tx_ctx = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930 }
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05001931 np->tx_pkts_in_progress = 0;
1932 np->tx_change_owner = NULL;
1933 np->tx_end_flip = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934}
1935
1936static void nv_drain_rx(struct net_device *dev)
1937{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04001938 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939 int i;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001940
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04001941 for (i = 0; i < np->rx_ring_size; i++) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001942 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001943 np->rx_ring.orig[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001944 np->rx_ring.orig[i].buf = 0;
1945 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07001946 np->rx_ring.ex[i].flaglen = 0;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001947 np->rx_ring.ex[i].txvlan = 0;
1948 np->rx_ring.ex[i].bufhigh = 0;
1949 np->rx_ring.ex[i].buflow = 0;
1950 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951 wmb();
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001952 if (np->rx_skb[i].skb) {
1953 pci_unmap_single(np->pci_dev, np->rx_skb[i].dma,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07001954 (skb_end_pointer(np->rx_skb[i].skb) -
1955 np->rx_skb[i].skb->data),
1956 PCI_DMA_FROMDEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001957 dev_kfree_skb(np->rx_skb[i].skb);
1958 np->rx_skb[i].skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 }
1960 }
1961}
1962
Jeff Garzik36b30ea2007-10-16 01:40:30 -04001963static void nv_drain_rxtx(struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001964{
1965 nv_drain_tx(dev);
1966 nv_drain_rx(dev);
1967}
1968
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05001969static inline u32 nv_get_empty_tx_slots(struct fe_priv *np)
1970{
1971 return (u32)(np->tx_ring_size - ((np->tx_ring_size + (np->put_tx_ctx - np->get_tx_ctx)) % np->tx_ring_size));
1972}
1973
Ayaz Abdullaa4336862008-04-18 13:50:43 -07001974static void nv_legacybackoff_reseed(struct net_device *dev)
1975{
1976 u8 __iomem *base = get_hwbase(dev);
1977 u32 reg;
1978 u32 low;
1979 int tx_status = 0;
1980
1981 reg = readl(base + NvRegSlotTime) & ~NVREG_SLOTTIME_MASK;
1982 get_random_bytes(&low, sizeof(low));
1983 reg |= low & NVREG_SLOTTIME_MASK;
1984
1985 /* Need to stop tx before change takes effect.
1986 * Caller has already gained np->lock.
1987 */
1988 tx_status = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START;
1989 if (tx_status)
1990 nv_stop_tx(dev);
1991 nv_stop_rx(dev);
1992 writel(reg, base + NvRegSlotTime);
1993 if (tx_status)
1994 nv_start_tx(dev);
1995 nv_start_rx(dev);
1996}
1997
1998/* Gear Backoff Seeds */
1999#define BACKOFF_SEEDSET_ROWS 8
2000#define BACKOFF_SEEDSET_LFSRS 15
2001
2002/* Known Good seed sets */
2003static const u32 main_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002004 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2005 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 385, 761, 790, 974},
2006 {145, 155, 165, 175, 185, 196, 235, 245, 255, 265, 275, 285, 660, 690, 874},
2007 {245, 255, 265, 575, 385, 298, 335, 345, 355, 366, 375, 386, 761, 790, 974},
2008 {266, 265, 276, 585, 397, 208, 345, 355, 365, 376, 385, 396, 771, 700, 984},
2009 {266, 265, 276, 586, 397, 208, 346, 355, 365, 376, 285, 396, 771, 700, 984},
2010 {366, 365, 376, 686, 497, 308, 447, 455, 466, 476, 485, 496, 871, 800, 84},
2011 {466, 465, 476, 786, 597, 408, 547, 555, 566, 576, 585, 597, 971, 900, 184} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002012
2013static const u32 gear_seedset[BACKOFF_SEEDSET_ROWS][BACKOFF_SEEDSET_LFSRS] = {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002014 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2015 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2016 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 397},
2017 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2018 {251, 262, 273, 324, 319, 508, 375, 364, 341, 371, 398, 193, 375, 30, 295},
2019 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2020 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395},
2021 {351, 375, 373, 469, 551, 639, 477, 464, 441, 472, 498, 293, 476, 130, 395} };
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002022
2023static void nv_gear_backoff_reseed(struct net_device *dev)
2024{
2025 u8 __iomem *base = get_hwbase(dev);
2026 u32 miniseed1, miniseed2, miniseed2_reversed, miniseed3, miniseed3_reversed;
2027 u32 temp, seedset, combinedSeed;
2028 int i;
2029
2030 /* Setup seed for free running LFSR */
2031 /* We are going to read the time stamp counter 3 times
2032 and swizzle bits around to increase randomness */
2033 get_random_bytes(&miniseed1, sizeof(miniseed1));
2034 miniseed1 &= 0x0fff;
2035 if (miniseed1 == 0)
2036 miniseed1 = 0xabc;
2037
2038 get_random_bytes(&miniseed2, sizeof(miniseed2));
2039 miniseed2 &= 0x0fff;
2040 if (miniseed2 == 0)
2041 miniseed2 = 0xabc;
2042 miniseed2_reversed =
2043 ((miniseed2 & 0xF00) >> 8) |
2044 (miniseed2 & 0x0F0) |
2045 ((miniseed2 & 0x00F) << 8);
2046
2047 get_random_bytes(&miniseed3, sizeof(miniseed3));
2048 miniseed3 &= 0x0fff;
2049 if (miniseed3 == 0)
2050 miniseed3 = 0xabc;
2051 miniseed3_reversed =
2052 ((miniseed3 & 0xF00) >> 8) |
2053 (miniseed3 & 0x0F0) |
2054 ((miniseed3 & 0x00F) << 8);
2055
2056 combinedSeed = ((miniseed1 ^ miniseed2_reversed) << 12) |
2057 (miniseed2 ^ miniseed3_reversed);
2058
2059 /* Seeds can not be zero */
2060 if ((combinedSeed & NVREG_BKOFFCTRL_SEED_MASK) == 0)
2061 combinedSeed |= 0x08;
2062 if ((combinedSeed & (NVREG_BKOFFCTRL_SEED_MASK << NVREG_BKOFFCTRL_GEAR)) == 0)
2063 combinedSeed |= 0x8000;
2064
2065 /* No need to disable tx here */
2066 temp = NVREG_BKOFFCTRL_DEFAULT | (0 << NVREG_BKOFFCTRL_SELECT);
2067 temp |= combinedSeed & NVREG_BKOFFCTRL_SEED_MASK;
2068 temp |= combinedSeed >> NVREG_BKOFFCTRL_GEAR;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002069 writel(temp, base + NvRegBackOffControl);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002070
Szymon Janc78aea4f2010-11-27 08:39:43 +00002071 /* Setup seeds for all gear LFSRs. */
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002072 get_random_bytes(&seedset, sizeof(seedset));
2073 seedset = seedset % BACKOFF_SEEDSET_ROWS;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002074 for (i = 1; i <= BACKOFF_SEEDSET_LFSRS; i++) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002075 temp = NVREG_BKOFFCTRL_DEFAULT | (i << NVREG_BKOFFCTRL_SELECT);
2076 temp |= main_seedset[seedset][i-1] & 0x3ff;
2077 temp |= ((gear_seedset[seedset][i-1] & 0x3ff) << NVREG_BKOFFCTRL_GEAR);
2078 writel(temp, base + NvRegBackOffControl);
2079 }
2080}
2081
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082/*
2083 * nv_start_xmit: dev->hard_start_xmit function
Herbert Xu932ff272006-06-09 12:20:56 -07002084 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002085 */
Stephen Hemminger613573252009-08-31 19:50:58 +00002086static netdev_tx_t nv_start_xmit(struct sk_buff *skb, struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002087{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002088 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002089 u32 tx_flags = 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002090 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
2091 unsigned int fragments = skb_shinfo(skb)->nr_frags;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002092 unsigned int i;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002093 u32 offset = 0;
2094 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002095 u32 size = skb_headlen(skb);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002096 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002097 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002098 struct ring_desc *put_tx;
2099 struct ring_desc *start_tx;
2100 struct ring_desc *prev_tx;
2101 struct nv_skb_map *prev_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002102 unsigned long flags;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002103
2104 /* add fragments to entries count */
2105 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002106 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002107
david decotignye45a6182011-11-05 14:38:24 +00002108 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2109 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002110 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002112 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002113 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002114 if (unlikely(empty_slots <= entries)) {
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002115 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002116 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002117 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002118 return NETDEV_TX_BUSY;
2119 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002120 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002121
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002122 start_tx = put_tx = np->put_tx.orig;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002123
Ayaz Abdullafa454592006-01-05 22:45:45 -08002124 /* setup the header buffer */
2125 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002126 prev_tx = put_tx;
2127 prev_tx_ctx = np->put_tx_ctx;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002128 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002129 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
Ayaz Abdullafa454592006-01-05 22:45:45 -08002130 PCI_DMA_TODEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002131 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002132 np->put_tx_ctx->dma_single = 1;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002133 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2134 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002135
Ayaz Abdullafa454592006-01-05 22:45:45 -08002136 tx_flags = np->tx_flags;
2137 offset += bcnt;
2138 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002139 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002140 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002141 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002142 np->put_tx_ctx = np->first_tx_ctx;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002143 } while (size);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002144
2145 /* setup the fragments */
2146 for (i = 0; i < fragments; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002147 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002148 u32 frag_size = skb_frag_size(frag);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002149 offset = 0;
2150
2151 do {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002152 prev_tx = put_tx;
2153 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002154 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002155 np->put_tx_ctx->dma = skb_frag_dma_map(
2156 &np->pci_dev->dev,
2157 frag, offset,
2158 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002159 DMA_TO_DEVICE);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002160 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002161 np->put_tx_ctx->dma_single = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002162 put_tx->buf = cpu_to_le32(np->put_tx_ctx->dma);
2163 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002164
Ayaz Abdullafa454592006-01-05 22:45:45 -08002165 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002166 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002167 if (unlikely(put_tx++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002168 put_tx = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002169 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002170 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002171 } while (frag_size);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002172 }
2173
Ayaz Abdullafa454592006-01-05 22:45:45 -08002174 /* set last fragment flag */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002175 prev_tx->flaglen |= cpu_to_le32(tx_flags_extra);
Ayaz Abdullafa454592006-01-05 22:45:45 -08002176
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002177 /* save skb in this slot's context area */
2178 prev_tx_ctx->skb = skb;
Ayaz Abdullafa454592006-01-05 22:45:45 -08002179
Herbert Xu89114af2006-07-08 13:34:32 -07002180 if (skb_is_gso(skb))
Herbert Xu79671682006-06-22 02:40:14 -07002181 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
Manfred Spraulee733622005-07-31 18:32:26 +02002182 else
Arjan van de Ven1d39ed52006-12-12 14:06:23 +01002183 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
Patrick McHardy84fa7932006-08-29 16:44:56 -07002184 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002185
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002186 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla164a86e2007-01-09 13:30:10 -05002187
Ayaz Abdullafa454592006-01-05 22:45:45 -08002188 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002189 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2190 np->put_tx.orig = put_tx;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002191
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002192 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002193
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002194 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002195 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196}
2197
Stephen Hemminger613573252009-08-31 19:50:58 +00002198static netdev_tx_t nv_start_xmit_optimized(struct sk_buff *skb,
2199 struct net_device *dev)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002200{
2201 struct fe_priv *np = netdev_priv(dev);
2202 u32 tx_flags = 0;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002203 u32 tx_flags_extra;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002204 unsigned int fragments = skb_shinfo(skb)->nr_frags;
2205 unsigned int i;
2206 u32 offset = 0;
2207 u32 bcnt;
Eric Dumazete743d312010-04-14 15:59:40 -07002208 u32 size = skb_headlen(skb);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002209 u32 entries = (size >> NV_TX2_TSO_MAX_SHIFT) + ((size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
2210 u32 empty_slots;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002211 struct ring_desc_ex *put_tx;
2212 struct ring_desc_ex *start_tx;
2213 struct ring_desc_ex *prev_tx;
2214 struct nv_skb_map *prev_tx_ctx;
2215 struct nv_skb_map *start_tx_ctx;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002216 unsigned long flags;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002217
2218 /* add fragments to entries count */
2219 for (i = 0; i < fragments; i++) {
david decotignye45a6182011-11-05 14:38:24 +00002220 u32 frag_size = skb_frag_size(&skb_shinfo(skb)->frags[i]);
Eric Dumazet9e903e02011-10-18 21:00:24 +00002221
david decotignye45a6182011-11-05 14:38:24 +00002222 entries += (frag_size >> NV_TX2_TSO_MAX_SHIFT) +
2223 ((frag_size & (NV_TX2_TSO_MAX_SIZE-1)) ? 1 : 0);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002224 }
2225
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002226 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002227 empty_slots = nv_get_empty_tx_slots(np);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002228 if (unlikely(empty_slots <= entries)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002229 netif_stop_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002230 np->tx_stop = 1;
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002231 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002232 return NETDEV_TX_BUSY;
2233 }
Ayaz Abdulla001eb842009-01-09 11:03:44 +00002234 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002235
2236 start_tx = put_tx = np->put_tx.ex;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002237 start_tx_ctx = np->put_tx_ctx;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002238
2239 /* setup the header buffer */
2240 do {
2241 prev_tx = put_tx;
2242 prev_tx_ctx = np->put_tx_ctx;
2243 bcnt = (size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : size;
2244 np->put_tx_ctx->dma = pci_map_single(np->pci_dev, skb->data + offset, bcnt,
2245 PCI_DMA_TODEVICE);
2246 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002247 np->put_tx_ctx->dma_single = 1;
Al Viro5bb7ea22007-12-09 16:06:41 +00002248 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2249 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002250 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002251
2252 tx_flags = NV_TX2_VALID;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002253 offset += bcnt;
2254 size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002255 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002256 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002257 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002258 np->put_tx_ctx = np->first_tx_ctx;
2259 } while (size);
2260
2261 /* setup the fragments */
2262 for (i = 0; i < fragments; i++) {
2263 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
david decotignye45a6182011-11-05 14:38:24 +00002264 u32 frag_size = skb_frag_size(frag);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002265 offset = 0;
2266
2267 do {
2268 prev_tx = put_tx;
2269 prev_tx_ctx = np->put_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002270 bcnt = (frag_size > NV_TX2_TSO_MAX_SIZE) ? NV_TX2_TSO_MAX_SIZE : frag_size;
Ian Campbell671173c2011-08-29 23:18:28 +00002271 np->put_tx_ctx->dma = skb_frag_dma_map(
2272 &np->pci_dev->dev,
2273 frag, offset,
2274 bcnt,
Ian Campbell5d6bcdf2011-10-06 11:10:48 +01002275 DMA_TO_DEVICE);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002276 np->put_tx_ctx->dma_len = bcnt;
Eric Dumazet73a37072009-06-17 21:17:59 +00002277 np->put_tx_ctx->dma_single = 0;
Al Viro5bb7ea22007-12-09 16:06:41 +00002278 put_tx->bufhigh = cpu_to_le32(dma_high(np->put_tx_ctx->dma));
2279 put_tx->buflow = cpu_to_le32(dma_low(np->put_tx_ctx->dma));
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002280 put_tx->flaglen = cpu_to_le32((bcnt-1) | tx_flags);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002281
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002282 offset += bcnt;
david decotignye45a6182011-11-05 14:38:24 +00002283 frag_size -= bcnt;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002284 if (unlikely(put_tx++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002285 put_tx = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002286 if (unlikely(np->put_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002287 np->put_tx_ctx = np->first_tx_ctx;
david decotignye45a6182011-11-05 14:38:24 +00002288 } while (frag_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002289 }
2290
2291 /* set last fragment flag */
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002292 prev_tx->flaglen |= cpu_to_le32(NV_TX2_LASTPACKET);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002293
2294 /* save skb in this slot's context area */
2295 prev_tx_ctx->skb = skb;
2296
2297 if (skb_is_gso(skb))
2298 tx_flags_extra = NV_TX2_TSO | (skb_shinfo(skb)->gso_size << NV_TX2_TSO_SHIFT);
2299 else
2300 tx_flags_extra = skb->ip_summed == CHECKSUM_PARTIAL ?
2301 NV_TX2_CHECKSUM_L3 | NV_TX2_CHECKSUM_L4 : 0;
2302
2303 /* vlan tag */
Jesse Grosseab6d182010-10-20 13:56:03 +00002304 if (vlan_tx_tag_present(skb))
2305 start_tx->txvlan = cpu_to_le32(NV_TX3_VLAN_TAG_PRESENT |
2306 vlan_tx_tag_get(skb));
2307 else
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002308 start_tx->txvlan = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002309
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002310 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002311
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002312 if (np->tx_limit) {
2313 /* Limit the number of outstanding tx. Setup all fragments, but
2314 * do not set the VALID bit on the first descriptor. Save a pointer
2315 * to that descriptor and also for next skb_map element.
2316 */
2317
2318 if (np->tx_pkts_in_progress == NV_TX_LIMIT_COUNT) {
2319 if (!np->tx_change_owner)
2320 np->tx_change_owner = start_tx_ctx;
2321
2322 /* remove VALID bit */
2323 tx_flags &= ~NV_TX2_VALID;
2324 start_tx_ctx->first_tx_desc = start_tx;
2325 start_tx_ctx->next_tx_ctx = np->put_tx_ctx;
2326 np->tx_end_flip = np->put_tx_ctx;
2327 } else {
2328 np->tx_pkts_in_progress++;
2329 }
2330 }
2331
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002332 /* set tx flags */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002333 start_tx->flaglen |= cpu_to_le32(tx_flags | tx_flags_extra);
2334 np->put_tx.ex = put_tx;
2335
Ingo Molnarbd6ca632008-03-28 14:41:30 -07002336 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002337
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002338 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002339 return NETDEV_TX_OK;
2340}
2341
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002342static inline void nv_tx_flip_ownership(struct net_device *dev)
2343{
2344 struct fe_priv *np = netdev_priv(dev);
2345
2346 np->tx_pkts_in_progress--;
2347 if (np->tx_change_owner) {
Al Viro30ecce92008-03-26 05:57:12 +00002348 np->tx_change_owner->first_tx_desc->flaglen |=
2349 cpu_to_le32(NV_TX2_VALID);
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002350 np->tx_pkts_in_progress++;
2351
2352 np->tx_change_owner = np->tx_change_owner->next_tx_ctx;
2353 if (np->tx_change_owner == np->tx_end_flip)
2354 np->tx_change_owner = NULL;
2355
2356 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
2357 }
2358}
2359
Linus Torvalds1da177e2005-04-16 15:20:36 -07002360/*
2361 * nv_tx_done: check for completed packets, release the skbs.
2362 *
2363 * Caller must own np->lock.
2364 */
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002365static int nv_tx_done(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002366{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002367 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002368 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002369 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002370 struct ring_desc *orig_get_tx = np->get_tx.orig;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002371
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002372 while ((np->get_tx.orig != np->put_tx.orig) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002373 !((flags = le32_to_cpu(np->get_tx.orig->flaglen)) & NV_TX_VALID) &&
2374 (tx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002375
Eric Dumazet73a37072009-06-17 21:17:59 +00002376 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002377
Linus Torvalds1da177e2005-04-16 15:20:36 -07002378 if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002379 if (flags & NV_TX_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002380 if (flags & NV_TX_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002381 if ((flags & NV_TX_RETRYERROR) && !(flags & NV_TX_RETRYCOUNT_MASK))
2382 nv_legacybackoff_reseed(dev);
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002383 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002384 dev_kfree_skb_any(np->get_tx_ctx->skb);
2385 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002386 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002387 }
2388 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002389 if (flags & NV_TX2_LASTPACKET) {
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002390 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002391 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK))
2392 nv_legacybackoff_reseed(dev);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04002393 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002394 dev_kfree_skb_any(np->get_tx_ctx->skb);
2395 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002396 tx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002397 }
2398 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002399 if (unlikely(np->get_tx.orig++ == np->last_tx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002400 np->get_tx.orig = np->first_tx.orig;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002401 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002402 np->get_tx_ctx = np->first_tx_ctx;
2403 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002404 if (unlikely((np->tx_stop == 1) && (np->get_tx.orig != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002405 np->tx_stop = 0;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002406 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002407 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002408 return tx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002409}
2410
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002411static int nv_tx_done_optimized(struct net_device *dev, int limit)
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002412{
2413 struct fe_priv *np = netdev_priv(dev);
2414 u32 flags;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002415 int tx_work = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00002416 struct ring_desc_ex *orig_get_tx = np->get_tx.ex;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002417
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002418 while ((np->get_tx.ex != np->put_tx.ex) &&
Julia Lawall217d32d2010-07-05 22:15:47 -07002419 !((flags = le32_to_cpu(np->get_tx.ex->flaglen)) & NV_TX2_VALID) &&
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002420 (tx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002421
Eric Dumazet73a37072009-06-17 21:17:59 +00002422 nv_unmap_txskb(np, np->get_tx_ctx);
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002423
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002424 if (flags & NV_TX2_LASTPACKET) {
david decotigny4687f3f2011-11-05 14:38:22 +00002425 if (flags & NV_TX2_ERROR) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07002426 if ((flags & NV_TX2_RETRYERROR) && !(flags & NV_TX2_RETRYCOUNT_MASK)) {
2427 if (np->driver_data & DEV_HAS_GEAR_MODE)
2428 nv_gear_backoff_reseed(dev);
2429 else
2430 nv_legacybackoff_reseed(dev);
2431 }
2432 }
2433
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002434 dev_kfree_skb_any(np->get_tx_ctx->skb);
2435 np->get_tx_ctx->skb = NULL;
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002436 tx_work++;
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002437
Szymon Janc78aea4f2010-11-27 08:39:43 +00002438 if (np->tx_limit)
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05002439 nv_tx_flip_ownership(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002440 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002441 if (unlikely(np->get_tx.ex++ == np->last_tx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002442 np->get_tx.ex = np->first_tx.ex;
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002443 if (unlikely(np->get_tx_ctx++ == np->last_tx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002444 np->get_tx_ctx = np->first_tx_ctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002445 }
Ayaz Abdulla445583b2007-01-21 18:10:47 -05002446 if (unlikely((np->tx_stop == 1) && (np->get_tx.ex != orig_get_tx))) {
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002447 np->tx_stop = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 netif_wake_queue(dev);
Ayaz Abdullaaaa37d22007-01-21 18:10:42 -05002449 }
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002450 return tx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002451}
2452
2453/*
2454 * nv_tx_timeout: dev->tx_timeout function
Herbert Xu932ff272006-06-09 12:20:56 -07002455 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 */
2457static void nv_tx_timeout(struct net_device *dev)
2458{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002459 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002460 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05002461 u32 status;
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002462 union ring_type put_tx;
2463 int saved_tx_limit;
Joe Perches294a5542010-11-29 07:41:56 +00002464 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05002466 if (np->msi_flags & NV_MSI_X_ENABLED)
2467 status = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
2468 else
2469 status = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
2470
Joe Perches1d397f32010-11-29 07:41:57 +00002471 netdev_info(dev, "Got tx_timeout. irq: %08x\n", status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002472
Joe Perches1d397f32010-11-29 07:41:57 +00002473 netdev_info(dev, "Ring at %lx\n", (unsigned long)np->ring_addr);
2474 netdev_info(dev, "Dumping tx registers\n");
Joe Perches294a5542010-11-29 07:41:56 +00002475 for (i = 0; i <= np->register_size; i += 32) {
Joe Perches1d397f32010-11-29 07:41:57 +00002476 netdev_info(dev,
2477 "%3x: %08x %08x %08x %08x %08x %08x %08x %08x\n",
2478 i,
2479 readl(base + i + 0), readl(base + i + 4),
2480 readl(base + i + 8), readl(base + i + 12),
2481 readl(base + i + 16), readl(base + i + 20),
2482 readl(base + i + 24), readl(base + i + 28));
Joe Perches294a5542010-11-29 07:41:56 +00002483 }
Joe Perches1d397f32010-11-29 07:41:57 +00002484 netdev_info(dev, "Dumping tx ring\n");
Joe Perches294a5542010-11-29 07:41:56 +00002485 for (i = 0; i < np->tx_ring_size; i += 4) {
2486 if (!nv_optimized(np)) {
Joe Perches1d397f32010-11-29 07:41:57 +00002487 netdev_info(dev,
2488 "%03x: %08x %08x // %08x %08x // %08x %08x // %08x %08x\n",
2489 i,
2490 le32_to_cpu(np->tx_ring.orig[i].buf),
2491 le32_to_cpu(np->tx_ring.orig[i].flaglen),
2492 le32_to_cpu(np->tx_ring.orig[i+1].buf),
2493 le32_to_cpu(np->tx_ring.orig[i+1].flaglen),
2494 le32_to_cpu(np->tx_ring.orig[i+2].buf),
2495 le32_to_cpu(np->tx_ring.orig[i+2].flaglen),
2496 le32_to_cpu(np->tx_ring.orig[i+3].buf),
2497 le32_to_cpu(np->tx_ring.orig[i+3].flaglen));
Joe Perches294a5542010-11-29 07:41:56 +00002498 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00002499 netdev_info(dev,
2500 "%03x: %08x %08x %08x // %08x %08x %08x // %08x %08x %08x // %08x %08x %08x\n",
2501 i,
2502 le32_to_cpu(np->tx_ring.ex[i].bufhigh),
2503 le32_to_cpu(np->tx_ring.ex[i].buflow),
2504 le32_to_cpu(np->tx_ring.ex[i].flaglen),
2505 le32_to_cpu(np->tx_ring.ex[i+1].bufhigh),
2506 le32_to_cpu(np->tx_ring.ex[i+1].buflow),
2507 le32_to_cpu(np->tx_ring.ex[i+1].flaglen),
2508 le32_to_cpu(np->tx_ring.ex[i+2].bufhigh),
2509 le32_to_cpu(np->tx_ring.ex[i+2].buflow),
2510 le32_to_cpu(np->tx_ring.ex[i+2].flaglen),
2511 le32_to_cpu(np->tx_ring.ex[i+3].bufhigh),
2512 le32_to_cpu(np->tx_ring.ex[i+3].buflow),
2513 le32_to_cpu(np->tx_ring.ex[i+3].flaglen));
Manfred Spraulc2dba062005-07-31 18:29:47 +02002514 }
2515 }
2516
Linus Torvalds1da177e2005-04-16 15:20:36 -07002517 spin_lock_irq(&np->lock);
2518
2519 /* 1) stop tx engine */
2520 nv_stop_tx(dev);
2521
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002522 /* 2) complete any outstanding tx and do not give HW any limited tx pkts */
2523 saved_tx_limit = np->tx_limit;
2524 np->tx_limit = 0; /* prevent giving HW any limited pkts */
2525 np->tx_stop = 0; /* prevent waking tx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002526 if (!nv_optimized(np))
Ayaz Abdulla33912e72009-03-05 08:02:10 +00002527 nv_tx_done(dev, np->tx_ring_size);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002528 else
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05002529 nv_tx_done_optimized(dev, np->tx_ring_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002531 /* save current HW position */
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002532 if (np->tx_change_owner)
2533 put_tx.ex = np->tx_change_owner->first_tx_desc;
2534 else
2535 put_tx = np->put_tx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002537 /* 3) clear all tx state */
2538 nv_drain_tx(dev);
2539 nv_init_tx(dev);
Ayaz Abdulla3ba4d092007-03-23 05:50:02 -05002540
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002541 /* 4) restore state to current HW position */
2542 np->get_tx = np->put_tx = put_tx;
2543 np->tx_limit = saved_tx_limit;
2544
2545 /* 5) restart tx engine */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002546 nv_start_tx(dev);
Ayaz Abdulla8f955d72009-04-25 09:17:56 +00002547 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002548 spin_unlock_irq(&np->lock);
2549}
2550
Manfred Spraul22c6d142005-04-19 21:17:09 +02002551/*
2552 * Called when the nic notices a mismatch between the actual data len on the
2553 * wire and the len indicated in the 802 header
2554 */
2555static int nv_getlen(struct net_device *dev, void *packet, int datalen)
2556{
2557 int hdrlen; /* length of the 802 header */
2558 int protolen; /* length as stored in the proto field */
2559
2560 /* 1) calculate len according to header */
Szymon Janc78aea4f2010-11-27 08:39:43 +00002561 if (((struct vlan_ethhdr *)packet)->h_vlan_proto == htons(ETH_P_8021Q)) {
2562 protolen = ntohs(((struct vlan_ethhdr *)packet)->h_vlan_encapsulated_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002563 hdrlen = VLAN_HLEN;
2564 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002565 protolen = ntohs(((struct ethhdr *)packet)->h_proto);
Manfred Spraul22c6d142005-04-19 21:17:09 +02002566 hdrlen = ETH_HLEN;
2567 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002568 if (protolen > ETH_DATA_LEN)
2569 return datalen; /* Value in proto field not a len, no checks possible */
2570
2571 protolen += hdrlen;
2572 /* consistency checks: */
2573 if (datalen > ETH_ZLEN) {
2574 if (datalen >= protolen) {
2575 /* more data on wire than in 802 header, trim of
2576 * additional data.
2577 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002578 return protolen;
2579 } else {
2580 /* less data on wire than mentioned in header.
2581 * Discard the packet.
2582 */
Manfred Spraul22c6d142005-04-19 21:17:09 +02002583 return -1;
2584 }
2585 } else {
2586 /* short packet. Accept only if 802 values are also short */
2587 if (protolen > ETH_ZLEN) {
Manfred Spraul22c6d142005-04-19 21:17:09 +02002588 return -1;
2589 }
Manfred Spraul22c6d142005-04-19 21:17:09 +02002590 return datalen;
2591 }
2592}
2593
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002594static int nv_rx_process(struct net_device *dev, int limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002595{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002596 struct fe_priv *np = netdev_priv(dev);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002597 u32 flags;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002598 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002599 struct sk_buff *skb;
2600 int len;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05002601
Szymon Janc78aea4f2010-11-27 08:39:43 +00002602 while ((np->get_rx.orig != np->put_rx.orig) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002603 !((flags = le32_to_cpu(np->get_rx.orig->flaglen)) & NV_RX_AVAIL) &&
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002604 (rx_work < limit)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002605
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606 /*
2607 * the packet is for us - immediately tear down the pci mapping.
2608 * TODO: check if a prefetch of the first cacheline improves
2609 * the performance.
2610 */
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002611 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2612 np->get_rx_ctx->dma_len,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613 PCI_DMA_FROMDEVICE);
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002614 skb = np->get_rx_ctx->skb;
2615 np->get_rx_ctx->skb = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002616
Linus Torvalds1da177e2005-04-16 15:20:36 -07002617 /* look at what we actually got: */
2618 if (np->desc_ver == DESC_VER_1) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002619 if (likely(flags & NV_RX_DESCRIPTORVALID)) {
2620 len = flags & LEN_MASK_V1;
2621 if (unlikely(flags & NV_RX_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002622 if ((flags & NV_RX_ERROR_MASK) == NV_RX_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002623 len = nv_getlen(dev, skb->data, len);
2624 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002625 dev_kfree_skb(skb);
2626 goto next_pkt;
2627 }
2628 }
2629 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002630 else if ((flags & NV_RX_ERROR_MASK) == NV_RX_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002631 if (flags & NV_RX_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002632 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002633 }
2634 /* the rest are hard errors */
2635 else {
2636 if (flags & NV_RX_MISSEDFRAME)
Jeff Garzik8148ff42007-10-16 20:56:09 -04002637 dev->stats.rx_missed_errors++;
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002638 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002639 goto next_pkt;
2640 }
2641 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002642 } else {
2643 dev_kfree_skb(skb);
2644 goto next_pkt;
Manfred Spraul22c6d142005-04-19 21:17:09 +02002645 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002646 } else {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002647 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2648 len = flags & LEN_MASK_V2;
2649 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002650 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002651 len = nv_getlen(dev, skb->data, len);
2652 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002653 dev_kfree_skb(skb);
2654 goto next_pkt;
2655 }
2656 }
2657 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002658 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002659 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002660 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002661 }
2662 /* the rest are hard errors */
2663 else {
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002664 dev_kfree_skb(skb);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05002665 goto next_pkt;
2666 }
2667 }
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002668 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2669 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla0d63fb32007-01-09 13:30:13 -05002670 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002671 } else {
2672 dev_kfree_skb(skb);
2673 goto next_pkt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002674 }
2675 }
2676 /* got a valid packet - forward it to the network core */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002677 skb_put(skb, len);
2678 skb->protocol = eth_type_trans(skb, dev);
Tom Herbert53f224c2010-05-03 19:08:45 +00002679 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002680 dev->stats.rx_packets++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002681next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002682 if (unlikely(np->get_rx.orig++ == np->last_rx.orig))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002683 np->get_rx.orig = np->first_rx.orig;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002684 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002685 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002686
2687 rx_work++;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002688 }
2689
Ingo Molnarbcb5feb2007-10-16 20:44:59 -04002690 return rx_work;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002691}
2692
2693static int nv_rx_process_optimized(struct net_device *dev, int limit)
2694{
2695 struct fe_priv *np = netdev_priv(dev);
2696 u32 flags;
2697 u32 vlanflags = 0;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002698 int rx_work = 0;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002699 struct sk_buff *skb;
2700 int len;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002701
Szymon Janc78aea4f2010-11-27 08:39:43 +00002702 while ((np->get_rx.ex != np->put_rx.ex) &&
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002703 !((flags = le32_to_cpu(np->get_rx.ex->flaglen)) & NV_RX2_AVAIL) &&
Ingo Molnarc1b71512007-10-17 12:18:23 +02002704 (rx_work < limit)) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002705
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002706 /*
2707 * the packet is for us - immediately tear down the pci mapping.
2708 * TODO: check if a prefetch of the first cacheline improves
2709 * the performance.
2710 */
2711 pci_unmap_single(np->pci_dev, np->get_rx_ctx->dma,
2712 np->get_rx_ctx->dma_len,
2713 PCI_DMA_FROMDEVICE);
2714 skb = np->get_rx_ctx->skb;
2715 np->get_rx_ctx->skb = NULL;
2716
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002717 /* look at what we actually got: */
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002718 if (likely(flags & NV_RX2_DESCRIPTORVALID)) {
2719 len = flags & LEN_MASK_V2;
2720 if (unlikely(flags & NV_RX2_ERROR)) {
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002721 if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_ERROR4) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002722 len = nv_getlen(dev, skb->data, len);
2723 if (len < 0) {
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002724 dev_kfree_skb(skb);
2725 goto next_pkt;
2726 }
2727 }
2728 /* framing errors are soft errors */
Ayaz Abdulla1ef68412008-08-06 12:11:03 -04002729 else if ((flags & NV_RX2_ERROR_MASK) == NV_RX2_FRAMINGERR) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00002730 if (flags & NV_RX2_SUBSTRACT1)
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002731 len--;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002732 }
2733 /* the rest are hard errors */
2734 else {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002735 dev_kfree_skb(skb);
2736 goto next_pkt;
2737 }
2738 }
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002739
Ayaz Abdullabfaffe82008-01-13 16:02:55 -05002740 if (((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_TCP) || /*ip and tcp */
2741 ((flags & NV_RX2_CHECKSUMMASK) == NV_RX2_CHECKSUM_IP_UDP)) /*ip and udp */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002742 skb->ip_summed = CHECKSUM_UNNECESSARY;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002743
2744 /* got a valid packet - forward it to the network core */
2745 skb_put(skb, len);
2746 skb->protocol = eth_type_trans(skb, dev);
2747 prefetch(skb->data);
2748
Jiri Pirko3326c782011-07-20 04:54:38 +00002749 vlanflags = le32_to_cpu(np->get_rx.ex->buflow);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00002750
2751 /*
2752 * There's need to check for NETIF_F_HW_VLAN_RX here.
2753 * Even if vlan rx accel is disabled,
2754 * NV_RX3_VLAN_TAG_PRESENT is pseudo randomly set.
2755 */
2756 if (dev->features & NETIF_F_HW_VLAN_RX &&
2757 vlanflags & NV_RX3_VLAN_TAG_PRESENT) {
Jiri Pirko3326c782011-07-20 04:54:38 +00002758 u16 vid = vlanflags & NV_RX3_VLAN_TAG_MASK;
2759
2760 __vlan_hwaccel_put_tag(skb, vid);
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002761 }
Jiri Pirko3326c782011-07-20 04:54:38 +00002762 napi_gro_receive(&np->napi, skb);
Jeff Garzik8148ff42007-10-16 20:56:09 -04002763 dev->stats.rx_packets++;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002764 } else {
2765 dev_kfree_skb(skb);
2766 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002767next_pkt:
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002768 if (unlikely(np->get_rx.ex++ == np->last_rx.ex))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05002769 np->get_rx.ex = np->first_rx.ex;
Ayaz Abdullab01867c2007-01-21 18:10:52 -05002770 if (unlikely(np->get_rx_ctx++ == np->last_rx_ctx))
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05002771 np->get_rx_ctx = np->first_rx_ctx;
Ingo Molnarc1b71512007-10-17 12:18:23 +02002772
2773 rx_work++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 }
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07002775
Ingo Molnarc1b71512007-10-17 12:18:23 +02002776 return rx_work;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777}
2778
Manfred Sprauld81c0982005-07-31 18:20:30 +02002779static void set_bufsize(struct net_device *dev)
2780{
2781 struct fe_priv *np = netdev_priv(dev);
2782
2783 if (dev->mtu <= ETH_DATA_LEN)
2784 np->rx_buf_sz = ETH_DATA_LEN + NV_RX_HEADERS;
2785 else
2786 np->rx_buf_sz = dev->mtu + NV_RX_HEADERS;
2787}
2788
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789/*
2790 * nv_change_mtu: dev->change_mtu function
2791 * Called with dev_base_lock held for read.
2792 */
2793static int nv_change_mtu(struct net_device *dev, int new_mtu)
2794{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002795 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002796 int old_mtu;
2797
2798 if (new_mtu < 64 || new_mtu > np->pkt_limit)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799 return -EINVAL;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002800
2801 old_mtu = dev->mtu;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802 dev->mtu = new_mtu;
Manfred Sprauld81c0982005-07-31 18:20:30 +02002803
2804 /* return early if the buffer sizes will not change */
2805 if (old_mtu <= ETH_DATA_LEN && new_mtu <= ETH_DATA_LEN)
2806 return 0;
2807 if (old_mtu == new_mtu)
2808 return 0;
2809
2810 /* synchronized against open : rtnl_lock() held by caller */
2811 if (netif_running(dev)) {
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002812 u8 __iomem *base = get_hwbase(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002813 /*
2814 * It seems that the nic preloads valid ring entries into an
2815 * internal buffer. The procedure for flushing everything is
2816 * guessed, there is probably a simpler approach.
2817 * Changing the MTU is a rare event, it shouldn't matter.
2818 */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002819 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002820 nv_napi_disable(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002821 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002822 netif_addr_lock(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002823 spin_lock(&np->lock);
2824 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002825 nv_stop_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002826 nv_txrx_reset(dev);
2827 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002828 nv_drain_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002829 /* reinit driver view of the rx queue */
Manfred Sprauld81c0982005-07-31 18:20:30 +02002830 set_bufsize(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04002831 if (nv_init_ring(dev)) {
Manfred Sprauld81c0982005-07-31 18:20:30 +02002832 if (!np->in_shutdown)
2833 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
2834 }
2835 /* reinit nic view of the rx queue */
2836 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Ayaz Abdulla0832b252006-02-04 13:13:26 -05002837 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002838 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Manfred Sprauld81c0982005-07-31 18:20:30 +02002839 base + NvRegRingSizes);
2840 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04002841 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002842 pci_push(base);
2843
2844 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04002845 nv_start_rxtx(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002846 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002847 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002848 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00002849 nv_napi_enable(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07002850 nv_enable_irq(dev);
Manfred Sprauld81c0982005-07-31 18:20:30 +02002851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002852 return 0;
2853}
2854
Manfred Spraul72b31782005-07-31 18:33:34 +02002855static void nv_copy_mac_to_hw(struct net_device *dev)
2856{
viro@ftp.linux.org.uk25097d42005-09-06 01:36:58 +01002857 u8 __iomem *base = get_hwbase(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002858 u32 mac[2];
2859
2860 mac[0] = (dev->dev_addr[0] << 0) + (dev->dev_addr[1] << 8) +
2861 (dev->dev_addr[2] << 16) + (dev->dev_addr[3] << 24);
2862 mac[1] = (dev->dev_addr[4] << 0) + (dev->dev_addr[5] << 8);
2863
2864 writel(mac[0], base + NvRegMacAddrA);
2865 writel(mac[1], base + NvRegMacAddrB);
2866}
2867
2868/*
2869 * nv_set_mac_address: dev->set_mac_address function
2870 * Called with rtnl_lock() held.
2871 */
2872static int nv_set_mac_address(struct net_device *dev, void *addr)
2873{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002874 struct fe_priv *np = netdev_priv(dev);
Szymon Janc78aea4f2010-11-27 08:39:43 +00002875 struct sockaddr *macaddr = (struct sockaddr *)addr;
Manfred Spraul72b31782005-07-31 18:33:34 +02002876
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07002877 if (!is_valid_ether_addr(macaddr->sa_data))
Manfred Spraul72b31782005-07-31 18:33:34 +02002878 return -EADDRNOTAVAIL;
2879
2880 /* synchronized against open : rtnl_lock() held by caller */
2881 memcpy(dev->dev_addr, macaddr->sa_data, ETH_ALEN);
2882
2883 if (netif_running(dev)) {
Herbert Xu932ff272006-06-09 12:20:56 -07002884 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07002885 netif_addr_lock(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002886 spin_lock_irq(&np->lock);
2887
2888 /* stop rx engine */
2889 nv_stop_rx(dev);
2890
2891 /* set mac address */
2892 nv_copy_mac_to_hw(dev);
2893
2894 /* restart rx engine */
2895 nv_start_rx(dev);
2896 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07002897 netif_addr_unlock(dev);
Herbert Xu932ff272006-06-09 12:20:56 -07002898 netif_tx_unlock_bh(dev);
Manfred Spraul72b31782005-07-31 18:33:34 +02002899 } else {
2900 nv_copy_mac_to_hw(dev);
2901 }
2902 return 0;
2903}
2904
Linus Torvalds1da177e2005-04-16 15:20:36 -07002905/*
2906 * nv_set_multicast: dev->set_multicast function
Herbert Xu932ff272006-06-09 12:20:56 -07002907 * Called with netif_tx_lock held.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002908 */
2909static void nv_set_multicast(struct net_device *dev)
2910{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04002911 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912 u8 __iomem *base = get_hwbase(dev);
2913 u32 addr[2];
2914 u32 mask[2];
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002915 u32 pff = readl(base + NvRegPacketFilterFlags) & NVREG_PFF_PAUSE_RX;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002916
2917 memset(addr, 0, sizeof(addr));
2918 memset(mask, 0, sizeof(mask));
2919
2920 if (dev->flags & IFF_PROMISC) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002921 pff |= NVREG_PFF_PROMISC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002923 pff |= NVREG_PFF_MYADDR;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
Jiri Pirko48e2f182010-02-22 09:22:26 +00002925 if (dev->flags & IFF_ALLMULTI || !netdev_mc_empty(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002926 u32 alwaysOff[2];
2927 u32 alwaysOn[2];
2928
2929 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0xffffffff;
2930 if (dev->flags & IFF_ALLMULTI) {
2931 alwaysOn[0] = alwaysOn[1] = alwaysOff[0] = alwaysOff[1] = 0;
2932 } else {
Jiri Pirko22bedad2010-04-01 21:22:57 +00002933 struct netdev_hw_addr *ha;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002934
Jiri Pirko22bedad2010-04-01 21:22:57 +00002935 netdev_for_each_mc_addr(ha, dev) {
david decotignye45a6182011-11-05 14:38:24 +00002936 unsigned char *hw_addr = ha->addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002937 u32 a, b;
Jiri Pirko22bedad2010-04-01 21:22:57 +00002938
david decotignye45a6182011-11-05 14:38:24 +00002939 a = le32_to_cpu(*(__le32 *) hw_addr);
2940 b = le16_to_cpu(*(__le16 *) (&hw_addr[4]));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002941 alwaysOn[0] &= a;
2942 alwaysOff[0] &= ~a;
2943 alwaysOn[1] &= b;
2944 alwaysOff[1] &= ~b;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945 }
2946 }
2947 addr[0] = alwaysOn[0];
2948 addr[1] = alwaysOn[1];
2949 mask[0] = alwaysOn[0] | alwaysOff[0];
2950 mask[1] = alwaysOn[1] | alwaysOff[1];
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05002951 } else {
2952 mask[0] = NVREG_MCASTMASKA_NONE;
2953 mask[1] = NVREG_MCASTMASKB_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002954 }
2955 }
2956 addr[0] |= NVREG_MCASTADDRA_FORCE;
2957 pff |= NVREG_PFF_ALWAYS;
2958 spin_lock_irq(&np->lock);
2959 nv_stop_rx(dev);
2960 writel(addr[0], base + NvRegMulticastAddrA);
2961 writel(addr[1], base + NvRegMulticastAddrB);
2962 writel(mask[0], base + NvRegMulticastMaskA);
2963 writel(mask[1], base + NvRegMulticastMaskB);
2964 writel(pff, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002965 nv_start_rx(dev);
2966 spin_unlock_irq(&np->lock);
2967}
2968
Adrian Bunkc7985052006-06-22 12:03:29 +02002969static void nv_update_pause(struct net_device *dev, u32 pause_flags)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002970{
2971 struct fe_priv *np = netdev_priv(dev);
2972 u8 __iomem *base = get_hwbase(dev);
2973
2974 np->pause_flags &= ~(NV_PAUSEFRAME_TX_ENABLE | NV_PAUSEFRAME_RX_ENABLE);
2975
2976 if (np->pause_flags & NV_PAUSEFRAME_RX_CAPABLE) {
2977 u32 pff = readl(base + NvRegPacketFilterFlags) & ~NVREG_PFF_PAUSE_RX;
2978 if (pause_flags & NV_PAUSEFRAME_RX_ENABLE) {
2979 writel(pff|NVREG_PFF_PAUSE_RX, base + NvRegPacketFilterFlags);
2980 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
2981 } else {
2982 writel(pff, base + NvRegPacketFilterFlags);
2983 }
2984 }
2985 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE) {
2986 u32 regmisc = readl(base + NvRegMisc1) & ~NVREG_MISC1_PAUSE_TX;
2987 if (pause_flags & NV_PAUSEFRAME_TX_ENABLE) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002988 u32 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V1;
2989 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V2)
2990 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V2;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04002991 if (np->driver_data & DEV_HAS_PAUSEFRAME_TX_V3) {
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002992 pause_enable = NVREG_TX_PAUSEFRAME_ENABLE_V3;
Ayaz Abdulla9a33e882008-08-06 12:12:34 -04002993 /* limit the number of tx pause frames to a default of 8 */
2994 writel(readl(base + NvRegTxPauseFrameLimit)|NVREG_TX_PAUSEFRAMELIMIT_ENABLE, base + NvRegTxPauseFrameLimit);
2995 }
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05002996 writel(pause_enable, base + NvRegTxPauseFrame);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04002997 writel(regmisc|NVREG_MISC1_PAUSE_TX, base + NvRegMisc1);
2998 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
2999 } else {
3000 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
3001 writel(regmisc, base + NvRegMisc1);
3002 }
3003 }
3004}
3005
Sanjay Hortikare19df762011-11-11 16:11:21 +00003006static void nv_force_linkspeed(struct net_device *dev, int speed, int duplex)
3007{
3008 struct fe_priv *np = netdev_priv(dev);
3009 u8 __iomem *base = get_hwbase(dev);
3010 u32 phyreg, txreg;
3011 int mii_status;
3012
3013 np->linkspeed = NVREG_LINKSPEED_FORCE|speed;
3014 np->duplex = duplex;
3015
3016 /* see if gigabit phy */
3017 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3018 if (mii_status & PHY_GIGABIT) {
3019 np->gigabit = PHY_GIGABIT;
3020 phyreg = readl(base + NvRegSlotTime);
3021 phyreg &= ~(0x3FF00);
3022 if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10)
3023 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3024 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100)
3025 phyreg |= NVREG_SLOTTIME_10_100_FULL;
3026 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
3027 phyreg |= NVREG_SLOTTIME_1000_FULL;
3028 writel(phyreg, base + NvRegSlotTime);
3029 }
3030
3031 phyreg = readl(base + NvRegPhyInterface);
3032 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3033 if (np->duplex == 0)
3034 phyreg |= PHY_HALF;
3035 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3036 phyreg |= PHY_100;
3037 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3038 NVREG_LINKSPEED_1000)
3039 phyreg |= PHY_1000;
3040 writel(phyreg, base + NvRegPhyInterface);
3041
3042 if (phyreg & PHY_RGMII) {
3043 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3044 NVREG_LINKSPEED_1000)
3045 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
3046 else
3047 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3048 } else {
3049 txreg = NVREG_TX_DEFERRAL_DEFAULT;
3050 }
3051 writel(txreg, base + NvRegTxDeferral);
3052
3053 if (np->desc_ver == DESC_VER_1) {
3054 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3055 } else {
3056 if ((np->linkspeed & NVREG_LINKSPEED_MASK) ==
3057 NVREG_LINKSPEED_1000)
3058 txreg = NVREG_TX_WM_DESC2_3_1000;
3059 else
3060 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3061 }
3062 writel(txreg, base + NvRegTxWatermark);
3063
3064 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
3065 base + NvRegMisc1);
3066 pci_push(base);
3067 writel(np->linkspeed, base + NvRegLinkSpeed);
3068 pci_push(base);
3069
3070 return;
3071}
3072
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003073/**
3074 * nv_update_linkspeed: Setup the MAC according to the link partner
3075 * @dev: Network device to be configured
3076 *
3077 * The function queries the PHY and checks if there is a link partner.
3078 * If yes, then it sets up the MAC accordingly. Otherwise, the MAC is
3079 * set to 10 MBit HD.
3080 *
3081 * The function returns 0 if there is no link partner and 1 if there is
3082 * a good link partner.
3083 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07003084static int nv_update_linkspeed(struct net_device *dev)
3085{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003086 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003088 int adv = 0;
3089 int lpa = 0;
3090 int adv_lpa, adv_pause, lpa_pause;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003091 int newls = np->linkspeed;
3092 int newdup = np->duplex;
3093 int mii_status;
Sanjay Hortikare19df762011-11-11 16:11:21 +00003094 u32 bmcr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095 int retval = 0;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003096 u32 control_1000, status_1000, phyreg, pause_flags, txreg;
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003097 u32 txrxFlags = 0;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003098 u32 phy_exp;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003099
Sanjay Hortikare19df762011-11-11 16:11:21 +00003100 /* If device loopback is enabled, set carrier on and enable max link
3101 * speed.
3102 */
3103 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
3104 if (bmcr & BMCR_LOOPBACK) {
3105 if (netif_running(dev)) {
3106 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000, 1);
3107 if (!netif_carrier_ok(dev))
3108 netif_carrier_on(dev);
3109 }
3110 return 1;
3111 }
3112
Linus Torvalds1da177e2005-04-16 15:20:36 -07003113 /* BMSR_LSTATUS is latched, read it twice:
3114 * we want the current value.
3115 */
3116 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3117 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
3118
3119 if (!(mii_status & BMSR_LSTATUS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003120 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3121 newdup = 0;
3122 retval = 0;
3123 goto set_speed;
3124 }
3125
3126 if (np->autoneg == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003127 if (np->fixed_mode & LPA_100FULL) {
3128 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3129 newdup = 1;
3130 } else if (np->fixed_mode & LPA_100HALF) {
3131 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3132 newdup = 0;
3133 } else if (np->fixed_mode & LPA_10FULL) {
3134 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3135 newdup = 1;
3136 } else {
3137 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3138 newdup = 0;
3139 }
3140 retval = 1;
3141 goto set_speed;
3142 }
3143 /* check auto negotiation is complete */
3144 if (!(mii_status & BMSR_ANEGCOMPLETE)) {
3145 /* still in autonegotiation - configure nic for 10 MBit HD and wait. */
3146 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3147 newdup = 0;
3148 retval = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149 goto set_speed;
3150 }
3151
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003152 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
3153 lpa = mii_rw(dev, np->phyaddr, MII_LPA, MII_READ);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003154
Linus Torvalds1da177e2005-04-16 15:20:36 -07003155 retval = 1;
3156 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003157 control_1000 = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
3158 status_1000 = mii_rw(dev, np->phyaddr, MII_STAT1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003159
3160 if ((control_1000 & ADVERTISE_1000FULL) &&
3161 (status_1000 & LPA_1000FULL)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003162 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_1000;
3163 newdup = 1;
3164 goto set_speed;
3165 }
3166 }
3167
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 /* FIXME: handle parallel detection properly */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003169 adv_lpa = lpa & adv;
3170 if (adv_lpa & LPA_100FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003171 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3172 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003173 } else if (adv_lpa & LPA_100HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003174 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_100;
3175 newdup = 0;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003176 } else if (adv_lpa & LPA_10FULL) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003177 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3178 newdup = 1;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003179 } else if (adv_lpa & LPA_10HALF) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003180 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3181 newdup = 0;
3182 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003183 newls = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
3184 newdup = 0;
3185 }
3186
3187set_speed:
3188 if (np->duplex == newdup && np->linkspeed == newls)
3189 return retval;
3190
Linus Torvalds1da177e2005-04-16 15:20:36 -07003191 np->duplex = newdup;
3192 np->linkspeed = newls;
3193
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003194 /* The transmitter and receiver must be restarted for safe update */
3195 if (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_START) {
3196 txrxFlags |= NV_RESTART_TX;
3197 nv_stop_tx(dev);
3198 }
3199 if (readl(base + NvRegReceiverControl) & NVREG_RCVCTL_START) {
3200 txrxFlags |= NV_RESTART_RX;
3201 nv_stop_rx(dev);
3202 }
3203
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003205 phyreg = readl(base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003206 phyreg &= ~(0x3FF00);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003207 if (((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_10) ||
3208 ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_100))
3209 phyreg |= NVREG_SLOTTIME_10_100_FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003210 else if ((np->linkspeed & 0xFFF) == NVREG_LINKSPEED_1000)
Ayaz Abdullaa4336862008-04-18 13:50:43 -07003211 phyreg |= NVREG_SLOTTIME_1000_FULL;
3212 writel(phyreg, base + NvRegSlotTime);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003213 }
3214
3215 phyreg = readl(base + NvRegPhyInterface);
3216 phyreg &= ~(PHY_HALF|PHY_100|PHY_1000);
3217 if (np->duplex == 0)
3218 phyreg |= PHY_HALF;
3219 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_100)
3220 phyreg |= PHY_100;
3221 else if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3222 phyreg |= PHY_1000;
3223 writel(phyreg, base + NvRegPhyInterface);
3224
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003225 phy_exp = mii_rw(dev, np->phyaddr, MII_EXPANSION, MII_READ) & EXPANSION_NWAY; /* autoneg capable */
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003226 if (phyreg & PHY_RGMII) {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003227 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000) {
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003228 txreg = NVREG_TX_DEFERRAL_RGMII_1000;
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003229 } else {
3230 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX)) {
3231 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_10)
3232 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_10;
3233 else
3234 txreg = NVREG_TX_DEFERRAL_RGMII_STRETCH_100;
3235 } else {
3236 txreg = NVREG_TX_DEFERRAL_RGMII_10_100;
3237 }
3238 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003239 } else {
Ayaz Abdullafd9b5582008-02-05 12:29:49 -05003240 if (!phy_exp && !np->duplex && (np->driver_data & DEV_HAS_COLLISION_FIX))
3241 txreg = NVREG_TX_DEFERRAL_MII_STRETCH;
3242 else
3243 txreg = NVREG_TX_DEFERRAL_DEFAULT;
Ayaz Abdulla9744e212006-07-06 16:45:58 -04003244 }
3245 writel(txreg, base + NvRegTxDeferral);
3246
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04003247 if (np->desc_ver == DESC_VER_1) {
3248 txreg = NVREG_TX_WM_DESC1_DEFAULT;
3249 } else {
3250 if ((np->linkspeed & NVREG_LINKSPEED_MASK) == NVREG_LINKSPEED_1000)
3251 txreg = NVREG_TX_WM_DESC2_3_1000;
3252 else
3253 txreg = NVREG_TX_WM_DESC2_3_DEFAULT;
3254 }
3255 writel(txreg, base + NvRegTxWatermark);
3256
Szymon Janc78aea4f2010-11-27 08:39:43 +00003257 writel(NVREG_MISC1_FORCE | (np->duplex ? 0 : NVREG_MISC1_HD),
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258 base + NvRegMisc1);
3259 pci_push(base);
3260 writel(np->linkspeed, base + NvRegLinkSpeed);
3261 pci_push(base);
3262
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003263 pause_flags = 0;
3264 /* setup pause frame */
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003265 if (np->duplex != 0) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003266 if (np->autoneg && np->pause_flags & NV_PAUSEFRAME_AUTONEG) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003267 adv_pause = adv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
3268 lpa_pause = lpa & (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003269
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003270 switch (adv_pause) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003271 case ADVERTISE_PAUSE_CAP:
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003272 if (lpa_pause & LPA_PAUSE_CAP) {
3273 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3274 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3275 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3276 }
3277 break;
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07003278 case ADVERTISE_PAUSE_ASYM:
Szymon Janc78aea4f2010-11-27 08:39:43 +00003279 if (lpa_pause == (LPA_PAUSE_CAP | LPA_PAUSE_ASYM))
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003280 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003281 break;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003282 case ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM:
3283 if (lpa_pause & LPA_PAUSE_CAP) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003284 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
3285 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
3286 pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
3287 }
3288 if (lpa_pause == LPA_PAUSE_ASYM)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003289 pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003290 break;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003291 }
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003292 } else {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003293 pause_flags = np->pause_flags;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003294 }
3295 }
Ayaz Abdullab6d07732006-06-10 22:47:42 -04003296 nv_update_pause(dev, pause_flags);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04003297
Ayaz Abdullab2976d22008-02-04 15:13:59 -05003298 if (txrxFlags & NV_RESTART_TX)
3299 nv_start_tx(dev);
3300 if (txrxFlags & NV_RESTART_RX)
3301 nv_start_rx(dev);
3302
Linus Torvalds1da177e2005-04-16 15:20:36 -07003303 return retval;
3304}
3305
3306static void nv_linkchange(struct net_device *dev)
3307{
3308 if (nv_update_linkspeed(dev)) {
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003309 if (!netif_carrier_ok(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07003310 netif_carrier_on(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003311 netdev_info(dev, "link up\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003312 nv_txrx_gate(dev, false);
Ayaz Abdulla4ea7f292005-11-11 08:29:59 -05003313 nv_start_rx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003315 } else {
3316 if (netif_carrier_ok(dev)) {
3317 netif_carrier_off(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00003318 netdev_info(dev, "link down\n");
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00003319 nv_txrx_gate(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320 nv_stop_rx(dev);
3321 }
3322 }
3323}
3324
3325static void nv_link_irq(struct net_device *dev)
3326{
3327 u8 __iomem *base = get_hwbase(dev);
3328 u32 miistat;
3329
3330 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05003331 writel(NVREG_MIISTAT_LINKCHANGE, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
3333 if (miistat & (NVREG_MIISTAT_LINKCHANGE))
3334 nv_linkchange(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335}
3336
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003337static void nv_msi_workaround(struct fe_priv *np)
3338{
3339
3340 /* Need to toggle the msi irq mask within the ethernet device,
3341 * otherwise, future interrupts will not be detected.
3342 */
3343 if (np->msi_flags & NV_MSI_ENABLED) {
3344 u8 __iomem *base = np->base;
3345
3346 writel(0, base + NvRegMSIIrqMask);
3347 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3348 }
3349}
3350
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003351static inline int nv_change_interrupt_mode(struct net_device *dev, int total_work)
3352{
3353 struct fe_priv *np = netdev_priv(dev);
3354
3355 if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC) {
3356 if (total_work > NV_DYNAMIC_THRESHOLD) {
3357 /* transition to poll based interrupts */
3358 np->quiet_count = 0;
3359 if (np->irqmask != NVREG_IRQMASK_CPU) {
3360 np->irqmask = NVREG_IRQMASK_CPU;
3361 return 1;
3362 }
3363 } else {
3364 if (np->quiet_count < NV_DYNAMIC_MAX_QUIET_COUNT) {
3365 np->quiet_count++;
3366 } else {
3367 /* reached a period of low activity, switch
3368 to per tx/rx packet interrupts */
3369 if (np->irqmask != NVREG_IRQMASK_THROUGHPUT) {
3370 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
3371 return 1;
3372 }
3373 }
3374 }
3375 }
3376 return 0;
3377}
3378
David Howells7d12e782006-10-05 14:55:46 +01003379static irqreturn_t nv_nic_irq(int foo, void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003380{
3381 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003382 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003383 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003384
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003385 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3386 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003387 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003388 } else {
3389 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003390 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003391 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003392 if (!(np->events & np->irqmask))
3393 return IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003394
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003395 nv_msi_workaround(np);
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003396
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003397 if (napi_schedule_prep(&np->napi)) {
3398 /*
3399 * Disable further irq's (msix not enabled with napi)
3400 */
3401 writel(0, base + NvRegIrqMask);
3402 __napi_schedule(&np->napi);
3403 }
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003404
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003405 return IRQ_HANDLED;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003406}
3407
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003408/**
3409 * All _optimized functions are used to help increase performance
3410 * (reduce CPU and increase throughput). They use descripter version 3,
3411 * compiler directives, and reduce memory accesses.
3412 */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003413static irqreturn_t nv_nic_irq_optimized(int foo, void *data)
3414{
3415 struct net_device *dev = (struct net_device *) data;
3416 struct fe_priv *np = netdev_priv(dev);
3417 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003418
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003419 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3420 np->events = readl(base + NvRegIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003421 writel(np->events, base + NvRegIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003422 } else {
3423 np->events = readl(base + NvRegMSIXIrqStatus);
Ayaz Abdulla1b2bb762009-03-05 08:02:34 +00003424 writel(np->events, base + NvRegMSIXIrqStatus);
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003425 }
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003426 if (!(np->events & np->irqmask))
3427 return IRQ_NONE;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003428
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003429 nv_msi_workaround(np);
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003430
Eric Dumazet78c29bd2009-07-02 04:04:45 +00003431 if (napi_schedule_prep(&np->napi)) {
3432 /*
3433 * Disable further irq's (msix not enabled with napi)
3434 */
3435 writel(0, base + NvRegIrqMask);
3436 __napi_schedule(&np->napi);
3437 }
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003438
Ayaz Abdullab67874a2009-03-05 08:02:22 +00003439 return IRQ_HANDLED;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003440}
3441
David Howells7d12e782006-10-05 14:55:46 +01003442static irqreturn_t nv_nic_irq_tx(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003443{
3444 struct net_device *dev = (struct net_device *) data;
3445 struct fe_priv *np = netdev_priv(dev);
3446 u8 __iomem *base = get_hwbase(dev);
3447 u32 events;
3448 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003449 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003450
Szymon Janc78aea4f2010-11-27 08:39:43 +00003451 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003452 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_TX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003453 writel(events, base + NvRegMSIXIrqStatus);
3454 netdev_dbg(dev, "tx irq events: %08x\n", events);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003455 if (!(events & np->irqmask))
3456 break;
3457
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003458 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003459 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003460 spin_unlock_irqrestore(&np->lock, flags);
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003461
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003462 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003463 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003464 /* disable interrupts on the nic */
3465 writel(NVREG_IRQ_TX_ALL, base + NvRegIrqMask);
3466 pci_push(base);
3467
3468 if (!np->in_shutdown) {
3469 np->nic_poll_irq |= NVREG_IRQ_TX_ALL;
3470 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3471 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003472 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003473 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3474 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003475 break;
3476 }
3477
3478 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003479
3480 return IRQ_RETVAL(i);
3481}
3482
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003483static int nv_napi_poll(struct napi_struct *napi, int budget)
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003484{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003485 struct fe_priv *np = container_of(napi, struct fe_priv, napi);
3486 struct net_device *dev = np->dev;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003487 u8 __iomem *base = get_hwbase(dev);
Francois Romieud15e9c42006-12-17 23:03:15 +01003488 unsigned long flags;
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003489 int retcode;
Szymon Janc78aea4f2010-11-27 08:39:43 +00003490 int rx_count, tx_work = 0, rx_work = 0;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003491
stephen hemminger81a2e362010-04-28 08:25:28 +00003492 do {
3493 if (!nv_optimized(np)) {
3494 spin_lock_irqsave(&np->lock, flags);
3495 tx_work += nv_tx_done(dev, np->tx_ring_size);
3496 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003497
Tom Herbertd951f722010-05-05 18:15:21 +00003498 rx_count = nv_rx_process(dev, budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003499 retcode = nv_alloc_rx(dev);
3500 } else {
3501 spin_lock_irqsave(&np->lock, flags);
3502 tx_work += nv_tx_done_optimized(dev, np->tx_ring_size);
3503 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003504
Tom Herbertd951f722010-05-05 18:15:21 +00003505 rx_count = nv_rx_process_optimized(dev,
3506 budget - rx_work);
stephen hemminger81a2e362010-04-28 08:25:28 +00003507 retcode = nv_alloc_rx_optimized(dev);
3508 }
3509 } while (retcode == 0 &&
3510 rx_count > 0 && (rx_work += rx_count) < budget);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003511
Ayaz Abdullae0379a12007-02-20 03:34:30 -05003512 if (retcode) {
Francois Romieud15e9c42006-12-17 23:03:15 +01003513 spin_lock_irqsave(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003514 if (!np->in_shutdown)
3515 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Francois Romieud15e9c42006-12-17 23:03:15 +01003516 spin_unlock_irqrestore(&np->lock, flags);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003517 }
3518
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003519 nv_change_interrupt_mode(dev, tx_work + rx_work);
3520
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003521 if (unlikely(np->events & NVREG_IRQ_LINK)) {
3522 spin_lock_irqsave(&np->lock, flags);
3523 nv_link_irq(dev);
3524 spin_unlock_irqrestore(&np->lock, flags);
3525 }
3526 if (unlikely(np->need_linktimer && time_after(jiffies, np->link_timeout))) {
3527 spin_lock_irqsave(&np->lock, flags);
3528 nv_linkchange(dev);
3529 spin_unlock_irqrestore(&np->lock, flags);
3530 np->link_timeout = jiffies + LINK_TIMEOUT;
3531 }
3532 if (unlikely(np->events & NVREG_IRQ_RECOVER_ERROR)) {
3533 spin_lock_irqsave(&np->lock, flags);
3534 if (!np->in_shutdown) {
3535 np->nic_poll_irq = np->irqmask;
3536 np->recover_error = 1;
3537 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3538 }
3539 spin_unlock_irqrestore(&np->lock, flags);
David S. Miller6c2da9c2009-04-09 01:09:33 -07003540 napi_complete(napi);
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003541 return rx_work;
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003542 }
3543
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003544 if (rx_work < budget) {
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003545 /* re-enable interrupts
3546 (msix not enabled in napi) */
David S. Miller6c2da9c2009-04-09 01:09:33 -07003547 napi_complete(napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003548
Ayaz Abdullaf27e6f32009-03-05 08:02:14 +00003549 writel(np->irqmask, base + NvRegIrqMask);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003550 }
Ayaz Abdulla4145ade2009-03-05 08:02:26 +00003551 return rx_work;
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003552}
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07003553
David Howells7d12e782006-10-05 14:55:46 +01003554static irqreturn_t nv_nic_irq_rx(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003555{
3556 struct net_device *dev = (struct net_device *) data;
3557 struct fe_priv *np = netdev_priv(dev);
3558 u8 __iomem *base = get_hwbase(dev);
3559 u32 events;
3560 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003561 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003562
Szymon Janc78aea4f2010-11-27 08:39:43 +00003563 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003564 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_RX_ALL;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003565 writel(events, base + NvRegMSIXIrqStatus);
3566 netdev_dbg(dev, "rx irq events: %08x\n", events);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003567 if (!(events & np->irqmask))
3568 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003569
Stephen Hemmingerbea33482007-10-03 16:41:36 -07003570 if (nv_rx_process_optimized(dev, RX_WORK_PER_LOOP)) {
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003571 if (unlikely(nv_alloc_rx_optimized(dev))) {
3572 spin_lock_irqsave(&np->lock, flags);
3573 if (!np->in_shutdown)
3574 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3575 spin_unlock_irqrestore(&np->lock, flags);
3576 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003577 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003578
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003579 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003580 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003581 /* disable interrupts on the nic */
3582 writel(NVREG_IRQ_RX_ALL, base + NvRegIrqMask);
3583 pci_push(base);
3584
3585 if (!np->in_shutdown) {
3586 np->nic_poll_irq |= NVREG_IRQ_RX_ALL;
3587 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3588 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003589 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003590 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3591 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003592 break;
3593 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003594 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003595
3596 return IRQ_RETVAL(i);
3597}
3598
David Howells7d12e782006-10-05 14:55:46 +01003599static irqreturn_t nv_nic_irq_other(int foo, void *data)
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003600{
3601 struct net_device *dev = (struct net_device *) data;
3602 struct fe_priv *np = netdev_priv(dev);
3603 u8 __iomem *base = get_hwbase(dev);
3604 u32 events;
3605 int i;
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003606 unsigned long flags;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003607
Szymon Janc78aea4f2010-11-27 08:39:43 +00003608 for (i = 0;; i++) {
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003609 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQ_OTHER;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003610 writel(events, base + NvRegMSIXIrqStatus);
3611 netdev_dbg(dev, "irq events: %08x\n", events);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003612 if (!(events & np->irqmask))
3613 break;
Jeff Garzikf3b197a2006-05-26 21:39:03 -04003614
Ayaz Abdulla4e16ed12007-01-23 12:00:56 -05003615 /* check tx in case we reached max loop limit in tx isr */
3616 spin_lock_irqsave(&np->lock, flags);
3617 nv_tx_done_optimized(dev, TX_WORK_PER_LOOP);
3618 spin_unlock_irqrestore(&np->lock, flags);
3619
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003620 if (events & NVREG_IRQ_LINK) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003621 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003622 nv_link_irq(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003623 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003624 }
3625 if (np->need_linktimer && time_after(jiffies, np->link_timeout)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003626 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003627 nv_linkchange(dev);
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003628 spin_unlock_irqrestore(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003629 np->link_timeout = jiffies + LINK_TIMEOUT;
3630 }
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003631 if (events & NVREG_IRQ_RECOVER_ERROR) {
3632 spin_lock_irq(&np->lock);
3633 /* disable interrupts on the nic */
3634 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3635 pci_push(base);
3636
3637 if (!np->in_shutdown) {
3638 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3639 np->recover_error = 1;
3640 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3641 }
3642 spin_unlock_irq(&np->lock);
3643 break;
3644 }
Ayaz Abdullaf0734ab2007-01-21 18:10:57 -05003645 if (unlikely(i > max_interrupt_work)) {
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003646 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003647 /* disable interrupts on the nic */
3648 writel(NVREG_IRQ_OTHER, base + NvRegIrqMask);
3649 pci_push(base);
3650
3651 if (!np->in_shutdown) {
3652 np->nic_poll_irq |= NVREG_IRQ_OTHER;
3653 mod_timer(&np->nic_poll, jiffies + POLL_WAIT);
3654 }
Peter Zijlstra0a07bc62006-09-19 14:55:22 +02003655 spin_unlock_irqrestore(&np->lock, flags);
Joe Perchesc20ec762010-11-29 07:42:02 +00003656 netdev_dbg(dev, "%s: too many iterations (%d)\n",
3657 __func__, i);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003658 break;
3659 }
3660
3661 }
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003662
3663 return IRQ_RETVAL(i);
3664}
3665
David Howells7d12e782006-10-05 14:55:46 +01003666static irqreturn_t nv_nic_irq_test(int foo, void *data)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003667{
3668 struct net_device *dev = (struct net_device *) data;
3669 struct fe_priv *np = netdev_priv(dev);
3670 u8 __iomem *base = get_hwbase(dev);
3671 u32 events;
3672
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003673 if (!(np->msi_flags & NV_MSI_X_ENABLED)) {
3674 events = readl(base + NvRegIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003675 writel(events & NVREG_IRQ_TIMER, base + NvRegIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003676 } else {
3677 events = readl(base + NvRegMSIXIrqStatus) & NVREG_IRQSTAT_MASK;
Mike Ditto2a4e7a02011-11-05 14:38:21 +00003678 writel(events & NVREG_IRQ_TIMER, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003679 }
3680 pci_push(base);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003681 if (!(events & NVREG_IRQ_TIMER))
3682 return IRQ_RETVAL(0);
3683
Ayaz Abdulla4db0ee12008-06-09 16:51:06 -07003684 nv_msi_workaround(np);
3685
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003686 spin_lock(&np->lock);
3687 np->intr_test = 1;
3688 spin_unlock(&np->lock);
3689
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003690 return IRQ_RETVAL(1);
3691}
3692
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003693static void set_msix_vector_map(struct net_device *dev, u32 vector, u32 irqmask)
3694{
3695 u8 __iomem *base = get_hwbase(dev);
3696 int i;
3697 u32 msixmap = 0;
3698
3699 /* Each interrupt bit can be mapped to a MSIX vector (4 bits).
3700 * MSIXMap0 represents the first 8 interrupts and MSIXMap1 represents
3701 * the remaining 8 interrupts.
3702 */
3703 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003704 if ((irqmask >> i) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003705 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003706 }
3707 writel(readl(base + NvRegMSIXMap0) | msixmap, base + NvRegMSIXMap0);
3708
3709 msixmap = 0;
3710 for (i = 0; i < 8; i++) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003711 if ((irqmask >> (i + 8)) & 0x1)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003712 msixmap |= vector << (i << 2);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003713 }
3714 writel(readl(base + NvRegMSIXMap1) | msixmap, base + NvRegMSIXMap1);
3715}
3716
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003717static int nv_request_irq(struct net_device *dev, int intr_test)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003718{
3719 struct fe_priv *np = get_nvpriv(dev);
3720 u8 __iomem *base = get_hwbase(dev);
3721 int ret = 1;
3722 int i;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003723 irqreturn_t (*handler)(int foo, void *data);
3724
3725 if (intr_test) {
3726 handler = nv_nic_irq_test;
3727 } else {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003728 if (nv_optimized(np))
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003729 handler = nv_nic_irq_optimized;
3730 else
3731 handler = nv_nic_irq;
3732 }
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003733
3734 if (np->msi_flags & NV_MSI_X_CAPABLE) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003735 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003736 np->msi_x_entry[i].entry = i;
Szymon Janc34cf97e2010-11-27 08:39:46 +00003737 ret = pci_enable_msix(np->pci_dev, np->msi_x_entry, (np->msi_flags & NV_MSI_X_VECTORS_MASK));
3738 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003739 np->msi_flags |= NV_MSI_X_ENABLED;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003740 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT && !intr_test) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003741 /* Request irq for rx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003742 sprintf(np->name_rx, "%s-rx", dev->name);
3743 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003744 nv_nic_irq_rx, IRQF_SHARED, np->name_rx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003745 netdev_info(dev,
3746 "request_irq failed for rx %d\n",
3747 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003748 pci_disable_msix(np->pci_dev);
3749 np->msi_flags &= ~NV_MSI_X_ENABLED;
3750 goto out_err;
3751 }
3752 /* Request irq for tx handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003753 sprintf(np->name_tx, "%s-tx", dev->name);
3754 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003755 nv_nic_irq_tx, IRQF_SHARED, np->name_tx, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003756 netdev_info(dev,
3757 "request_irq failed for tx %d\n",
3758 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003759 pci_disable_msix(np->pci_dev);
3760 np->msi_flags &= ~NV_MSI_X_ENABLED;
3761 goto out_free_rx;
3762 }
3763 /* Request irq for link and timer handling */
Yinghai Luddb213f2009-02-06 01:29:23 -08003764 sprintf(np->name_other, "%s-other", dev->name);
3765 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector,
Joe Perchesa0607fd2009-11-18 23:29:17 -08003766 nv_nic_irq_other, IRQF_SHARED, np->name_other, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003767 netdev_info(dev,
3768 "request_irq failed for link %d\n",
3769 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003770 pci_disable_msix(np->pci_dev);
3771 np->msi_flags &= ~NV_MSI_X_ENABLED;
3772 goto out_free_tx;
3773 }
3774 /* map interrupts to their respective vector */
3775 writel(0, base + NvRegMSIXMap0);
3776 writel(0, base + NvRegMSIXMap1);
3777 set_msix_vector_map(dev, NV_MSI_X_VECTOR_RX, NVREG_IRQ_RX_ALL);
3778 set_msix_vector_map(dev, NV_MSI_X_VECTOR_TX, NVREG_IRQ_TX_ALL);
3779 set_msix_vector_map(dev, NV_MSI_X_VECTOR_OTHER, NVREG_IRQ_OTHER);
3780 } else {
3781 /* Request irq for all interrupts */
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003782 if (request_irq(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003783 netdev_info(dev,
3784 "request_irq failed %d\n",
3785 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003786 pci_disable_msix(np->pci_dev);
3787 np->msi_flags &= ~NV_MSI_X_ENABLED;
3788 goto out_err;
3789 }
3790
3791 /* map interrupts to vector 0 */
3792 writel(0, base + NvRegMSIXMap0);
3793 writel(0, base + NvRegMSIXMap1);
3794 }
3795 }
3796 }
3797 if (ret != 0 && np->msi_flags & NV_MSI_CAPABLE) {
Szymon Janc34cf97e2010-11-27 08:39:46 +00003798 ret = pci_enable_msi(np->pci_dev);
3799 if (ret == 0) {
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003800 np->msi_flags |= NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003801 dev->irq = np->pci_dev->irq;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003802 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0) {
Joe Perches1d397f32010-11-29 07:41:57 +00003803 netdev_info(dev, "request_irq failed %d\n",
3804 ret);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003805 pci_disable_msi(np->pci_dev);
3806 np->msi_flags &= ~NV_MSI_ENABLED;
Manfred Spraula7475902007-10-17 21:52:33 +02003807 dev->irq = np->pci_dev->irq;
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003808 goto out_err;
3809 }
3810
3811 /* map interrupts to vector 0 */
3812 writel(0, base + NvRegMSIMap0);
3813 writel(0, base + NvRegMSIMap1);
3814 /* enable msi vector 0 */
3815 writel(NVREG_MSI_VECTOR_0_ENABLED, base + NvRegMSIIrqMask);
3816 }
3817 }
3818 if (ret != 0) {
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05003819 if (request_irq(np->pci_dev->irq, handler, IRQF_SHARED, dev->name, dev) != 0)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003820 goto out_err;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04003821
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003822 }
3823
3824 return 0;
3825out_free_tx:
3826 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector, dev);
3827out_free_rx:
3828 free_irq(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector, dev);
3829out_err:
3830 return 1;
3831}
3832
3833static void nv_free_irq(struct net_device *dev)
3834{
3835 struct fe_priv *np = get_nvpriv(dev);
3836 int i;
3837
3838 if (np->msi_flags & NV_MSI_X_ENABLED) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00003839 for (i = 0; i < (np->msi_flags & NV_MSI_X_VECTORS_MASK); i++)
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003840 free_irq(np->msi_x_entry[i].vector, dev);
Ayaz Abdulla7a1854b2006-06-10 22:48:08 -04003841 pci_disable_msix(np->pci_dev);
3842 np->msi_flags &= ~NV_MSI_X_ENABLED;
3843 } else {
3844 free_irq(np->pci_dev->irq, dev);
3845 if (np->msi_flags & NV_MSI_ENABLED) {
3846 pci_disable_msi(np->pci_dev);
3847 np->msi_flags &= ~NV_MSI_ENABLED;
3848 }
3849 }
3850}
3851
Linus Torvalds1da177e2005-04-16 15:20:36 -07003852static void nv_do_nic_poll(unsigned long data)
3853{
3854 struct net_device *dev = (struct net_device *) data;
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003855 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003856 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003857 u32 mask = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003858
Linus Torvalds1da177e2005-04-16 15:20:36 -07003859 /*
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003860 * First disable irq(s) and then
Linus Torvalds1da177e2005-04-16 15:20:36 -07003861 * reenable interrupts on the nic, we have to do this before calling
3862 * nv_nic_irq because that may decide to do otherwise
3863 */
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003864
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003865 if (!using_multi_irqs(dev)) {
3866 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003867 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003868 else
Manfred Spraula7475902007-10-17 21:52:33 +02003869 disable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003870 mask = np->irqmask;
3871 } else {
3872 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003873 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003874 mask |= NVREG_IRQ_RX_ALL;
3875 }
3876 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003877 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003878 mask |= NVREG_IRQ_TX_ALL;
3879 }
3880 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003881 disable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003882 mask |= NVREG_IRQ_OTHER;
3883 }
3884 }
Manfred Spraula7475902007-10-17 21:52:33 +02003885 /* disable_irq() contains synchronize_irq, thus no irq handler can run now */
3886
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003887 if (np->recover_error) {
3888 np->recover_error = 0;
Joe Perches1d397f32010-11-29 07:41:57 +00003889 netdev_info(dev, "MAC in recoverable error state\n");
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003890 if (netif_running(dev)) {
3891 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07003892 netif_addr_lock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003893 spin_lock(&np->lock);
3894 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003895 nv_stop_rxtx(dev);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003896 if (np->driver_data & DEV_HAS_POWER_CNTRL)
3897 nv_mac_reset(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003898 nv_txrx_reset(dev);
3899 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003900 nv_drain_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003901 /* reinit driver view of the rx queue */
3902 set_bufsize(dev);
3903 if (nv_init_ring(dev)) {
3904 if (!np->in_shutdown)
3905 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
3906 }
3907 /* reinit nic view of the rx queue */
3908 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
3909 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00003910 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003911 base + NvRegRingSizes);
3912 pci_push(base);
3913 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
3914 pci_push(base);
Ayaz Abdulladaa91a92009-02-07 00:25:00 -08003915 /* clear interrupts */
3916 if (!(np->msi_flags & NV_MSI_X_ENABLED))
3917 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
3918 else
3919 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003920
3921 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003922 nv_start_rxtx(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003923 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07003924 netif_addr_unlock(dev);
Ayaz Abdullac5cf9102006-10-30 17:32:01 -05003925 netif_tx_unlock_bh(dev);
3926 }
3927 }
3928
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003929 writel(mask, base + NvRegIrqMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930 pci_push(base);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003931
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003932 if (!using_multi_irqs(dev)) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003933 np->nic_poll_irq = 0;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04003934 if (nv_optimized(np))
Ayaz Abdullafcc5f262007-03-23 05:49:37 -05003935 nv_nic_irq_optimized(0, dev);
3936 else
3937 nv_nic_irq(0, dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003938 if (np->msi_flags & NV_MSI_X_ENABLED)
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003939 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_ALL].vector);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07003940 else
Manfred Spraula7475902007-10-17 21:52:33 +02003941 enable_irq_lockdep(np->pci_dev->irq);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003942 } else {
3943 if (np->nic_poll_irq & NVREG_IRQ_RX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003944 np->nic_poll_irq &= ~NVREG_IRQ_RX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003945 nv_nic_irq_rx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003946 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_RX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003947 }
3948 if (np->nic_poll_irq & NVREG_IRQ_TX_ALL) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003949 np->nic_poll_irq &= ~NVREG_IRQ_TX_ALL;
David Howells7d12e782006-10-05 14:55:46 +01003950 nv_nic_irq_tx(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003951 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_TX].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003952 }
3953 if (np->nic_poll_irq & NVREG_IRQ_OTHER) {
Yinghai Lu79d30a52009-02-06 01:30:01 -08003954 np->nic_poll_irq &= ~NVREG_IRQ_OTHER;
David Howells7d12e782006-10-05 14:55:46 +01003955 nv_nic_irq_other(0, dev);
Ingo Molnar8688cfc2006-07-03 00:25:39 -07003956 enable_irq_lockdep(np->msi_x_entry[NV_MSI_X_VECTOR_OTHER].vector);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05003957 }
3958 }
Yinghai Lu79d30a52009-02-06 01:30:01 -08003959
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960}
3961
Michal Schmidt2918c352005-05-12 19:42:06 -04003962#ifdef CONFIG_NET_POLL_CONTROLLER
3963static void nv_poll_controller(struct net_device *dev)
3964{
3965 nv_do_nic_poll((unsigned long) dev);
3966}
3967#endif
3968
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003969static void nv_do_stats_poll(unsigned long data)
3970{
3971 struct net_device *dev = (struct net_device *) data;
3972 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003973
Ayaz Abdulla57fff692007-01-23 12:27:00 -05003974 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003975
3976 if (!np->in_shutdown)
Daniel Drakebfebbb82008-03-18 11:07:18 +00003977 mod_timer(&np->stats_poll,
3978 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04003979}
3980
Linus Torvalds1da177e2005-04-16 15:20:36 -07003981static void nv_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
3982{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003983 struct fe_priv *np = netdev_priv(dev);
Rick Jones68aad782011-11-07 13:29:27 +00003984 strlcpy(info->driver, DRV_NAME, sizeof(info->driver));
3985 strlcpy(info->version, FORCEDETH_VERSION, sizeof(info->version));
3986 strlcpy(info->bus_info, pci_name(np->pci_dev), sizeof(info->bus_info));
Linus Torvalds1da177e2005-04-16 15:20:36 -07003987}
3988
3989static void nv_get_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
3990{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04003991 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003992 wolinfo->supported = WAKE_MAGIC;
3993
3994 spin_lock_irq(&np->lock);
3995 if (np->wolenabled)
3996 wolinfo->wolopts = WAKE_MAGIC;
3997 spin_unlock_irq(&np->lock);
3998}
3999
4000static int nv_set_wol(struct net_device *dev, struct ethtool_wolinfo *wolinfo)
4001{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004002 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004003 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004004 u32 flags = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005
Linus Torvalds1da177e2005-04-16 15:20:36 -07004006 if (wolinfo->wolopts == 0) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004007 np->wolenabled = 0;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004008 } else if (wolinfo->wolopts & WAKE_MAGIC) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004009 np->wolenabled = 1;
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004010 flags = NVREG_WAKEUPFLAGS_ENABLE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011 }
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04004012 if (netif_running(dev)) {
4013 spin_lock_irq(&np->lock);
4014 writel(flags, base + NvRegWakeUpFlags);
4015 spin_unlock_irq(&np->lock);
4016 }
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00004017 device_set_wakeup_enable(&np->pci_dev->dev, np->wolenabled);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 return 0;
4019}
4020
4021static int nv_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4022{
4023 struct fe_priv *np = netdev_priv(dev);
David Decotigny70739492011-04-27 18:32:40 +00004024 u32 speed;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004025 int adv;
4026
4027 spin_lock_irq(&np->lock);
4028 ecmd->port = PORT_MII;
4029 if (!netif_running(dev)) {
4030 /* We do not track link speed / duplex setting if the
4031 * interface is disabled. Force a link check */
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004032 if (nv_update_linkspeed(dev)) {
4033 if (!netif_carrier_ok(dev))
4034 netif_carrier_on(dev);
4035 } else {
4036 if (netif_carrier_ok(dev))
4037 netif_carrier_off(dev);
4038 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004039 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004040
4041 if (netif_carrier_ok(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004042 switch (np->linkspeed & (NVREG_LINKSPEED_MASK)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07004043 case NVREG_LINKSPEED_10:
David Decotigny70739492011-04-27 18:32:40 +00004044 speed = SPEED_10;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004045 break;
4046 case NVREG_LINKSPEED_100:
David Decotigny70739492011-04-27 18:32:40 +00004047 speed = SPEED_100;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004048 break;
4049 case NVREG_LINKSPEED_1000:
David Decotigny70739492011-04-27 18:32:40 +00004050 speed = SPEED_1000;
4051 break;
4052 default:
4053 speed = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004054 break;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004055 }
4056 ecmd->duplex = DUPLEX_HALF;
4057 if (np->duplex)
4058 ecmd->duplex = DUPLEX_FULL;
4059 } else {
David Decotigny70739492011-04-27 18:32:40 +00004060 speed = -1;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004061 ecmd->duplex = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062 }
David Decotigny70739492011-04-27 18:32:40 +00004063 ethtool_cmd_speed_set(ecmd, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004064 ecmd->autoneg = np->autoneg;
4065
4066 ecmd->advertising = ADVERTISED_MII;
4067 if (np->autoneg) {
4068 ecmd->advertising |= ADVERTISED_Autoneg;
4069 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004070 if (adv & ADVERTISE_10HALF)
4071 ecmd->advertising |= ADVERTISED_10baseT_Half;
4072 if (adv & ADVERTISE_10FULL)
4073 ecmd->advertising |= ADVERTISED_10baseT_Full;
4074 if (adv & ADVERTISE_100HALF)
4075 ecmd->advertising |= ADVERTISED_100baseT_Half;
4076 if (adv & ADVERTISE_100FULL)
4077 ecmd->advertising |= ADVERTISED_100baseT_Full;
4078 if (np->gigabit == PHY_GIGABIT) {
4079 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
4080 if (adv & ADVERTISE_1000FULL)
4081 ecmd->advertising |= ADVERTISED_1000baseT_Full;
4082 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004084 ecmd->supported = (SUPPORTED_Autoneg |
4085 SUPPORTED_10baseT_Half | SUPPORTED_10baseT_Full |
4086 SUPPORTED_100baseT_Half | SUPPORTED_100baseT_Full |
4087 SUPPORTED_MII);
4088 if (np->gigabit == PHY_GIGABIT)
4089 ecmd->supported |= SUPPORTED_1000baseT_Full;
4090
4091 ecmd->phy_address = np->phyaddr;
4092 ecmd->transceiver = XCVR_EXTERNAL;
4093
4094 /* ignore maxtxpkt, maxrxpkt for now */
4095 spin_unlock_irq(&np->lock);
4096 return 0;
4097}
4098
4099static int nv_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
4100{
4101 struct fe_priv *np = netdev_priv(dev);
David Decotigny25db0332011-04-27 18:32:39 +00004102 u32 speed = ethtool_cmd_speed(ecmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004103
4104 if (ecmd->port != PORT_MII)
4105 return -EINVAL;
4106 if (ecmd->transceiver != XCVR_EXTERNAL)
4107 return -EINVAL;
4108 if (ecmd->phy_address != np->phyaddr) {
4109 /* TODO: support switching between multiple phys. Should be
4110 * trivial, but not enabled due to lack of test hardware. */
4111 return -EINVAL;
4112 }
4113 if (ecmd->autoneg == AUTONEG_ENABLE) {
4114 u32 mask;
4115
4116 mask = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4117 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4118 if (np->gigabit == PHY_GIGABIT)
4119 mask |= ADVERTISED_1000baseT_Full;
4120
4121 if ((ecmd->advertising & mask) == 0)
4122 return -EINVAL;
4123
4124 } else if (ecmd->autoneg == AUTONEG_DISABLE) {
4125 /* Note: autonegotiation disable, speed 1000 intentionally
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004126 * forbidden - no one should need that. */
Linus Torvalds1da177e2005-04-16 15:20:36 -07004127
David Decotigny25db0332011-04-27 18:32:39 +00004128 if (speed != SPEED_10 && speed != SPEED_100)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129 return -EINVAL;
4130 if (ecmd->duplex != DUPLEX_HALF && ecmd->duplex != DUPLEX_FULL)
4131 return -EINVAL;
4132 } else {
4133 return -EINVAL;
4134 }
4135
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004136 netif_carrier_off(dev);
4137 if (netif_running(dev)) {
Tobias Diedrich97bff092008-07-03 23:54:56 -07004138 unsigned long flags;
4139
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004140 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004141 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004142 netif_addr_lock(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004143 /* with plain spinlock lockdep complains */
4144 spin_lock_irqsave(&np->lock, flags);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004145 /* stop engines */
Tobias Diedrich97bff092008-07-03 23:54:56 -07004146 /* FIXME:
4147 * this can take some time, and interrupts are disabled
4148 * due to spin_lock_irqsave, but let's hope no daemon
4149 * is going to change the settings very often...
4150 * Worst case:
4151 * NV_RXSTOP_DELAY1MAX + NV_TXSTOP_DELAY1MAX
4152 * + some minor delays, which is up to a second approximately
4153 */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004154 nv_stop_rxtx(dev);
Tobias Diedrich97bff092008-07-03 23:54:56 -07004155 spin_unlock_irqrestore(&np->lock, flags);
David S. Millere308a5d2008-07-15 00:13:44 -07004156 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004157 netif_tx_unlock_bh(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004158 }
4159
Linus Torvalds1da177e2005-04-16 15:20:36 -07004160 if (ecmd->autoneg == AUTONEG_ENABLE) {
4161 int adv, bmcr;
4162
4163 np->autoneg = 1;
4164
4165 /* advertise only what has been requested */
4166 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004167 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004168 if (ecmd->advertising & ADVERTISED_10baseT_Half)
4169 adv |= ADVERTISE_10HALF;
4170 if (ecmd->advertising & ADVERTISED_10baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004171 adv |= ADVERTISE_10FULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004172 if (ecmd->advertising & ADVERTISED_100baseT_Half)
4173 adv |= ADVERTISE_100HALF;
4174 if (ecmd->advertising & ADVERTISED_100baseT_Full)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004175 adv |= ADVERTISE_100FULL;
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004176 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004177 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4178 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4179 adv |= ADVERTISE_PAUSE_ASYM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004180 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4181
4182 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004183 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004184 adv &= ~ADVERTISE_1000FULL;
4185 if (ecmd->advertising & ADVERTISED_1000baseT_Full)
4186 adv |= ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004187 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004188 }
4189
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004190 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004191 netdev_info(dev, "link down\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004192 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004193 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4194 bmcr |= BMCR_ANENABLE;
4195 /* reset the phy in order for settings to stick,
4196 * and cause autoneg to start */
4197 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004198 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004199 return -EINVAL;
4200 }
4201 } else {
4202 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4203 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4204 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004205 } else {
4206 int adv, bmcr;
4207
4208 np->autoneg = 0;
4209
4210 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004211 adv &= ~(ADVERTISE_ALL | ADVERTISE_100BASE4 | ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
David Decotigny25db0332011-04-27 18:32:39 +00004212 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213 adv |= ADVERTISE_10HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004214 if (speed == SPEED_10 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004215 adv |= ADVERTISE_10FULL;
David Decotigny25db0332011-04-27 18:32:39 +00004216 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_HALF)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217 adv |= ADVERTISE_100HALF;
David Decotigny25db0332011-04-27 18:32:39 +00004218 if (speed == SPEED_100 && ecmd->duplex == DUPLEX_FULL)
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004219 adv |= ADVERTISE_100FULL;
4220 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004221 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) {/* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004222 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4223 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4224 }
4225 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ) {
4226 adv |= ADVERTISE_PAUSE_ASYM;
4227 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4228 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004229 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4230 np->fixed_mode = adv;
4231
4232 if (np->gigabit == PHY_GIGABIT) {
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004233 adv = mii_rw(dev, np->phyaddr, MII_CTRL1000, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234 adv &= ~ADVERTISE_1000FULL;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04004235 mii_rw(dev, np->phyaddr, MII_CTRL1000, adv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236 }
4237
4238 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004239 bmcr &= ~(BMCR_ANENABLE|BMCR_SPEED100|BMCR_SPEED1000|BMCR_FULLDPLX);
4240 if (np->fixed_mode & (ADVERTISE_10FULL|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004241 bmcr |= BMCR_FULLDPLX;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004242 if (np->fixed_mode & (ADVERTISE_100HALF|ADVERTISE_100FULL))
Linus Torvalds1da177e2005-04-16 15:20:36 -07004243 bmcr |= BMCR_SPEED100;
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004244 if (np->phy_oui == PHY_OUI_MARVELL) {
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004245 /* reset the phy in order for forced mode settings to stick */
4246 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004247 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004248 return -EINVAL;
4249 }
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004250 } else {
4251 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4252 if (netif_running(dev)) {
4253 /* Wait a bit and then reconfigure the nic. */
4254 udelay(10);
4255 nv_linkchange(dev);
4256 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004257 }
4258 }
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004259
4260 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004261 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004262 nv_enable_irq(dev);
4263 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004264
4265 return 0;
4266}
4267
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004268#define FORCEDETH_REGS_VER 1
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004269
4270static int nv_get_regs_len(struct net_device *dev)
4271{
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04004272 struct fe_priv *np = netdev_priv(dev);
4273 return np->register_size;
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004274}
4275
4276static void nv_get_regs(struct net_device *dev, struct ethtool_regs *regs, void *buf)
4277{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004278 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004279 u8 __iomem *base = get_hwbase(dev);
4280 u32 *rbuf = buf;
4281 int i;
4282
4283 regs->version = FORCEDETH_REGS_VER;
4284 spin_lock_irq(&np->lock);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004285 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004286 rbuf[i] = readl(base + i*sizeof(u32));
4287 spin_unlock_irq(&np->lock);
4288}
4289
4290static int nv_nway_reset(struct net_device *dev)
4291{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04004292 struct fe_priv *np = netdev_priv(dev);
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004293 int ret;
4294
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004295 if (np->autoneg) {
4296 int bmcr;
4297
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004298 netif_carrier_off(dev);
4299 if (netif_running(dev)) {
4300 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004301 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004302 netif_addr_lock(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004303 spin_lock(&np->lock);
4304 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004305 nv_stop_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004306 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004307 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004308 netif_tx_unlock_bh(dev);
Joe Perches1d397f32010-11-29 07:41:57 +00004309 netdev_info(dev, "link down\n");
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004310 }
4311
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004312 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004313 if (np->phy_model == PHY_MODEL_MARVELL_E3016) {
4314 bmcr |= BMCR_ANENABLE;
4315 /* reset the phy in order for settings to stick*/
4316 if (phy_reset(dev, bmcr)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004317 netdev_info(dev, "phy reset failed\n");
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04004318 return -EINVAL;
4319 }
4320 } else {
4321 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4322 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4323 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004324
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004325 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004326 nv_start_rxtx(dev);
Ayaz Abdullaf9430a02006-06-10 22:47:47 -04004327 nv_enable_irq(dev);
4328 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004329 ret = 0;
4330 } else {
4331 ret = -EINVAL;
4332 }
Manfred Sprauldc8216c2005-07-31 18:26:05 +02004333
4334 return ret;
4335}
4336
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004337static void nv_get_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4338{
4339 struct fe_priv *np = netdev_priv(dev);
4340
4341 ring->rx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004342 ring->tx_max_pending = (np->desc_ver == DESC_VER_1) ? RING_MAX_DESC_VER_1 : RING_MAX_DESC_VER_2_3;
4343
4344 ring->rx_pending = np->rx_ring_size;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004345 ring->tx_pending = np->tx_ring_size;
4346}
4347
4348static int nv_set_ringparam(struct net_device *dev, struct ethtool_ringparam* ring)
4349{
4350 struct fe_priv *np = netdev_priv(dev);
4351 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004352 u8 *rxtx_ring, *rx_skbuff, *tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004353 dma_addr_t ring_addr;
4354
4355 if (ring->rx_pending < RX_RING_MIN ||
4356 ring->tx_pending < TX_RING_MIN ||
4357 ring->rx_mini_pending != 0 ||
4358 ring->rx_jumbo_pending != 0 ||
4359 (np->desc_ver == DESC_VER_1 &&
4360 (ring->rx_pending > RING_MAX_DESC_VER_1 ||
4361 ring->tx_pending > RING_MAX_DESC_VER_1)) ||
4362 (np->desc_ver != DESC_VER_1 &&
4363 (ring->rx_pending > RING_MAX_DESC_VER_2_3 ||
4364 ring->tx_pending > RING_MAX_DESC_VER_2_3))) {
4365 return -EINVAL;
4366 }
4367
4368 /* allocate new rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004369 if (!nv_optimized(np)) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004370 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4371 sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4372 &ring_addr);
4373 } else {
4374 rxtx_ring = pci_alloc_consistent(np->pci_dev,
4375 sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4376 &ring_addr);
4377 }
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004378 rx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->rx_pending, GFP_KERNEL);
4379 tx_skbuff = kmalloc(sizeof(struct nv_skb_map) * ring->tx_pending, GFP_KERNEL);
4380 if (!rxtx_ring || !rx_skbuff || !tx_skbuff) {
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004381 /* fall back to old rings */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004382 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004383 if (rxtx_ring)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004384 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc) * (ring->rx_pending + ring->tx_pending),
4385 rxtx_ring, ring_addr);
4386 } else {
4387 if (rxtx_ring)
4388 pci_free_consistent(np->pci_dev, sizeof(struct ring_desc_ex) * (ring->rx_pending + ring->tx_pending),
4389 rxtx_ring, ring_addr);
4390 }
Szymon Janc9b03b062010-11-27 08:39:44 +00004391
4392 kfree(rx_skbuff);
4393 kfree(tx_skbuff);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004394 goto exit;
4395 }
4396
4397 if (netif_running(dev)) {
4398 nv_disable_irq(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004399 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004400 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004401 netif_addr_lock(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004402 spin_lock(&np->lock);
4403 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004404 nv_stop_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004405 nv_txrx_reset(dev);
4406 /* drain queues */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004407 nv_drain_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004408 /* delete queues */
4409 free_rings(dev);
4410 }
4411
4412 /* set new values */
4413 np->rx_ring_size = ring->rx_pending;
4414 np->tx_ring_size = ring->tx_pending;
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004415
4416 if (!nv_optimized(np)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004417 np->rx_ring.orig = (struct ring_desc *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004418 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
4419 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004420 np->rx_ring.ex = (struct ring_desc_ex *)rxtx_ring;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004421 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
4422 }
Szymon Janc78aea4f2010-11-27 08:39:43 +00004423 np->rx_skb = (struct nv_skb_map *)rx_skbuff;
4424 np->tx_skb = (struct nv_skb_map *)tx_skbuff;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004425 np->ring_addr = ring_addr;
4426
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004427 memset(np->rx_skb, 0, sizeof(struct nv_skb_map) * np->rx_ring_size);
4428 memset(np->tx_skb, 0, sizeof(struct nv_skb_map) * np->tx_ring_size);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004429
4430 if (netif_running(dev)) {
4431 /* reinit driver view of the queues */
4432 set_bufsize(dev);
4433 if (nv_init_ring(dev)) {
4434 if (!np->in_shutdown)
4435 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4436 }
4437
4438 /* reinit nic view of the queues */
4439 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4440 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004441 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004442 base + NvRegRingSizes);
4443 pci_push(base);
4444 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4445 pci_push(base);
4446
4447 /* restart engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004448 nv_start_rxtx(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004449 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004450 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004451 netif_tx_unlock_bh(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004452 nv_napi_enable(dev);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04004453 nv_enable_irq(dev);
4454 }
4455 return 0;
4456exit:
4457 return -ENOMEM;
4458}
4459
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004460static void nv_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4461{
4462 struct fe_priv *np = netdev_priv(dev);
4463
4464 pause->autoneg = (np->pause_flags & NV_PAUSEFRAME_AUTONEG) != 0;
4465 pause->rx_pause = (np->pause_flags & NV_PAUSEFRAME_RX_ENABLE) != 0;
4466 pause->tx_pause = (np->pause_flags & NV_PAUSEFRAME_TX_ENABLE) != 0;
4467}
4468
4469static int nv_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam* pause)
4470{
4471 struct fe_priv *np = netdev_priv(dev);
4472 int adv, bmcr;
4473
4474 if ((!np->autoneg && np->duplex == 0) ||
4475 (np->autoneg && !pause->autoneg && np->duplex == 0)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004476 netdev_info(dev, "can not set pause settings when forced link is in half duplex\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004477 return -EINVAL;
4478 }
4479 if (pause->tx_pause && !(np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)) {
Joe Perches1d397f32010-11-29 07:41:57 +00004480 netdev_info(dev, "hardware does not support tx pause frames\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004481 return -EINVAL;
4482 }
4483
4484 netif_carrier_off(dev);
4485 if (netif_running(dev)) {
4486 nv_disable_irq(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004487 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004488 netif_addr_lock(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004489 spin_lock(&np->lock);
4490 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004491 nv_stop_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004492 spin_unlock(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004493 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004494 netif_tx_unlock_bh(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004495 }
4496
4497 np->pause_flags &= ~(NV_PAUSEFRAME_RX_REQ|NV_PAUSEFRAME_TX_REQ);
4498 if (pause->rx_pause)
4499 np->pause_flags |= NV_PAUSEFRAME_RX_REQ;
4500 if (pause->tx_pause)
4501 np->pause_flags |= NV_PAUSEFRAME_TX_REQ;
4502
4503 if (np->autoneg && pause->autoneg) {
4504 np->pause_flags |= NV_PAUSEFRAME_AUTONEG;
4505
4506 adv = mii_rw(dev, np->phyaddr, MII_ADVERTISE, MII_READ);
4507 adv &= ~(ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004508 if (np->pause_flags & NV_PAUSEFRAME_RX_REQ) /* for rx we set both advertisements but disable tx pause */
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004509 adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
4510 if (np->pause_flags & NV_PAUSEFRAME_TX_REQ)
4511 adv |= ADVERTISE_PAUSE_ASYM;
4512 mii_rw(dev, np->phyaddr, MII_ADVERTISE, adv);
4513
4514 if (netif_running(dev))
Joe Perches1d397f32010-11-29 07:41:57 +00004515 netdev_info(dev, "link down\n");
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004516 bmcr = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4517 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
4518 mii_rw(dev, np->phyaddr, MII_BMCR, bmcr);
4519 } else {
4520 np->pause_flags &= ~(NV_PAUSEFRAME_AUTONEG|NV_PAUSEFRAME_RX_ENABLE|NV_PAUSEFRAME_TX_ENABLE);
4521 if (pause->rx_pause)
4522 np->pause_flags |= NV_PAUSEFRAME_RX_ENABLE;
4523 if (pause->tx_pause)
4524 np->pause_flags |= NV_PAUSEFRAME_TX_ENABLE;
4525
4526 if (!netif_running(dev))
4527 nv_update_linkspeed(dev);
4528 else
4529 nv_update_pause(dev, np->pause_flags);
4530 }
4531
4532 if (netif_running(dev)) {
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004533 nv_start_rxtx(dev);
Ayaz Abdullab6d07732006-06-10 22:47:42 -04004534 nv_enable_irq(dev);
4535 }
4536 return 0;
4537}
4538
Sanjay Hortikare19df762011-11-11 16:11:21 +00004539static int nv_set_loopback(struct net_device *dev, u32 features)
4540{
4541 struct fe_priv *np = netdev_priv(dev);
4542 unsigned long flags;
4543 u32 miicontrol;
4544 int err, retval = 0;
4545
4546 spin_lock_irqsave(&np->lock, flags);
4547 miicontrol = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
4548 if (features & NETIF_F_LOOPBACK) {
4549 if (miicontrol & BMCR_LOOPBACK) {
4550 spin_unlock_irqrestore(&np->lock, flags);
4551 netdev_info(dev, "Loopback already enabled\n");
4552 return 0;
4553 }
4554 nv_disable_irq(dev);
4555 /* Turn on loopback mode */
4556 miicontrol |= BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
4557 err = mii_rw(dev, np->phyaddr, MII_BMCR, miicontrol);
4558 if (err) {
4559 retval = PHY_ERROR;
4560 spin_unlock_irqrestore(&np->lock, flags);
4561 phy_init(dev);
4562 } else {
4563 if (netif_running(dev)) {
4564 /* Force 1000 Mbps full-duplex */
4565 nv_force_linkspeed(dev, NVREG_LINKSPEED_1000,
4566 1);
4567 /* Force link up */
4568 netif_carrier_on(dev);
4569 }
4570 spin_unlock_irqrestore(&np->lock, flags);
4571 netdev_info(dev,
4572 "Internal PHY loopback mode enabled.\n");
4573 }
4574 } else {
4575 if (!(miicontrol & BMCR_LOOPBACK)) {
4576 spin_unlock_irqrestore(&np->lock, flags);
4577 netdev_info(dev, "Loopback already disabled\n");
4578 return 0;
4579 }
4580 nv_disable_irq(dev);
4581 /* Turn off loopback */
4582 spin_unlock_irqrestore(&np->lock, flags);
4583 netdev_info(dev, "Internal PHY loopback mode disabled.\n");
4584 phy_init(dev);
4585 }
4586 msleep(500);
4587 spin_lock_irqsave(&np->lock, flags);
4588 nv_enable_irq(dev);
4589 spin_unlock_irqrestore(&np->lock, flags);
4590
4591 return retval;
4592}
4593
Michał Mirosław569e1462011-04-15 04:50:49 +00004594static u32 nv_fix_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004595{
Michał Mirosław569e1462011-04-15 04:50:49 +00004596 /* vlan is dependent on rx checksum offload */
4597 if (features & (NETIF_F_HW_VLAN_TX|NETIF_F_HW_VLAN_RX))
4598 features |= NETIF_F_RXCSUM;
4599
4600 return features;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004601}
4602
Jiri Pirko3326c782011-07-20 04:54:38 +00004603static void nv_vlan_mode(struct net_device *dev, u32 features)
4604{
4605 struct fe_priv *np = get_nvpriv(dev);
4606
4607 spin_lock_irq(&np->lock);
4608
4609 if (features & NETIF_F_HW_VLAN_RX)
4610 np->txrxctl_bits |= NVREG_TXRXCTL_VLANSTRIP;
4611 else
4612 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANSTRIP;
4613
4614 if (features & NETIF_F_HW_VLAN_TX)
4615 np->txrxctl_bits |= NVREG_TXRXCTL_VLANINS;
4616 else
4617 np->txrxctl_bits &= ~NVREG_TXRXCTL_VLANINS;
4618
4619 writel(np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4620
4621 spin_unlock_irq(&np->lock);
4622}
4623
Michał Mirosław569e1462011-04-15 04:50:49 +00004624static int nv_set_features(struct net_device *dev, u32 features)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004625{
4626 struct fe_priv *np = netdev_priv(dev);
4627 u8 __iomem *base = get_hwbase(dev);
Michał Mirosław569e1462011-04-15 04:50:49 +00004628 u32 changed = dev->features ^ features;
Sanjay Hortikare19df762011-11-11 16:11:21 +00004629 int retval;
4630
4631 if ((changed & NETIF_F_LOOPBACK) && netif_running(dev)) {
4632 retval = nv_set_loopback(dev, features);
4633 if (retval != 0)
4634 return retval;
4635 }
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004636
Michał Mirosław569e1462011-04-15 04:50:49 +00004637 if (changed & NETIF_F_RXCSUM) {
4638 spin_lock_irq(&np->lock);
4639
4640 if (features & NETIF_F_RXCSUM)
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004641 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00004642 else
4643 np->txrxctl_bits &= ~NVREG_TXRXCTL_RXCHECK;
4644
4645 if (netif_running(dev))
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004646 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Michał Mirosław569e1462011-04-15 04:50:49 +00004647
4648 spin_unlock_irq(&np->lock);
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004649 }
4650
Jiri Pirko3326c782011-07-20 04:54:38 +00004651 if (changed & (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX))
4652 nv_vlan_mode(dev, features);
4653
Michał Mirosław569e1462011-04-15 04:50:49 +00004654 return 0;
Ayaz Abdulla5ed26162006-06-10 22:47:59 -04004655}
4656
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004657static int nv_get_sset_count(struct net_device *dev, int sset)
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004658{
4659 struct fe_priv *np = netdev_priv(dev);
4660
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004661 switch (sset) {
4662 case ETH_SS_TEST:
4663 if (np->driver_data & DEV_HAS_TEST_EXTENDED)
4664 return NV_TEST_COUNT_EXTENDED;
4665 else
4666 return NV_TEST_COUNT_BASE;
4667 case ETH_SS_STATS:
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004668 if (np->driver_data & DEV_HAS_STATISTICS_V3)
4669 return NV_DEV_STATISTICS_V3_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004670 else if (np->driver_data & DEV_HAS_STATISTICS_V2)
4671 return NV_DEV_STATISTICS_V2_COUNT;
Ayaz Abdulla8ed14542009-03-05 08:01:49 +00004672 else if (np->driver_data & DEV_HAS_STATISTICS_V1)
4673 return NV_DEV_STATISTICS_V1_COUNT;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004674 else
4675 return 0;
4676 default:
4677 return -EOPNOTSUPP;
4678 }
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004679}
4680
4681static void nv_get_ethtool_stats(struct net_device *dev, struct ethtool_stats *estats, u64 *buffer)
4682{
4683 struct fe_priv *np = netdev_priv(dev);
4684
4685 /* update stats */
david decotignyf9c40822011-11-05 14:38:20 +00004686 nv_get_hw_stats(dev);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004687
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004688 memcpy(buffer, &np->estats, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004689}
4690
4691static int nv_link_test(struct net_device *dev)
4692{
4693 struct fe_priv *np = netdev_priv(dev);
4694 int mii_status;
4695
4696 mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4697 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
4698
4699 /* check phy link status */
4700 if (!(mii_status & BMSR_LSTATUS))
4701 return 0;
4702 else
4703 return 1;
4704}
4705
4706static int nv_register_test(struct net_device *dev)
4707{
4708 u8 __iomem *base = get_hwbase(dev);
4709 int i = 0;
4710 u32 orig_read, new_read;
4711
4712 do {
4713 orig_read = readl(base + nv_registers_test[i].reg);
4714
4715 /* xor with mask to toggle bits */
4716 orig_read ^= nv_registers_test[i].mask;
4717
4718 writel(orig_read, base + nv_registers_test[i].reg);
4719
4720 new_read = readl(base + nv_registers_test[i].reg);
4721
4722 if ((new_read & nv_registers_test[i].mask) != (orig_read & nv_registers_test[i].mask))
4723 return 0;
4724
4725 /* restore original value */
4726 orig_read ^= nv_registers_test[i].mask;
4727 writel(orig_read, base + nv_registers_test[i].reg);
4728
4729 } while (nv_registers_test[++i].reg != 0);
4730
4731 return 1;
4732}
4733
4734static int nv_interrupt_test(struct net_device *dev)
4735{
4736 struct fe_priv *np = netdev_priv(dev);
4737 u8 __iomem *base = get_hwbase(dev);
4738 int ret = 1;
4739 int testcnt;
4740 u32 save_msi_flags, save_poll_interval = 0;
4741
4742 if (netif_running(dev)) {
4743 /* free current irq */
4744 nv_free_irq(dev);
4745 save_poll_interval = readl(base+NvRegPollingInterval);
4746 }
4747
4748 /* flag to test interrupt handler */
4749 np->intr_test = 0;
4750
4751 /* setup test irq */
4752 save_msi_flags = np->msi_flags;
4753 np->msi_flags &= ~NV_MSI_X_VECTORS_MASK;
4754 np->msi_flags |= 0x001; /* setup 1 vector */
4755 if (nv_request_irq(dev, 1))
4756 return 0;
4757
4758 /* setup timer interrupt */
4759 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
4760 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4761
4762 nv_enable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4763
4764 /* wait for at least one interrupt */
4765 msleep(100);
4766
4767 spin_lock_irq(&np->lock);
4768
4769 /* flag should be set within ISR */
4770 testcnt = np->intr_test;
4771 if (!testcnt)
4772 ret = 2;
4773
4774 nv_disable_hw_interrupts(dev, NVREG_IRQ_TIMER);
4775 if (!(np->msi_flags & NV_MSI_X_ENABLED))
4776 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
4777 else
4778 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
4779
4780 spin_unlock_irq(&np->lock);
4781
4782 nv_free_irq(dev);
4783
4784 np->msi_flags = save_msi_flags;
4785
4786 if (netif_running(dev)) {
4787 writel(save_poll_interval, base + NvRegPollingInterval);
4788 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
4789 /* restore original irq */
4790 if (nv_request_irq(dev, 0))
4791 return 0;
4792 }
4793
4794 return ret;
4795}
4796
4797static int nv_loopback_test(struct net_device *dev)
4798{
4799 struct fe_priv *np = netdev_priv(dev);
4800 u8 __iomem *base = get_hwbase(dev);
4801 struct sk_buff *tx_skb, *rx_skb;
4802 dma_addr_t test_dma_addr;
4803 u32 tx_flags_extra = (np->desc_ver == DESC_VER_1 ? NV_TX_LASTPACKET : NV_TX2_LASTPACKET);
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004804 u32 flags;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004805 int len, i, pkt_len;
4806 u8 *pkt_data;
4807 u32 filter_flags = 0;
4808 u32 misc1_flags = 0;
4809 int ret = 1;
4810
4811 if (netif_running(dev)) {
4812 nv_disable_irq(dev);
4813 filter_flags = readl(base + NvRegPacketFilterFlags);
4814 misc1_flags = readl(base + NvRegMisc1);
4815 } else {
4816 nv_txrx_reset(dev);
4817 }
4818
4819 /* reinit driver view of the rx queue */
4820 set_bufsize(dev);
4821 nv_init_ring(dev);
4822
4823 /* setup hardware for loopback */
4824 writel(NVREG_MISC1_FORCE, base + NvRegMisc1);
4825 writel(NVREG_PFF_ALWAYS | NVREG_PFF_LOOPBACK, base + NvRegPacketFilterFlags);
4826
4827 /* reinit nic view of the rx queue */
4828 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4829 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004830 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004831 base + NvRegRingSizes);
4832 pci_push(base);
4833
4834 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004835 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004836
4837 /* setup packet for tx */
4838 pkt_len = ETH_DATA_LEN;
4839 tx_skb = dev_alloc_skb(pkt_len);
Jesper Juhl46798c82006-09-25 16:39:24 -07004840 if (!tx_skb) {
Joe Perches1d397f32010-11-29 07:41:57 +00004841 netdev_err(dev, "dev_alloc_skb() failed during loopback test\n");
Jesper Juhl46798c82006-09-25 16:39:24 -07004842 ret = 0;
4843 goto out;
4844 }
Arnaldo Carvalho de Melo8b5be262007-03-20 12:08:20 -03004845 test_dma_addr = pci_map_single(np->pci_dev, tx_skb->data,
4846 skb_tailroom(tx_skb),
4847 PCI_DMA_FROMDEVICE);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004848 pkt_data = skb_put(tx_skb, pkt_len);
4849 for (i = 0; i < pkt_len; i++)
4850 pkt_data[i] = (u8)(i & 0xff);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004851
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004852 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004853 np->tx_ring.orig[0].buf = cpu_to_le32(test_dma_addr);
4854 np->tx_ring.orig[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004855 } else {
Al Viro5bb7ea22007-12-09 16:06:41 +00004856 np->tx_ring.ex[0].bufhigh = cpu_to_le32(dma_high(test_dma_addr));
4857 np->tx_ring.ex[0].buflow = cpu_to_le32(dma_low(test_dma_addr));
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004858 np->tx_ring.ex[0].flaglen = cpu_to_le32((pkt_len-1) | np->tx_flags | tx_flags_extra);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004859 }
4860 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4861 pci_push(get_hwbase(dev));
4862
4863 msleep(500);
4864
4865 /* check for rx of the packet */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004866 if (!nv_optimized(np)) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004867 flags = le32_to_cpu(np->rx_ring.orig[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004868 len = nv_descr_getlength(&np->rx_ring.orig[0], np->desc_ver);
4869
4870 } else {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004871 flags = le32_to_cpu(np->rx_ring.ex[0].flaglen);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004872 len = nv_descr_getlength_ex(&np->rx_ring.ex[0], np->desc_ver);
4873 }
4874
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004875 if (flags & NV_RX_AVAIL) {
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004876 ret = 0;
4877 } else if (np->desc_ver == DESC_VER_1) {
Stephen Hemmingerf82a9352006-07-27 18:50:08 -07004878 if (flags & NV_RX_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004879 ret = 0;
4880 } else {
Szymon Janc78aea4f2010-11-27 08:39:43 +00004881 if (flags & NV_RX2_ERROR)
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004882 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004883 }
4884
4885 if (ret) {
4886 if (len != pkt_len) {
4887 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004888 } else {
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05004889 rx_skb = np->rx_skb[0].skb;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004890 for (i = 0; i < pkt_len; i++) {
4891 if (rx_skb->data[i] != (u8)(i & 0xff)) {
4892 ret = 0;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004893 break;
4894 }
4895 }
4896 }
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004897 }
4898
Eric Dumazet73a37072009-06-17 21:17:59 +00004899 pci_unmap_single(np->pci_dev, test_dma_addr,
Arnaldo Carvalho de Melo4305b542007-04-19 20:43:29 -07004900 (skb_end_pointer(tx_skb) - tx_skb->data),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004901 PCI_DMA_TODEVICE);
4902 dev_kfree_skb_any(tx_skb);
Jesper Juhl46798c82006-09-25 16:39:24 -07004903 out:
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004904 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004905 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004906 nv_txrx_reset(dev);
4907 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004908 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004909
4910 if (netif_running(dev)) {
4911 writel(misc1_flags, base + NvRegMisc1);
4912 writel(filter_flags, base + NvRegPacketFilterFlags);
4913 nv_enable_irq(dev);
4914 }
4915
4916 return ret;
4917}
4918
4919static void nv_self_test(struct net_device *dev, struct ethtool_test *test, u64 *buffer)
4920{
4921 struct fe_priv *np = netdev_priv(dev);
4922 u8 __iomem *base = get_hwbase(dev);
4923 int result;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07004924 memset(buffer, 0, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(u64));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004925
4926 if (!nv_link_test(dev)) {
4927 test->flags |= ETH_TEST_FL_FAILED;
4928 buffer[0] = 1;
4929 }
4930
4931 if (test->flags & ETH_TEST_FL_OFFLINE) {
4932 if (netif_running(dev)) {
4933 netif_stop_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004934 nv_napi_disable(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004935 netif_tx_lock_bh(dev);
David S. Millere308a5d2008-07-15 00:13:44 -07004936 netif_addr_lock(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004937 spin_lock_irq(&np->lock);
4938 nv_disable_hw_interrupts(dev, np->irqmask);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004939 if (!(np->msi_flags & NV_MSI_X_ENABLED))
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004940 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004941 else
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004942 writel(NVREG_IRQSTAT_MASK, base + NvRegMSIXIrqStatus);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004943 /* stop engines */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004944 nv_stop_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004945 nv_txrx_reset(dev);
4946 /* drain rx queue */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004947 nv_drain_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004948 spin_unlock_irq(&np->lock);
David S. Millere308a5d2008-07-15 00:13:44 -07004949 netif_addr_unlock(dev);
Herbert Xu58dfd9c2006-06-21 10:53:54 +10004950 netif_tx_unlock_bh(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004951 }
4952
4953 if (!nv_register_test(dev)) {
4954 test->flags |= ETH_TEST_FL_FAILED;
4955 buffer[1] = 1;
4956 }
4957
4958 result = nv_interrupt_test(dev);
4959 if (result != 1) {
4960 test->flags |= ETH_TEST_FL_FAILED;
4961 buffer[2] = 1;
4962 }
4963 if (result == 0) {
4964 /* bail out */
4965 return;
4966 }
4967
4968 if (!nv_loopback_test(dev)) {
4969 test->flags |= ETH_TEST_FL_FAILED;
4970 buffer[3] = 1;
4971 }
4972
4973 if (netif_running(dev)) {
4974 /* reinit driver view of the rx queue */
4975 set_bufsize(dev);
4976 if (nv_init_ring(dev)) {
4977 if (!np->in_shutdown)
4978 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
4979 }
4980 /* reinit nic view of the rx queue */
4981 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
4982 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00004983 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004984 base + NvRegRingSizes);
4985 pci_push(base);
4986 writel(NVREG_TXRXCTL_KICK|np->txrxctl_bits, get_hwbase(dev) + NvRegTxRxControl);
4987 pci_push(base);
4988 /* restart rx engine */
Jeff Garzik36b30ea2007-10-16 01:40:30 -04004989 nv_start_rxtx(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004990 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00004991 nv_napi_enable(dev);
Ayaz Abdulla9589c772006-06-10 22:48:13 -04004992 nv_enable_hw_interrupts(dev, np->irqmask);
4993 }
4994 }
4995}
4996
Ayaz Abdulla52da3572006-06-10 22:48:04 -04004997static void nv_get_strings(struct net_device *dev, u32 stringset, u8 *buffer)
4998{
4999 switch (stringset) {
5000 case ETH_SS_STATS:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005001 memcpy(buffer, &nv_estats_str, nv_get_sset_count(dev, ETH_SS_STATS)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005002 break;
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005003 case ETH_SS_TEST:
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005004 memcpy(buffer, &nv_etests_str, nv_get_sset_count(dev, ETH_SS_TEST)*sizeof(struct nv_ethtool_str));
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005005 break;
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005006 }
5007}
5008
Jeff Garzik7282d492006-09-13 14:30:00 -04005009static const struct ethtool_ops ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005010 .get_drvinfo = nv_get_drvinfo,
5011 .get_link = ethtool_op_get_link,
5012 .get_wol = nv_get_wol,
5013 .set_wol = nv_set_wol,
5014 .get_settings = nv_get_settings,
5015 .set_settings = nv_set_settings,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005016 .get_regs_len = nv_get_regs_len,
5017 .get_regs = nv_get_regs,
5018 .nway_reset = nv_nway_reset,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005019 .get_ringparam = nv_get_ringparam,
5020 .set_ringparam = nv_set_ringparam,
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005021 .get_pauseparam = nv_get_pauseparam,
5022 .set_pauseparam = nv_set_pauseparam,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005023 .get_strings = nv_get_strings,
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005024 .get_ethtool_stats = nv_get_ethtool_stats,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07005025 .get_sset_count = nv_get_sset_count,
Ayaz Abdulla9589c772006-06-10 22:48:13 -04005026 .self_test = nv_self_test,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005027};
5028
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005029/* The mgmt unit and driver use a semaphore to access the phy during init */
5030static int nv_mgmt_acquire_sema(struct net_device *dev)
5031{
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005032 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005033 u8 __iomem *base = get_hwbase(dev);
5034 int i;
5035 u32 tx_ctrl, mgmt_sema;
5036
5037 for (i = 0; i < 10; i++) {
5038 mgmt_sema = readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_SEMA_MASK;
5039 if (mgmt_sema == NVREG_XMITCTL_MGMT_SEMA_FREE)
5040 break;
5041 msleep(500);
5042 }
5043
5044 if (mgmt_sema != NVREG_XMITCTL_MGMT_SEMA_FREE)
5045 return 0;
5046
5047 for (i = 0; i < 2; i++) {
5048 tx_ctrl = readl(base + NvRegTransmitterControl);
5049 tx_ctrl |= NVREG_XMITCTL_HOST_SEMA_ACQ;
5050 writel(tx_ctrl, base + NvRegTransmitterControl);
5051
5052 /* verify that semaphore was acquired */
5053 tx_ctrl = readl(base + NvRegTransmitterControl);
5054 if (((tx_ctrl & NVREG_XMITCTL_HOST_SEMA_MASK) == NVREG_XMITCTL_HOST_SEMA_ACQ) &&
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005055 ((tx_ctrl & NVREG_XMITCTL_MGMT_SEMA_MASK) == NVREG_XMITCTL_MGMT_SEMA_FREE)) {
5056 np->mgmt_sema = 1;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005057 return 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005058 } else
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005059 udelay(50);
5060 }
5061
5062 return 0;
5063}
5064
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005065static void nv_mgmt_release_sema(struct net_device *dev)
5066{
5067 struct fe_priv *np = netdev_priv(dev);
5068 u8 __iomem *base = get_hwbase(dev);
5069 u32 tx_ctrl;
5070
5071 if (np->driver_data & DEV_HAS_MGMT_UNIT) {
5072 if (np->mgmt_sema) {
5073 tx_ctrl = readl(base + NvRegTransmitterControl);
5074 tx_ctrl &= ~NVREG_XMITCTL_HOST_SEMA_ACQ;
5075 writel(tx_ctrl, base + NvRegTransmitterControl);
5076 }
5077 }
5078}
5079
5080
5081static int nv_mgmt_get_version(struct net_device *dev)
5082{
5083 struct fe_priv *np = netdev_priv(dev);
5084 u8 __iomem *base = get_hwbase(dev);
5085 u32 data_ready = readl(base + NvRegTransmitterControl);
5086 u32 data_ready2 = 0;
5087 unsigned long start;
5088 int ready = 0;
5089
5090 writel(NVREG_MGMTUNITGETVERSION, base + NvRegMgmtUnitGetVersion);
5091 writel(data_ready ^ NVREG_XMITCTL_DATA_START, base + NvRegTransmitterControl);
5092 start = jiffies;
5093 while (time_before(jiffies, start + 5*HZ)) {
5094 data_ready2 = readl(base + NvRegTransmitterControl);
5095 if ((data_ready & NVREG_XMITCTL_DATA_READY) != (data_ready2 & NVREG_XMITCTL_DATA_READY)) {
5096 ready = 1;
5097 break;
5098 }
5099 schedule_timeout_uninterruptible(1);
5100 }
5101
5102 if (!ready || (data_ready2 & NVREG_XMITCTL_DATA_ERROR))
5103 return 0;
5104
5105 np->mgmt_version = readl(base + NvRegMgmtUnitVersion) & NVREG_MGMTUNITVERSION;
5106
5107 return 1;
5108}
5109
Linus Torvalds1da177e2005-04-16 15:20:36 -07005110static int nv_open(struct net_device *dev)
5111{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005112 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005113 u8 __iomem *base = get_hwbase(dev);
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05005114 int ret = 1;
5115 int oom, i;
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005116 u32 low;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005117
Ed Swierkcb52deb2008-12-01 12:24:43 +00005118 /* power up phy */
5119 mii_rw(dev, np->phyaddr, MII_BMCR,
5120 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ) & ~BMCR_PDOWN);
5121
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005122 nv_txrx_gate(dev, false);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005123 /* erase previous misconfiguration */
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005124 if (np->driver_data & DEV_HAS_POWER_CNTRL)
5125 nv_mac_reset(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005126 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5127 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005128 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5129 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005130 writel(0, base + NvRegPacketFilterFlags);
5131
5132 writel(0, base + NvRegTransmitterControl);
5133 writel(0, base + NvRegReceiverControl);
5134
5135 writel(0, base + NvRegAdapterControl);
5136
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005137 if (np->pause_flags & NV_PAUSEFRAME_TX_CAPABLE)
5138 writel(NVREG_TX_PAUSEFRAME_DISABLE, base + NvRegTxPauseFrame);
5139
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005140 /* initialize descriptor rings */
Manfred Sprauld81c0982005-07-31 18:20:30 +02005141 set_bufsize(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005142 oom = nv_init_ring(dev);
5143
5144 writel(0, base + NvRegLinkSpeed);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005145 writel(readl(base + NvRegTransmitPoll) & NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005146 nv_txrx_reset(dev);
5147 writel(0, base + NvRegUnknownSetupReg6);
5148
5149 np->in_shutdown = 0;
5150
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005151 /* give hw rings */
Ayaz Abdulla0832b252006-02-04 13:13:26 -05005152 setup_hw_rings(dev, NV_SETUP_RX_RING | NV_SETUP_TX_RING);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005153 writel(((np->rx_ring_size-1) << NVREG_RINGSZ_RXSHIFT) + ((np->tx_ring_size-1) << NVREG_RINGSZ_TXSHIFT),
Linus Torvalds1da177e2005-04-16 15:20:36 -07005154 base + NvRegRingSizes);
5155
Linus Torvalds1da177e2005-04-16 15:20:36 -07005156 writel(np->linkspeed, base + NvRegLinkSpeed);
Ayaz Abdulla95d161c2006-07-06 16:46:25 -04005157 if (np->desc_ver == DESC_VER_1)
5158 writel(NVREG_TX_WM_DESC1_DEFAULT, base + NvRegTxWatermark);
5159 else
5160 writel(NVREG_TX_WM_DESC2_3_DEFAULT, base + NvRegTxWatermark);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005161 writel(np->txrxctl_bits, base + NvRegTxRxControl);
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005162 writel(np->vlanctl_bits, base + NvRegVlanControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005163 pci_push(base);
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005164 writel(NVREG_TXRXCTL_BIT1|np->txrxctl_bits, base + NvRegTxRxControl);
Joe Perches344d0dc2010-11-29 07:41:52 +00005165 if (reg_delay(dev, NvRegUnknownSetupReg5,
5166 NVREG_UNKSETUP5_BIT31, NVREG_UNKSETUP5_BIT31,
5167 NV_SETUP5_DELAY, NV_SETUP5_DELAYMAX))
Joe Perches1d397f32010-11-29 07:41:57 +00005168 netdev_info(dev,
5169 "%s: SetupReg5, Bit 31 remained off\n", __func__);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005170
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005171 writel(0, base + NvRegMIIMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005172 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005173 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005174
Linus Torvalds1da177e2005-04-16 15:20:36 -07005175 writel(NVREG_MISC1_FORCE | NVREG_MISC1_HD, base + NvRegMisc1);
5176 writel(readl(base + NvRegTransmitterStatus), base + NvRegTransmitterStatus);
5177 writel(NVREG_PFF_ALWAYS, base + NvRegPacketFilterFlags);
Manfred Sprauld81c0982005-07-31 18:20:30 +02005178 writel(np->rx_buf_sz, base + NvRegOffloadConfig);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005179
5180 writel(readl(base + NvRegReceiverStatus), base + NvRegReceiverStatus);
Ayaz Abdullaa4336862008-04-18 13:50:43 -07005181
5182 get_random_bytes(&low, sizeof(low));
5183 low &= NVREG_SLOTTIME_MASK;
5184 if (np->desc_ver == DESC_VER_1) {
5185 writel(low|NVREG_SLOTTIME_DEFAULT, base + NvRegSlotTime);
5186 } else {
5187 if (!(np->driver_data & DEV_HAS_GEAR_MODE)) {
5188 /* setup legacy backoff */
5189 writel(NVREG_SLOTTIME_LEGBF_ENABLED|NVREG_SLOTTIME_10_100_FULL|low, base + NvRegSlotTime);
5190 } else {
5191 writel(NVREG_SLOTTIME_10_100_FULL, base + NvRegSlotTime);
5192 nv_gear_backoff_reseed(dev);
5193 }
5194 }
Ayaz Abdulla9744e212006-07-06 16:45:58 -04005195 writel(NVREG_TX_DEFERRAL_DEFAULT, base + NvRegTxDeferral);
5196 writel(NVREG_RX_DEFERRAL_DEFAULT, base + NvRegRxDeferral);
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005197 if (poll_interval == -1) {
5198 if (optimization_mode == NV_OPTIMIZATION_MODE_THROUGHPUT)
5199 writel(NVREG_POLL_DEFAULT_THROUGHPUT, base + NvRegPollingInterval);
5200 else
5201 writel(NVREG_POLL_DEFAULT_CPU, base + NvRegPollingInterval);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005202 } else
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005203 writel(poll_interval & 0xFFFF, base + NvRegPollingInterval);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005204 writel(NVREG_UNKSETUP6_VAL, base + NvRegUnknownSetupReg6);
5205 writel((np->phyaddr << NVREG_ADAPTCTL_PHYSHIFT)|NVREG_ADAPTCTL_PHYVALID|NVREG_ADAPTCTL_RUNNING,
5206 base + NvRegAdapterControl);
5207 writel(NVREG_MIISPEED_BIT8|NVREG_MIIDELAY, base + NvRegMIISpeed);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005208 writel(NVREG_MII_LINKCHANGE, base + NvRegMIIMask);
Ayaz Abdullac42d9df2006-06-10 22:47:52 -04005209 if (np->wolenabled)
5210 writel(NVREG_WAKEUPFLAGS_ENABLE , base + NvRegWakeUpFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005211
5212 i = readl(base + NvRegPowerState);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005213 if ((i & NVREG_POWERSTATE_POWEREDUP) == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005214 writel(NVREG_POWERSTATE_POWEREDUP|i, base + NvRegPowerState);
5215
5216 pci_push(base);
5217 udelay(10);
5218 writel(readl(base + NvRegPowerState) | NVREG_POWERSTATE_VALID, base + NvRegPowerState);
5219
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005220 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005221 pci_push(base);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005222 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005223 writel(NVREG_IRQSTAT_MASK, base + NvRegIrqStatus);
5224 pci_push(base);
5225
Szymon Janc78aea4f2010-11-27 08:39:43 +00005226 if (nv_request_irq(dev, 0))
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005227 goto out_drain;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005228
5229 /* ask for interrupts */
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005230 nv_enable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005231
5232 spin_lock_irq(&np->lock);
5233 writel(NVREG_MCASTADDRA_FORCE, base + NvRegMulticastAddrA);
5234 writel(0, base + NvRegMulticastAddrB);
Ayaz Abdullabb9a4fd2008-01-13 16:03:04 -05005235 writel(NVREG_MCASTMASKA_NONE, base + NvRegMulticastMaskA);
5236 writel(NVREG_MCASTMASKB_NONE, base + NvRegMulticastMaskB);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005237 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
5238 /* One manual link speed update: Interrupts are enabled, future link
5239 * speed changes cause interrupts and are handled by nv_link_irq().
5240 */
5241 {
5242 u32 miistat;
5243 miistat = readl(base + NvRegMIIStatus);
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005244 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005245 }
Manfred Spraul1b1b3c92005-08-06 23:47:55 +02005246 /* set linkspeed to invalid value, thus force nv_update_linkspeed
5247 * to init hw */
5248 np->linkspeed = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005249 ret = nv_update_linkspeed(dev);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005250 nv_start_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005251 netif_start_queue(dev);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005252 nv_napi_enable(dev);
Stephen Hemmingere27cdba2006-07-31 20:37:19 -07005253
Linus Torvalds1da177e2005-04-16 15:20:36 -07005254 if (ret) {
5255 netif_carrier_on(dev);
5256 } else {
Joe Perches1d397f32010-11-29 07:41:57 +00005257 netdev_info(dev, "no link during initialization\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005258 netif_carrier_off(dev);
5259 }
5260 if (oom)
5261 mod_timer(&np->oom_kick, jiffies + OOM_REFILL);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005262
5263 /* start statistics timer */
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005264 if (np->driver_data & (DEV_HAS_STATISTICS_V1|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Daniel Drakebfebbb82008-03-18 11:07:18 +00005265 mod_timer(&np->stats_poll,
5266 round_jiffies(jiffies + STATS_INTERVAL));
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005267
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 spin_unlock_irq(&np->lock);
5269
Sanjay Hortikare19df762011-11-11 16:11:21 +00005270 /* If the loopback feature was set while the device was down, make sure
5271 * that it's set correctly now.
5272 */
5273 if (dev->features & NETIF_F_LOOPBACK)
5274 nv_set_loopback(dev, dev->features);
5275
Linus Torvalds1da177e2005-04-16 15:20:36 -07005276 return 0;
5277out_drain:
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005278 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279 return ret;
5280}
5281
5282static int nv_close(struct net_device *dev)
5283{
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005284 struct fe_priv *np = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005285 u8 __iomem *base;
5286
5287 spin_lock_irq(&np->lock);
5288 np->in_shutdown = 1;
5289 spin_unlock_irq(&np->lock);
Ayaz Abdulla08d93572009-03-05 08:01:55 +00005290 nv_napi_disable(dev);
Manfred Spraula7475902007-10-17 21:52:33 +02005291 synchronize_irq(np->pci_dev->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292
5293 del_timer_sync(&np->oom_kick);
5294 del_timer_sync(&np->nic_poll);
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005295 del_timer_sync(&np->stats_poll);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296
5297 netif_stop_queue(dev);
5298 spin_lock_irq(&np->lock);
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005299 nv_stop_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005300 nv_txrx_reset(dev);
5301
5302 /* disable interrupts on the nic or we will lock up */
5303 base = get_hwbase(dev);
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005304 nv_disable_hw_interrupts(dev, np->irqmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305 pci_push(base);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005306
5307 spin_unlock_irq(&np->lock);
5308
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005309 nv_free_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005310
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005311 nv_drain_rxtx(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312
Ed Swierk5a9a8e32009-06-02 00:19:52 -07005313 if (np->wolenabled || !phy_power_down) {
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005314 nv_txrx_gate(dev, false);
Tim Mann2cc49a52007-06-14 13:16:38 -07005315 writel(NVREG_PFF_ALWAYS|NVREG_PFF_MYADDR, base + NvRegPacketFilterFlags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316 nv_start_rx(dev);
Ed Swierkcb52deb2008-12-01 12:24:43 +00005317 } else {
5318 /* power down phy */
5319 mii_rw(dev, np->phyaddr, MII_BMCR,
5320 mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ)|BMCR_PDOWN);
Ayaz Abdulla88d7d8b2009-05-01 01:41:50 +00005321 nv_txrx_gate(dev, true);
Tim Mann2cc49a52007-06-14 13:16:38 -07005322 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005323
5324 /* FIXME: power down nic */
5325
5326 return 0;
5327}
5328
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005329static const struct net_device_ops nv_netdev_ops = {
5330 .ndo_open = nv_open,
5331 .ndo_stop = nv_close,
5332 .ndo_get_stats = nv_get_stats,
Stephen Hemminger00829822008-11-20 20:14:53 -08005333 .ndo_start_xmit = nv_start_xmit,
5334 .ndo_tx_timeout = nv_tx_timeout,
5335 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005336 .ndo_fix_features = nv_fix_features,
5337 .ndo_set_features = nv_set_features,
Stephen Hemminger00829822008-11-20 20:14:53 -08005338 .ndo_validate_addr = eth_validate_addr,
5339 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005340 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemminger00829822008-11-20 20:14:53 -08005341#ifdef CONFIG_NET_POLL_CONTROLLER
5342 .ndo_poll_controller = nv_poll_controller,
5343#endif
5344};
5345
5346static const struct net_device_ops nv_netdev_ops_optimized = {
5347 .ndo_open = nv_open,
5348 .ndo_stop = nv_close,
5349 .ndo_get_stats = nv_get_stats,
5350 .ndo_start_xmit = nv_start_xmit_optimized,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005351 .ndo_tx_timeout = nv_tx_timeout,
5352 .ndo_change_mtu = nv_change_mtu,
Michał Mirosław569e1462011-04-15 04:50:49 +00005353 .ndo_fix_features = nv_fix_features,
5354 .ndo_set_features = nv_set_features,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005355 .ndo_validate_addr = eth_validate_addr,
5356 .ndo_set_mac_address = nv_set_mac_address,
Jiri Pirkoafc4b132011-08-16 06:29:01 +00005357 .ndo_set_rx_mode = nv_set_multicast,
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005358#ifdef CONFIG_NET_POLL_CONTROLLER
5359 .ndo_poll_controller = nv_poll_controller,
5360#endif
5361};
5362
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363static int __devinit nv_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
5364{
5365 struct net_device *dev;
5366 struct fe_priv *np;
5367 unsigned long addr;
5368 u8 __iomem *base;
5369 int err, i;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005370 u32 powerstate, txreg;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005371 u32 phystate_orig = 0, phystate;
5372 int phyinitialized = 0;
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005373 static int printed_version;
5374
5375 if (!printed_version++)
Joe Perches294a5542010-11-29 07:41:56 +00005376 pr_info("Reverse Engineered nForce ethernet driver. Version %s.\n",
5377 FORCEDETH_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005378
5379 dev = alloc_etherdev(sizeof(struct fe_priv));
5380 err = -ENOMEM;
5381 if (!dev)
5382 goto out;
5383
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005384 np = netdev_priv(dev);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005385 np->dev = dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005386 np->pci_dev = pci_dev;
5387 spin_lock_init(&np->lock);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005388 SET_NETDEV_DEV(dev, &pci_dev->dev);
5389
5390 init_timer(&np->oom_kick);
5391 np->oom_kick.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005392 np->oom_kick.function = nv_do_rx_refill; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005393 init_timer(&np->nic_poll);
5394 np->nic_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005395 np->nic_poll.function = nv_do_nic_poll; /* timer handler */
Ayaz Abdulla52da3572006-06-10 22:48:04 -04005396 init_timer(&np->stats_poll);
5397 np->stats_poll.data = (unsigned long) dev;
Joe Perchesc061b182010-08-23 18:20:03 +00005398 np->stats_poll.function = nv_do_stats_poll; /* timer handler */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005399
5400 err = pci_enable_device(pci_dev);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005401 if (err)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402 goto out_free;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005403
5404 pci_set_master(pci_dev);
5405
5406 err = pci_request_regions(pci_dev, DRV_NAME);
5407 if (err < 0)
5408 goto out_disable;
5409
Ayaz Abdulla9c662432008-08-06 12:11:42 -04005410 if (id->driver_data & (DEV_HAS_VLAN|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V2|DEV_HAS_STATISTICS_V3))
Ayaz Abdulla57fff692007-01-23 12:27:00 -05005411 np->register_size = NV_PCI_REGSZ_VER3;
5412 else if (id->driver_data & DEV_HAS_STATISTICS_V1)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005413 np->register_size = NV_PCI_REGSZ_VER2;
5414 else
5415 np->register_size = NV_PCI_REGSZ_VER1;
5416
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417 err = -EINVAL;
5418 addr = 0;
5419 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420 if (pci_resource_flags(pci_dev, i) & IORESOURCE_MEM &&
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005421 pci_resource_len(pci_dev, i) >= np->register_size) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422 addr = pci_resource_start(pci_dev, i);
5423 break;
5424 }
5425 }
5426 if (i == DEVICE_COUNT_RESOURCE) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005427 dev_info(&pci_dev->dev, "Couldn't find register window\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07005428 goto out_relreg;
5429 }
5430
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005431 /* copy of driver data */
5432 np->driver_data = id->driver_data;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005433 /* copy of device id */
5434 np->device_id = id->device;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005435
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436 /* handle different descriptor versions */
Manfred Spraulee733622005-07-31 18:32:26 +02005437 if (id->driver_data & DEV_HAS_HIGH_DMA) {
5438 /* packet format 3: supports 40-bit addressing */
5439 np->desc_ver = DESC_VER_3;
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005440 np->txrxctl_bits = NVREG_TXRXCTL_DESC_3;
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005441 if (dma_64bit) {
Yang Hongyang6afd1422009-04-06 19:01:15 -07005442 if (pci_set_dma_mask(pci_dev, DMA_BIT_MASK(39)))
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005443 dev_info(&pci_dev->dev,
5444 "64-bit DMA failed, using 32-bit addressing\n");
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005445 else
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005446 dev->features |= NETIF_F_HIGHDMA;
Yang Hongyang6afd1422009-04-06 19:01:15 -07005447 if (pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(39))) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005448 dev_info(&pci_dev->dev,
5449 "64-bit DMA (consistent) failed, using 32-bit ring buffers\n");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04005450 }
Ayaz Abdulla84b39322006-05-20 14:59:48 -07005451 }
Manfred Spraulee733622005-07-31 18:32:26 +02005452 } else if (id->driver_data & DEV_HAS_LARGEDESC) {
5453 /* packet format 2: supports jumbo frames */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005454 np->desc_ver = DESC_VER_2;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005455 np->txrxctl_bits = NVREG_TXRXCTL_DESC_2;
Manfred Spraulee733622005-07-31 18:32:26 +02005456 } else {
5457 /* original packet format */
5458 np->desc_ver = DESC_VER_1;
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005459 np->txrxctl_bits = NVREG_TXRXCTL_DESC_1;
Manfred Sprauld81c0982005-07-31 18:20:30 +02005460 }
Manfred Spraulee733622005-07-31 18:32:26 +02005461
5462 np->pkt_limit = NV_PKTLIMIT_1;
5463 if (id->driver_data & DEV_HAS_LARGEDESC)
5464 np->pkt_limit = NV_PKTLIMIT_2;
5465
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005466 if (id->driver_data & DEV_HAS_CHECKSUM) {
5467 np->txrxctl_bits |= NVREG_TXRXCTL_RXCHECK;
Michał Mirosław569e1462011-04-15 04:50:49 +00005468 dev->hw_features |= NETIF_F_IP_CSUM | NETIF_F_SG |
5469 NETIF_F_TSO | NETIF_F_RXCSUM;
Ayaz Abdulla21828162007-01-23 12:27:21 -05005470 }
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005471
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005472 np->vlanctl_bits = 0;
5473 if (id->driver_data & DEV_HAS_VLAN) {
5474 np->vlanctl_bits = NVREG_VLANCONTROL_ENABLE;
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005475 dev->hw_features |= NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX;
Ayaz Abdullaee407b02006-02-04 13:13:17 -05005476 }
5477
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005478 dev->features |= dev->hw_features;
5479
Sanjay Hortikare19df762011-11-11 16:11:21 +00005480 /* Add loopback capability to the device. */
5481 dev->hw_features |= NETIF_F_LOOPBACK;
5482
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005483 np->pause_flags = NV_PAUSEFRAME_RX_CAPABLE | NV_PAUSEFRAME_RX_REQ | NV_PAUSEFRAME_AUTONEG;
Ayaz Abdulla5289b4c2008-02-05 12:30:01 -05005484 if ((id->driver_data & DEV_HAS_PAUSEFRAME_TX_V1) ||
5485 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V2) ||
5486 (id->driver_data & DEV_HAS_PAUSEFRAME_TX_V3)) {
Ayaz Abdullab6d07732006-06-10 22:47:42 -04005487 np->pause_flags |= NV_PAUSEFRAME_TX_CAPABLE | NV_PAUSEFRAME_TX_REQ;
Ayaz Abdullaeb91f612006-05-24 18:13:19 -04005488 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005489
Linus Torvalds1da177e2005-04-16 15:20:36 -07005490 err = -ENOMEM;
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005491 np->base = ioremap(addr, np->register_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492 if (!np->base)
5493 goto out_relreg;
5494 dev->base_addr = (unsigned long)np->base;
Manfred Spraulee733622005-07-31 18:32:26 +02005495
Linus Torvalds1da177e2005-04-16 15:20:36 -07005496 dev->irq = pci_dev->irq;
Manfred Spraulee733622005-07-31 18:32:26 +02005497
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005498 np->rx_ring_size = RX_RING_DEFAULT;
5499 np->tx_ring_size = TX_RING_DEFAULT;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005500
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005501 if (!nv_optimized(np)) {
Manfred Spraulee733622005-07-31 18:32:26 +02005502 np->rx_ring.orig = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005503 sizeof(struct ring_desc) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005504 &np->ring_addr);
5505 if (!np->rx_ring.orig)
5506 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005507 np->tx_ring.orig = &np->rx_ring.orig[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005508 } else {
5509 np->rx_ring.ex = pci_alloc_consistent(pci_dev,
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005510 sizeof(struct ring_desc_ex) * (np->rx_ring_size + np->tx_ring_size),
Manfred Spraulee733622005-07-31 18:32:26 +02005511 &np->ring_addr);
5512 if (!np->rx_ring.ex)
5513 goto out_unmap;
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005514 np->tx_ring.ex = &np->rx_ring.ex[np->rx_ring_size];
Manfred Spraulee733622005-07-31 18:32:26 +02005515 }
Yoann Padioleaudd00cc42007-07-19 01:49:03 -07005516 np->rx_skb = kcalloc(np->rx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
5517 np->tx_skb = kcalloc(np->tx_ring_size, sizeof(struct nv_skb_map), GFP_KERNEL);
Ayaz Abdulla761fcd92007-01-09 13:30:07 -05005518 if (!np->rx_skb || !np->tx_skb)
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005519 goto out_freering;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005520
Jeff Garzik36b30ea2007-10-16 01:40:30 -04005521 if (!nv_optimized(np))
Stephen Hemminger00829822008-11-20 20:14:53 -08005522 dev->netdev_ops = &nv_netdev_ops;
Ayaz Abdulla86b22b02007-01-21 18:10:37 -05005523 else
Stephen Hemminger00829822008-11-20 20:14:53 -08005524 dev->netdev_ops = &nv_netdev_ops_optimized;
Stephen Hemmingerb94426b2008-11-19 22:26:51 -08005525
Stephen Hemmingerbea33482007-10-03 16:41:36 -07005526 netif_napi_add(dev, &np->napi, nv_napi_poll, RX_WORK_PER_LOOP);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527 SET_ETHTOOL_OPS(dev, &ops);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005528 dev->watchdog_timeo = NV_WATCHDOG_TIMEO;
5529
5530 pci_set_drvdata(pci_dev, dev);
5531
5532 /* read the mac address */
5533 base = get_hwbase(dev);
5534 np->orig_mac[0] = readl(base + NvRegMacAddrA);
5535 np->orig_mac[1] = readl(base + NvRegMacAddrB);
5536
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005537 /* check the workaround bit for correct mac address order */
5538 txreg = readl(base + NvRegTransmitPoll);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005539 if (id->driver_data & DEV_HAS_CORRECT_MACADDR) {
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005540 /* mac address is already in correct order */
5541 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5542 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5543 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5544 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5545 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5546 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005547 } else if (txreg & NVREG_TRANSMITPOLL_MAC_ADDR_REV) {
5548 /* mac address is already in correct order */
5549 dev->dev_addr[0] = (np->orig_mac[0] >> 0) & 0xff;
5550 dev->dev_addr[1] = (np->orig_mac[0] >> 8) & 0xff;
5551 dev->dev_addr[2] = (np->orig_mac[0] >> 16) & 0xff;
5552 dev->dev_addr[3] = (np->orig_mac[0] >> 24) & 0xff;
5553 dev->dev_addr[4] = (np->orig_mac[1] >> 0) & 0xff;
5554 dev->dev_addr[5] = (np->orig_mac[1] >> 8) & 0xff;
5555 /*
5556 * Set orig mac address back to the reversed version.
5557 * This flag will be cleared during low power transition.
5558 * Therefore, we should always put back the reversed address.
5559 */
5560 np->orig_mac[0] = (dev->dev_addr[5] << 0) + (dev->dev_addr[4] << 8) +
5561 (dev->dev_addr[3] << 16) + (dev->dev_addr[2] << 24);
5562 np->orig_mac[1] = (dev->dev_addr[1] << 0) + (dev->dev_addr[0] << 8);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005563 } else {
5564 /* need to reverse mac address to correct order */
5565 dev->dev_addr[0] = (np->orig_mac[1] >> 8) & 0xff;
5566 dev->dev_addr[1] = (np->orig_mac[1] >> 0) & 0xff;
5567 dev->dev_addr[2] = (np->orig_mac[0] >> 24) & 0xff;
5568 dev->dev_addr[3] = (np->orig_mac[0] >> 16) & 0xff;
5569 dev->dev_addr[4] = (np->orig_mac[0] >> 8) & 0xff;
5570 dev->dev_addr[5] = (np->orig_mac[0] >> 0) & 0xff;
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005571 writel(txreg|NVREG_TRANSMITPOLL_MAC_ADDR_REV, base + NvRegTransmitPoll);
Joe Perchesc20ec762010-11-29 07:42:02 +00005572 dev_dbg(&pci_dev->dev,
5573 "%s: set workaround bit for reversed mac addr\n",
5574 __func__);
Ayaz Abdulla5070d342006-07-31 12:05:01 -04005575 }
John W. Linvillec704b852005-09-12 10:48:56 -04005576 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005577
John W. Linvillec704b852005-09-12 10:48:56 -04005578 if (!is_valid_ether_addr(dev->perm_addr)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 /*
5580 * Bad mac address. At least one bios sets the mac address
5581 * to 01:23:45:67:89:ab
5582 */
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005583 dev_err(&pci_dev->dev,
Joe Perchesc20ec762010-11-29 07:42:02 +00005584 "Invalid MAC address detected: %pM - Please complain to your hardware vendor.\n",
Szymon Janc78aea4f2010-11-27 08:39:43 +00005585 dev->dev_addr);
Stanislav O. Bezzubtsev655a6592009-11-15 21:17:02 -08005586 random_ether_addr(dev->dev_addr);
Joe Perchesc20ec762010-11-29 07:42:02 +00005587 dev_err(&pci_dev->dev,
5588 "Using random MAC address: %pM\n", dev->dev_addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005589 }
5590
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005591 /* set mac address */
5592 nv_copy_mac_to_hw(dev);
5593
Linus Torvalds1da177e2005-04-16 15:20:36 -07005594 /* disable WOL */
5595 writel(0, base + NvRegWakeUpFlags);
5596 np->wolenabled = 0;
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005597 device_set_wakeup_enable(&pci_dev->dev, false);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005598
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005599 if (id->driver_data & DEV_HAS_POWER_CNTRL) {
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005600
5601 /* take phy and nic out of low power mode */
5602 powerstate = readl(base + NvRegPowerState2);
5603 powerstate &= ~NVREG_POWERSTATE2_POWERUP_MASK;
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005604 if ((id->driver_data & DEV_NEED_LOW_POWER_FIX) &&
Auke Kok44c10132007-06-08 15:46:36 -07005605 pci_dev->revision >= 0xA3)
Ayaz Abdulla86a0f042006-04-24 18:41:31 -04005606 powerstate |= NVREG_POWERSTATE2_POWERUP_REV_A3;
5607 writel(powerstate, base + NvRegPowerState2);
5608 }
5609
Szymon Janc78aea4f2010-11-27 08:39:43 +00005610 if (np->desc_ver == DESC_VER_1)
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005611 np->tx_flags = NV_TX_VALID;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005612 else
Ayaz Abdullaac9c1892005-10-26 00:51:24 -04005613 np->tx_flags = NV_TX2_VALID;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005614
5615 np->msi_flags = 0;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005616 if ((id->driver_data & DEV_HAS_MSI) && msi)
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005617 np->msi_flags |= NV_MSI_CAPABLE;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005618
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005619 if ((id->driver_data & DEV_HAS_MSI_X) && msix) {
5620 /* msix has had reported issues when modifying irqmask
5621 as in the case of napi, therefore, disable for now
5622 */
David S. Miller0a127612010-05-03 23:33:05 -07005623#if 0
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005624 np->msi_flags |= NV_MSI_X_CAPABLE;
5625#endif
5626 }
5627
5628 if (optimization_mode == NV_OPTIMIZATION_MODE_CPU) {
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005629 np->irqmask = NVREG_IRQMASK_CPU;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05005630 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5631 np->msi_flags |= 0x0001;
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005632 } else if (optimization_mode == NV_OPTIMIZATION_MODE_DYNAMIC &&
5633 !(id->driver_data & DEV_NEED_TIMERIRQ)) {
5634 /* start off in throughput mode */
5635 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5636 /* remove support for msix mode */
5637 np->msi_flags &= ~NV_MSI_X_CAPABLE;
5638 } else {
5639 optimization_mode = NV_OPTIMIZATION_MODE_THROUGHPUT;
5640 np->irqmask = NVREG_IRQMASK_THROUGHPUT;
5641 if (np->msi_flags & NV_MSI_X_CAPABLE) /* set number of vectors */
5642 np->msi_flags |= 0x0003;
Ayaz Abdullad33a73c2006-02-04 13:13:31 -05005643 }
Ayaz Abdullaa971c322005-11-11 08:30:38 -05005644
Linus Torvalds1da177e2005-04-16 15:20:36 -07005645 if (id->driver_data & DEV_NEED_TIMERIRQ)
5646 np->irqmask |= NVREG_IRQ_TIMER;
5647 if (id->driver_data & DEV_NEED_LINKTIMER) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648 np->need_linktimer = 1;
5649 np->link_timeout = jiffies + LINK_TIMEOUT;
5650 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005651 np->need_linktimer = 0;
5652 }
5653
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005654 /* Limit the number of tx's outstanding for hw bug */
5655 if (id->driver_data & DEV_NEED_TX_LIMIT) {
5656 np->tx_limit = 1;
Ayaz Abdulla5c659322010-04-13 18:49:51 -07005657 if (((id->driver_data & DEV_NEED_TX_LIMIT2) == DEV_NEED_TX_LIMIT2) &&
Ayaz Abdulla3b446c32008-03-10 14:58:21 -05005658 pci_dev->revision >= 0xA2)
5659 np->tx_limit = 0;
5660 }
5661
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005662 /* clear phy state and temporarily halt phy interrupts */
5663 writel(0, base + NvRegMIIMask);
5664 phystate = readl(base + NvRegAdapterControl);
5665 if (phystate & NVREG_ADAPTCTL_RUNNING) {
5666 phystate_orig = 1;
5667 phystate &= ~NVREG_ADAPTCTL_RUNNING;
5668 writel(phystate, base + NvRegAdapterControl);
5669 }
Ayaz Abdullaeb798422008-02-04 15:14:04 -05005670 writel(NVREG_MIISTAT_MASK_ALL, base + NvRegMIIStatus);
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005671
5672 if (id->driver_data & DEV_HAS_MGMT_UNIT) {
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005673 /* management unit running on the mac? */
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005674 if ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_MGMT_ST) &&
5675 (readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_PHY_INIT) &&
5676 nv_mgmt_acquire_sema(dev) &&
5677 nv_mgmt_get_version(dev)) {
5678 np->mac_in_use = 1;
Szymon Janc78aea4f2010-11-27 08:39:43 +00005679 if (np->mgmt_version > 0)
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005680 np->mac_in_use = readl(base + NvRegMgmtUnitControl) & NVREG_MGMTUNITCONTROL_INUSE;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005681 /* management unit setup the phy already? */
5682 if (np->mac_in_use &&
5683 ((readl(base + NvRegTransmitterControl) & NVREG_XMITCTL_SYNC_MASK) ==
5684 NVREG_XMITCTL_SYNC_PHY_INIT)) {
5685 /* phy is inited by mgmt unit */
5686 phyinitialized = 1;
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005687 } else {
5688 /* we need to init the phy */
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005689 }
5690 }
5691 }
5692
Linus Torvalds1da177e2005-04-16 15:20:36 -07005693 /* find a suitable phy */
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005694 for (i = 1; i <= 32; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005695 int id1, id2;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005696 int phyaddr = i & 0x1F;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005697
5698 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005699 id1 = mii_rw(dev, phyaddr, MII_PHYSID1, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005700 spin_unlock_irq(&np->lock);
5701 if (id1 < 0 || id1 == 0xffff)
5702 continue;
5703 spin_lock_irq(&np->lock);
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005704 id2 = mii_rw(dev, phyaddr, MII_PHYSID2, MII_READ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705 spin_unlock_irq(&np->lock);
5706 if (id2 < 0 || id2 == 0xffff)
5707 continue;
5708
Ayaz Abdullaedf7e5e2006-08-24 15:43:42 -04005709 np->phy_model = id2 & PHYID2_MODEL_MASK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005710 id1 = (id1 & PHYID1_OUI_MASK) << PHYID1_OUI_SHFT;
5711 id2 = (id2 & PHYID2_OUI_MASK) >> PHYID2_OUI_SHFT;
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005712 np->phyaddr = phyaddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005713 np->phy_oui = id1 | id2;
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005714
5715 /* Realtek hardcoded phy id1 to all zero's on certain phys */
5716 if (np->phy_oui == PHY_OUI_REALTEK2)
5717 np->phy_oui = PHY_OUI_REALTEK;
5718 /* Setup phy revision for Realtek */
5719 if (np->phy_oui == PHY_OUI_REALTEK && np->phy_model == PHY_MODEL_REALTEK_8211)
5720 np->phy_rev = mii_rw(dev, phyaddr, MII_RESV1, MII_READ) & PHY_REV_MASK;
5721
Linus Torvalds1da177e2005-04-16 15:20:36 -07005722 break;
5723 }
Ayaz Abdulla7a33e452005-11-11 08:31:11 -05005724 if (i == 33) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005725 dev_info(&pci_dev->dev, "open: Could not find a valid PHY\n");
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005726 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727 }
Jeff Garzikf3b197a2006-05-26 21:39:03 -04005728
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005729 if (!phyinitialized) {
5730 /* reset it */
5731 phy_init(dev);
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005732 } else {
5733 /* see if it is a gigabit phy */
5734 u32 mii_status = mii_rw(dev, np->phyaddr, MII_BMSR, MII_READ);
Szymon Janc78aea4f2010-11-27 08:39:43 +00005735 if (mii_status & PHY_GIGABIT)
Ayaz Abdullaf35723e2003-02-20 03:03:54 -05005736 np->gigabit = PHY_GIGABIT;
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005737 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005738
5739 /* set default link speed settings */
5740 np->linkspeed = NVREG_LINKSPEED_FORCE|NVREG_LINKSPEED_10;
5741 np->duplex = 0;
5742 np->autoneg = 1;
5743
5744 err = register_netdev(dev);
5745 if (err) {
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005746 dev_info(&pci_dev->dev, "unable to register netdev: %d\n", err);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005747 goto out_error;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005748 }
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005749
David S. Miller823dcd22011-08-20 10:39:12 -07005750 if (id->driver_data & DEV_HAS_VLAN)
5751 nv_vlan_mode(dev, dev->features);
Jiri Pirko0891b0e2011-07-26 10:19:28 +00005752
Ivan Vecera0d672e92011-02-15 02:08:39 +00005753 netif_carrier_off(dev);
5754
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005755 dev_info(&pci_dev->dev, "ifname %s, PHY OUI 0x%x @ %d, addr %pM\n",
5756 dev->name, np->phy_oui, np->phyaddr, dev->dev_addr);
Jeff Garzik3f88ce42007-10-16 04:09:09 -04005757
Sanjay Hortikare19df762011-11-11 16:11:21 +00005758 dev_info(&pci_dev->dev, "%s%s%s%s%s%s%s%s%s%s%sdesc-v%u\n",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005759 dev->features & NETIF_F_HIGHDMA ? "highdma " : "",
5760 dev->features & (NETIF_F_IP_CSUM | NETIF_F_SG) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005761 "csum " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005762 dev->features & (NETIF_F_HW_VLAN_RX | NETIF_F_HW_VLAN_TX) ?
Szymon Janc78aea4f2010-11-27 08:39:43 +00005763 "vlan " : "",
Sanjay Hortikare19df762011-11-11 16:11:21 +00005764 dev->features & (NETIF_F_LOOPBACK) ?
5765 "loopback " : "",
Joe Perchesb2ba08e2010-11-29 07:42:00 +00005766 id->driver_data & DEV_HAS_POWER_CNTRL ? "pwrctl " : "",
5767 id->driver_data & DEV_HAS_MGMT_UNIT ? "mgmt " : "",
5768 id->driver_data & DEV_NEED_TIMERIRQ ? "timirq " : "",
5769 np->gigabit == PHY_GIGABIT ? "gbit " : "",
5770 np->need_linktimer ? "lnktim " : "",
5771 np->msi_flags & NV_MSI_CAPABLE ? "msi " : "",
5772 np->msi_flags & NV_MSI_X_CAPABLE ? "msi-x " : "",
5773 np->desc_ver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005774
5775 return 0;
5776
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005777out_error:
Ayaz Abdulla7e680c22006-10-30 17:31:51 -05005778 if (phystate_orig)
5779 writel(phystate|NVREG_ADAPTCTL_RUNNING, base + NvRegAdapterControl);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780 pci_set_drvdata(pci_dev, NULL);
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005781out_freering:
5782 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783out_unmap:
5784 iounmap(get_hwbase(dev));
5785out_relreg:
5786 pci_release_regions(pci_dev);
5787out_disable:
5788 pci_disable_device(pci_dev);
5789out_free:
5790 free_netdev(dev);
5791out:
5792 return err;
5793}
5794
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005795static void nv_restore_phy(struct net_device *dev)
5796{
5797 struct fe_priv *np = netdev_priv(dev);
5798 u16 phy_reserved, mii_control;
5799
5800 if (np->phy_oui == PHY_OUI_REALTEK &&
5801 np->phy_model == PHY_MODEL_REALTEK_8201 &&
5802 phy_cross == NV_CROSSOVER_DETECTION_DISABLED) {
5803 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT3);
5804 phy_reserved = mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, MII_READ);
5805 phy_reserved &= ~PHY_REALTEK_INIT_MSK1;
5806 phy_reserved |= PHY_REALTEK_INIT8;
5807 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG2, phy_reserved);
5808 mii_rw(dev, np->phyaddr, PHY_REALTEK_INIT_REG1, PHY_REALTEK_INIT1);
5809
5810 /* restart auto negotiation */
5811 mii_control = mii_rw(dev, np->phyaddr, MII_BMCR, MII_READ);
5812 mii_control |= (BMCR_ANRESTART | BMCR_ANENABLE);
5813 mii_rw(dev, np->phyaddr, MII_BMCR, mii_control);
5814 }
5815}
5816
Yinghai Luf55c21f2008-09-13 13:10:31 -07005817static void nv_restore_mac_addr(struct pci_dev *pci_dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818{
5819 struct net_device *dev = pci_get_drvdata(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005820 struct fe_priv *np = netdev_priv(dev);
5821 u8 __iomem *base = get_hwbase(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005822
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005823 /* special op: write back the misordered MAC address - otherwise
5824 * the next nv_probe would see a wrong address.
5825 */
5826 writel(np->orig_mac[0], base + NvRegMacAddrA);
5827 writel(np->orig_mac[1], base + NvRegMacAddrB);
Björn Steinbrink2e3884b2008-01-07 23:22:53 -08005828 writel(readl(base + NvRegTransmitPoll) & ~NVREG_TRANSMITPOLL_MAC_ADDR_REV,
5829 base + NvRegTransmitPoll);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005830}
5831
5832static void __devexit nv_remove(struct pci_dev *pci_dev)
5833{
5834 struct net_device *dev = pci_get_drvdata(pci_dev);
5835
5836 unregister_netdev(dev);
5837
5838 nv_restore_mac_addr(pci_dev);
Ayaz Abdullaf1489652006-07-31 12:04:45 -04005839
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04005840 /* restore any phy related changes */
5841 nv_restore_phy(dev);
5842
Ayaz Abdullacac1c522009-02-07 00:23:57 -08005843 nv_mgmt_release_sema(dev);
5844
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845 /* free all structures */
Ayaz Abdullaeafa59f2006-06-10 22:47:34 -04005846 free_rings(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 iounmap(get_hwbase(dev));
5848 pci_release_regions(pci_dev);
5849 pci_disable_device(pci_dev);
5850 free_netdev(dev);
5851 pci_set_drvdata(pci_dev, NULL);
5852}
5853
Michel Lespinasse94252762011-03-06 16:14:50 +00005854#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005855static int nv_suspend(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005856{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005857 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005858 struct net_device *dev = pci_get_drvdata(pdev);
5859 struct fe_priv *np = netdev_priv(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005860 u8 __iomem *base = get_hwbase(dev);
5861 int i;
Francois Romieua1893172006-10-10 14:33:27 -07005862
Tobias Diedrich25d90812008-05-18 15:04:29 +02005863 if (netif_running(dev)) {
Szymon Janc78aea4f2010-11-27 08:39:43 +00005864 /* Gross. */
Tobias Diedrich25d90812008-05-18 15:04:29 +02005865 nv_close(dev);
5866 }
Francois Romieua1893172006-10-10 14:33:27 -07005867 netif_device_detach(dev);
5868
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005869 /* save non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005870 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005871 np->saved_config_space[i] = readl(base + i*sizeof(u32));
5872
Francois Romieua1893172006-10-10 14:33:27 -07005873 return 0;
5874}
5875
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005876static int nv_resume(struct device *device)
Francois Romieua1893172006-10-10 14:33:27 -07005877{
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005878 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieua1893172006-10-10 14:33:27 -07005879 struct net_device *dev = pci_get_drvdata(pdev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005880 struct fe_priv *np = netdev_priv(dev);
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005881 u8 __iomem *base = get_hwbase(dev);
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005882 int i, rc = 0;
Francois Romieua1893172006-10-10 14:33:27 -07005883
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005884 /* restore non-pci configuration space */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005885 for (i = 0; i <= np->register_size/sizeof(u32); i++)
Tobias Diedrich1a1ca862008-05-18 15:03:44 +02005886 writel(np->saved_config_space[i], base+i*sizeof(u32));
Ayaz Abdullaa376e792008-04-10 21:30:35 -07005887
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005888 if (np->driver_data & DEV_NEED_MSI_FIX)
5889 pci_write_config_dword(pdev, NV_MSI_PRIV_OFFSET, NV_MSI_PRIV_VALUE);
Ayaz Abdullab6e44052009-02-07 00:24:15 -08005890
Ed Swierk35a74332009-04-06 17:49:12 -07005891 /* restore phy state, including autoneg */
5892 phy_init(dev);
5893
Tobias Diedrich25d90812008-05-18 15:04:29 +02005894 netif_device_attach(dev);
5895 if (netif_running(dev)) {
5896 rc = nv_open(dev);
5897 nv_set_multicast(dev);
5898 }
Francois Romieua1893172006-10-10 14:33:27 -07005899 return rc;
5900}
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005901
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005902static SIMPLE_DEV_PM_OPS(nv_pm_ops, nv_suspend, nv_resume);
5903#define NV_PM_OPS (&nv_pm_ops)
5904
Michel Lespinasse94252762011-03-06 16:14:50 +00005905#else
5906#define NV_PM_OPS NULL
5907#endif /* CONFIG_PM_SLEEP */
5908
5909#ifdef CONFIG_PM
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005910static void nv_shutdown(struct pci_dev *pdev)
5911{
5912 struct net_device *dev = pci_get_drvdata(pdev);
5913 struct fe_priv *np = netdev_priv(dev);
5914
5915 if (netif_running(dev))
5916 nv_close(dev);
5917
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005918 /*
5919 * Restore the MAC so a kernel started by kexec won't get confused.
5920 * If we really go for poweroff, we must not restore the MAC,
5921 * otherwise the MAC for WOL will be reversed at least on some boards.
5922 */
Szymon Janc78aea4f2010-11-27 08:39:43 +00005923 if (system_state != SYSTEM_POWER_OFF)
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005924 nv_restore_mac_addr(pdev);
Yinghai Luf55c21f2008-09-13 13:10:31 -07005925
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005926 pci_disable_device(pdev);
Tobias Diedrich34edaa82009-02-16 00:13:20 -08005927 /*
5928 * Apparently it is not possible to reinitialise from D3 hot,
5929 * only put the device into D3 if we really go for poweroff.
5930 */
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005931 if (system_state == SYSTEM_POWER_OFF) {
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00005932 pci_wake_from_d3(pdev, np->wolenabled);
Rafael J. Wysocki3cb55992008-09-05 14:00:19 -07005933 pci_set_power_state(pdev, PCI_D3hot);
5934 }
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005935}
Francois Romieua1893172006-10-10 14:33:27 -07005936#else
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02005937#define nv_shutdown NULL
Francois Romieua1893172006-10-10 14:33:27 -07005938#endif /* CONFIG_PM */
5939
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00005940static DEFINE_PCI_DEVICE_TABLE(pci_tbl) = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 { /* nForce Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005942 PCI_DEVICE(0x10DE, 0x01C3),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005943 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005944 },
5945 { /* nForce2 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005946 PCI_DEVICE(0x10DE, 0x0066),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005947 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005948 },
5949 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005950 PCI_DEVICE(0x10DE, 0x00D6),
Manfred Spraulc2dba062005-07-31 18:29:47 +02005951 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952 },
5953 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005954 PCI_DEVICE(0x10DE, 0x0086),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005955 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005956 },
5957 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005958 PCI_DEVICE(0x10DE, 0x008C),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005959 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960 },
5961 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005962 PCI_DEVICE(0x10DE, 0x00E6),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005963 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005964 },
5965 { /* nForce3 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005966 PCI_DEVICE(0x10DE, 0x00DF),
Manfred Spraul8a4ae7f2005-09-21 23:22:10 -04005967 .driver_data = DEV_NEED_TIMERIRQ|DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968 },
5969 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005970 PCI_DEVICE(0x10DE, 0x0056),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005971 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972 },
5973 { /* CK804 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005974 PCI_DEVICE(0x10DE, 0x0057),
Yinghai Lu033e97b2009-02-06 01:30:56 -08005975 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976 },
5977 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005978 PCI_DEVICE(0x10DE, 0x0037),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005979 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005980 },
5981 { /* MCP04 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005982 PCI_DEVICE(0x10DE, 0x0038),
Ayaz Abdulla9e184762009-03-05 08:02:18 +00005983 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_STATISTICS_V1|DEV_NEED_TX_LIMIT,
Manfred Sprauldc8216c2005-07-31 18:26:05 +02005984 },
5985 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005986 PCI_DEVICE(0x10DE, 0x0268),
5987 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988 },
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005989 { /* MCP51 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005990 PCI_DEVICE(0x10DE, 0x0269),
5991 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_STATISTICS_V1|DEV_NEED_LOW_POWER_FIX,
Manfred Spraul9992d4a2005-06-05 17:36:11 +02005992 },
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005993 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005994 PCI_DEVICE(0x10DE, 0x0372),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005995 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02005996 },
5997 { /* MCP55 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00005998 PCI_DEVICE(0x10DE, 0x0373),
Mike Ditto7b5e0782010-07-25 21:54:28 -07005999 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_VLAN|DEV_HAS_MSI|DEV_HAS_MSI_X|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_NEED_TX_LIMIT|DEV_NEED_MSI_FIX,
Manfred Spraulf49d16e2005-06-26 11:36:52 +02006000 },
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006001 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006002 PCI_DEVICE(0x10DE, 0x03E5),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006003 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006004 },
6005 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006006 PCI_DEVICE(0x10DE, 0x03E6),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006007 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006008 },
6009 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006010 PCI_DEVICE(0x10DE, 0x03EE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006011 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006012 },
6013 { /* MCP61 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006014 PCI_DEVICE(0x10DE, 0x03EF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006015 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006016 },
6017 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006018 PCI_DEVICE(0x10DE, 0x0450),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006019 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006020 },
6021 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006022 PCI_DEVICE(0x10DE, 0x0451),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006023 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006024 },
6025 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006026 PCI_DEVICE(0x10DE, 0x0452),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006027 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006028 },
6029 { /* MCP65 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006030 PCI_DEVICE(0x10DE, 0x0453),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006031 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_NEED_TX_LIMIT|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullac99ce7e2006-06-10 22:48:28 -04006032 },
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006033 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006034 PCI_DEVICE(0x10DE, 0x054C),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006035 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006036 },
6037 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006038 PCI_DEVICE(0x10DE, 0x054D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006039 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006040 },
6041 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006042 PCI_DEVICE(0x10DE, 0x054E),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006043 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006044 },
6045 { /* MCP67 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006046 PCI_DEVICE(0x10DE, 0x054F),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006047 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdullaf4344842006-11-06 00:43:40 -08006048 },
Ayaz Abdulla13986612007-07-22 20:43:26 -04006049 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006050 PCI_DEVICE(0x10DE, 0x07DC),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006051 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006052 },
6053 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006054 PCI_DEVICE(0x10DE, 0x07DD),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006055 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006056 },
6057 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006058 PCI_DEVICE(0x10DE, 0x07DE),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006059 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006060 },
6061 { /* MCP73 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006062 PCI_DEVICE(0x10DE, 0x07DF),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006063 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_HIGH_DMA|DEV_HAS_POWER_CNTRL|DEV_HAS_MSI|DEV_HAS_PAUSEFRAME_TX_V1|DEV_HAS_STATISTICS_V12|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_MSI_FIX,
Ayaz Abdulla13986612007-07-22 20:43:26 -04006064 },
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006065 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006066 PCI_DEVICE(0x10DE, 0x0760),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006067 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006068 },
6069 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006070 PCI_DEVICE(0x10DE, 0x0761),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006071 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006072 },
6073 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006074 PCI_DEVICE(0x10DE, 0x0762),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006075 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006076 },
6077 { /* MCP77 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006078 PCI_DEVICE(0x10DE, 0x0763),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006079 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V2|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_MGMT_UNIT|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla96fd4cd2007-10-25 03:36:42 -04006080 },
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006081 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006082 PCI_DEVICE(0x10DE, 0x0AB0),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006083 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006084 },
6085 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006086 PCI_DEVICE(0x10DE, 0x0AB1),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006087 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006088 },
6089 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006090 PCI_DEVICE(0x10DE, 0x0AB2),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006091 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006092 },
6093 { /* MCP79 Ethernet Controller */
Ayaz Abdulla3c2e1c12009-06-03 15:05:17 +00006094 PCI_DEVICE(0x10DE, 0x0AB3),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006095 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_NEED_TX_LIMIT2|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX|DEV_NEED_MSI_FIX,
Ayaz Abdulla490dde82007-11-23 20:54:01 -05006096 },
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006097 { /* MCP89 Ethernet Controller */
6098 PCI_DEVICE(0x10DE, 0x0D7D),
Mike Ditto7b5e0782010-07-25 21:54:28 -07006099 .driver_data = DEV_NEED_LINKTIMER|DEV_HAS_LARGEDESC|DEV_HAS_CHECKSUM|DEV_HAS_HIGH_DMA|DEV_HAS_MSI|DEV_HAS_POWER_CNTRL|DEV_HAS_PAUSEFRAME_TX_V3|DEV_HAS_STATISTICS_V123|DEV_HAS_TEST_EXTENDED|DEV_HAS_CORRECT_MACADDR|DEV_HAS_COLLISION_FIX|DEV_HAS_GEAR_MODE|DEV_NEED_PHY_INIT_FIX,
Ayaz Abdulla3df81c42009-06-03 15:05:35 +00006100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101 {0,},
6102};
6103
6104static struct pci_driver driver = {
Jeff Garzik3f88ce42007-10-16 04:09:09 -04006105 .name = DRV_NAME,
6106 .id_table = pci_tbl,
6107 .probe = nv_probe,
6108 .remove = __devexit_p(nv_remove),
Tobias Diedrichf735a2a2008-05-18 15:02:37 +02006109 .shutdown = nv_shutdown,
Rafael J. Wysockidba5a682011-01-07 11:12:05 +00006110 .driver.pm = NV_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111};
6112
Linus Torvalds1da177e2005-04-16 15:20:36 -07006113static int __init init_nic(void)
6114{
Jeff Garzik29917622006-08-19 17:48:59 -04006115 return pci_register_driver(&driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006116}
6117
6118static void __exit exit_nic(void)
6119{
6120 pci_unregister_driver(&driver);
6121}
6122
6123module_param(max_interrupt_work, int, 0);
6124MODULE_PARM_DESC(max_interrupt_work, "forcedeth maximum events handled per interrupt");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006125module_param(optimization_mode, int, 0);
Ayaz Abdulla9e184762009-03-05 08:02:18 +00006126MODULE_PARM_DESC(optimization_mode, "In throughput mode (0), every tx & rx packet will generate an interrupt. In CPU mode (1), interrupts are controlled by a timer. In dynamic mode (2), the mode toggles between throughput and CPU mode based on network load.");
Ayaz Abdullaa971c322005-11-11 08:30:38 -05006127module_param(poll_interval, int, 0);
6128MODULE_PARM_DESC(poll_interval, "Interval determines how frequent timer interrupt is generated by [(time_in_micro_secs * 100) / (2^10)]. Min is 0 and Max is 65535.");
Ayaz Abdulla69fe3fd2006-06-10 22:48:18 -04006129module_param(msi, int, 0);
6130MODULE_PARM_DESC(msi, "MSI interrupts are enabled by setting to 1 and disabled by setting to 0.");
6131module_param(msix, int, 0);
6132MODULE_PARM_DESC(msix, "MSIX interrupts are enabled by setting to 1 and disabled by setting to 0.");
6133module_param(dma_64bit, int, 0);
6134MODULE_PARM_DESC(dma_64bit, "High DMA is enabled by setting to 1 and disabled by setting to 0.");
Ayaz Abdulla9f3f7912008-04-23 14:37:30 -04006135module_param(phy_cross, int, 0);
6136MODULE_PARM_DESC(phy_cross, "Phy crossover detection for Realtek 8201 phy is enabled by setting to 1 and disabled by setting to 0.");
Ed Swierk5a9a8e32009-06-02 00:19:52 -07006137module_param(phy_power_down, int, 0);
6138MODULE_PARM_DESC(phy_power_down, "Power down phy and disable link when interface is down (1), or leave phy powered up (0).");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006139
6140MODULE_AUTHOR("Manfred Spraul <manfred@colorfullife.com>");
6141MODULE_DESCRIPTION("Reverse Engineered nForce ethernet driver");
6142MODULE_LICENSE("GPL");
6143
6144MODULE_DEVICE_TABLE(pci, pci_tbl);
6145
6146module_init(init_nic);
6147module_exit(exit_nic);