blob: 4ccf48e396dfd1529f4114fec7ae9c2d8829efbf [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujithcee075a2009-03-13 09:07:23 +05302 * Copyright (c) 2008-2009 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
19#define BITS_PER_BYTE 8
20#define OFDM_PLCP_BITS 22
21#define HT_RC_2_MCS(_rc) ((_rc) & 0x0f)
22#define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
23#define L_STF 8
24#define L_LTF 8
25#define L_SIG 4
26#define HT_SIG 8
27#define HT_STF 4
28#define HT_LTF(_ns) (4 * (_ns))
29#define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30#define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31#define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32#define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
33
34#define OFDM_SIFS_TIME 16
35
36static u32 bits_per_symbol[][2] = {
37 /* 20MHz 40MHz */
38 { 26, 54 }, /* 0: BPSK */
39 { 52, 108 }, /* 1: QPSK 1/2 */
40 { 78, 162 }, /* 2: QPSK 3/4 */
41 { 104, 216 }, /* 3: 16-QAM 1/2 */
42 { 156, 324 }, /* 4: 16-QAM 3/4 */
43 { 208, 432 }, /* 5: 64-QAM 2/3 */
44 { 234, 486 }, /* 6: 64-QAM 3/4 */
45 { 260, 540 }, /* 7: 64-QAM 5/6 */
46 { 52, 108 }, /* 8: BPSK */
47 { 104, 216 }, /* 9: QPSK 1/2 */
48 { 156, 324 }, /* 10: QPSK 3/4 */
49 { 208, 432 }, /* 11: 16-QAM 1/2 */
50 { 312, 648 }, /* 12: 16-QAM 3/4 */
51 { 416, 864 }, /* 13: 64-QAM 2/3 */
52 { 468, 972 }, /* 14: 64-QAM 3/4 */
53 { 520, 1080 }, /* 15: 64-QAM 5/6 */
54};
55
56#define IS_HT_RATE(_rate) ((_rate) & 0x80)
57
Sujithc37452b2009-03-09 09:31:57 +053058static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
59 struct ath_atx_tid *tid,
60 struct list_head *bf_head);
Sujithe8324352009-01-16 21:38:42 +053061static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
62 struct list_head *bf_q,
63 int txok, int sendbar);
64static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
65 struct list_head *head);
66static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf);
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +053067static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
68 int txok);
69static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +053070 int nbad, int txok, bool update_rc);
Sujithe8324352009-01-16 21:38:42 +053071
72/*********************/
73/* Aggregation logic */
74/*********************/
75
76static int ath_aggr_query(struct ath_softc *sc, struct ath_node *an, u8 tidno)
77{
78 struct ath_atx_tid *tid;
79 tid = ATH_AN_2_TID(an, tidno);
80
81 if (tid->state & AGGR_ADDBA_COMPLETE ||
82 tid->state & AGGR_ADDBA_PROGRESS)
83 return 1;
84 else
85 return 0;
86}
87
88static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
89{
90 struct ath_atx_ac *ac = tid->ac;
91
92 if (tid->paused)
93 return;
94
95 if (tid->sched)
96 return;
97
98 tid->sched = true;
99 list_add_tail(&tid->list, &ac->tid_q);
100
101 if (ac->sched)
102 return;
103
104 ac->sched = true;
105 list_add_tail(&ac->list, &txq->axq_acq);
106}
107
108static void ath_tx_pause_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
109{
110 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
111
112 spin_lock_bh(&txq->axq_lock);
113 tid->paused++;
114 spin_unlock_bh(&txq->axq_lock);
115}
116
117static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
118{
119 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
120
121 ASSERT(tid->paused > 0);
122 spin_lock_bh(&txq->axq_lock);
123
124 tid->paused--;
125
126 if (tid->paused > 0)
127 goto unlock;
128
129 if (list_empty(&tid->buf_q))
130 goto unlock;
131
132 ath_tx_queue_tid(txq, tid);
133 ath_txq_schedule(sc, txq);
134unlock:
135 spin_unlock_bh(&txq->axq_lock);
136}
137
138static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
139{
140 struct ath_txq *txq = &sc->tx.txq[tid->ac->qnum];
141 struct ath_buf *bf;
142 struct list_head bf_head;
143 INIT_LIST_HEAD(&bf_head);
144
145 ASSERT(tid->paused > 0);
146 spin_lock_bh(&txq->axq_lock);
147
148 tid->paused--;
149
150 if (tid->paused > 0) {
151 spin_unlock_bh(&txq->axq_lock);
152 return;
153 }
154
155 while (!list_empty(&tid->buf_q)) {
156 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
157 ASSERT(!bf_isretried(bf));
Sujithd43f30152009-01-16 21:38:53 +0530158 list_move_tail(&bf->list, &bf_head);
Sujithc37452b2009-03-09 09:31:57 +0530159 ath_tx_send_ht_normal(sc, txq, tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530160 }
161
162 spin_unlock_bh(&txq->axq_lock);
163}
164
165static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
166 int seqno)
167{
168 int index, cindex;
169
170 index = ATH_BA_INDEX(tid->seq_start, seqno);
171 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
172
173 tid->tx_buf[cindex] = NULL;
174
175 while (tid->baw_head != tid->baw_tail && !tid->tx_buf[tid->baw_head]) {
176 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
177 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
178 }
179}
180
181static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
182 struct ath_buf *bf)
183{
184 int index, cindex;
185
186 if (bf_isretried(bf))
187 return;
188
189 index = ATH_BA_INDEX(tid->seq_start, bf->bf_seqno);
190 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
191
192 ASSERT(tid->tx_buf[cindex] == NULL);
193 tid->tx_buf[cindex] = bf;
194
195 if (index >= ((tid->baw_tail - tid->baw_head) &
196 (ATH_TID_MAX_BUFS - 1))) {
197 tid->baw_tail = cindex;
198 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
199 }
200}
201
202/*
203 * TODO: For frame(s) that are in the retry state, we will reuse the
204 * sequence number(s) without setting the retry bit. The
205 * alternative is to give up on these and BAR the receiver's window
206 * forward.
207 */
208static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
209 struct ath_atx_tid *tid)
210
211{
212 struct ath_buf *bf;
213 struct list_head bf_head;
214 INIT_LIST_HEAD(&bf_head);
215
216 for (;;) {
217 if (list_empty(&tid->buf_q))
218 break;
Sujithe8324352009-01-16 21:38:42 +0530219
Sujithd43f30152009-01-16 21:38:53 +0530220 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
221 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530222
223 if (bf_isretried(bf))
224 ath_tx_update_baw(sc, tid, bf->bf_seqno);
225
226 spin_unlock(&txq->axq_lock);
227 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
228 spin_lock(&txq->axq_lock);
229 }
230
231 tid->seq_next = tid->seq_start;
232 tid->baw_tail = tid->baw_head;
233}
234
235static void ath_tx_set_retry(struct ath_softc *sc, struct ath_buf *bf)
236{
237 struct sk_buff *skb;
238 struct ieee80211_hdr *hdr;
239
240 bf->bf_state.bf_type |= BUF_RETRY;
241 bf->bf_retries++;
242
243 skb = bf->bf_mpdu;
244 hdr = (struct ieee80211_hdr *)skb->data;
245 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
246}
247
Sujithd43f30152009-01-16 21:38:53 +0530248static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
249{
250 struct ath_buf *tbf;
251
252 spin_lock_bh(&sc->tx.txbuflock);
253 ASSERT(!list_empty((&sc->tx.txbuf)));
254 tbf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
255 list_del(&tbf->list);
256 spin_unlock_bh(&sc->tx.txbuflock);
257
258 ATH_TXBUF_RESET(tbf);
259
260 tbf->bf_mpdu = bf->bf_mpdu;
261 tbf->bf_buf_addr = bf->bf_buf_addr;
262 *(tbf->bf_desc) = *(bf->bf_desc);
263 tbf->bf_state = bf->bf_state;
264 tbf->bf_dmacontext = bf->bf_dmacontext;
265
266 return tbf;
267}
268
269static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
270 struct ath_buf *bf, struct list_head *bf_q,
271 int txok)
Sujithe8324352009-01-16 21:38:42 +0530272{
273 struct ath_node *an = NULL;
274 struct sk_buff *skb;
Sujith1286ec62009-01-27 13:30:37 +0530275 struct ieee80211_sta *sta;
276 struct ieee80211_hdr *hdr;
Sujithe8324352009-01-16 21:38:42 +0530277 struct ath_atx_tid *tid = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530278 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +0530279 struct ath_desc *ds = bf_last->bf_desc;
Sujithe8324352009-01-16 21:38:42 +0530280 struct list_head bf_head, bf_pending;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530281 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
Sujithe8324352009-01-16 21:38:42 +0530282 u32 ba[WME_BA_BMP_SIZE >> 5];
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530283 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
284 bool rc_update = true;
Sujithe8324352009-01-16 21:38:42 +0530285
Sujitha22be222009-03-30 15:28:36 +0530286 skb = bf->bf_mpdu;
Sujith1286ec62009-01-27 13:30:37 +0530287 hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +0530288
Sujith1286ec62009-01-27 13:30:37 +0530289 rcu_read_lock();
290
291 sta = ieee80211_find_sta(sc->hw, hdr->addr1);
292 if (!sta) {
293 rcu_read_unlock();
294 return;
Sujithe8324352009-01-16 21:38:42 +0530295 }
296
Sujith1286ec62009-01-27 13:30:37 +0530297 an = (struct ath_node *)sta->drv_priv;
298 tid = ATH_AN_2_TID(an, bf->bf_tidno);
299
Sujithe8324352009-01-16 21:38:42 +0530300 isaggr = bf_isaggr(bf);
Sujithd43f30152009-01-16 21:38:53 +0530301 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530302
Sujithd43f30152009-01-16 21:38:53 +0530303 if (isaggr && txok) {
304 if (ATH_DS_TX_BA(ds)) {
305 seq_st = ATH_DS_BA_SEQ(ds);
306 memcpy(ba, ATH_DS_BA_BITMAP(ds),
307 WME_BA_BMP_SIZE >> 3);
Sujithe8324352009-01-16 21:38:42 +0530308 } else {
Sujithd43f30152009-01-16 21:38:53 +0530309 /*
310 * AR5416 can become deaf/mute when BA
311 * issue happens. Chip needs to be reset.
312 * But AP code may have sychronization issues
313 * when perform internal reset in this routine.
314 * Only enable reset in STA mode for now.
315 */
Sujith2660b812009-02-09 13:27:26 +0530316 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
Sujithd43f30152009-01-16 21:38:53 +0530317 needreset = 1;
Sujithe8324352009-01-16 21:38:42 +0530318 }
319 }
320
321 INIT_LIST_HEAD(&bf_pending);
322 INIT_LIST_HEAD(&bf_head);
323
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530324 nbad = ath_tx_num_badfrms(sc, bf, txok);
Sujithe8324352009-01-16 21:38:42 +0530325 while (bf) {
326 txfail = txpending = 0;
327 bf_next = bf->bf_next;
328
329 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, bf->bf_seqno))) {
330 /* transmit completion, subframe is
331 * acked by block ack */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530332 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530333 } else if (!isaggr && txok) {
334 /* transmit completion */
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530335 acked_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530336 } else {
Sujithe8324352009-01-16 21:38:42 +0530337 if (!(tid->state & AGGR_CLEANUP) &&
338 ds->ds_txstat.ts_flags != ATH9K_TX_SW_ABORTED) {
339 if (bf->bf_retries < ATH_MAX_SW_RETRIES) {
340 ath_tx_set_retry(sc, bf);
341 txpending = 1;
342 } else {
343 bf->bf_state.bf_type |= BUF_XRETRY;
344 txfail = 1;
345 sendbar = 1;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +0530346 txfail_cnt++;
Sujithe8324352009-01-16 21:38:42 +0530347 }
348 } else {
349 /*
350 * cleanup in progress, just fail
351 * the un-acked sub-frames
352 */
353 txfail = 1;
354 }
355 }
356
357 if (bf_next == NULL) {
Vasanthakumar Thiagarajancbfe89c2009-06-24 18:58:47 +0530358 /*
359 * Make sure the last desc is reclaimed if it
360 * not a holding desc.
361 */
362 if (!bf_last->bf_stale)
363 list_move_tail(&bf->list, &bf_head);
364 else
365 INIT_LIST_HEAD(&bf_head);
Sujithe8324352009-01-16 21:38:42 +0530366 } else {
367 ASSERT(!list_empty(bf_q));
Sujithd43f30152009-01-16 21:38:53 +0530368 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530369 }
370
371 if (!txpending) {
372 /*
373 * complete the acked-ones/xretried ones; update
374 * block-ack window
375 */
376 spin_lock_bh(&txq->axq_lock);
377 ath_tx_update_baw(sc, tid, bf->bf_seqno);
378 spin_unlock_bh(&txq->axq_lock);
379
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +0530380 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
381 ath_tx_rc_status(bf, ds, nbad, txok, true);
382 rc_update = false;
383 } else {
384 ath_tx_rc_status(bf, ds, nbad, txok, false);
385 }
386
Sujithe8324352009-01-16 21:38:42 +0530387 ath_tx_complete_buf(sc, bf, &bf_head, !txfail, sendbar);
388 } else {
Sujithd43f30152009-01-16 21:38:53 +0530389 /* retry the un-acked ones */
Sujitha119cc42009-03-30 15:28:38 +0530390 if (bf->bf_next == NULL && bf_last->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +0530391 struct ath_buf *tbf;
392
Sujithd43f30152009-01-16 21:38:53 +0530393 tbf = ath_clone_txbuf(sc, bf_last);
394 ath9k_hw_cleartxdesc(sc->sc_ah, tbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530395 list_add_tail(&tbf->list, &bf_head);
396 } else {
397 /*
398 * Clear descriptor status words for
399 * software retry
400 */
Sujithd43f30152009-01-16 21:38:53 +0530401 ath9k_hw_cleartxdesc(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530402 }
403
404 /*
405 * Put this buffer to the temporary pending
406 * queue to retain ordering
407 */
408 list_splice_tail_init(&bf_head, &bf_pending);
409 }
410
411 bf = bf_next;
412 }
413
414 if (tid->state & AGGR_CLEANUP) {
Sujithe8324352009-01-16 21:38:42 +0530415 if (tid->baw_head == tid->baw_tail) {
416 tid->state &= ~AGGR_ADDBA_COMPLETE;
417 tid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530418 tid->state &= ~AGGR_CLEANUP;
419
420 /* send buffered frames as singles */
421 ath_tx_flush_tid(sc, tid);
Sujithd43f30152009-01-16 21:38:53 +0530422 }
Sujith1286ec62009-01-27 13:30:37 +0530423 rcu_read_unlock();
Sujithe8324352009-01-16 21:38:42 +0530424 return;
425 }
426
Sujithd43f30152009-01-16 21:38:53 +0530427 /* prepend un-acked frames to the beginning of the pending frame queue */
Sujithe8324352009-01-16 21:38:42 +0530428 if (!list_empty(&bf_pending)) {
429 spin_lock_bh(&txq->axq_lock);
430 list_splice(&bf_pending, &tid->buf_q);
431 ath_tx_queue_tid(txq, tid);
432 spin_unlock_bh(&txq->axq_lock);
433 }
434
Sujith1286ec62009-01-27 13:30:37 +0530435 rcu_read_unlock();
436
Sujithe8324352009-01-16 21:38:42 +0530437 if (needreset)
438 ath_reset(sc, false);
Sujithe8324352009-01-16 21:38:42 +0530439}
440
441static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
442 struct ath_atx_tid *tid)
443{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400444 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530445 struct sk_buff *skb;
446 struct ieee80211_tx_info *tx_info;
447 struct ieee80211_tx_rate *rates;
448 struct ath_tx_info_priv *tx_info_priv;
Sujithd43f30152009-01-16 21:38:53 +0530449 u32 max_4ms_framelen, frmlen;
Sujithe8324352009-01-16 21:38:42 +0530450 u16 aggr_limit, legacy = 0, maxampdu;
451 int i;
452
Sujitha22be222009-03-30 15:28:36 +0530453 skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +0530454 tx_info = IEEE80211_SKB_CB(skb);
455 rates = tx_info->control.rates;
Sujithd43f30152009-01-16 21:38:53 +0530456 tx_info_priv = (struct ath_tx_info_priv *)tx_info->rate_driver_data[0];
Sujithe8324352009-01-16 21:38:42 +0530457
458 /*
459 * Find the lowest frame length among the rate series that will have a
460 * 4ms transmit duration.
461 * TODO - TXOP limit needs to be considered.
462 */
463 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
464
465 for (i = 0; i < 4; i++) {
466 if (rates[i].count) {
467 if (!WLAN_RC_PHY_HT(rate_table->info[rates[i].idx].phy)) {
468 legacy = 1;
469 break;
470 }
471
Sujithd43f30152009-01-16 21:38:53 +0530472 frmlen = rate_table->info[rates[i].idx].max_4ms_framelen;
473 max_4ms_framelen = min(max_4ms_framelen, frmlen);
Sujithe8324352009-01-16 21:38:42 +0530474 }
475 }
476
477 /*
478 * limit aggregate size by the minimum rate if rate selected is
479 * not a probe rate, if rate selected is a probe rate then
480 * avoid aggregation of this packet.
481 */
482 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
483 return 0;
484
Sujithd43f30152009-01-16 21:38:53 +0530485 aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_DEFAULT);
Sujithe8324352009-01-16 21:38:42 +0530486
487 /*
488 * h/w can accept aggregates upto 16 bit lengths (65535).
489 * The IE, however can hold upto 65536, which shows up here
490 * as zero. Ignore 65536 since we are constrained by hw.
491 */
492 maxampdu = tid->an->maxampdu;
493 if (maxampdu)
494 aggr_limit = min(aggr_limit, maxampdu);
495
496 return aggr_limit;
497}
498
499/*
Sujithd43f30152009-01-16 21:38:53 +0530500 * Returns the number of delimiters to be added to
Sujithe8324352009-01-16 21:38:42 +0530501 * meet the minimum required mpdudensity.
Sujithd43f30152009-01-16 21:38:53 +0530502 * caller should make sure that the rate is HT rate .
Sujithe8324352009-01-16 21:38:42 +0530503 */
504static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
505 struct ath_buf *bf, u16 frmlen)
506{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -0400507 const struct ath_rate_table *rt = sc->cur_rate_table;
Sujithe8324352009-01-16 21:38:42 +0530508 struct sk_buff *skb = bf->bf_mpdu;
509 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
510 u32 nsymbits, nsymbols, mpdudensity;
511 u16 minlen;
512 u8 rc, flags, rix;
513 int width, half_gi, ndelim, mindelim;
514
515 /* Select standard number of delimiters based on frame length alone */
516 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
517
518 /*
519 * If encryption enabled, hardware requires some more padding between
520 * subframes.
521 * TODO - this could be improved to be dependent on the rate.
522 * The hardware can keep up at lower rates, but not higher rates
523 */
524 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR)
525 ndelim += ATH_AGGR_ENCRYPTDELIM;
526
527 /*
528 * Convert desired mpdu density from microeconds to bytes based
529 * on highest rate in rate series (i.e. first rate) to determine
530 * required minimum length for subframe. Take into account
531 * whether high rate is 20 or 40Mhz and half or full GI.
532 */
533 mpdudensity = tid->an->mpdudensity;
534
535 /*
536 * If there is no mpdu density restriction, no further calculation
537 * is needed.
538 */
539 if (mpdudensity == 0)
540 return ndelim;
541
542 rix = tx_info->control.rates[0].idx;
543 flags = tx_info->control.rates[0].flags;
544 rc = rt->info[rix].ratecode;
545 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
546 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
547
548 if (half_gi)
549 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(mpdudensity);
550 else
551 nsymbols = NUM_SYMBOLS_PER_USEC(mpdudensity);
552
553 if (nsymbols == 0)
554 nsymbols = 1;
555
556 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
557 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
558
Sujithe8324352009-01-16 21:38:42 +0530559 if (frmlen < minlen) {
Sujithe8324352009-01-16 21:38:42 +0530560 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
561 ndelim = max(mindelim, ndelim);
562 }
563
564 return ndelim;
565}
566
567static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
Sujithd43f30152009-01-16 21:38:53 +0530568 struct ath_atx_tid *tid,
569 struct list_head *bf_q)
Sujithe8324352009-01-16 21:38:42 +0530570{
571#define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
Sujithd43f30152009-01-16 21:38:53 +0530572 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
573 int rl = 0, nframes = 0, ndelim, prev_al = 0;
Sujithe8324352009-01-16 21:38:42 +0530574 u16 aggr_limit = 0, al = 0, bpad = 0,
575 al_delta, h_baw = tid->baw_size / 2;
576 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
Sujithe8324352009-01-16 21:38:42 +0530577
578 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
579
580 do {
581 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
582
Sujithd43f30152009-01-16 21:38:53 +0530583 /* do not step over block-ack window */
Sujithe8324352009-01-16 21:38:42 +0530584 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno)) {
585 status = ATH_AGGR_BAW_CLOSED;
586 break;
587 }
588
589 if (!rl) {
590 aggr_limit = ath_lookup_rate(sc, bf, tid);
591 rl = 1;
592 }
593
Sujithd43f30152009-01-16 21:38:53 +0530594 /* do not exceed aggregation limit */
Sujithe8324352009-01-16 21:38:42 +0530595 al_delta = ATH_AGGR_DELIM_SZ + bf->bf_frmlen;
596
Sujithd43f30152009-01-16 21:38:53 +0530597 if (nframes &&
598 (aggr_limit < (al + bpad + al_delta + prev_al))) {
Sujithe8324352009-01-16 21:38:42 +0530599 status = ATH_AGGR_LIMITED;
600 break;
601 }
602
Sujithd43f30152009-01-16 21:38:53 +0530603 /* do not exceed subframe limit */
604 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
Sujithe8324352009-01-16 21:38:42 +0530605 status = ATH_AGGR_LIMITED;
606 break;
607 }
Sujithd43f30152009-01-16 21:38:53 +0530608 nframes++;
Sujithe8324352009-01-16 21:38:42 +0530609
Sujithd43f30152009-01-16 21:38:53 +0530610 /* add padding for previous frame to aggregation length */
Sujithe8324352009-01-16 21:38:42 +0530611 al += bpad + al_delta;
612
613 /*
614 * Get the delimiters needed to meet the MPDU
615 * density for this node.
616 */
617 ndelim = ath_compute_num_delims(sc, tid, bf_first, bf->bf_frmlen);
Sujithe8324352009-01-16 21:38:42 +0530618 bpad = PADBYTES(al_delta) + (ndelim << 2);
619
620 bf->bf_next = NULL;
Sujithd43f30152009-01-16 21:38:53 +0530621 bf->bf_desc->ds_link = 0;
Sujithe8324352009-01-16 21:38:42 +0530622
Sujithd43f30152009-01-16 21:38:53 +0530623 /* link buffers of this frame to the aggregate */
Sujithe8324352009-01-16 21:38:42 +0530624 ath_tx_addto_baw(sc, tid, bf);
Sujithd43f30152009-01-16 21:38:53 +0530625 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
626 list_move_tail(&bf->list, bf_q);
Sujithe8324352009-01-16 21:38:42 +0530627 if (bf_prev) {
628 bf_prev->bf_next = bf;
Sujithd43f30152009-01-16 21:38:53 +0530629 bf_prev->bf_desc->ds_link = bf->bf_daddr;
Sujithe8324352009-01-16 21:38:42 +0530630 }
631 bf_prev = bf;
Sujithe8324352009-01-16 21:38:42 +0530632 } while (!list_empty(&tid->buf_q));
633
634 bf_first->bf_al = al;
635 bf_first->bf_nframes = nframes;
Sujithd43f30152009-01-16 21:38:53 +0530636
Sujithe8324352009-01-16 21:38:42 +0530637 return status;
638#undef PADBYTES
639}
640
641static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
642 struct ath_atx_tid *tid)
643{
Sujithd43f30152009-01-16 21:38:53 +0530644 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +0530645 enum ATH_AGGR_STATUS status;
646 struct list_head bf_q;
Sujithe8324352009-01-16 21:38:42 +0530647
648 do {
649 if (list_empty(&tid->buf_q))
650 return;
651
652 INIT_LIST_HEAD(&bf_q);
653
Sujithd43f30152009-01-16 21:38:53 +0530654 status = ath_tx_form_aggr(sc, tid, &bf_q);
Sujithe8324352009-01-16 21:38:42 +0530655
656 /*
Sujithd43f30152009-01-16 21:38:53 +0530657 * no frames picked up to be aggregated;
658 * block-ack window is not open.
Sujithe8324352009-01-16 21:38:42 +0530659 */
660 if (list_empty(&bf_q))
661 break;
662
663 bf = list_first_entry(&bf_q, struct ath_buf, list);
Sujithd43f30152009-01-16 21:38:53 +0530664 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
Sujithe8324352009-01-16 21:38:42 +0530665
Sujithd43f30152009-01-16 21:38:53 +0530666 /* if only one frame, send as non-aggregate */
Sujithe8324352009-01-16 21:38:42 +0530667 if (bf->bf_nframes == 1) {
Sujithe8324352009-01-16 21:38:42 +0530668 bf->bf_state.bf_type &= ~BUF_AGGR;
Sujithd43f30152009-01-16 21:38:53 +0530669 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530670 ath_buf_set_rate(sc, bf);
671 ath_tx_txqaddbuf(sc, txq, &bf_q);
672 continue;
673 }
674
Sujithd43f30152009-01-16 21:38:53 +0530675 /* setup first desc of aggregate */
Sujithe8324352009-01-16 21:38:42 +0530676 bf->bf_state.bf_type |= BUF_AGGR;
677 ath_buf_set_rate(sc, bf);
678 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, bf->bf_al);
679
Sujithd43f30152009-01-16 21:38:53 +0530680 /* anchor last desc of aggregate */
681 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
Sujithe8324352009-01-16 21:38:42 +0530682
683 txq->axq_aggr_depth++;
Sujithe8324352009-01-16 21:38:42 +0530684 ath_tx_txqaddbuf(sc, txq, &bf_q);
685
686 } while (txq->axq_depth < ATH_AGGR_MIN_QDEPTH &&
687 status != ATH_AGGR_BAW_CLOSED);
688}
689
690int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
691 u16 tid, u16 *ssn)
692{
693 struct ath_atx_tid *txtid;
694 struct ath_node *an;
695
696 an = (struct ath_node *)sta->drv_priv;
697
698 if (sc->sc_flags & SC_OP_TXAGGR) {
699 txtid = ATH_AN_2_TID(an, tid);
700 txtid->state |= AGGR_ADDBA_PROGRESS;
701 ath_tx_pause_tid(sc, txtid);
Sujithd22b0022009-01-28 11:55:45 +0530702 *ssn = txtid->seq_start;
Sujithe8324352009-01-16 21:38:42 +0530703 }
704
705 return 0;
706}
707
708int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
709{
710 struct ath_node *an = (struct ath_node *)sta->drv_priv;
711 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
712 struct ath_txq *txq = &sc->tx.txq[txtid->ac->qnum];
713 struct ath_buf *bf;
714 struct list_head bf_head;
715 INIT_LIST_HEAD(&bf_head);
716
717 if (txtid->state & AGGR_CLEANUP)
718 return 0;
719
720 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
Vasanthakumar Thiagarajan5eae6592009-06-09 15:28:21 +0530721 txtid->state &= ~AGGR_ADDBA_PROGRESS;
Sujithe8324352009-01-16 21:38:42 +0530722 txtid->addba_exchangeattempts = 0;
723 return 0;
724 }
725
726 ath_tx_pause_tid(sc, txtid);
727
728 /* drop all software retried frames and mark this TID */
729 spin_lock_bh(&txq->axq_lock);
730 while (!list_empty(&txtid->buf_q)) {
731 bf = list_first_entry(&txtid->buf_q, struct ath_buf, list);
732 if (!bf_isretried(bf)) {
733 /*
734 * NB: it's based on the assumption that
735 * software retried frame will always stay
736 * at the head of software queue.
737 */
738 break;
739 }
Sujithd43f30152009-01-16 21:38:53 +0530740 list_move_tail(&bf->list, &bf_head);
Sujithe8324352009-01-16 21:38:42 +0530741 ath_tx_update_baw(sc, txtid, bf->bf_seqno);
742 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
743 }
Sujithd43f30152009-01-16 21:38:53 +0530744 spin_unlock_bh(&txq->axq_lock);
Sujithe8324352009-01-16 21:38:42 +0530745
746 if (txtid->baw_head != txtid->baw_tail) {
Sujithe8324352009-01-16 21:38:42 +0530747 txtid->state |= AGGR_CLEANUP;
748 } else {
749 txtid->state &= ~AGGR_ADDBA_COMPLETE;
750 txtid->addba_exchangeattempts = 0;
Sujithe8324352009-01-16 21:38:42 +0530751 ath_tx_flush_tid(sc, txtid);
752 }
753
754 return 0;
755}
756
757void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
758{
759 struct ath_atx_tid *txtid;
760 struct ath_node *an;
761
762 an = (struct ath_node *)sta->drv_priv;
763
764 if (sc->sc_flags & SC_OP_TXAGGR) {
765 txtid = ATH_AN_2_TID(an, tid);
766 txtid->baw_size =
767 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
768 txtid->state |= AGGR_ADDBA_COMPLETE;
769 txtid->state &= ~AGGR_ADDBA_PROGRESS;
770 ath_tx_resume_tid(sc, txtid);
771 }
772}
773
774bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno)
775{
776 struct ath_atx_tid *txtid;
777
778 if (!(sc->sc_flags & SC_OP_TXAGGR))
779 return false;
780
781 txtid = ATH_AN_2_TID(an, tidno);
782
783 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
784 if (!(txtid->state & AGGR_ADDBA_PROGRESS) &&
785 (txtid->addba_exchangeattempts < ADDBA_EXCHANGE_ATTEMPTS)) {
786 txtid->addba_exchangeattempts++;
787 return true;
788 }
789 }
790
791 return false;
792}
793
794/********************/
795/* Queue Management */
796/********************/
797
Sujithe8324352009-01-16 21:38:42 +0530798static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
799 struct ath_txq *txq)
800{
801 struct ath_atx_ac *ac, *ac_tmp;
802 struct ath_atx_tid *tid, *tid_tmp;
803
804 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
805 list_del(&ac->list);
806 ac->sched = false;
807 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
808 list_del(&tid->list);
809 tid->sched = false;
810 ath_tid_drain(sc, txq, tid);
811 }
812 }
813}
814
815struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
816{
Sujithcbe61d82009-02-09 13:27:12 +0530817 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530818 struct ath9k_tx_queue_info qi;
819 int qnum;
820
821 memset(&qi, 0, sizeof(qi));
822 qi.tqi_subtype = subtype;
823 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
824 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
825 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
826 qi.tqi_physCompBuf = 0;
827
828 /*
829 * Enable interrupts only for EOL and DESC conditions.
830 * We mark tx descriptors to receive a DESC interrupt
831 * when a tx queue gets deep; otherwise waiting for the
832 * EOL to reap descriptors. Note that this is done to
833 * reduce interrupt load and this only defers reaping
834 * descriptors, never transmitting frames. Aside from
835 * reducing interrupts this also permits more concurrency.
836 * The only potential downside is if the tx queue backs
837 * up in which case the top half of the kernel may backup
838 * due to a lack of tx descriptors.
839 *
840 * The UAPSD queue is an exception, since we take a desc-
841 * based intr on the EOSP frames.
842 */
843 if (qtype == ATH9K_TX_QUEUE_UAPSD)
844 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
845 else
846 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
847 TXQ_FLAG_TXDESCINT_ENABLE;
848 qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
849 if (qnum == -1) {
850 /*
851 * NB: don't print a message, this happens
852 * normally on parts with too few tx queues
853 */
854 return NULL;
855 }
856 if (qnum >= ARRAY_SIZE(sc->tx.txq)) {
857 DPRINTF(sc, ATH_DBG_FATAL,
858 "qnum %u out of range, max %u!\n",
859 qnum, (unsigned int)ARRAY_SIZE(sc->tx.txq));
860 ath9k_hw_releasetxqueue(ah, qnum);
861 return NULL;
862 }
863 if (!ATH_TXQ_SETUP(sc, qnum)) {
864 struct ath_txq *txq = &sc->tx.txq[qnum];
865
866 txq->axq_qnum = qnum;
867 txq->axq_link = NULL;
868 INIT_LIST_HEAD(&txq->axq_q);
869 INIT_LIST_HEAD(&txq->axq_acq);
870 spin_lock_init(&txq->axq_lock);
871 txq->axq_depth = 0;
872 txq->axq_aggr_depth = 0;
873 txq->axq_totalqueued = 0;
874 txq->axq_linkbuf = NULL;
875 sc->tx.txqsetup |= 1<<qnum;
876 }
877 return &sc->tx.txq[qnum];
878}
879
880static int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype)
881{
882 int qnum;
883
884 switch (qtype) {
885 case ATH9K_TX_QUEUE_DATA:
886 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
887 DPRINTF(sc, ATH_DBG_FATAL,
888 "HAL AC %u out of range, max %zu!\n",
889 haltype, ARRAY_SIZE(sc->tx.hwq_map));
890 return -1;
891 }
892 qnum = sc->tx.hwq_map[haltype];
893 break;
894 case ATH9K_TX_QUEUE_BEACON:
895 qnum = sc->beacon.beaconq;
896 break;
897 case ATH9K_TX_QUEUE_CAB:
898 qnum = sc->beacon.cabq->axq_qnum;
899 break;
900 default:
901 qnum = -1;
902 }
903 return qnum;
904}
905
906struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb)
907{
908 struct ath_txq *txq = NULL;
909 int qnum;
910
911 qnum = ath_get_hal_qnum(skb_get_queue_mapping(skb), sc);
912 txq = &sc->tx.txq[qnum];
913
914 spin_lock_bh(&txq->axq_lock);
915
916 if (txq->axq_depth >= (ATH_TXBUF - 20)) {
Luis R. Rodriguezc117fa02009-03-09 22:09:41 -0400917 DPRINTF(sc, ATH_DBG_XMIT,
Sujithe8324352009-01-16 21:38:42 +0530918 "TX queue: %d is full, depth: %d\n",
919 qnum, txq->axq_depth);
920 ieee80211_stop_queue(sc->hw, skb_get_queue_mapping(skb));
921 txq->stopped = 1;
922 spin_unlock_bh(&txq->axq_lock);
923 return NULL;
924 }
925
926 spin_unlock_bh(&txq->axq_lock);
927
928 return txq;
929}
930
931int ath_txq_update(struct ath_softc *sc, int qnum,
932 struct ath9k_tx_queue_info *qinfo)
933{
Sujithcbe61d82009-02-09 13:27:12 +0530934 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +0530935 int error = 0;
936 struct ath9k_tx_queue_info qi;
937
938 if (qnum == sc->beacon.beaconq) {
939 /*
940 * XXX: for beacon queue, we just save the parameter.
941 * It will be picked up by ath_beaconq_config when
942 * it's necessary.
943 */
944 sc->beacon.beacon_qi = *qinfo;
945 return 0;
946 }
947
948 ASSERT(sc->tx.txq[qnum].axq_qnum == qnum);
949
950 ath9k_hw_get_txq_props(ah, qnum, &qi);
951 qi.tqi_aifs = qinfo->tqi_aifs;
952 qi.tqi_cwmin = qinfo->tqi_cwmin;
953 qi.tqi_cwmax = qinfo->tqi_cwmax;
954 qi.tqi_burstTime = qinfo->tqi_burstTime;
955 qi.tqi_readyTime = qinfo->tqi_readyTime;
956
957 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
958 DPRINTF(sc, ATH_DBG_FATAL,
959 "Unable to update hardware queue %u!\n", qnum);
960 error = -EIO;
961 } else {
962 ath9k_hw_resettxqueue(ah, qnum);
963 }
964
965 return error;
966}
967
968int ath_cabq_update(struct ath_softc *sc)
969{
970 struct ath9k_tx_queue_info qi;
971 int qnum = sc->beacon.cabq->axq_qnum;
Sujithe8324352009-01-16 21:38:42 +0530972
973 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
974 /*
975 * Ensure the readytime % is within the bounds.
976 */
Sujith17d79042009-02-09 13:27:03 +0530977 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
978 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
979 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
980 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
Sujithe8324352009-01-16 21:38:42 +0530981
Johannes Berg57c4d7b2009-04-23 16:10:04 +0200982 qi.tqi_readyTime = (sc->beacon_interval *
Sujithfdbf7332009-02-17 15:36:35 +0530983 sc->config.cabqReadytime) / 100;
Sujithe8324352009-01-16 21:38:42 +0530984 ath_txq_update(sc, qnum, &qi);
985
986 return 0;
987}
988
Sujith043a0402009-01-16 21:38:47 +0530989/*
990 * Drain a given TX queue (could be Beacon or Data)
991 *
992 * This assumes output has been stopped and
993 * we do not need to block ath_tx_tasklet.
994 */
995void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
Sujithe8324352009-01-16 21:38:42 +0530996{
997 struct ath_buf *bf, *lastbf;
998 struct list_head bf_head;
999
1000 INIT_LIST_HEAD(&bf_head);
1001
Sujithe8324352009-01-16 21:38:42 +05301002 for (;;) {
1003 spin_lock_bh(&txq->axq_lock);
1004
1005 if (list_empty(&txq->axq_q)) {
1006 txq->axq_link = NULL;
1007 txq->axq_linkbuf = NULL;
1008 spin_unlock_bh(&txq->axq_lock);
1009 break;
1010 }
1011
1012 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1013
Sujitha119cc42009-03-30 15:28:38 +05301014 if (bf->bf_stale) {
Sujithe8324352009-01-16 21:38:42 +05301015 list_del(&bf->list);
1016 spin_unlock_bh(&txq->axq_lock);
1017
1018 spin_lock_bh(&sc->tx.txbuflock);
1019 list_add_tail(&bf->list, &sc->tx.txbuf);
1020 spin_unlock_bh(&sc->tx.txbuflock);
1021 continue;
1022 }
1023
1024 lastbf = bf->bf_lastbf;
1025 if (!retry_tx)
1026 lastbf->bf_desc->ds_txstat.ts_flags =
1027 ATH9K_TX_SW_ABORTED;
1028
1029 /* remove ath_buf's of the same mpdu from txq */
1030 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1031 txq->axq_depth--;
1032
1033 spin_unlock_bh(&txq->axq_lock);
1034
1035 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05301036 ath_tx_complete_aggr(sc, txq, bf, &bf_head, 0);
Sujithe8324352009-01-16 21:38:42 +05301037 else
1038 ath_tx_complete_buf(sc, bf, &bf_head, 0, 0);
1039 }
1040
1041 /* flush any pending frames if aggregation is enabled */
1042 if (sc->sc_flags & SC_OP_TXAGGR) {
1043 if (!retry_tx) {
1044 spin_lock_bh(&txq->axq_lock);
1045 ath_txq_drain_pending_buffers(sc, txq);
1046 spin_unlock_bh(&txq->axq_lock);
1047 }
1048 }
1049}
1050
Sujith043a0402009-01-16 21:38:47 +05301051void ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1052{
Sujithcbe61d82009-02-09 13:27:12 +05301053 struct ath_hw *ah = sc->sc_ah;
Sujith043a0402009-01-16 21:38:47 +05301054 struct ath_txq *txq;
1055 int i, npend = 0;
1056
1057 if (sc->sc_flags & SC_OP_INVALID)
1058 return;
1059
1060 /* Stop beacon queue */
1061 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1062
1063 /* Stop data queues */
1064 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1065 if (ATH_TXQ_SETUP(sc, i)) {
1066 txq = &sc->tx.txq[i];
1067 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1068 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1069 }
1070 }
1071
1072 if (npend) {
1073 int r;
1074
1075 DPRINTF(sc, ATH_DBG_XMIT, "Unable to stop TxDMA. Reset HAL!\n");
1076
1077 spin_lock_bh(&sc->sc_resetlock);
Sujith2660b812009-02-09 13:27:26 +05301078 r = ath9k_hw_reset(ah, sc->sc_ah->curchan, true);
Sujith043a0402009-01-16 21:38:47 +05301079 if (r)
1080 DPRINTF(sc, ATH_DBG_FATAL,
Vasanthakumar Thiagarajan6b457842009-05-15 18:59:20 +05301081 "Unable to reset hardware; reset status %d\n",
Sujith043a0402009-01-16 21:38:47 +05301082 r);
1083 spin_unlock_bh(&sc->sc_resetlock);
1084 }
1085
1086 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1087 if (ATH_TXQ_SETUP(sc, i))
1088 ath_draintxq(sc, &sc->tx.txq[i], retry_tx);
1089 }
1090}
1091
Sujithe8324352009-01-16 21:38:42 +05301092void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1093{
1094 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1095 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1096}
1097
Sujithe8324352009-01-16 21:38:42 +05301098void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1099{
1100 struct ath_atx_ac *ac;
1101 struct ath_atx_tid *tid;
1102
1103 if (list_empty(&txq->axq_acq))
1104 return;
1105
1106 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1107 list_del(&ac->list);
1108 ac->sched = false;
1109
1110 do {
1111 if (list_empty(&ac->tid_q))
1112 return;
1113
1114 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid, list);
1115 list_del(&tid->list);
1116 tid->sched = false;
1117
1118 if (tid->paused)
1119 continue;
1120
1121 if ((txq->axq_depth % 2) == 0)
1122 ath_tx_sched_aggr(sc, txq, tid);
1123
1124 /*
1125 * add tid to round-robin queue if more frames
1126 * are pending for the tid
1127 */
1128 if (!list_empty(&tid->buf_q))
1129 ath_tx_queue_tid(txq, tid);
1130
1131 break;
1132 } while (!list_empty(&ac->tid_q));
1133
1134 if (!list_empty(&ac->tid_q)) {
1135 if (!ac->sched) {
1136 ac->sched = true;
1137 list_add_tail(&ac->list, &txq->axq_acq);
1138 }
1139 }
1140}
1141
1142int ath_tx_setup(struct ath_softc *sc, int haltype)
1143{
1144 struct ath_txq *txq;
1145
1146 if (haltype >= ARRAY_SIZE(sc->tx.hwq_map)) {
1147 DPRINTF(sc, ATH_DBG_FATAL,
1148 "HAL AC %u out of range, max %zu!\n",
1149 haltype, ARRAY_SIZE(sc->tx.hwq_map));
1150 return 0;
1151 }
1152 txq = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, haltype);
1153 if (txq != NULL) {
1154 sc->tx.hwq_map[haltype] = txq->axq_qnum;
1155 return 1;
1156 } else
1157 return 0;
1158}
1159
1160/***********/
1161/* TX, DMA */
1162/***********/
1163
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001164/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001165 * Insert a chain of ath_buf (descriptors) on a txq and
1166 * assume the descriptors are already chained together by caller.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001167 */
Sujith102e0572008-10-29 10:15:16 +05301168static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1169 struct list_head *head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001170{
Sujithcbe61d82009-02-09 13:27:12 +05301171 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001172 struct ath_buf *bf;
Sujith102e0572008-10-29 10:15:16 +05301173
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001174 /*
1175 * Insert the frame on the outbound list and
1176 * pass it on to the hardware.
1177 */
1178
1179 if (list_empty(head))
1180 return;
1181
1182 bf = list_first_entry(head, struct ath_buf, list);
1183
1184 list_splice_tail_init(head, &txq->axq_q);
1185 txq->axq_depth++;
1186 txq->axq_totalqueued++;
1187 txq->axq_linkbuf = list_entry(txq->axq_q.prev, struct ath_buf, list);
1188
1189 DPRINTF(sc, ATH_DBG_QUEUE,
Sujith04bd4632008-11-28 22:18:05 +05301190 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001191
1192 if (txq->axq_link == NULL) {
1193 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1194 DPRINTF(sc, ATH_DBG_XMIT,
Sujith04bd4632008-11-28 22:18:05 +05301195 "TXDP[%u] = %llx (%p)\n",
1196 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001197 } else {
1198 *txq->axq_link = bf->bf_daddr;
Sujith04bd4632008-11-28 22:18:05 +05301199 DPRINTF(sc, ATH_DBG_XMIT, "link[%u] (%p)=%llx (%p)\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001200 txq->axq_qnum, txq->axq_link,
1201 ito64(bf->bf_daddr), bf->bf_desc);
1202 }
1203 txq->axq_link = &(bf->bf_lastbf->bf_desc->ds_link);
1204 ath9k_hw_txstart(ah, txq->axq_qnum);
1205}
1206
Sujithe8324352009-01-16 21:38:42 +05301207static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
Sujithc4288392008-11-18 09:09:30 +05301208{
Sujithe8324352009-01-16 21:38:42 +05301209 struct ath_buf *bf = NULL;
Sujithc4288392008-11-18 09:09:30 +05301210
Sujithe8324352009-01-16 21:38:42 +05301211 spin_lock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301212
Sujithe8324352009-01-16 21:38:42 +05301213 if (unlikely(list_empty(&sc->tx.txbuf))) {
1214 spin_unlock_bh(&sc->tx.txbuflock);
1215 return NULL;
Sujithc4288392008-11-18 09:09:30 +05301216 }
1217
Sujithe8324352009-01-16 21:38:42 +05301218 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
1219 list_del(&bf->list);
Sujithc4288392008-11-18 09:09:30 +05301220
Sujithe8324352009-01-16 21:38:42 +05301221 spin_unlock_bh(&sc->tx.txbuflock);
Sujithc4288392008-11-18 09:09:30 +05301222
Sujithe8324352009-01-16 21:38:42 +05301223 return bf;
1224}
Sujithc4288392008-11-18 09:09:30 +05301225
Sujithe8324352009-01-16 21:38:42 +05301226static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1227 struct list_head *bf_head,
1228 struct ath_tx_control *txctl)
1229{
1230 struct ath_buf *bf;
1231
Sujithe8324352009-01-16 21:38:42 +05301232 bf = list_first_entry(bf_head, struct ath_buf, list);
1233 bf->bf_state.bf_type |= BUF_AMPDU;
1234
1235 /*
1236 * Do not queue to h/w when any of the following conditions is true:
1237 * - there are pending frames in software queue
1238 * - the TID is currently paused for ADDBA/BAR request
1239 * - seqno is not within block-ack window
1240 * - h/w queue depth exceeds low water mark
1241 */
1242 if (!list_empty(&tid->buf_q) || tid->paused ||
1243 !BAW_WITHIN(tid->seq_start, tid->baw_size, bf->bf_seqno) ||
1244 txctl->txq->axq_depth >= ATH_AGGR_MIN_QDEPTH) {
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001245 /*
Sujithe8324352009-01-16 21:38:42 +05301246 * Add this frame to software queue for scheduling later
1247 * for aggregation.
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001248 */
Sujithd43f30152009-01-16 21:38:53 +05301249 list_move_tail(&bf->list, &tid->buf_q);
Sujithe8324352009-01-16 21:38:42 +05301250 ath_tx_queue_tid(txctl->txq, tid);
1251 return;
Jouni Malinenf7a276a2008-12-15 16:02:04 +02001252 }
1253
Sujithe8324352009-01-16 21:38:42 +05301254 /* Add sub-frame to BAW */
1255 ath_tx_addto_baw(sc, tid, bf);
1256
1257 /* Queue to h/w without aggregation */
1258 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301259 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301260 ath_buf_set_rate(sc, bf);
1261 ath_tx_txqaddbuf(sc, txctl->txq, bf_head);
Sujithc4288392008-11-18 09:09:30 +05301262}
1263
Sujithc37452b2009-03-09 09:31:57 +05301264static void ath_tx_send_ht_normal(struct ath_softc *sc, struct ath_txq *txq,
1265 struct ath_atx_tid *tid,
1266 struct list_head *bf_head)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001267{
Sujithe8324352009-01-16 21:38:42 +05301268 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001269
Sujithe8324352009-01-16 21:38:42 +05301270 bf = list_first_entry(bf_head, struct ath_buf, list);
1271 bf->bf_state.bf_type &= ~BUF_AMPDU;
1272
1273 /* update starting sequence number for subsequent ADDBA request */
1274 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1275
1276 bf->bf_nframes = 1;
Sujithd43f30152009-01-16 21:38:53 +05301277 bf->bf_lastbf = bf;
Sujithe8324352009-01-16 21:38:42 +05301278 ath_buf_set_rate(sc, bf);
1279 ath_tx_txqaddbuf(sc, txq, bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001280}
1281
Sujithc37452b2009-03-09 09:31:57 +05301282static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1283 struct list_head *bf_head)
1284{
1285 struct ath_buf *bf;
1286
1287 bf = list_first_entry(bf_head, struct ath_buf, list);
1288
1289 bf->bf_lastbf = bf;
1290 bf->bf_nframes = 1;
1291 ath_buf_set_rate(sc, bf);
1292 ath_tx_txqaddbuf(sc, txq, bf_head);
1293}
1294
Sujith528f0c62008-10-29 10:14:26 +05301295static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001296{
Sujith528f0c62008-10-29 10:14:26 +05301297 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001298 enum ath9k_pkt_type htype;
1299 __le16 fc;
1300
Sujith528f0c62008-10-29 10:14:26 +05301301 hdr = (struct ieee80211_hdr *)skb->data;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001302 fc = hdr->frame_control;
1303
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001304 if (ieee80211_is_beacon(fc))
1305 htype = ATH9K_PKT_TYPE_BEACON;
1306 else if (ieee80211_is_probe_resp(fc))
1307 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1308 else if (ieee80211_is_atim(fc))
1309 htype = ATH9K_PKT_TYPE_ATIM;
1310 else if (ieee80211_is_pspoll(fc))
1311 htype = ATH9K_PKT_TYPE_PSPOLL;
1312 else
1313 htype = ATH9K_PKT_TYPE_NORMAL;
1314
1315 return htype;
1316}
1317
Sujitha8efee42008-11-18 09:07:30 +05301318static bool is_pae(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001319{
1320 struct ieee80211_hdr *hdr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001321 __le16 fc;
1322
1323 hdr = (struct ieee80211_hdr *)skb->data;
1324 fc = hdr->frame_control;
Johannes Berge6a98542008-10-21 12:40:02 +02001325
Sujitha8efee42008-11-18 09:07:30 +05301326 if (ieee80211_is_data(fc)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001327 if (ieee80211_is_nullfunc(fc) ||
Sujith528f0c62008-10-29 10:14:26 +05301328 /* Port Access Entity (IEEE 802.1X) */
1329 (skb->protocol == cpu_to_be16(ETH_P_PAE))) {
Sujitha8efee42008-11-18 09:07:30 +05301330 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001331 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001332 }
1333
Sujitha8efee42008-11-18 09:07:30 +05301334 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001335}
1336
Sujith528f0c62008-10-29 10:14:26 +05301337static int get_hw_crypto_keytype(struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001338{
Sujith528f0c62008-10-29 10:14:26 +05301339 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1340
1341 if (tx_info->control.hw_key) {
1342 if (tx_info->control.hw_key->alg == ALG_WEP)
1343 return ATH9K_KEY_TYPE_WEP;
1344 else if (tx_info->control.hw_key->alg == ALG_TKIP)
1345 return ATH9K_KEY_TYPE_TKIP;
1346 else if (tx_info->control.hw_key->alg == ALG_CCMP)
1347 return ATH9K_KEY_TYPE_AES;
1348 }
1349
1350 return ATH9K_KEY_TYPE_CLEAR;
1351}
1352
Sujith528f0c62008-10-29 10:14:26 +05301353static void assign_aggr_tid_seqno(struct sk_buff *skb,
1354 struct ath_buf *bf)
1355{
1356 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1357 struct ieee80211_hdr *hdr;
1358 struct ath_node *an;
1359 struct ath_atx_tid *tid;
1360 __le16 fc;
1361 u8 *qc;
1362
1363 if (!tx_info->control.sta)
1364 return;
1365
1366 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1367 hdr = (struct ieee80211_hdr *)skb->data;
1368 fc = hdr->frame_control;
1369
Sujith528f0c62008-10-29 10:14:26 +05301370 if (ieee80211_is_data_qos(fc)) {
1371 qc = ieee80211_get_qos_ctl(hdr);
1372 bf->bf_tidno = qc[0] & 0xf;
Sujith98deeea2008-08-11 14:05:46 +05301373 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001374
Sujithe8324352009-01-16 21:38:42 +05301375 /*
1376 * For HT capable stations, we save tidno for later use.
Senthil Balasubramaniand3a1db12008-12-22 16:31:58 +05301377 * We also override seqno set by upper layer with the one
1378 * in tx aggregation state.
1379 *
1380 * If fragmentation is on, the sequence number is
1381 * not overridden, since it has been
1382 * incremented by the fragmentation routine.
1383 *
1384 * FIXME: check if the fragmentation threshold exceeds
1385 * IEEE80211 max.
1386 */
1387 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1388 hdr->seq_ctrl = cpu_to_le16(tid->seq_next <<
1389 IEEE80211_SEQ_SEQ_SHIFT);
1390 bf->bf_seqno = tid->seq_next;
1391 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
Sujith528f0c62008-10-29 10:14:26 +05301392}
1393
1394static int setup_tx_flags(struct ath_softc *sc, struct sk_buff *skb,
1395 struct ath_txq *txq)
1396{
1397 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1398 int flags = 0;
1399
1400 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1401 flags |= ATH9K_TXDESC_INTREQ;
1402
1403 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1404 flags |= ATH9K_TXDESC_NOACK;
Sujith528f0c62008-10-29 10:14:26 +05301405
1406 return flags;
1407}
1408
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001409/*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001410 * rix - rate index
1411 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1412 * width - 0 for 20 MHz, 1 for 40 MHz
1413 * half_gi - to use 4us v/s 3.6 us for symbol time
1414 */
Sujith102e0572008-10-29 10:15:16 +05301415static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, struct ath_buf *bf,
1416 int width, int half_gi, bool shortPreamble)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001417{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001418 const struct ath_rate_table *rate_table = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001419 u32 nbits, nsymbits, duration, nsymbols;
1420 u8 rc;
1421 int streams, pktlen;
1422
Sujithcd3d39a2008-08-11 14:03:34 +05301423 pktlen = bf_isaggr(bf) ? bf->bf_al : bf->bf_frmlen;
Sujithe63835b2008-11-18 09:07:53 +05301424 rc = rate_table->info[rix].ratecode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001425
Sujithe63835b2008-11-18 09:07:53 +05301426 /* for legacy rates, use old function to compute packet duration */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001427 if (!IS_HT_RATE(rc))
Sujithe63835b2008-11-18 09:07:53 +05301428 return ath9k_hw_computetxtime(sc->sc_ah, rate_table, pktlen,
1429 rix, shortPreamble);
1430
1431 /* find number of symbols: PLCP + data */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001432 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1433 nsymbits = bits_per_symbol[HT_RC_2_MCS(rc)][width];
1434 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1435
1436 if (!half_gi)
1437 duration = SYMBOL_TIME(nsymbols);
1438 else
1439 duration = SYMBOL_TIME_HALFGI(nsymbols);
1440
Sujithe63835b2008-11-18 09:07:53 +05301441 /* addup duration for legacy/ht training and signal fields */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001442 streams = HT_RC_2_STREAMS(rc);
1443 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
Sujith102e0572008-10-29 10:15:16 +05301444
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001445 return duration;
1446}
1447
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001448static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf)
1449{
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001450 const struct ath_rate_table *rt = sc->cur_rate_table;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001451 struct ath9k_11n_rate_series series[4];
Sujith528f0c62008-10-29 10:14:26 +05301452 struct sk_buff *skb;
1453 struct ieee80211_tx_info *tx_info;
Sujitha8efee42008-11-18 09:07:30 +05301454 struct ieee80211_tx_rate *rates;
Sujith254ad0f2009-02-04 08:10:19 +05301455 struct ieee80211_hdr *hdr;
Sujithc89424d2009-01-30 14:29:28 +05301456 int i, flags = 0;
1457 u8 rix = 0, ctsrate = 0;
Sujith254ad0f2009-02-04 08:10:19 +05301458 bool is_pspoll;
Sujithe63835b2008-11-18 09:07:53 +05301459
1460 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
Sujith528f0c62008-10-29 10:14:26 +05301461
Sujitha22be222009-03-30 15:28:36 +05301462 skb = bf->bf_mpdu;
Sujith528f0c62008-10-29 10:14:26 +05301463 tx_info = IEEE80211_SKB_CB(skb);
Sujithe63835b2008-11-18 09:07:53 +05301464 rates = tx_info->control.rates;
Sujith254ad0f2009-02-04 08:10:19 +05301465 hdr = (struct ieee80211_hdr *)skb->data;
1466 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
Sujith528f0c62008-10-29 10:14:26 +05301467
Sujithc89424d2009-01-30 14:29:28 +05301468 /*
1469 * We check if Short Preamble is needed for the CTS rate by
1470 * checking the BSS's global flag.
1471 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1472 */
1473 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1474 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode |
1475 rt->info[tx_info->control.rts_cts_rate_idx].short_preamble;
1476 else
1477 ctsrate = rt->info[tx_info->control.rts_cts_rate_idx].ratecode;
Luis R. Rodriguez96742252008-12-23 15:58:38 -08001478
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001479 /*
Sujithc89424d2009-01-30 14:29:28 +05301480 * ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive.
1481 * Check the first rate in the series to decide whether RTS/CTS
1482 * or CTS-to-self has to be used.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001483 */
Sujithc89424d2009-01-30 14:29:28 +05301484 if (rates[0].flags & IEEE80211_TX_RC_USE_CTS_PROTECT)
1485 flags = ATH9K_TXDESC_CTSENA;
1486 else if (rates[0].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1487 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001488
Sujithc89424d2009-01-30 14:29:28 +05301489 /* FIXME: Handle aggregation protection */
Sujith17d79042009-02-09 13:27:03 +05301490 if (sc->config.ath_aggr_prot &&
Sujithcd3d39a2008-08-11 14:03:34 +05301491 (!bf_isaggr(bf) || (bf_isaggr(bf) && bf->bf_al < 8192))) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001492 flags = ATH9K_TXDESC_RTSENA;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001493 }
1494
Sujithe63835b2008-11-18 09:07:53 +05301495 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
Sujith2660b812009-02-09 13:27:26 +05301496 if (bf_isaggr(bf) && (bf->bf_al > sc->sc_ah->caps.rts_aggr_limit))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001497 flags &= ~(ATH9K_TXDESC_RTSENA);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001498
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001499 for (i = 0; i < 4; i++) {
Sujithe63835b2008-11-18 09:07:53 +05301500 if (!rates[i].count || (rates[i].idx < 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001501 continue;
1502
Sujitha8efee42008-11-18 09:07:30 +05301503 rix = rates[i].idx;
Sujitha8efee42008-11-18 09:07:30 +05301504 series[i].Tries = rates[i].count;
Sujith17d79042009-02-09 13:27:03 +05301505 series[i].ChSel = sc->tx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001506
Sujithc89424d2009-01-30 14:29:28 +05301507 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1508 series[i].Rate = rt->info[rix].ratecode |
1509 rt->info[rix].short_preamble;
1510 else
1511 series[i].Rate = rt->info[rix].ratecode;
1512
1513 if (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)
1514 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1515 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1516 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1517 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1518 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001519
Sujith102e0572008-10-29 10:15:16 +05301520 series[i].PktDuration = ath_pkt_duration(sc, rix, bf,
Sujitha8efee42008-11-18 09:07:30 +05301521 (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH) != 0,
1522 (rates[i].flags & IEEE80211_TX_RC_SHORT_GI),
Sujithc89424d2009-01-30 14:29:28 +05301523 (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001524 }
1525
Sujithe63835b2008-11-18 09:07:53 +05301526 /* set dur_update_en for l-sig computation except for PS-Poll frames */
Sujithc89424d2009-01-30 14:29:28 +05301527 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1528 bf->bf_lastbf->bf_desc,
Sujith254ad0f2009-02-04 08:10:19 +05301529 !is_pspoll, ctsrate,
Sujithc89424d2009-01-30 14:29:28 +05301530 0, series, 4, flags);
Sujith102e0572008-10-29 10:15:16 +05301531
Sujith17d79042009-02-09 13:27:03 +05301532 if (sc->config.ath_aggr_prot && flags)
Sujithc89424d2009-01-30 14:29:28 +05301533 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001534}
1535
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001536static int ath_tx_setup_buffer(struct ieee80211_hw *hw, struct ath_buf *bf,
Sujithe8324352009-01-16 21:38:42 +05301537 struct sk_buff *skb,
1538 struct ath_tx_control *txctl)
1539{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001540 struct ath_wiphy *aphy = hw->priv;
1541 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301542 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1543 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1544 struct ath_tx_info_priv *tx_info_priv;
1545 int hdrlen;
1546 __le16 fc;
1547
1548 tx_info_priv = kzalloc(sizeof(*tx_info_priv), GFP_ATOMIC);
1549 if (unlikely(!tx_info_priv))
1550 return -ENOMEM;
1551 tx_info->rate_driver_data[0] = tx_info_priv;
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001552 tx_info_priv->aphy = aphy;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001553 tx_info_priv->frame_type = txctl->frame_type;
Sujithe8324352009-01-16 21:38:42 +05301554 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1555 fc = hdr->frame_control;
1556
1557 ATH_TXBUF_RESET(bf);
1558
1559 bf->bf_frmlen = skb->len + FCS_LEN - (hdrlen & 3);
1560
Sujithc37452b2009-03-09 09:31:57 +05301561 if (conf_is_ht(&sc->hw->conf) && !is_pae(skb))
Sujithc656bbb2009-01-16 21:38:56 +05301562 bf->bf_state.bf_type |= BUF_HT;
Sujithe8324352009-01-16 21:38:42 +05301563
1564 bf->bf_flags = setup_tx_flags(sc, skb, txctl->txq);
1565
1566 bf->bf_keytype = get_hw_crypto_keytype(skb);
Sujithe8324352009-01-16 21:38:42 +05301567 if (bf->bf_keytype != ATH9K_KEY_TYPE_CLEAR) {
1568 bf->bf_frmlen += tx_info->control.hw_key->icv_len;
1569 bf->bf_keyix = tx_info->control.hw_key->hw_key_idx;
1570 } else {
1571 bf->bf_keyix = ATH9K_TXKEYIX_INVALID;
1572 }
1573
1574 if (ieee80211_is_data_qos(fc) && (sc->sc_flags & SC_OP_TXAGGR))
1575 assign_aggr_tid_seqno(skb, bf);
1576
1577 bf->bf_mpdu = skb;
1578
1579 bf->bf_dmacontext = dma_map_single(sc->dev, skb->data,
1580 skb->len, DMA_TO_DEVICE);
1581 if (unlikely(dma_mapping_error(sc->dev, bf->bf_dmacontext))) {
1582 bf->bf_mpdu = NULL;
Sujith675902e2009-04-13 21:56:34 +05301583 kfree(tx_info_priv);
1584 tx_info->rate_driver_data[0] = NULL;
1585 DPRINTF(sc, ATH_DBG_FATAL, "dma_mapping_error() on TX\n");
Sujithe8324352009-01-16 21:38:42 +05301586 return -ENOMEM;
1587 }
1588
1589 bf->bf_buf_addr = bf->bf_dmacontext;
1590 return 0;
1591}
1592
1593/* FIXME: tx power */
1594static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1595 struct ath_tx_control *txctl)
1596{
Sujitha22be222009-03-30 15:28:36 +05301597 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301598 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
Sujithc37452b2009-03-09 09:31:57 +05301599 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithe8324352009-01-16 21:38:42 +05301600 struct ath_node *an = NULL;
1601 struct list_head bf_head;
1602 struct ath_desc *ds;
1603 struct ath_atx_tid *tid;
Sujithcbe61d82009-02-09 13:27:12 +05301604 struct ath_hw *ah = sc->sc_ah;
Sujithe8324352009-01-16 21:38:42 +05301605 int frm_type;
Sujithc37452b2009-03-09 09:31:57 +05301606 __le16 fc;
Sujithe8324352009-01-16 21:38:42 +05301607
1608 frm_type = get_hw_packet_type(skb);
Sujithc37452b2009-03-09 09:31:57 +05301609 fc = hdr->frame_control;
Sujithe8324352009-01-16 21:38:42 +05301610
1611 INIT_LIST_HEAD(&bf_head);
1612 list_add_tail(&bf->list, &bf_head);
1613
1614 ds = bf->bf_desc;
1615 ds->ds_link = 0;
1616 ds->ds_data = bf->bf_buf_addr;
1617
1618 ath9k_hw_set11n_txdesc(ah, ds, bf->bf_frmlen, frm_type, MAX_RATE_POWER,
1619 bf->bf_keyix, bf->bf_keytype, bf->bf_flags);
1620
1621 ath9k_hw_filltxdesc(ah, ds,
1622 skb->len, /* segment length */
1623 true, /* first segment */
1624 true, /* last segment */
1625 ds); /* first descriptor */
1626
Sujithe8324352009-01-16 21:38:42 +05301627 spin_lock_bh(&txctl->txq->axq_lock);
1628
1629 if (bf_isht(bf) && (sc->sc_flags & SC_OP_TXAGGR) &&
1630 tx_info->control.sta) {
1631 an = (struct ath_node *)tx_info->control.sta->drv_priv;
1632 tid = ATH_AN_2_TID(an, bf->bf_tidno);
1633
Sujithc37452b2009-03-09 09:31:57 +05301634 if (!ieee80211_is_data_qos(fc)) {
1635 ath_tx_send_normal(sc, txctl->txq, &bf_head);
1636 goto tx_done;
1637 }
1638
Sujithe8324352009-01-16 21:38:42 +05301639 if (ath_aggr_query(sc, an, bf->bf_tidno)) {
1640 /*
1641 * Try aggregation if it's a unicast data frame
1642 * and the destination is HT capable.
1643 */
1644 ath_tx_send_ampdu(sc, tid, &bf_head, txctl);
1645 } else {
1646 /*
1647 * Send this frame as regular when ADDBA
1648 * exchange is neither complete nor pending.
1649 */
Sujithc37452b2009-03-09 09:31:57 +05301650 ath_tx_send_ht_normal(sc, txctl->txq,
1651 tid, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301652 }
1653 } else {
Sujithc37452b2009-03-09 09:31:57 +05301654 ath_tx_send_normal(sc, txctl->txq, &bf_head);
Sujithe8324352009-01-16 21:38:42 +05301655 }
1656
Sujithc37452b2009-03-09 09:31:57 +05301657tx_done:
Sujithe8324352009-01-16 21:38:42 +05301658 spin_unlock_bh(&txctl->txq->axq_lock);
1659}
1660
1661/* Upon failure caller should free skb */
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001662int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujithe8324352009-01-16 21:38:42 +05301663 struct ath_tx_control *txctl)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001664{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001665 struct ath_wiphy *aphy = hw->priv;
1666 struct ath_softc *sc = aphy->sc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001667 struct ath_buf *bf;
Sujithe8324352009-01-16 21:38:42 +05301668 int r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001669
Sujithe8324352009-01-16 21:38:42 +05301670 bf = ath_tx_get_buffer(sc);
1671 if (!bf) {
1672 DPRINTF(sc, ATH_DBG_XMIT, "TX buffers are full\n");
1673 return -1;
1674 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001675
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001676 r = ath_tx_setup_buffer(hw, bf, skb, txctl);
Sujithe8324352009-01-16 21:38:42 +05301677 if (unlikely(r)) {
1678 struct ath_txq *txq = txctl->txq;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001679
Sujithe8324352009-01-16 21:38:42 +05301680 DPRINTF(sc, ATH_DBG_FATAL, "TX mem alloc failure\n");
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001681
Sujithe8324352009-01-16 21:38:42 +05301682 /* upon ath_tx_processq() this TX queue will be resumed, we
1683 * guarantee this will happen by knowing beforehand that
1684 * we will at least have to run TX completionon one buffer
1685 * on the queue */
1686 spin_lock_bh(&txq->axq_lock);
Sujithf7a99e42009-02-17 15:36:33 +05301687 if (sc->tx.txq[txq->axq_qnum].axq_depth > 1) {
Sujithe8324352009-01-16 21:38:42 +05301688 ieee80211_stop_queue(sc->hw,
1689 skb_get_queue_mapping(skb));
1690 txq->stopped = 1;
1691 }
1692 spin_unlock_bh(&txq->axq_lock);
1693
1694 spin_lock_bh(&sc->tx.txbuflock);
1695 list_add_tail(&bf->list, &sc->tx.txbuf);
1696 spin_unlock_bh(&sc->tx.txbuflock);
1697
1698 return r;
1699 }
1700
1701 ath_tx_start_dma(sc, bf, txctl);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001702
1703 return 0;
1704}
1705
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001706void ath_tx_cabq(struct ieee80211_hw *hw, struct sk_buff *skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001707{
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001708 struct ath_wiphy *aphy = hw->priv;
1709 struct ath_softc *sc = aphy->sc;
Sujithe8324352009-01-16 21:38:42 +05301710 int hdrlen, padsize;
1711 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1712 struct ath_tx_control txctl;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001713
Sujithe8324352009-01-16 21:38:42 +05301714 memset(&txctl, 0, sizeof(struct ath_tx_control));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001715
Sujithe8324352009-01-16 21:38:42 +05301716 /*
1717 * As a temporary workaround, assign seq# here; this will likely need
1718 * to be cleaned up to work better with Beacon transmission and virtual
1719 * BSSes.
1720 */
1721 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1722 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1723 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1724 sc->tx.seq_no += 0x10;
1725 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1726 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001727 }
1728
Sujithe8324352009-01-16 21:38:42 +05301729 /* Add the padding after the header if this is not already done */
1730 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1731 if (hdrlen & 3) {
1732 padsize = hdrlen % 4;
1733 if (skb_headroom(skb) < padsize) {
1734 DPRINTF(sc, ATH_DBG_XMIT, "TX CABQ padding failed\n");
1735 dev_kfree_skb_any(skb);
1736 return;
1737 }
1738 skb_push(skb, padsize);
1739 memmove(skb->data, skb->data + padsize, hdrlen);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001740 }
1741
Sujithe8324352009-01-16 21:38:42 +05301742 txctl.txq = sc->beacon.cabq;
1743
1744 DPRINTF(sc, ATH_DBG_XMIT, "transmitting CABQ packet, skb: %p\n", skb);
1745
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001746 if (ath_tx_start(hw, skb, &txctl) != 0) {
Sujithe8324352009-01-16 21:38:42 +05301747 DPRINTF(sc, ATH_DBG_XMIT, "CABQ TX failed\n");
1748 goto exit;
1749 }
1750
1751 return;
1752exit:
1753 dev_kfree_skb_any(skb);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001754}
1755
Sujithe8324352009-01-16 21:38:42 +05301756/*****************/
1757/* TX Completion */
1758/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001759
Sujithe8324352009-01-16 21:38:42 +05301760static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301761 int tx_flags)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001762{
Sujithe8324352009-01-16 21:38:42 +05301763 struct ieee80211_hw *hw = sc->hw;
1764 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1765 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
1766 int hdrlen, padsize;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001767 int frame_type = ATH9K_NOT_INTERNAL;
Sujithe8324352009-01-16 21:38:42 +05301768
1769 DPRINTF(sc, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1770
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001771 if (tx_info_priv) {
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001772 hw = tx_info_priv->aphy->hw;
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001773 frame_type = tx_info_priv->frame_type;
1774 }
Jouni Malinenc52f33d2009-03-03 19:23:29 +02001775
Sujithe8324352009-01-16 21:38:42 +05301776 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK ||
1777 tx_info->flags & IEEE80211_TX_STAT_TX_FILTERED) {
1778 kfree(tx_info_priv);
1779 tx_info->rate_driver_data[0] = NULL;
1780 }
1781
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301782 if (tx_flags & ATH_TX_BAR)
Sujithe8324352009-01-16 21:38:42 +05301783 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
Sujithe8324352009-01-16 21:38:42 +05301784
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301785 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
Sujithe8324352009-01-16 21:38:42 +05301786 /* Frame was ACKed */
1787 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1788 }
1789
Sujithe8324352009-01-16 21:38:42 +05301790 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
1791 padsize = hdrlen & 3;
1792 if (padsize && hdrlen >= 24) {
1793 /*
1794 * Remove MAC header padding before giving the frame back to
1795 * mac80211.
1796 */
1797 memmove(skb->data + padsize, skb->data, hdrlen);
1798 skb_pull(skb, padsize);
1799 }
1800
Jouni Malinen9a23f9c2009-05-19 17:01:38 +03001801 if (sc->sc_flags & SC_OP_WAIT_FOR_TX_ACK) {
1802 sc->sc_flags &= ~SC_OP_WAIT_FOR_TX_ACK;
1803 DPRINTF(sc, ATH_DBG_PS, "Going back to sleep after having "
1804 "received TX status (0x%x)\n",
1805 sc->sc_flags & (SC_OP_WAIT_FOR_BEACON |
1806 SC_OP_WAIT_FOR_CAB |
1807 SC_OP_WAIT_FOR_PSPOLL_DATA |
1808 SC_OP_WAIT_FOR_TX_ACK));
1809 }
1810
Jouni Malinenf0ed85c2009-03-03 19:23:31 +02001811 if (frame_type == ATH9K_NOT_INTERNAL)
1812 ieee80211_tx_status(hw, skb);
1813 else
1814 ath9k_tx_status(hw, skb);
Sujithe8324352009-01-16 21:38:42 +05301815}
1816
1817static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1818 struct list_head *bf_q,
1819 int txok, int sendbar)
1820{
1821 struct sk_buff *skb = bf->bf_mpdu;
Sujithe8324352009-01-16 21:38:42 +05301822 unsigned long flags;
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301823 int tx_flags = 0;
Sujithe8324352009-01-16 21:38:42 +05301824
Sujithe8324352009-01-16 21:38:42 +05301825
1826 if (sendbar)
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301827 tx_flags = ATH_TX_BAR;
Sujithe8324352009-01-16 21:38:42 +05301828
1829 if (!txok) {
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301830 tx_flags |= ATH_TX_ERROR;
Sujithe8324352009-01-16 21:38:42 +05301831
1832 if (bf_isxretried(bf))
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301833 tx_flags |= ATH_TX_XRETRY;
Sujithe8324352009-01-16 21:38:42 +05301834 }
1835
1836 dma_unmap_single(sc->dev, bf->bf_dmacontext, skb->len, DMA_TO_DEVICE);
Vasanthakumar Thiagarajan6b2c4032009-03-20 15:27:50 +05301837 ath_tx_complete(sc, skb, tx_flags);
Sujithe8324352009-01-16 21:38:42 +05301838
1839 /*
1840 * Return the list of ath_buf of this mpdu to free queue
1841 */
1842 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1843 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1844 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1845}
1846
1847static int ath_tx_num_badfrms(struct ath_softc *sc, struct ath_buf *bf,
1848 int txok)
1849{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001850 struct ath_buf *bf_last = bf->bf_lastbf;
1851 struct ath_desc *ds = bf_last->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001852 u16 seq_st = 0;
1853 u32 ba[WME_BA_BMP_SIZE >> 5];
Sujithe8324352009-01-16 21:38:42 +05301854 int ba_index;
1855 int nbad = 0;
1856 int isaggr = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001857
Sujithe8324352009-01-16 21:38:42 +05301858 if (ds->ds_txstat.ts_flags == ATH9K_TX_SW_ABORTED)
1859 return 0;
Sujith528f0c62008-10-29 10:14:26 +05301860
Sujithcd3d39a2008-08-11 14:03:34 +05301861 isaggr = bf_isaggr(bf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001862 if (isaggr) {
Sujithe8324352009-01-16 21:38:42 +05301863 seq_st = ATH_DS_BA_SEQ(ds);
1864 memcpy(ba, ATH_DS_BA_BITMAP(ds), WME_BA_BMP_SIZE >> 3);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001865 }
1866
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001867 while (bf) {
Sujithe8324352009-01-16 21:38:42 +05301868 ba_index = ATH_BA_INDEX(seq_st, bf->bf_seqno);
1869 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
1870 nbad++;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871
Sujithe8324352009-01-16 21:38:42 +05301872 bf = bf->bf_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001873 }
1874
Sujithe8324352009-01-16 21:38:42 +05301875 return nbad;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876}
1877
Sujith95e4acb2009-03-13 08:56:09 +05301878static void ath_tx_rc_status(struct ath_buf *bf, struct ath_desc *ds,
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301879 int nbad, int txok, bool update_rc)
Sujithc4288392008-11-18 09:09:30 +05301880{
Sujitha22be222009-03-30 15:28:36 +05301881 struct sk_buff *skb = bf->bf_mpdu;
Sujith254ad0f2009-02-04 08:10:19 +05301882 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
Sujithc4288392008-11-18 09:09:30 +05301883 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1884 struct ath_tx_info_priv *tx_info_priv = ATH_TX_INFO_PRIV(tx_info);
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301885 struct ieee80211_hw *hw = tx_info_priv->aphy->hw;
1886 u8 i, tx_rateindex;
Sujithc4288392008-11-18 09:09:30 +05301887
Sujith95e4acb2009-03-13 08:56:09 +05301888 if (txok)
1889 tx_info->status.ack_signal = ds->ds_txstat.ts_rssi;
1890
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301891 tx_rateindex = ds->ds_txstat.ts_rateindex;
1892 WARN_ON(tx_rateindex >= hw->max_rates);
1893
1894 tx_info_priv->update_rc = update_rc;
Sujithc4288392008-11-18 09:09:30 +05301895 if (ds->ds_txstat.ts_status & ATH9K_TXERR_FILT)
1896 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1897
1898 if ((ds->ds_txstat.ts_status & ATH9K_TXERR_FILT) == 0 &&
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301899 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
Sujith254ad0f2009-02-04 08:10:19 +05301900 if (ieee80211_is_data(hdr->frame_control)) {
Sujithc4288392008-11-18 09:09:30 +05301901 memcpy(&tx_info_priv->tx, &ds->ds_txstat,
1902 sizeof(tx_info_priv->tx));
1903 tx_info_priv->n_frames = bf->bf_nframes;
1904 tx_info_priv->n_bad_frames = nbad;
1905 }
1906 }
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05301907
1908 for (i = tx_rateindex + 1; i < hw->max_rates; i++)
1909 tx_info->status.rates[i].count = 0;
1910
1911 tx_info->status.rates[tx_rateindex].count = bf->bf_retries + 1;
Sujithc4288392008-11-18 09:09:30 +05301912}
1913
Sujith059d8062009-01-16 21:38:49 +05301914static void ath_wake_mac80211_queue(struct ath_softc *sc, struct ath_txq *txq)
1915{
1916 int qnum;
1917
1918 spin_lock_bh(&txq->axq_lock);
1919 if (txq->stopped &&
Sujithf7a99e42009-02-17 15:36:33 +05301920 sc->tx.txq[txq->axq_qnum].axq_depth <= (ATH_TXBUF - 20)) {
Sujith059d8062009-01-16 21:38:49 +05301921 qnum = ath_get_mac80211_qnum(txq->axq_qnum, sc);
1922 if (qnum != -1) {
1923 ieee80211_wake_queue(sc->hw, qnum);
1924 txq->stopped = 0;
1925 }
1926 }
1927 spin_unlock_bh(&txq->axq_lock);
1928}
1929
Sujithc4288392008-11-18 09:09:30 +05301930static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931{
Sujithcbe61d82009-02-09 13:27:12 +05301932 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001933 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1934 struct list_head bf_head;
Sujithc4288392008-11-18 09:09:30 +05301935 struct ath_desc *ds;
Vasanthakumar Thiagarajan0934af22009-03-18 20:22:00 +05301936 int txok;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001937 int status;
1938
Sujith04bd4632008-11-28 22:18:05 +05301939 DPRINTF(sc, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001940 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
1941 txq->axq_link);
1942
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001943 for (;;) {
1944 spin_lock_bh(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001945 if (list_empty(&txq->axq_q)) {
1946 txq->axq_link = NULL;
1947 txq->axq_linkbuf = NULL;
1948 spin_unlock_bh(&txq->axq_lock);
1949 break;
1950 }
1951 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
1952
1953 /*
1954 * There is a race condition that a BH gets scheduled
1955 * after sw writes TxE and before hw re-load the last
1956 * descriptor to get the newly chained one.
1957 * Software must keep the last DONE descriptor as a
1958 * holding descriptor - software does so by marking
1959 * it with the STALE flag.
1960 */
1961 bf_held = NULL;
Sujitha119cc42009-03-30 15:28:38 +05301962 if (bf->bf_stale) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001963 bf_held = bf;
1964 if (list_is_last(&bf_held->list, &txq->axq_q)) {
Sujith6ef9b132009-01-16 21:38:51 +05301965 txq->axq_link = NULL;
1966 txq->axq_linkbuf = NULL;
1967 spin_unlock_bh(&txq->axq_lock);
1968
1969 /*
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970 * The holding descriptor is the last
1971 * descriptor in queue. It's safe to remove
1972 * the last holding descriptor in BH context.
1973 */
Sujith6ef9b132009-01-16 21:38:51 +05301974 spin_lock_bh(&sc->tx.txbuflock);
1975 list_move_tail(&bf_held->list, &sc->tx.txbuf);
1976 spin_unlock_bh(&sc->tx.txbuflock);
1977
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001978 break;
1979 } else {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001980 bf = list_entry(bf_held->list.next,
Sujith6ef9b132009-01-16 21:38:51 +05301981 struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001982 }
1983 }
1984
1985 lastbf = bf->bf_lastbf;
Sujithe8324352009-01-16 21:38:42 +05301986 ds = lastbf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001987
1988 status = ath9k_hw_txprocdesc(ah, ds);
1989 if (status == -EINPROGRESS) {
1990 spin_unlock_bh(&txq->axq_lock);
1991 break;
1992 }
1993 if (bf->bf_desc == txq->axq_lastdsWithCTS)
1994 txq->axq_lastdsWithCTS = NULL;
1995 if (ds == txq->axq_gatingds)
1996 txq->axq_gatingds = NULL;
1997
1998 /*
1999 * Remove ath_buf's of the same transmit unit from txq,
2000 * however leave the last descriptor back as the holding
2001 * descriptor for hw.
2002 */
Sujitha119cc42009-03-30 15:28:38 +05302003 lastbf->bf_stale = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002004 INIT_LIST_HEAD(&bf_head);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002005 if (!list_is_singular(&lastbf->list))
2006 list_cut_position(&bf_head,
2007 &txq->axq_q, lastbf->list.prev);
2008
2009 txq->axq_depth--;
Sujithcd3d39a2008-08-11 14:03:34 +05302010 if (bf_isaggr(bf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002011 txq->axq_aggr_depth--;
2012
2013 txok = (ds->ds_txstat.ts_status == 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002014 spin_unlock_bh(&txq->axq_lock);
2015
2016 if (bf_held) {
Sujithb77f4832008-12-07 21:44:03 +05302017 spin_lock_bh(&sc->tx.txbuflock);
Sujith6ef9b132009-01-16 21:38:51 +05302018 list_move_tail(&bf_held->list, &sc->tx.txbuf);
Sujithb77f4832008-12-07 21:44:03 +05302019 spin_unlock_bh(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002020 }
2021
Sujithcd3d39a2008-08-11 14:03:34 +05302022 if (!bf_isampdu(bf)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002023 /*
2024 * This frame is sent out as a single frame.
2025 * Use hardware retry status for this frame.
2026 */
2027 bf->bf_retries = ds->ds_txstat.ts_longretry;
2028 if (ds->ds_txstat.ts_status & ATH9K_TXERR_XRETRY)
Sujithcd3d39a2008-08-11 14:03:34 +05302029 bf->bf_state.bf_type |= BUF_XRETRY;
Vasanthakumar Thiagarajan8a92e2e2009-03-20 15:27:49 +05302030 ath_tx_rc_status(bf, ds, 0, txok, true);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031 }
Johannes Berge6a98542008-10-21 12:40:02 +02002032
Sujithcd3d39a2008-08-11 14:03:34 +05302033 if (bf_isampdu(bf))
Sujithd43f30152009-01-16 21:38:53 +05302034 ath_tx_complete_aggr(sc, txq, bf, &bf_head, txok);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035 else
2036 ath_tx_complete_buf(sc, bf, &bf_head, txok, 0);
2037
Sujith059d8062009-01-16 21:38:49 +05302038 ath_wake_mac80211_queue(sc, txq);
2039
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002040 spin_lock_bh(&txq->axq_lock);
Sujith672840a2008-08-11 14:05:08 +05302041 if (sc->sc_flags & SC_OP_TXAGGR)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002042 ath_txq_schedule(sc, txq);
2043 spin_unlock_bh(&txq->axq_lock);
2044 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002045}
2046
Sujithe8324352009-01-16 21:38:42 +05302047
2048void ath_tx_tasklet(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002049{
Sujithe8324352009-01-16 21:38:42 +05302050 int i;
2051 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002052
Sujithe8324352009-01-16 21:38:42 +05302053 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002054
2055 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
Sujithe8324352009-01-16 21:38:42 +05302056 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2057 ath_tx_processq(sc, &sc->tx.txq[i]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002058 }
2059}
2060
Sujithe8324352009-01-16 21:38:42 +05302061/*****************/
2062/* Init, Cleanup */
2063/*****************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002064
2065int ath_tx_init(struct ath_softc *sc, int nbufs)
2066{
2067 int error = 0;
2068
Sujith797fe5c2009-03-30 15:28:45 +05302069 spin_lock_init(&sc->tx.txbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002070
Sujith797fe5c2009-03-30 15:28:45 +05302071 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2072 "tx", nbufs, 1);
2073 if (error != 0) {
2074 DPRINTF(sc, ATH_DBG_FATAL,
2075 "Failed to allocate tx descriptors: %d\n", error);
2076 goto err;
2077 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002078
Sujith797fe5c2009-03-30 15:28:45 +05302079 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2080 "beacon", ATH_BCBUF, 1);
2081 if (error != 0) {
2082 DPRINTF(sc, ATH_DBG_FATAL,
2083 "Failed to allocate beacon descriptors: %d\n", error);
2084 goto err;
2085 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002086
Sujith797fe5c2009-03-30 15:28:45 +05302087err:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002088 if (error != 0)
2089 ath_tx_cleanup(sc);
2090
2091 return error;
2092}
2093
Sujith797fe5c2009-03-30 15:28:45 +05302094void ath_tx_cleanup(struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002095{
Sujithb77f4832008-12-07 21:44:03 +05302096 if (sc->beacon.bdma.dd_desc_len != 0)
2097 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002098
Sujithb77f4832008-12-07 21:44:03 +05302099 if (sc->tx.txdma.dd_desc_len != 0)
2100 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002101}
2102
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002103void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2104{
Sujithc5170162008-10-29 10:13:59 +05302105 struct ath_atx_tid *tid;
2106 struct ath_atx_ac *ac;
2107 int tidno, acno;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002108
Sujith8ee5afb2008-12-07 21:43:36 +05302109 for (tidno = 0, tid = &an->tid[tidno];
Sujithc5170162008-10-29 10:13:59 +05302110 tidno < WME_NUM_TID;
2111 tidno++, tid++) {
2112 tid->an = an;
2113 tid->tidno = tidno;
2114 tid->seq_start = tid->seq_next = 0;
2115 tid->baw_size = WME_MAX_BA;
2116 tid->baw_head = tid->baw_tail = 0;
2117 tid->sched = false;
Sujithe8324352009-01-16 21:38:42 +05302118 tid->paused = false;
Sujitha37c2c72008-10-29 10:15:40 +05302119 tid->state &= ~AGGR_CLEANUP;
Sujithc5170162008-10-29 10:13:59 +05302120 INIT_LIST_HEAD(&tid->buf_q);
Sujithc5170162008-10-29 10:13:59 +05302121 acno = TID_TO_WME_AC(tidno);
Sujith8ee5afb2008-12-07 21:43:36 +05302122 tid->ac = &an->ac[acno];
Sujitha37c2c72008-10-29 10:15:40 +05302123 tid->state &= ~AGGR_ADDBA_COMPLETE;
2124 tid->state &= ~AGGR_ADDBA_PROGRESS;
2125 tid->addba_exchangeattempts = 0;
Sujithc5170162008-10-29 10:13:59 +05302126 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002127
Sujith8ee5afb2008-12-07 21:43:36 +05302128 for (acno = 0, ac = &an->ac[acno];
Sujithc5170162008-10-29 10:13:59 +05302129 acno < WME_NUM_AC; acno++, ac++) {
2130 ac->sched = false;
2131 INIT_LIST_HEAD(&ac->tid_q);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002132
Sujithc5170162008-10-29 10:13:59 +05302133 switch (acno) {
2134 case WME_AC_BE:
2135 ac->qnum = ath_tx_get_qnum(sc,
2136 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BE);
2137 break;
2138 case WME_AC_BK:
2139 ac->qnum = ath_tx_get_qnum(sc,
2140 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_BK);
2141 break;
2142 case WME_AC_VI:
2143 ac->qnum = ath_tx_get_qnum(sc,
2144 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VI);
2145 break;
2146 case WME_AC_VO:
2147 ac->qnum = ath_tx_get_qnum(sc,
2148 ATH9K_TX_QUEUE_DATA, ATH9K_WME_AC_VO);
2149 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002150 }
2151 }
2152}
2153
Sujithb5aa9bf2008-10-29 10:13:31 +05302154void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002155{
2156 int i;
2157 struct ath_atx_ac *ac, *ac_tmp;
2158 struct ath_atx_tid *tid, *tid_tmp;
2159 struct ath_txq *txq;
Sujithe8324352009-01-16 21:38:42 +05302160
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2162 if (ATH_TXQ_SETUP(sc, i)) {
Sujithb77f4832008-12-07 21:44:03 +05302163 txq = &sc->tx.txq[i];
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002164
Sujithb5aa9bf2008-10-29 10:13:31 +05302165 spin_lock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002166
2167 list_for_each_entry_safe(ac,
2168 ac_tmp, &txq->axq_acq, list) {
2169 tid = list_first_entry(&ac->tid_q,
2170 struct ath_atx_tid, list);
2171 if (tid && tid->an != an)
2172 continue;
2173 list_del(&ac->list);
2174 ac->sched = false;
2175
2176 list_for_each_entry_safe(tid,
2177 tid_tmp, &ac->tid_q, list) {
2178 list_del(&tid->list);
2179 tid->sched = false;
Sujithb5aa9bf2008-10-29 10:13:31 +05302180 ath_tid_drain(sc, txq, tid);
Sujitha37c2c72008-10-29 10:15:40 +05302181 tid->state &= ~AGGR_ADDBA_COMPLETE;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002182 tid->addba_exchangeattempts = 0;
Sujitha37c2c72008-10-29 10:15:40 +05302183 tid->state &= ~AGGR_CLEANUP;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002184 }
2185 }
2186
Sujithb5aa9bf2008-10-29 10:13:31 +05302187 spin_unlock(&txq->axq_lock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002188 }
2189 }
2190}