blob: d689df52eae3790a8027aaa21bc140bd3112d3ae [file] [log] [blame]
Brett Russ20f733e2005-09-01 18:26:17 -04001/*
2 * sata_mv.c - Marvell SATA support
3 *
Jeff Garzik8b260242005-11-12 12:32:50 -05004 * Copyright 2005: EMC Corporation, all rights reserved.
Jeff Garzike2b1be52005-11-18 14:04:23 -05005 * Copyright 2005 Red Hat, Inc. All rights reserved.
Brett Russ20f733e2005-09-01 18:26:17 -04006 *
7 * Please ALWAYS copy linux-ide@vger.kernel.org on emails.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; version 2 of the License.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 *
22 */
23
24#include <linux/kernel.h>
25#include <linux/module.h>
26#include <linux/pci.h>
27#include <linux/init.h>
28#include <linux/blkdev.h>
29#include <linux/delay.h>
30#include <linux/interrupt.h>
Brett Russ20f733e2005-09-01 18:26:17 -040031#include <linux/dma-mapping.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050032#include <linux/device.h>
Brett Russ20f733e2005-09-01 18:26:17 -040033#include <scsi/scsi_host.h>
Jeff Garzik193515d2005-11-07 00:59:37 -050034#include <scsi/scsi_cmnd.h>
Brett Russ20f733e2005-09-01 18:26:17 -040035#include <linux/libata.h>
Brett Russ20f733e2005-09-01 18:26:17 -040036
37#define DRV_NAME "sata_mv"
Mark Lord63a25352006-05-19 16:41:27 -040038#define DRV_VERSION "0.7"
Brett Russ20f733e2005-09-01 18:26:17 -040039
40enum {
41 /* BAR's are enumerated in terms of pci_resource_start() terms */
42 MV_PRIMARY_BAR = 0, /* offset 0x10: memory space */
43 MV_IO_BAR = 2, /* offset 0x18: IO space */
44 MV_MISC_BAR = 3, /* offset 0x1c: FLASH, NVRAM, SRAM */
45
46 MV_MAJOR_REG_AREA_SZ = 0x10000, /* 64KB */
47 MV_MINOR_REG_AREA_SZ = 0x2000, /* 8KB */
48
49 MV_PCI_REG_BASE = 0,
50 MV_IRQ_COAL_REG_BASE = 0x18000, /* 6xxx part only */
Mark Lord615ab952006-05-19 16:24:56 -040051 MV_IRQ_COAL_CAUSE = (MV_IRQ_COAL_REG_BASE + 0x08),
52 MV_IRQ_COAL_CAUSE_LO = (MV_IRQ_COAL_REG_BASE + 0x88),
53 MV_IRQ_COAL_CAUSE_HI = (MV_IRQ_COAL_REG_BASE + 0x8c),
54 MV_IRQ_COAL_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xcc),
55 MV_IRQ_COAL_TIME_THRESHOLD = (MV_IRQ_COAL_REG_BASE + 0xd0),
56
Brett Russ20f733e2005-09-01 18:26:17 -040057 MV_SATAHC0_REG_BASE = 0x20000,
Jeff Garzik522479f2005-11-12 22:14:02 -050058 MV_FLASH_CTL = 0x1046c,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -050059 MV_GPIO_PORT_CTL = 0x104f0,
60 MV_RESET_CFG = 0x180d8,
Brett Russ20f733e2005-09-01 18:26:17 -040061
62 MV_PCI_REG_SZ = MV_MAJOR_REG_AREA_SZ,
63 MV_SATAHC_REG_SZ = MV_MAJOR_REG_AREA_SZ,
64 MV_SATAHC_ARBTR_REG_SZ = MV_MINOR_REG_AREA_SZ, /* arbiter */
65 MV_PORT_REG_SZ = MV_MINOR_REG_AREA_SZ,
66
Brett Russ31961942005-09-30 01:36:00 -040067 MV_USE_Q_DEPTH = ATA_DEF_QUEUE,
Brett Russ20f733e2005-09-01 18:26:17 -040068
Brett Russ31961942005-09-30 01:36:00 -040069 MV_MAX_Q_DEPTH = 32,
70 MV_MAX_Q_DEPTH_MASK = MV_MAX_Q_DEPTH - 1,
71
72 /* CRQB needs alignment on a 1KB boundary. Size == 1KB
73 * CRPB needs alignment on a 256B boundary. Size == 256B
74 * SG count of 176 leads to MV_PORT_PRIV_DMA_SZ == 4KB
75 * ePRD (SG) entries need alignment on a 16B boundary. Size == 16B
76 */
77 MV_CRQB_Q_SZ = (32 * MV_MAX_Q_DEPTH),
78 MV_CRPB_Q_SZ = (8 * MV_MAX_Q_DEPTH),
79 MV_MAX_SG_CT = 176,
80 MV_SG_TBL_SZ = (16 * MV_MAX_SG_CT),
81 MV_PORT_PRIV_DMA_SZ = (MV_CRQB_Q_SZ + MV_CRPB_Q_SZ + MV_SG_TBL_SZ),
82
Brett Russ20f733e2005-09-01 18:26:17 -040083 MV_PORTS_PER_HC = 4,
84 /* == (port / MV_PORTS_PER_HC) to determine HC from 0-7 port */
85 MV_PORT_HC_SHIFT = 2,
Brett Russ31961942005-09-30 01:36:00 -040086 /* == (port % MV_PORTS_PER_HC) to determine hard port from 0-7 port */
Brett Russ20f733e2005-09-01 18:26:17 -040087 MV_PORT_MASK = 3,
88
89 /* Host Flags */
90 MV_FLAG_DUAL_HC = (1 << 30), /* two SATA Host Controllers */
91 MV_FLAG_IRQ_COALESCE = (1 << 29), /* IRQ coalescing capability */
Brett Russ31961942005-09-30 01:36:00 -040092 MV_COMMON_FLAGS = (ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Jeff Garzik50630192005-12-13 02:29:45 -050093 ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
Albert Lee1f3461a2006-05-23 18:12:30 +080094 ATA_FLAG_NO_ATAPI | ATA_FLAG_PIO_POLLING),
Jeff Garzik47c2b672005-11-12 21:13:17 -050095 MV_6XXX_FLAGS = MV_FLAG_IRQ_COALESCE,
Brett Russ20f733e2005-09-01 18:26:17 -040096
Brett Russ31961942005-09-30 01:36:00 -040097 CRQB_FLAG_READ = (1 << 0),
98 CRQB_TAG_SHIFT = 1,
99 CRQB_CMD_ADDR_SHIFT = 8,
100 CRQB_CMD_CS = (0x2 << 11),
101 CRQB_CMD_LAST = (1 << 15),
102
103 CRPB_FLAG_STATUS_SHIFT = 8,
104
105 EPRD_FLAG_END_OF_TBL = (1 << 31),
106
Brett Russ20f733e2005-09-01 18:26:17 -0400107 /* PCI interface registers */
108
Brett Russ31961942005-09-30 01:36:00 -0400109 PCI_COMMAND_OFS = 0xc00,
110
Brett Russ20f733e2005-09-01 18:26:17 -0400111 PCI_MAIN_CMD_STS_OFS = 0xd30,
112 STOP_PCI_MASTER = (1 << 2),
113 PCI_MASTER_EMPTY = (1 << 3),
114 GLOB_SFT_RST = (1 << 4),
115
Jeff Garzik522479f2005-11-12 22:14:02 -0500116 MV_PCI_MODE = 0xd00,
117 MV_PCI_EXP_ROM_BAR_CTL = 0xd2c,
118 MV_PCI_DISC_TIMER = 0xd04,
119 MV_PCI_MSI_TRIGGER = 0xc38,
120 MV_PCI_SERR_MASK = 0xc28,
121 MV_PCI_XBAR_TMOUT = 0x1d04,
122 MV_PCI_ERR_LOW_ADDRESS = 0x1d40,
123 MV_PCI_ERR_HIGH_ADDRESS = 0x1d44,
124 MV_PCI_ERR_ATTRIBUTE = 0x1d48,
125 MV_PCI_ERR_COMMAND = 0x1d50,
126
127 PCI_IRQ_CAUSE_OFS = 0x1d58,
128 PCI_IRQ_MASK_OFS = 0x1d5c,
Brett Russ20f733e2005-09-01 18:26:17 -0400129 PCI_UNMASK_ALL_IRQS = 0x7fffff, /* bits 22-0 */
130
131 HC_MAIN_IRQ_CAUSE_OFS = 0x1d60,
132 HC_MAIN_IRQ_MASK_OFS = 0x1d64,
133 PORT0_ERR = (1 << 0), /* shift by port # */
134 PORT0_DONE = (1 << 1), /* shift by port # */
135 HC0_IRQ_PEND = 0x1ff, /* bits 0-8 = HC0's ports */
136 HC_SHIFT = 9, /* bits 9-17 = HC1's ports */
137 PCI_ERR = (1 << 18),
138 TRAN_LO_DONE = (1 << 19), /* 6xxx: IRQ coalescing */
139 TRAN_HI_DONE = (1 << 20), /* 6xxx: IRQ coalescing */
140 PORTS_0_7_COAL_DONE = (1 << 21), /* 6xxx: IRQ coalescing */
141 GPIO_INT = (1 << 22),
142 SELF_INT = (1 << 23),
143 TWSI_INT = (1 << 24),
144 HC_MAIN_RSVD = (0x7f << 25), /* bits 31-25 */
Jeff Garzik8b260242005-11-12 12:32:50 -0500145 HC_MAIN_MASKED_IRQS = (TRAN_LO_DONE | TRAN_HI_DONE |
Brett Russ20f733e2005-09-01 18:26:17 -0400146 PORTS_0_7_COAL_DONE | GPIO_INT | TWSI_INT |
147 HC_MAIN_RSVD),
148
149 /* SATAHC registers */
150 HC_CFG_OFS = 0,
151
152 HC_IRQ_CAUSE_OFS = 0x14,
Brett Russ31961942005-09-30 01:36:00 -0400153 CRPB_DMA_DONE = (1 << 0), /* shift by port # */
Brett Russ20f733e2005-09-01 18:26:17 -0400154 HC_IRQ_COAL = (1 << 4), /* IRQ coalescing */
155 DEV_IRQ = (1 << 8), /* shift by port # */
156
157 /* Shadow block registers */
Brett Russ31961942005-09-30 01:36:00 -0400158 SHD_BLK_OFS = 0x100,
159 SHD_CTL_AST_OFS = 0x20, /* ofs from SHD_BLK_OFS */
Brett Russ20f733e2005-09-01 18:26:17 -0400160
161 /* SATA registers */
162 SATA_STATUS_OFS = 0x300, /* ctrl, err regs follow status */
163 SATA_ACTIVE_OFS = 0x350,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500164 PHY_MODE3 = 0x310,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500165 PHY_MODE4 = 0x314,
166 PHY_MODE2 = 0x330,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500167 MV5_PHY_MODE = 0x74,
168 MV5_LT_MODE = 0x30,
169 MV5_PHY_CTL = 0x0C,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500170 SATA_INTERFACE_CTL = 0x050,
171
172 MV_M2_PREAMP_MASK = 0x7e0,
Brett Russ20f733e2005-09-01 18:26:17 -0400173
174 /* Port registers */
175 EDMA_CFG_OFS = 0,
Brett Russ31961942005-09-30 01:36:00 -0400176 EDMA_CFG_Q_DEPTH = 0, /* queueing disabled */
177 EDMA_CFG_NCQ = (1 << 5),
178 EDMA_CFG_NCQ_GO_ON_ERR = (1 << 14), /* continue on error */
179 EDMA_CFG_RD_BRST_EXT = (1 << 11), /* read burst 512B */
180 EDMA_CFG_WR_BUFF_LEN = (1 << 13), /* write buffer 512B */
Brett Russ20f733e2005-09-01 18:26:17 -0400181
182 EDMA_ERR_IRQ_CAUSE_OFS = 0x8,
183 EDMA_ERR_IRQ_MASK_OFS = 0xc,
184 EDMA_ERR_D_PAR = (1 << 0),
185 EDMA_ERR_PRD_PAR = (1 << 1),
186 EDMA_ERR_DEV = (1 << 2),
187 EDMA_ERR_DEV_DCON = (1 << 3),
188 EDMA_ERR_DEV_CON = (1 << 4),
189 EDMA_ERR_SERR = (1 << 5),
190 EDMA_ERR_SELF_DIS = (1 << 7),
191 EDMA_ERR_BIST_ASYNC = (1 << 8),
192 EDMA_ERR_CRBQ_PAR = (1 << 9),
193 EDMA_ERR_CRPB_PAR = (1 << 10),
194 EDMA_ERR_INTRL_PAR = (1 << 11),
195 EDMA_ERR_IORDY = (1 << 12),
196 EDMA_ERR_LNK_CTRL_RX = (0xf << 13),
197 EDMA_ERR_LNK_CTRL_RX_2 = (1 << 15),
198 EDMA_ERR_LNK_DATA_RX = (0xf << 17),
199 EDMA_ERR_LNK_CTRL_TX = (0x1f << 21),
200 EDMA_ERR_LNK_DATA_TX = (0x1f << 26),
201 EDMA_ERR_TRANS_PROTO = (1 << 31),
Jeff Garzik8b260242005-11-12 12:32:50 -0500202 EDMA_ERR_FATAL = (EDMA_ERR_D_PAR | EDMA_ERR_PRD_PAR |
Brett Russ20f733e2005-09-01 18:26:17 -0400203 EDMA_ERR_DEV_DCON | EDMA_ERR_CRBQ_PAR |
204 EDMA_ERR_CRPB_PAR | EDMA_ERR_INTRL_PAR |
Jeff Garzik8b260242005-11-12 12:32:50 -0500205 EDMA_ERR_IORDY | EDMA_ERR_LNK_CTRL_RX_2 |
Brett Russ20f733e2005-09-01 18:26:17 -0400206 EDMA_ERR_LNK_DATA_RX |
Jeff Garzik8b260242005-11-12 12:32:50 -0500207 EDMA_ERR_LNK_DATA_TX |
Brett Russ20f733e2005-09-01 18:26:17 -0400208 EDMA_ERR_TRANS_PROTO),
209
Brett Russ31961942005-09-30 01:36:00 -0400210 EDMA_REQ_Q_BASE_HI_OFS = 0x10,
211 EDMA_REQ_Q_IN_PTR_OFS = 0x14, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400212
213 EDMA_REQ_Q_OUT_PTR_OFS = 0x18,
214 EDMA_REQ_Q_PTR_SHIFT = 5,
215
216 EDMA_RSP_Q_BASE_HI_OFS = 0x1c,
217 EDMA_RSP_Q_IN_PTR_OFS = 0x20,
218 EDMA_RSP_Q_OUT_PTR_OFS = 0x24, /* also contains BASE_LO */
Brett Russ31961942005-09-30 01:36:00 -0400219 EDMA_RSP_Q_PTR_SHIFT = 3,
220
Brett Russ20f733e2005-09-01 18:26:17 -0400221 EDMA_CMD_OFS = 0x28,
222 EDMA_EN = (1 << 0),
223 EDMA_DS = (1 << 1),
224 ATA_RST = (1 << 2),
225
Jeff Garzikc9d39132005-11-13 17:47:51 -0500226 EDMA_IORDY_TMOUT = 0x34,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500227 EDMA_ARB_CFG = 0x38,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500228
Brett Russ31961942005-09-30 01:36:00 -0400229 /* Host private flags (hp_flags) */
230 MV_HP_FLAG_MSI = (1 << 0),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500231 MV_HP_ERRATA_50XXB0 = (1 << 1),
232 MV_HP_ERRATA_50XXB2 = (1 << 2),
233 MV_HP_ERRATA_60X1B2 = (1 << 3),
234 MV_HP_ERRATA_60X1C0 = (1 << 4),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500235 MV_HP_ERRATA_XX42A0 = (1 << 5),
236 MV_HP_50XX = (1 << 6),
237 MV_HP_GEN_IIE = (1 << 7),
Brett Russ20f733e2005-09-01 18:26:17 -0400238
Brett Russ31961942005-09-30 01:36:00 -0400239 /* Port private flags (pp_flags) */
240 MV_PP_FLAG_EDMA_EN = (1 << 0),
241 MV_PP_FLAG_EDMA_DS_ACT = (1 << 1),
242};
243
Jeff Garzikc9d39132005-11-13 17:47:51 -0500244#define IS_50XX(hpriv) ((hpriv)->hp_flags & MV_HP_50XX)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500245#define IS_60XX(hpriv) (((hpriv)->hp_flags & MV_HP_50XX) == 0)
Jeff Garzike4e7b892006-01-31 12:18:41 -0500246#define IS_GEN_I(hpriv) IS_50XX(hpriv)
247#define IS_GEN_II(hpriv) IS_60XX(hpriv)
248#define IS_GEN_IIE(hpriv) ((hpriv)->hp_flags & MV_HP_GEN_IIE)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500249
Jeff Garzik095fec82005-11-12 09:50:49 -0500250enum {
251 /* Our DMA boundary is determined by an ePRD being unable to handle
252 * anything larger than 64KB
253 */
254 MV_DMA_BOUNDARY = 0xffffU,
255
256 EDMA_REQ_Q_BASE_LO_MASK = 0xfffffc00U,
257
258 EDMA_RSP_Q_BASE_LO_MASK = 0xffffff00U,
259};
260
Jeff Garzik522479f2005-11-12 22:14:02 -0500261enum chip_type {
262 chip_504x,
263 chip_508x,
264 chip_5080,
265 chip_604x,
266 chip_608x,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500267 chip_6042,
268 chip_7042,
Jeff Garzik522479f2005-11-12 22:14:02 -0500269};
270
Brett Russ31961942005-09-30 01:36:00 -0400271/* Command ReQuest Block: 32B */
272struct mv_crqb {
Mark Lorde1469872006-05-22 19:02:03 -0400273 __le32 sg_addr;
274 __le32 sg_addr_hi;
275 __le16 ctrl_flags;
276 __le16 ata_cmd[11];
Brett Russ31961942005-09-30 01:36:00 -0400277};
278
Jeff Garzike4e7b892006-01-31 12:18:41 -0500279struct mv_crqb_iie {
Mark Lorde1469872006-05-22 19:02:03 -0400280 __le32 addr;
281 __le32 addr_hi;
282 __le32 flags;
283 __le32 len;
284 __le32 ata_cmd[4];
Jeff Garzike4e7b892006-01-31 12:18:41 -0500285};
286
Brett Russ31961942005-09-30 01:36:00 -0400287/* Command ResPonse Block: 8B */
288struct mv_crpb {
Mark Lorde1469872006-05-22 19:02:03 -0400289 __le16 id;
290 __le16 flags;
291 __le32 tmstmp;
Brett Russ31961942005-09-30 01:36:00 -0400292};
293
294/* EDMA Physical Region Descriptor (ePRD); A.K.A. SG */
295struct mv_sg {
Mark Lorde1469872006-05-22 19:02:03 -0400296 __le32 addr;
297 __le32 flags_size;
298 __le32 addr_hi;
299 __le32 reserved;
Brett Russ20f733e2005-09-01 18:26:17 -0400300};
301
302struct mv_port_priv {
Brett Russ31961942005-09-30 01:36:00 -0400303 struct mv_crqb *crqb;
304 dma_addr_t crqb_dma;
305 struct mv_crpb *crpb;
306 dma_addr_t crpb_dma;
307 struct mv_sg *sg_tbl;
308 dma_addr_t sg_tbl_dma;
Brett Russ31961942005-09-30 01:36:00 -0400309 u32 pp_flags;
Brett Russ20f733e2005-09-01 18:26:17 -0400310};
311
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500312struct mv_port_signal {
313 u32 amps;
314 u32 pre;
315};
316
Jeff Garzik47c2b672005-11-12 21:13:17 -0500317struct mv_host_priv;
318struct mv_hw_ops {
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500319 void (*phy_errata)(struct mv_host_priv *hpriv, void __iomem *mmio,
320 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500321 void (*enable_leds)(struct mv_host_priv *hpriv, void __iomem *mmio);
322 void (*read_preamp)(struct mv_host_priv *hpriv, int idx,
323 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500324 int (*reset_hc)(struct mv_host_priv *hpriv, void __iomem *mmio,
325 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500326 void (*reset_flash)(struct mv_host_priv *hpriv, void __iomem *mmio);
327 void (*reset_bus)(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500328};
329
Brett Russ20f733e2005-09-01 18:26:17 -0400330struct mv_host_priv {
Brett Russ31961942005-09-30 01:36:00 -0400331 u32 hp_flags;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -0500332 struct mv_port_signal signal[8];
Jeff Garzik47c2b672005-11-12 21:13:17 -0500333 const struct mv_hw_ops *ops;
Brett Russ20f733e2005-09-01 18:26:17 -0400334};
335
336static void mv_irq_clear(struct ata_port *ap);
337static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
338static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500339static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in);
340static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val);
Brett Russ20f733e2005-09-01 18:26:17 -0400341static void mv_phy_reset(struct ata_port *ap);
Jeff Garzik22374672005-11-17 10:59:48 -0500342static void __mv_phy_reset(struct ata_port *ap, int can_sleep);
Brett Russ31961942005-09-30 01:36:00 -0400343static int mv_port_start(struct ata_port *ap);
344static void mv_port_stop(struct ata_port *ap);
345static void mv_qc_prep(struct ata_queued_cmd *qc);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500346static void mv_qc_prep_iie(struct ata_queued_cmd *qc);
Tejun Heo9a3d9eb2006-01-23 13:09:36 +0900347static unsigned int mv_qc_issue(struct ata_queued_cmd *qc);
David Howells7d12e782006-10-05 14:55:46 +0100348static irqreturn_t mv_interrupt(int irq, void *dev_instance);
Brett Russ31961942005-09-30 01:36:00 -0400349static void mv_eng_timeout(struct ata_port *ap);
Brett Russ20f733e2005-09-01 18:26:17 -0400350static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
351
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500352static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
353 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500354static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
355static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
356 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500357static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
358 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500359static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
360static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500361
Jeff Garzik2a47ce02005-11-12 23:05:14 -0500362static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
363 unsigned int port);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500364static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio);
365static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
366 void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500367static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
368 unsigned int n_hc);
Jeff Garzik522479f2005-11-12 22:14:02 -0500369static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio);
370static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio);
Jeff Garzikc9d39132005-11-13 17:47:51 -0500371static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
372 unsigned int port_no);
373static void mv_stop_and_reset(struct ata_port *ap);
Jeff Garzik47c2b672005-11-12 21:13:17 -0500374
Jeff Garzik193515d2005-11-07 00:59:37 -0500375static struct scsi_host_template mv_sht = {
Brett Russ20f733e2005-09-01 18:26:17 -0400376 .module = THIS_MODULE,
377 .name = DRV_NAME,
378 .ioctl = ata_scsi_ioctl,
379 .queuecommand = ata_scsi_queuecmd,
Brett Russ31961942005-09-30 01:36:00 -0400380 .can_queue = MV_USE_Q_DEPTH,
Brett Russ20f733e2005-09-01 18:26:17 -0400381 .this_id = ATA_SHT_THIS_ID,
Jeff Garzik22374672005-11-17 10:59:48 -0500382 .sg_tablesize = MV_MAX_SG_CT / 2,
Brett Russ20f733e2005-09-01 18:26:17 -0400383 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
384 .emulated = ATA_SHT_EMULATED,
Brett Russ31961942005-09-30 01:36:00 -0400385 .use_clustering = ATA_SHT_USE_CLUSTERING,
Brett Russ20f733e2005-09-01 18:26:17 -0400386 .proc_name = DRV_NAME,
387 .dma_boundary = MV_DMA_BOUNDARY,
388 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900389 .slave_destroy = ata_scsi_slave_destroy,
Brett Russ20f733e2005-09-01 18:26:17 -0400390 .bios_param = ata_std_bios_param,
Brett Russ20f733e2005-09-01 18:26:17 -0400391};
392
Jeff Garzikc9d39132005-11-13 17:47:51 -0500393static const struct ata_port_operations mv5_ops = {
394 .port_disable = ata_port_disable,
395
396 .tf_load = ata_tf_load,
397 .tf_read = ata_tf_read,
398 .check_status = ata_check_status,
399 .exec_command = ata_exec_command,
400 .dev_select = ata_std_dev_select,
401
402 .phy_reset = mv_phy_reset,
403
404 .qc_prep = mv_qc_prep,
405 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900406 .data_xfer = ata_data_xfer,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500407
408 .eng_timeout = mv_eng_timeout,
409
410 .irq_handler = mv_interrupt,
411 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900412 .irq_on = ata_irq_on,
413 .irq_ack = ata_irq_ack,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500414
415 .scr_read = mv5_scr_read,
416 .scr_write = mv5_scr_write,
417
418 .port_start = mv_port_start,
419 .port_stop = mv_port_stop,
Jeff Garzikc9d39132005-11-13 17:47:51 -0500420};
421
422static const struct ata_port_operations mv6_ops = {
Brett Russ20f733e2005-09-01 18:26:17 -0400423 .port_disable = ata_port_disable,
424
425 .tf_load = ata_tf_load,
426 .tf_read = ata_tf_read,
427 .check_status = ata_check_status,
428 .exec_command = ata_exec_command,
429 .dev_select = ata_std_dev_select,
430
431 .phy_reset = mv_phy_reset,
432
Brett Russ31961942005-09-30 01:36:00 -0400433 .qc_prep = mv_qc_prep,
434 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900435 .data_xfer = ata_data_xfer,
Brett Russ20f733e2005-09-01 18:26:17 -0400436
Brett Russ31961942005-09-30 01:36:00 -0400437 .eng_timeout = mv_eng_timeout,
Brett Russ20f733e2005-09-01 18:26:17 -0400438
439 .irq_handler = mv_interrupt,
440 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900441 .irq_on = ata_irq_on,
442 .irq_ack = ata_irq_ack,
Brett Russ20f733e2005-09-01 18:26:17 -0400443
444 .scr_read = mv_scr_read,
445 .scr_write = mv_scr_write,
446
Brett Russ31961942005-09-30 01:36:00 -0400447 .port_start = mv_port_start,
448 .port_stop = mv_port_stop,
Brett Russ20f733e2005-09-01 18:26:17 -0400449};
450
Jeff Garzike4e7b892006-01-31 12:18:41 -0500451static const struct ata_port_operations mv_iie_ops = {
452 .port_disable = ata_port_disable,
453
454 .tf_load = ata_tf_load,
455 .tf_read = ata_tf_read,
456 .check_status = ata_check_status,
457 .exec_command = ata_exec_command,
458 .dev_select = ata_std_dev_select,
459
460 .phy_reset = mv_phy_reset,
461
462 .qc_prep = mv_qc_prep_iie,
463 .qc_issue = mv_qc_issue,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900464 .data_xfer = ata_data_xfer,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500465
466 .eng_timeout = mv_eng_timeout,
467
468 .irq_handler = mv_interrupt,
469 .irq_clear = mv_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900470 .irq_on = ata_irq_on,
471 .irq_ack = ata_irq_ack,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500472
473 .scr_read = mv_scr_read,
474 .scr_write = mv_scr_write,
475
476 .port_start = mv_port_start,
477 .port_stop = mv_port_stop,
Jeff Garzike4e7b892006-01-31 12:18:41 -0500478};
479
Arjan van de Ven98ac62d2005-11-28 10:06:23 +0100480static const struct ata_port_info mv_port_info[] = {
Brett Russ20f733e2005-09-01 18:26:17 -0400481 { /* chip_504x */
482 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400483 .flags = MV_COMMON_FLAGS,
Brett Russ31961942005-09-30 01:36:00 -0400484 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500485 .udma_mask = 0x7f, /* udma0-6 */
486 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400487 },
488 { /* chip_508x */
489 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400490 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Brett Russ31961942005-09-30 01:36:00 -0400491 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500492 .udma_mask = 0x7f, /* udma0-6 */
493 .port_ops = &mv5_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400494 },
Jeff Garzik47c2b672005-11-12 21:13:17 -0500495 { /* chip_5080 */
496 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400497 .flags = (MV_COMMON_FLAGS | MV_FLAG_DUAL_HC),
Jeff Garzik47c2b672005-11-12 21:13:17 -0500498 .pio_mask = 0x1f, /* pio0-4 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500499 .udma_mask = 0x7f, /* udma0-6 */
500 .port_ops = &mv5_ops,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500501 },
Brett Russ20f733e2005-09-01 18:26:17 -0400502 { /* chip_604x */
503 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400504 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Brett Russ31961942005-09-30 01:36:00 -0400505 .pio_mask = 0x1f, /* pio0-4 */
506 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500507 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400508 },
509 { /* chip_608x */
510 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400511 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS |
Brett Russ31961942005-09-30 01:36:00 -0400512 MV_FLAG_DUAL_HC),
513 .pio_mask = 0x1f, /* pio0-4 */
514 .udma_mask = 0x7f, /* udma0-6 */
Jeff Garzikc9d39132005-11-13 17:47:51 -0500515 .port_ops = &mv6_ops,
Brett Russ20f733e2005-09-01 18:26:17 -0400516 },
Jeff Garzike4e7b892006-01-31 12:18:41 -0500517 { /* chip_6042 */
518 .sht = &mv_sht,
Jeff Garzikcca39742006-08-24 03:19:22 -0400519 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500520 .pio_mask = 0x1f, /* pio0-4 */
521 .udma_mask = 0x7f, /* udma0-6 */
522 .port_ops = &mv_iie_ops,
523 },
524 { /* chip_7042 */
525 .sht = &mv_sht,
Olof Johanssone93f09d2007-01-18 18:39:59 -0600526 .flags = (MV_COMMON_FLAGS | MV_6XXX_FLAGS),
Jeff Garzike4e7b892006-01-31 12:18:41 -0500527 .pio_mask = 0x1f, /* pio0-4 */
528 .udma_mask = 0x7f, /* udma0-6 */
529 .port_ops = &mv_iie_ops,
530 },
Brett Russ20f733e2005-09-01 18:26:17 -0400531};
532
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500533static const struct pci_device_id mv_pci_tbl[] = {
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400534 { PCI_VDEVICE(MARVELL, 0x5040), chip_504x },
535 { PCI_VDEVICE(MARVELL, 0x5041), chip_504x },
536 { PCI_VDEVICE(MARVELL, 0x5080), chip_5080 },
537 { PCI_VDEVICE(MARVELL, 0x5081), chip_508x },
Brett Russ20f733e2005-09-01 18:26:17 -0400538
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400539 { PCI_VDEVICE(MARVELL, 0x6040), chip_604x },
540 { PCI_VDEVICE(MARVELL, 0x6041), chip_604x },
541 { PCI_VDEVICE(MARVELL, 0x6042), chip_6042 },
542 { PCI_VDEVICE(MARVELL, 0x6080), chip_608x },
543 { PCI_VDEVICE(MARVELL, 0x6081), chip_608x },
Jeff Garzik29179532005-11-11 08:08:03 -0500544
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400545 { PCI_VDEVICE(ADAPTEC2, 0x0241), chip_604x },
546
Olof Johanssone93f09d2007-01-18 18:39:59 -0600547 { PCI_VDEVICE(TTI, 0x2310), chip_7042 },
548
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400549 { } /* terminate list */
Brett Russ20f733e2005-09-01 18:26:17 -0400550};
551
552static struct pci_driver mv_pci_driver = {
553 .name = DRV_NAME,
554 .id_table = mv_pci_tbl,
555 .probe = mv_init_one,
556 .remove = ata_pci_remove_one,
557};
558
Jeff Garzik47c2b672005-11-12 21:13:17 -0500559static const struct mv_hw_ops mv5xxx_ops = {
560 .phy_errata = mv5_phy_errata,
561 .enable_leds = mv5_enable_leds,
562 .read_preamp = mv5_read_preamp,
563 .reset_hc = mv5_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500564 .reset_flash = mv5_reset_flash,
565 .reset_bus = mv5_reset_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500566};
567
568static const struct mv_hw_ops mv6xxx_ops = {
569 .phy_errata = mv6_phy_errata,
570 .enable_leds = mv6_enable_leds,
571 .read_preamp = mv6_read_preamp,
572 .reset_hc = mv6_reset_hc,
Jeff Garzik522479f2005-11-12 22:14:02 -0500573 .reset_flash = mv6_reset_flash,
574 .reset_bus = mv_reset_pci_bus,
Jeff Garzik47c2b672005-11-12 21:13:17 -0500575};
576
Brett Russ20f733e2005-09-01 18:26:17 -0400577/*
Jeff Garzikddef9bb2006-02-02 16:17:06 -0500578 * module options
579 */
580static int msi; /* Use PCI msi; either zero (off, default) or non-zero */
581
582
583/*
Brett Russ20f733e2005-09-01 18:26:17 -0400584 * Functions
585 */
586
587static inline void writelfl(unsigned long data, void __iomem *addr)
588{
589 writel(data, addr);
590 (void) readl(addr); /* flush to avoid PCI posted write */
591}
592
Brett Russ20f733e2005-09-01 18:26:17 -0400593static inline void __iomem *mv_hc_base(void __iomem *base, unsigned int hc)
594{
595 return (base + MV_SATAHC0_REG_BASE + (hc * MV_SATAHC_REG_SZ));
596}
597
Jeff Garzikc9d39132005-11-13 17:47:51 -0500598static inline unsigned int mv_hc_from_port(unsigned int port)
599{
600 return port >> MV_PORT_HC_SHIFT;
601}
602
603static inline unsigned int mv_hardport_from_port(unsigned int port)
604{
605 return port & MV_PORT_MASK;
606}
607
608static inline void __iomem *mv_hc_base_from_port(void __iomem *base,
609 unsigned int port)
610{
611 return mv_hc_base(base, mv_hc_from_port(port));
612}
613
Brett Russ20f733e2005-09-01 18:26:17 -0400614static inline void __iomem *mv_port_base(void __iomem *base, unsigned int port)
615{
Jeff Garzikc9d39132005-11-13 17:47:51 -0500616 return mv_hc_base_from_port(base, port) +
Jeff Garzik8b260242005-11-12 12:32:50 -0500617 MV_SATAHC_ARBTR_REG_SZ +
Jeff Garzikc9d39132005-11-13 17:47:51 -0500618 (mv_hardport_from_port(port) * MV_PORT_REG_SZ);
Brett Russ20f733e2005-09-01 18:26:17 -0400619}
620
621static inline void __iomem *mv_ap_base(struct ata_port *ap)
622{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900623 return mv_port_base(ap->host->iomap[MV_PRIMARY_BAR], ap->port_no);
Brett Russ20f733e2005-09-01 18:26:17 -0400624}
625
Jeff Garzikcca39742006-08-24 03:19:22 -0400626static inline int mv_get_hc_count(unsigned long port_flags)
Brett Russ20f733e2005-09-01 18:26:17 -0400627{
Jeff Garzikcca39742006-08-24 03:19:22 -0400628 return ((port_flags & MV_FLAG_DUAL_HC) ? 2 : 1);
Brett Russ20f733e2005-09-01 18:26:17 -0400629}
630
631static void mv_irq_clear(struct ata_port *ap)
632{
633}
634
Brett Russ05b308e2005-10-05 17:08:53 -0400635/**
636 * mv_start_dma - Enable eDMA engine
637 * @base: port base address
638 * @pp: port private data
639 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900640 * Verify the local cache of the eDMA state is accurate with a
641 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400642 *
643 * LOCKING:
644 * Inherited from caller.
645 */
Brett Russafb0edd2005-10-05 17:08:42 -0400646static void mv_start_dma(void __iomem *base, struct mv_port_priv *pp)
Brett Russ31961942005-09-30 01:36:00 -0400647{
Brett Russafb0edd2005-10-05 17:08:42 -0400648 if (!(MV_PP_FLAG_EDMA_EN & pp->pp_flags)) {
649 writelfl(EDMA_EN, base + EDMA_CMD_OFS);
650 pp->pp_flags |= MV_PP_FLAG_EDMA_EN;
651 }
Tejun Heobeec7db2006-02-11 19:11:13 +0900652 WARN_ON(!(EDMA_EN & readl(base + EDMA_CMD_OFS)));
Brett Russ31961942005-09-30 01:36:00 -0400653}
654
Brett Russ05b308e2005-10-05 17:08:53 -0400655/**
656 * mv_stop_dma - Disable eDMA engine
657 * @ap: ATA channel to manipulate
658 *
Tejun Heobeec7db2006-02-11 19:11:13 +0900659 * Verify the local cache of the eDMA state is accurate with a
660 * WARN_ON.
Brett Russ05b308e2005-10-05 17:08:53 -0400661 *
662 * LOCKING:
663 * Inherited from caller.
664 */
Brett Russ31961942005-09-30 01:36:00 -0400665static void mv_stop_dma(struct ata_port *ap)
666{
667 void __iomem *port_mmio = mv_ap_base(ap);
668 struct mv_port_priv *pp = ap->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400669 u32 reg;
670 int i;
671
Brett Russafb0edd2005-10-05 17:08:42 -0400672 if (MV_PP_FLAG_EDMA_EN & pp->pp_flags) {
673 /* Disable EDMA if active. The disable bit auto clears.
Brett Russ31961942005-09-30 01:36:00 -0400674 */
Brett Russ31961942005-09-30 01:36:00 -0400675 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
676 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
Brett Russafb0edd2005-10-05 17:08:42 -0400677 } else {
Tejun Heobeec7db2006-02-11 19:11:13 +0900678 WARN_ON(EDMA_EN & readl(port_mmio + EDMA_CMD_OFS));
Brett Russafb0edd2005-10-05 17:08:42 -0400679 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500680
Brett Russ31961942005-09-30 01:36:00 -0400681 /* now properly wait for the eDMA to stop */
682 for (i = 1000; i > 0; i--) {
683 reg = readl(port_mmio + EDMA_CMD_OFS);
684 if (!(EDMA_EN & reg)) {
685 break;
686 }
687 udelay(100);
688 }
689
Brett Russ31961942005-09-30 01:36:00 -0400690 if (EDMA_EN & reg) {
Tejun Heof15a1da2006-05-15 20:57:56 +0900691 ata_port_printk(ap, KERN_ERR, "Unable to stop eDMA\n");
Brett Russafb0edd2005-10-05 17:08:42 -0400692 /* FIXME: Consider doing a reset here to recover */
Brett Russ31961942005-09-30 01:36:00 -0400693 }
694}
695
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400696#ifdef ATA_DEBUG
Brett Russ31961942005-09-30 01:36:00 -0400697static void mv_dump_mem(void __iomem *start, unsigned bytes)
698{
Brett Russ31961942005-09-30 01:36:00 -0400699 int b, w;
700 for (b = 0; b < bytes; ) {
701 DPRINTK("%p: ", start + b);
702 for (w = 0; b < bytes && w < 4; w++) {
703 printk("%08x ",readl(start + b));
704 b += sizeof(u32);
705 }
706 printk("\n");
707 }
Brett Russ31961942005-09-30 01:36:00 -0400708}
Jeff Garzik8a70f8d2005-10-05 17:19:47 -0400709#endif
710
Brett Russ31961942005-09-30 01:36:00 -0400711static void mv_dump_pci_cfg(struct pci_dev *pdev, unsigned bytes)
712{
713#ifdef ATA_DEBUG
714 int b, w;
715 u32 dw;
716 for (b = 0; b < bytes; ) {
717 DPRINTK("%02x: ", b);
718 for (w = 0; b < bytes && w < 4; w++) {
719 (void) pci_read_config_dword(pdev,b,&dw);
720 printk("%08x ",dw);
721 b += sizeof(u32);
722 }
723 printk("\n");
724 }
725#endif
726}
727static void mv_dump_all_regs(void __iomem *mmio_base, int port,
728 struct pci_dev *pdev)
729{
730#ifdef ATA_DEBUG
Jeff Garzik8b260242005-11-12 12:32:50 -0500731 void __iomem *hc_base = mv_hc_base(mmio_base,
Brett Russ31961942005-09-30 01:36:00 -0400732 port >> MV_PORT_HC_SHIFT);
733 void __iomem *port_base;
734 int start_port, num_ports, p, start_hc, num_hcs, hc;
735
736 if (0 > port) {
737 start_hc = start_port = 0;
738 num_ports = 8; /* shld be benign for 4 port devs */
739 num_hcs = 2;
740 } else {
741 start_hc = port >> MV_PORT_HC_SHIFT;
742 start_port = port;
743 num_ports = num_hcs = 1;
744 }
Jeff Garzik8b260242005-11-12 12:32:50 -0500745 DPRINTK("All registers for port(s) %u-%u:\n", start_port,
Brett Russ31961942005-09-30 01:36:00 -0400746 num_ports > 1 ? num_ports - 1 : start_port);
747
748 if (NULL != pdev) {
749 DPRINTK("PCI config space regs:\n");
750 mv_dump_pci_cfg(pdev, 0x68);
751 }
752 DPRINTK("PCI regs:\n");
753 mv_dump_mem(mmio_base+0xc00, 0x3c);
754 mv_dump_mem(mmio_base+0xd00, 0x34);
755 mv_dump_mem(mmio_base+0xf00, 0x4);
756 mv_dump_mem(mmio_base+0x1d00, 0x6c);
757 for (hc = start_hc; hc < start_hc + num_hcs; hc++) {
Dan Alonid220c372006-04-10 23:20:22 -0700758 hc_base = mv_hc_base(mmio_base, hc);
Brett Russ31961942005-09-30 01:36:00 -0400759 DPRINTK("HC regs (HC %i):\n", hc);
760 mv_dump_mem(hc_base, 0x1c);
761 }
762 for (p = start_port; p < start_port + num_ports; p++) {
763 port_base = mv_port_base(mmio_base, p);
764 DPRINTK("EDMA regs (port %i):\n",p);
765 mv_dump_mem(port_base, 0x54);
766 DPRINTK("SATA regs (port %i):\n",p);
767 mv_dump_mem(port_base+0x300, 0x60);
768 }
769#endif
770}
771
Brett Russ20f733e2005-09-01 18:26:17 -0400772static unsigned int mv_scr_offset(unsigned int sc_reg_in)
773{
774 unsigned int ofs;
775
776 switch (sc_reg_in) {
777 case SCR_STATUS:
778 case SCR_CONTROL:
779 case SCR_ERROR:
780 ofs = SATA_STATUS_OFS + (sc_reg_in * sizeof(u32));
781 break;
782 case SCR_ACTIVE:
783 ofs = SATA_ACTIVE_OFS; /* active is not with the others */
784 break;
785 default:
786 ofs = 0xffffffffU;
787 break;
788 }
789 return ofs;
790}
791
792static u32 mv_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
793{
794 unsigned int ofs = mv_scr_offset(sc_reg_in);
795
796 if (0xffffffffU != ofs) {
797 return readl(mv_ap_base(ap) + ofs);
798 } else {
799 return (u32) ofs;
800 }
801}
802
803static void mv_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
804{
805 unsigned int ofs = mv_scr_offset(sc_reg_in);
806
807 if (0xffffffffU != ofs) {
808 writelfl(val, mv_ap_base(ap) + ofs);
809 }
810}
811
Jeff Garzike4e7b892006-01-31 12:18:41 -0500812static void mv_edma_cfg(struct mv_host_priv *hpriv, void __iomem *port_mmio)
813{
814 u32 cfg = readl(port_mmio + EDMA_CFG_OFS);
815
816 /* set up non-NCQ EDMA configuration */
817 cfg &= ~0x1f; /* clear queue depth */
818 cfg &= ~EDMA_CFG_NCQ; /* clear NCQ mode */
819 cfg &= ~(1 << 9); /* disable equeue */
820
821 if (IS_GEN_I(hpriv))
822 cfg |= (1 << 8); /* enab config burst size mask */
823
824 else if (IS_GEN_II(hpriv))
825 cfg |= EDMA_CFG_RD_BRST_EXT | EDMA_CFG_WR_BUFF_LEN;
826
827 else if (IS_GEN_IIE(hpriv)) {
828 cfg |= (1 << 23); /* dis RX PM port mask */
829 cfg &= ~(1 << 16); /* dis FIS-based switching (for now) */
830 cfg &= ~(1 << 19); /* dis 128-entry queue (for now?) */
831 cfg |= (1 << 18); /* enab early completion */
832 cfg |= (1 << 17); /* enab host q cache */
833 cfg |= (1 << 22); /* enab cutthrough */
834 }
835
836 writelfl(cfg, port_mmio + EDMA_CFG_OFS);
837}
838
Brett Russ05b308e2005-10-05 17:08:53 -0400839/**
840 * mv_port_start - Port specific init/start routine.
841 * @ap: ATA channel to manipulate
842 *
843 * Allocate and point to DMA memory, init port private memory,
844 * zero indices.
845 *
846 * LOCKING:
847 * Inherited from caller.
848 */
Brett Russ31961942005-09-30 01:36:00 -0400849static int mv_port_start(struct ata_port *ap)
850{
Jeff Garzikcca39742006-08-24 03:19:22 -0400851 struct device *dev = ap->host->dev;
852 struct mv_host_priv *hpriv = ap->host->private_data;
Brett Russ31961942005-09-30 01:36:00 -0400853 struct mv_port_priv *pp;
854 void __iomem *port_mmio = mv_ap_base(ap);
855 void *mem;
856 dma_addr_t mem_dma;
Tejun Heo24dc5f32007-01-20 16:00:28 +0900857 int rc;
Brett Russ31961942005-09-30 01:36:00 -0400858
Tejun Heo24dc5f32007-01-20 16:00:28 +0900859 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500860 if (!pp)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900861 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400862
Tejun Heo24dc5f32007-01-20 16:00:28 +0900863 mem = dmam_alloc_coherent(dev, MV_PORT_PRIV_DMA_SZ, &mem_dma,
864 GFP_KERNEL);
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500865 if (!mem)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900866 return -ENOMEM;
Brett Russ31961942005-09-30 01:36:00 -0400867 memset(mem, 0, MV_PORT_PRIV_DMA_SZ);
868
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500869 rc = ata_pad_alloc(ap, dev);
870 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +0900871 return rc;
Jeff Garzik6037d6b2005-11-04 22:08:00 -0500872
Jeff Garzik8b260242005-11-12 12:32:50 -0500873 /* First item in chunk of DMA memory:
Brett Russ31961942005-09-30 01:36:00 -0400874 * 32-slot command request table (CRQB), 32 bytes each in size
875 */
876 pp->crqb = mem;
877 pp->crqb_dma = mem_dma;
878 mem += MV_CRQB_Q_SZ;
879 mem_dma += MV_CRQB_Q_SZ;
880
Jeff Garzik8b260242005-11-12 12:32:50 -0500881 /* Second item:
Brett Russ31961942005-09-30 01:36:00 -0400882 * 32-slot command response table (CRPB), 8 bytes each in size
883 */
884 pp->crpb = mem;
885 pp->crpb_dma = mem_dma;
886 mem += MV_CRPB_Q_SZ;
887 mem_dma += MV_CRPB_Q_SZ;
888
889 /* Third item:
890 * Table of scatter-gather descriptors (ePRD), 16 bytes each
891 */
892 pp->sg_tbl = mem;
893 pp->sg_tbl_dma = mem_dma;
894
Jeff Garzike4e7b892006-01-31 12:18:41 -0500895 mv_edma_cfg(hpriv, port_mmio);
Brett Russ31961942005-09-30 01:36:00 -0400896
897 writel((pp->crqb_dma >> 16) >> 16, port_mmio + EDMA_REQ_Q_BASE_HI_OFS);
Jeff Garzik8b260242005-11-12 12:32:50 -0500898 writelfl(pp->crqb_dma & EDMA_REQ_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400899 port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
900
Jeff Garzike4e7b892006-01-31 12:18:41 -0500901 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
902 writelfl(pp->crqb_dma & 0xffffffff,
903 port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
904 else
905 writelfl(0, port_mmio + EDMA_REQ_Q_OUT_PTR_OFS);
Brett Russ31961942005-09-30 01:36:00 -0400906
907 writel((pp->crpb_dma >> 16) >> 16, port_mmio + EDMA_RSP_Q_BASE_HI_OFS);
Jeff Garzike4e7b892006-01-31 12:18:41 -0500908
909 if (hpriv->hp_flags & MV_HP_ERRATA_XX42A0)
910 writelfl(pp->crpb_dma & 0xffffffff,
911 port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
912 else
913 writelfl(0, port_mmio + EDMA_RSP_Q_IN_PTR_OFS);
914
Jeff Garzik8b260242005-11-12 12:32:50 -0500915 writelfl(pp->crpb_dma & EDMA_RSP_Q_BASE_LO_MASK,
Brett Russ31961942005-09-30 01:36:00 -0400916 port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
917
Brett Russ31961942005-09-30 01:36:00 -0400918 /* Don't turn on EDMA here...do it before DMA commands only. Else
919 * we'll be unable to send non-data, PIO, etc due to restricted access
920 * to shadow regs.
921 */
922 ap->private_data = pp;
923 return 0;
924}
925
Brett Russ05b308e2005-10-05 17:08:53 -0400926/**
927 * mv_port_stop - Port specific cleanup/stop routine.
928 * @ap: ATA channel to manipulate
929 *
930 * Stop DMA, cleanup port memory.
931 *
932 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -0400933 * This routine uses the host lock to protect the DMA stop.
Brett Russ05b308e2005-10-05 17:08:53 -0400934 */
Brett Russ31961942005-09-30 01:36:00 -0400935static void mv_port_stop(struct ata_port *ap)
936{
Brett Russafb0edd2005-10-05 17:08:42 -0400937 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -0400938
Jeff Garzikcca39742006-08-24 03:19:22 -0400939 spin_lock_irqsave(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400940 mv_stop_dma(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -0400941 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -0400942}
943
Brett Russ05b308e2005-10-05 17:08:53 -0400944/**
945 * mv_fill_sg - Fill out the Marvell ePRD (scatter gather) entries
946 * @qc: queued command whose SG list to source from
947 *
948 * Populate the SG list and mark the last entry.
949 *
950 * LOCKING:
951 * Inherited from caller.
952 */
Brett Russ31961942005-09-30 01:36:00 -0400953static void mv_fill_sg(struct ata_queued_cmd *qc)
954{
955 struct mv_port_priv *pp = qc->ap->private_data;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400956 unsigned int i = 0;
957 struct scatterlist *sg;
Brett Russ31961942005-09-30 01:36:00 -0400958
Jeff Garzik972c26b2005-10-18 22:14:54 -0400959 ata_for_each_sg(sg, qc) {
Brett Russ31961942005-09-30 01:36:00 -0400960 dma_addr_t addr;
Jeff Garzik22374672005-11-17 10:59:48 -0500961 u32 sg_len, len, offset;
Brett Russ31961942005-09-30 01:36:00 -0400962
Jeff Garzik972c26b2005-10-18 22:14:54 -0400963 addr = sg_dma_address(sg);
964 sg_len = sg_dma_len(sg);
Brett Russ31961942005-09-30 01:36:00 -0400965
Jeff Garzik22374672005-11-17 10:59:48 -0500966 while (sg_len) {
967 offset = addr & MV_DMA_BOUNDARY;
968 len = sg_len;
969 if ((offset + sg_len) > 0x10000)
970 len = 0x10000 - offset;
Jeff Garzik972c26b2005-10-18 22:14:54 -0400971
Jeff Garzik22374672005-11-17 10:59:48 -0500972 pp->sg_tbl[i].addr = cpu_to_le32(addr & 0xffffffff);
973 pp->sg_tbl[i].addr_hi = cpu_to_le32((addr >> 16) >> 16);
Mark Lord63af2a52006-03-29 09:50:31 -0500974 pp->sg_tbl[i].flags_size = cpu_to_le32(len & 0xffff);
Jeff Garzik22374672005-11-17 10:59:48 -0500975
976 sg_len -= len;
977 addr += len;
978
979 if (!sg_len && ata_sg_is_last(sg, qc))
980 pp->sg_tbl[i].flags_size |= cpu_to_le32(EPRD_FLAG_END_OF_TBL);
981
982 i++;
983 }
Brett Russ31961942005-09-30 01:36:00 -0400984 }
985}
986
Mark Lorda6432432006-05-19 16:36:36 -0400987static inline unsigned mv_inc_q_index(unsigned index)
Brett Russ31961942005-09-30 01:36:00 -0400988{
Mark Lorda6432432006-05-19 16:36:36 -0400989 return (index + 1) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -0400990}
991
Mark Lorde1469872006-05-22 19:02:03 -0400992static inline void mv_crqb_pack_cmd(__le16 *cmdw, u8 data, u8 addr, unsigned last)
Brett Russ31961942005-09-30 01:36:00 -0400993{
Mark Lord559eeda2006-05-19 16:40:15 -0400994 u16 tmp = data | (addr << CRQB_CMD_ADDR_SHIFT) | CRQB_CMD_CS |
Brett Russ31961942005-09-30 01:36:00 -0400995 (last ? CRQB_CMD_LAST : 0);
Mark Lord559eeda2006-05-19 16:40:15 -0400996 *cmdw = cpu_to_le16(tmp);
Brett Russ31961942005-09-30 01:36:00 -0400997}
998
Brett Russ05b308e2005-10-05 17:08:53 -0400999/**
1000 * mv_qc_prep - Host specific command preparation.
1001 * @qc: queued command to prepare
1002 *
1003 * This routine simply redirects to the general purpose routine
1004 * if command is not DMA. Else, it handles prep of the CRQB
1005 * (command request block), does some sanity checking, and calls
1006 * the SG load routine.
1007 *
1008 * LOCKING:
1009 * Inherited from caller.
1010 */
Brett Russ31961942005-09-30 01:36:00 -04001011static void mv_qc_prep(struct ata_queued_cmd *qc)
1012{
1013 struct ata_port *ap = qc->ap;
1014 struct mv_port_priv *pp = ap->private_data;
Mark Lorde1469872006-05-22 19:02:03 -04001015 __le16 *cw;
Brett Russ31961942005-09-30 01:36:00 -04001016 struct ata_taskfile *tf;
1017 u16 flags = 0;
Mark Lorda6432432006-05-19 16:36:36 -04001018 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001019
Jeff Garzike4e7b892006-01-31 12:18:41 -05001020 if (ATA_PROT_DMA != qc->tf.protocol)
Brett Russ31961942005-09-30 01:36:00 -04001021 return;
Brett Russ20f733e2005-09-01 18:26:17 -04001022
Brett Russ31961942005-09-30 01:36:00 -04001023 /* Fill in command request block
1024 */
Jeff Garzike4e7b892006-01-31 12:18:41 -05001025 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
Brett Russ31961942005-09-30 01:36:00 -04001026 flags |= CRQB_FLAG_READ;
Tejun Heobeec7db2006-02-11 19:11:13 +09001027 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Brett Russ31961942005-09-30 01:36:00 -04001028 flags |= qc->tag << CRQB_TAG_SHIFT;
1029
Mark Lorda6432432006-05-19 16:36:36 -04001030 /* get current queue index from hardware */
1031 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1032 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001033
Mark Lorda6432432006-05-19 16:36:36 -04001034 pp->crqb[in_index].sg_addr =
1035 cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1036 pp->crqb[in_index].sg_addr_hi =
1037 cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1038 pp->crqb[in_index].ctrl_flags = cpu_to_le16(flags);
1039
1040 cw = &pp->crqb[in_index].ata_cmd[0];
Brett Russ31961942005-09-30 01:36:00 -04001041 tf = &qc->tf;
1042
1043 /* Sadly, the CRQB cannot accomodate all registers--there are
1044 * only 11 bytes...so we must pick and choose required
1045 * registers based on the command. So, we drop feature and
1046 * hob_feature for [RW] DMA commands, but they are needed for
1047 * NCQ. NCQ will drop hob_nsect.
1048 */
1049 switch (tf->command) {
1050 case ATA_CMD_READ:
1051 case ATA_CMD_READ_EXT:
1052 case ATA_CMD_WRITE:
1053 case ATA_CMD_WRITE_EXT:
Jens Axboec15d85c2006-02-15 15:59:25 +01001054 case ATA_CMD_WRITE_FUA_EXT:
Brett Russ31961942005-09-30 01:36:00 -04001055 mv_crqb_pack_cmd(cw++, tf->hob_nsect, ATA_REG_NSECT, 0);
1056 break;
1057#ifdef LIBATA_NCQ /* FIXME: remove this line when NCQ added */
1058 case ATA_CMD_FPDMA_READ:
1059 case ATA_CMD_FPDMA_WRITE:
Jeff Garzik8b260242005-11-12 12:32:50 -05001060 mv_crqb_pack_cmd(cw++, tf->hob_feature, ATA_REG_FEATURE, 0);
Brett Russ31961942005-09-30 01:36:00 -04001061 mv_crqb_pack_cmd(cw++, tf->feature, ATA_REG_FEATURE, 0);
1062 break;
1063#endif /* FIXME: remove this line when NCQ added */
1064 default:
1065 /* The only other commands EDMA supports in non-queued and
1066 * non-NCQ mode are: [RW] STREAM DMA and W DMA FUA EXT, none
1067 * of which are defined/used by Linux. If we get here, this
1068 * driver needs work.
1069 *
1070 * FIXME: modify libata to give qc_prep a return value and
1071 * return error here.
1072 */
1073 BUG_ON(tf->command);
1074 break;
1075 }
1076 mv_crqb_pack_cmd(cw++, tf->nsect, ATA_REG_NSECT, 0);
1077 mv_crqb_pack_cmd(cw++, tf->hob_lbal, ATA_REG_LBAL, 0);
1078 mv_crqb_pack_cmd(cw++, tf->lbal, ATA_REG_LBAL, 0);
1079 mv_crqb_pack_cmd(cw++, tf->hob_lbam, ATA_REG_LBAM, 0);
1080 mv_crqb_pack_cmd(cw++, tf->lbam, ATA_REG_LBAM, 0);
1081 mv_crqb_pack_cmd(cw++, tf->hob_lbah, ATA_REG_LBAH, 0);
1082 mv_crqb_pack_cmd(cw++, tf->lbah, ATA_REG_LBAH, 0);
1083 mv_crqb_pack_cmd(cw++, tf->device, ATA_REG_DEVICE, 0);
1084 mv_crqb_pack_cmd(cw++, tf->command, ATA_REG_CMD, 1); /* last */
1085
Jeff Garzike4e7b892006-01-31 12:18:41 -05001086 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
Brett Russ31961942005-09-30 01:36:00 -04001087 return;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001088 mv_fill_sg(qc);
1089}
1090
1091/**
1092 * mv_qc_prep_iie - Host specific command preparation.
1093 * @qc: queued command to prepare
1094 *
1095 * This routine simply redirects to the general purpose routine
1096 * if command is not DMA. Else, it handles prep of the CRQB
1097 * (command request block), does some sanity checking, and calls
1098 * the SG load routine.
1099 *
1100 * LOCKING:
1101 * Inherited from caller.
1102 */
1103static void mv_qc_prep_iie(struct ata_queued_cmd *qc)
1104{
1105 struct ata_port *ap = qc->ap;
1106 struct mv_port_priv *pp = ap->private_data;
1107 struct mv_crqb_iie *crqb;
1108 struct ata_taskfile *tf;
Mark Lorda6432432006-05-19 16:36:36 -04001109 unsigned in_index;
Jeff Garzike4e7b892006-01-31 12:18:41 -05001110 u32 flags = 0;
1111
1112 if (ATA_PROT_DMA != qc->tf.protocol)
1113 return;
1114
Jeff Garzike4e7b892006-01-31 12:18:41 -05001115 /* Fill in Gen IIE command request block
1116 */
1117 if (!(qc->tf.flags & ATA_TFLAG_WRITE))
1118 flags |= CRQB_FLAG_READ;
1119
Tejun Heobeec7db2006-02-11 19:11:13 +09001120 WARN_ON(MV_MAX_Q_DEPTH <= qc->tag);
Jeff Garzike4e7b892006-01-31 12:18:41 -05001121 flags |= qc->tag << CRQB_TAG_SHIFT;
1122
Mark Lorda6432432006-05-19 16:36:36 -04001123 /* get current queue index from hardware */
1124 in_index = (readl(mv_ap_base(ap) + EDMA_REQ_Q_IN_PTR_OFS)
1125 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
1126
1127 crqb = (struct mv_crqb_iie *) &pp->crqb[in_index];
Jeff Garzike4e7b892006-01-31 12:18:41 -05001128 crqb->addr = cpu_to_le32(pp->sg_tbl_dma & 0xffffffff);
1129 crqb->addr_hi = cpu_to_le32((pp->sg_tbl_dma >> 16) >> 16);
1130 crqb->flags = cpu_to_le32(flags);
1131
1132 tf = &qc->tf;
1133 crqb->ata_cmd[0] = cpu_to_le32(
1134 (tf->command << 16) |
1135 (tf->feature << 24)
1136 );
1137 crqb->ata_cmd[1] = cpu_to_le32(
1138 (tf->lbal << 0) |
1139 (tf->lbam << 8) |
1140 (tf->lbah << 16) |
1141 (tf->device << 24)
1142 );
1143 crqb->ata_cmd[2] = cpu_to_le32(
1144 (tf->hob_lbal << 0) |
1145 (tf->hob_lbam << 8) |
1146 (tf->hob_lbah << 16) |
1147 (tf->hob_feature << 24)
1148 );
1149 crqb->ata_cmd[3] = cpu_to_le32(
1150 (tf->nsect << 0) |
1151 (tf->hob_nsect << 8)
1152 );
1153
1154 if (!(qc->flags & ATA_QCFLAG_DMAMAP))
1155 return;
Brett Russ31961942005-09-30 01:36:00 -04001156 mv_fill_sg(qc);
1157}
1158
Brett Russ05b308e2005-10-05 17:08:53 -04001159/**
1160 * mv_qc_issue - Initiate a command to the host
1161 * @qc: queued command to start
1162 *
1163 * This routine simply redirects to the general purpose routine
1164 * if command is not DMA. Else, it sanity checks our local
1165 * caches of the request producer/consumer indices then enables
1166 * DMA and bumps the request producer index.
1167 *
1168 * LOCKING:
1169 * Inherited from caller.
1170 */
Tejun Heo9a3d9eb2006-01-23 13:09:36 +09001171static unsigned int mv_qc_issue(struct ata_queued_cmd *qc)
Brett Russ31961942005-09-30 01:36:00 -04001172{
1173 void __iomem *port_mmio = mv_ap_base(qc->ap);
1174 struct mv_port_priv *pp = qc->ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001175 unsigned in_index;
Brett Russ31961942005-09-30 01:36:00 -04001176 u32 in_ptr;
1177
1178 if (ATA_PROT_DMA != qc->tf.protocol) {
1179 /* We're about to send a non-EDMA capable command to the
1180 * port. Turn off EDMA so there won't be problems accessing
1181 * shadow block, etc registers.
1182 */
1183 mv_stop_dma(qc->ap);
1184 return ata_qc_issue_prot(qc);
1185 }
1186
Mark Lorda6432432006-05-19 16:36:36 -04001187 in_ptr = readl(port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1188 in_index = (in_ptr >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001189
Brett Russ31961942005-09-30 01:36:00 -04001190 /* until we do queuing, the queue should be empty at this point */
Mark Lorda6432432006-05-19 16:36:36 -04001191 WARN_ON(in_index != ((readl(port_mmio + EDMA_REQ_Q_OUT_PTR_OFS)
1192 >> EDMA_REQ_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001193
Mark Lorda6432432006-05-19 16:36:36 -04001194 in_index = mv_inc_q_index(in_index); /* now incr producer index */
Brett Russ31961942005-09-30 01:36:00 -04001195
Brett Russafb0edd2005-10-05 17:08:42 -04001196 mv_start_dma(port_mmio, pp);
Brett Russ31961942005-09-30 01:36:00 -04001197
1198 /* and write the request in pointer to kick the EDMA to life */
1199 in_ptr &= EDMA_REQ_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001200 in_ptr |= in_index << EDMA_REQ_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001201 writelfl(in_ptr, port_mmio + EDMA_REQ_Q_IN_PTR_OFS);
1202
1203 return 0;
1204}
1205
Brett Russ05b308e2005-10-05 17:08:53 -04001206/**
1207 * mv_get_crpb_status - get status from most recently completed cmd
1208 * @ap: ATA channel to manipulate
1209 *
1210 * This routine is for use when the port is in DMA mode, when it
1211 * will be using the CRPB (command response block) method of
Tejun Heobeec7db2006-02-11 19:11:13 +09001212 * returning command completion information. We check indices
Brett Russ05b308e2005-10-05 17:08:53 -04001213 * are good, grab status, and bump the response consumer index to
1214 * prove that we're up to date.
1215 *
1216 * LOCKING:
1217 * Inherited from caller.
1218 */
Brett Russ31961942005-09-30 01:36:00 -04001219static u8 mv_get_crpb_status(struct ata_port *ap)
1220{
1221 void __iomem *port_mmio = mv_ap_base(ap);
1222 struct mv_port_priv *pp = ap->private_data;
Mark Lorda6432432006-05-19 16:36:36 -04001223 unsigned out_index;
Brett Russ31961942005-09-30 01:36:00 -04001224 u32 out_ptr;
Mark Lord806a6e72006-03-21 21:11:53 -05001225 u8 ata_status;
Brett Russ31961942005-09-30 01:36:00 -04001226
Mark Lorda6432432006-05-19 16:36:36 -04001227 out_ptr = readl(port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1228 out_index = (out_ptr >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK;
Brett Russ31961942005-09-30 01:36:00 -04001229
Mark Lorda6432432006-05-19 16:36:36 -04001230 ata_status = le16_to_cpu(pp->crpb[out_index].flags)
1231 >> CRPB_FLAG_STATUS_SHIFT;
Mark Lord806a6e72006-03-21 21:11:53 -05001232
Brett Russ31961942005-09-30 01:36:00 -04001233 /* increment our consumer index... */
Mark Lorda6432432006-05-19 16:36:36 -04001234 out_index = mv_inc_q_index(out_index);
Jeff Garzik8b260242005-11-12 12:32:50 -05001235
Brett Russ31961942005-09-30 01:36:00 -04001236 /* and, until we do NCQ, there should only be 1 CRPB waiting */
Mark Lorda6432432006-05-19 16:36:36 -04001237 WARN_ON(out_index != ((readl(port_mmio + EDMA_RSP_Q_IN_PTR_OFS)
1238 >> EDMA_RSP_Q_PTR_SHIFT) & MV_MAX_Q_DEPTH_MASK));
Brett Russ31961942005-09-30 01:36:00 -04001239
1240 /* write out our inc'd consumer index so EDMA knows we're caught up */
1241 out_ptr &= EDMA_RSP_Q_BASE_LO_MASK;
Mark Lorda6432432006-05-19 16:36:36 -04001242 out_ptr |= out_index << EDMA_RSP_Q_PTR_SHIFT;
Brett Russ31961942005-09-30 01:36:00 -04001243 writelfl(out_ptr, port_mmio + EDMA_RSP_Q_OUT_PTR_OFS);
1244
1245 /* Return ATA status register for completed CRPB */
Mark Lord806a6e72006-03-21 21:11:53 -05001246 return ata_status;
Brett Russ20f733e2005-09-01 18:26:17 -04001247}
1248
Brett Russ05b308e2005-10-05 17:08:53 -04001249/**
1250 * mv_err_intr - Handle error interrupts on the port
1251 * @ap: ATA channel to manipulate
Mark Lord9b358e32006-05-19 16:21:03 -04001252 * @reset_allowed: bool: 0 == don't trigger from reset here
Brett Russ05b308e2005-10-05 17:08:53 -04001253 *
1254 * In most cases, just clear the interrupt and move on. However,
1255 * some cases require an eDMA reset, which is done right before
1256 * the COMRESET in mv_phy_reset(). The SERR case requires a
1257 * clear of pending errors in the SATA SERROR register. Finally,
1258 * if the port disabled DMA, update our cached copy to match.
1259 *
1260 * LOCKING:
1261 * Inherited from caller.
1262 */
Mark Lord9b358e32006-05-19 16:21:03 -04001263static void mv_err_intr(struct ata_port *ap, int reset_allowed)
Brett Russ20f733e2005-09-01 18:26:17 -04001264{
Brett Russ31961942005-09-30 01:36:00 -04001265 void __iomem *port_mmio = mv_ap_base(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001266 u32 edma_err_cause, serr = 0;
1267
Brett Russ20f733e2005-09-01 18:26:17 -04001268 edma_err_cause = readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1269
1270 if (EDMA_ERR_SERR & edma_err_cause) {
Tejun Heo81952c52006-05-15 20:57:47 +09001271 sata_scr_read(ap, SCR_ERROR, &serr);
1272 sata_scr_write_flush(ap, SCR_ERROR, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001273 }
Brett Russafb0edd2005-10-05 17:08:42 -04001274 if (EDMA_ERR_SELF_DIS & edma_err_cause) {
1275 struct mv_port_priv *pp = ap->private_data;
1276 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1277 }
1278 DPRINTK(KERN_ERR "ata%u: port error; EDMA err cause: 0x%08x "
1279 "SERR: 0x%08x\n", ap->id, edma_err_cause, serr);
Brett Russ20f733e2005-09-01 18:26:17 -04001280
1281 /* Clear EDMA now that SERR cleanup done */
1282 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1283
1284 /* check for fatal here and recover if needed */
Mark Lord9b358e32006-05-19 16:21:03 -04001285 if (reset_allowed && (EDMA_ERR_FATAL & edma_err_cause))
Jeff Garzikc9d39132005-11-13 17:47:51 -05001286 mv_stop_and_reset(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001287}
1288
Brett Russ05b308e2005-10-05 17:08:53 -04001289/**
1290 * mv_host_intr - Handle all interrupts on the given host controller
Jeff Garzikcca39742006-08-24 03:19:22 -04001291 * @host: host specific structure
Brett Russ05b308e2005-10-05 17:08:53 -04001292 * @relevant: port error bits relevant to this host controller
1293 * @hc: which host controller we're to look at
1294 *
1295 * Read then write clear the HC interrupt status then walk each
1296 * port connected to the HC and see if it needs servicing. Port
1297 * success ints are reported in the HC interrupt status reg, the
1298 * port error ints are reported in the higher level main
1299 * interrupt status register and thus are passed in via the
1300 * 'relevant' argument.
1301 *
1302 * LOCKING:
1303 * Inherited from caller.
1304 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001305static void mv_host_intr(struct ata_host *host, u32 relevant, unsigned int hc)
Brett Russ20f733e2005-09-01 18:26:17 -04001306{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001307 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Brett Russ20f733e2005-09-01 18:26:17 -04001308 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
Brett Russ20f733e2005-09-01 18:26:17 -04001309 struct ata_queued_cmd *qc;
1310 u32 hc_irq_cause;
Brett Russ31961942005-09-30 01:36:00 -04001311 int shift, port, port0, hard_port, handled;
Jeff Garzika7dac442005-10-30 04:44:42 -05001312 unsigned int err_mask;
Brett Russ20f733e2005-09-01 18:26:17 -04001313
1314 if (hc == 0) {
1315 port0 = 0;
1316 } else {
1317 port0 = MV_PORTS_PER_HC;
1318 }
1319
1320 /* we'll need the HC success int register in most cases */
1321 hc_irq_cause = readl(hc_mmio + HC_IRQ_CAUSE_OFS);
1322 if (hc_irq_cause) {
Brett Russ31961942005-09-30 01:36:00 -04001323 writelfl(~hc_irq_cause, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001324 }
1325
1326 VPRINTK("ENTER, hc%u relevant=0x%08x HC IRQ cause=0x%08x\n",
1327 hc,relevant,hc_irq_cause);
1328
1329 for (port = port0; port < port0 + MV_PORTS_PER_HC; port++) {
Jeff Garzikcd85f6e2006-03-20 19:49:54 -05001330 u8 ata_status = 0;
Jeff Garzikcca39742006-08-24 03:19:22 -04001331 struct ata_port *ap = host->ports[port];
Mark Lord63af2a52006-03-29 09:50:31 -05001332 struct mv_port_priv *pp = ap->private_data;
Jeff Garzik55d8ca42006-03-29 19:43:31 -05001333
Mark Lorde857f142006-05-19 16:33:03 -04001334 hard_port = mv_hardport_from_port(port); /* range 0..3 */
Brett Russ31961942005-09-30 01:36:00 -04001335 handled = 0; /* ensure ata_status is set if handled++ */
Brett Russ20f733e2005-09-01 18:26:17 -04001336
Mark Lord63af2a52006-03-29 09:50:31 -05001337 /* Note that DEV_IRQ might happen spuriously during EDMA,
Mark Lorde857f142006-05-19 16:33:03 -04001338 * and should be ignored in such cases.
1339 * The cause of this is still under investigation.
Jeff Garzik8190bdb2006-05-24 01:53:39 -04001340 */
Mark Lord63af2a52006-03-29 09:50:31 -05001341 if (pp->pp_flags & MV_PP_FLAG_EDMA_EN) {
1342 /* EDMA: check for response queue interrupt */
1343 if ((CRPB_DMA_DONE << hard_port) & hc_irq_cause) {
1344 ata_status = mv_get_crpb_status(ap);
1345 handled = 1;
1346 }
1347 } else {
1348 /* PIO: check for device (drive) interrupt */
1349 if ((DEV_IRQ << hard_port) & hc_irq_cause) {
Tejun Heo0d5ff562007-02-01 15:06:36 +09001350 ata_status = readb(ap->ioaddr.status_addr);
Mark Lord63af2a52006-03-29 09:50:31 -05001351 handled = 1;
Mark Lorde857f142006-05-19 16:33:03 -04001352 /* ignore spurious intr if drive still BUSY */
1353 if (ata_status & ATA_BUSY) {
1354 ata_status = 0;
1355 handled = 0;
1356 }
Mark Lord63af2a52006-03-29 09:50:31 -05001357 }
Brett Russ20f733e2005-09-01 18:26:17 -04001358 }
1359
Jeff Garzik029f5462006-04-02 10:30:40 -04001360 if (ap && (ap->flags & ATA_FLAG_DISABLED))
Jeff Garzika2c91a82005-11-17 05:44:44 -05001361 continue;
1362
Jeff Garzika7dac442005-10-30 04:44:42 -05001363 err_mask = ac_err_mask(ata_status);
1364
Brett Russ31961942005-09-30 01:36:00 -04001365 shift = port << 1; /* (port * 2) */
Brett Russ20f733e2005-09-01 18:26:17 -04001366 if (port >= MV_PORTS_PER_HC) {
1367 shift++; /* skip bit 8 in the HC Main IRQ reg */
1368 }
1369 if ((PORT0_ERR << shift) & relevant) {
Mark Lord9b358e32006-05-19 16:21:03 -04001370 mv_err_intr(ap, 1);
Jeff Garzika7dac442005-10-30 04:44:42 -05001371 err_mask |= AC_ERR_OTHER;
Mark Lord63af2a52006-03-29 09:50:31 -05001372 handled = 1;
Brett Russ20f733e2005-09-01 18:26:17 -04001373 }
Jeff Garzik8b260242005-11-12 12:32:50 -05001374
Mark Lord63af2a52006-03-29 09:50:31 -05001375 if (handled) {
Brett Russ20f733e2005-09-01 18:26:17 -04001376 qc = ata_qc_from_tag(ap, ap->active_tag);
Mark Lord63af2a52006-03-29 09:50:31 -05001377 if (qc && (qc->flags & ATA_QCFLAG_ACTIVE)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001378 VPRINTK("port %u IRQ found for qc, "
1379 "ata_status 0x%x\n", port,ata_status);
Brett Russ20f733e2005-09-01 18:26:17 -04001380 /* mark qc status appropriately */
Jeff Garzik701db692005-12-06 04:52:48 -05001381 if (!(qc->tf.flags & ATA_TFLAG_POLLING)) {
Albert Leea22e2eb2005-12-05 15:38:02 +08001382 qc->err_mask |= err_mask;
1383 ata_qc_complete(qc);
1384 }
Brett Russ20f733e2005-09-01 18:26:17 -04001385 }
1386 }
1387 }
1388 VPRINTK("EXIT\n");
1389}
1390
Brett Russ05b308e2005-10-05 17:08:53 -04001391/**
Jeff Garzik8b260242005-11-12 12:32:50 -05001392 * mv_interrupt -
Brett Russ05b308e2005-10-05 17:08:53 -04001393 * @irq: unused
1394 * @dev_instance: private data; in this case the host structure
1395 * @regs: unused
1396 *
1397 * Read the read only register to determine if any host
1398 * controllers have pending interrupts. If so, call lower level
1399 * routine to handle. Also check for PCI errors which are only
1400 * reported here.
1401 *
Jeff Garzik8b260242005-11-12 12:32:50 -05001402 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001403 * This routine holds the host lock while processing pending
Brett Russ05b308e2005-10-05 17:08:53 -04001404 * interrupts.
1405 */
David Howells7d12e782006-10-05 14:55:46 +01001406static irqreturn_t mv_interrupt(int irq, void *dev_instance)
Brett Russ20f733e2005-09-01 18:26:17 -04001407{
Jeff Garzikcca39742006-08-24 03:19:22 -04001408 struct ata_host *host = dev_instance;
Brett Russ20f733e2005-09-01 18:26:17 -04001409 unsigned int hc, handled = 0, n_hcs;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001410 void __iomem *mmio = host->iomap[MV_PRIMARY_BAR];
Mark Lord615ab952006-05-19 16:24:56 -04001411 struct mv_host_priv *hpriv;
Brett Russ20f733e2005-09-01 18:26:17 -04001412 u32 irq_stat;
1413
Brett Russ20f733e2005-09-01 18:26:17 -04001414 irq_stat = readl(mmio + HC_MAIN_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001415
1416 /* check the cases where we either have nothing pending or have read
1417 * a bogus register value which can indicate HW removal or PCI fault
1418 */
1419 if (!irq_stat || (0xffffffffU == irq_stat)) {
1420 return IRQ_NONE;
1421 }
1422
Jeff Garzikcca39742006-08-24 03:19:22 -04001423 n_hcs = mv_get_hc_count(host->ports[0]->flags);
1424 spin_lock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001425
1426 for (hc = 0; hc < n_hcs; hc++) {
1427 u32 relevant = irq_stat & (HC0_IRQ_PEND << (hc * HC_SHIFT));
1428 if (relevant) {
Jeff Garzikcca39742006-08-24 03:19:22 -04001429 mv_host_intr(host, relevant, hc);
Brett Russ31961942005-09-30 01:36:00 -04001430 handled++;
Brett Russ20f733e2005-09-01 18:26:17 -04001431 }
1432 }
Mark Lord615ab952006-05-19 16:24:56 -04001433
Jeff Garzikcca39742006-08-24 03:19:22 -04001434 hpriv = host->private_data;
Mark Lord615ab952006-05-19 16:24:56 -04001435 if (IS_60XX(hpriv)) {
1436 /* deal with the interrupt coalescing bits */
1437 if (irq_stat & (TRAN_LO_DONE | TRAN_HI_DONE | PORTS_0_7_COAL_DONE)) {
1438 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_LO);
1439 writelfl(0, mmio + MV_IRQ_COAL_CAUSE_HI);
1440 writelfl(0, mmio + MV_IRQ_COAL_CAUSE);
1441 }
1442 }
1443
Brett Russ20f733e2005-09-01 18:26:17 -04001444 if (PCI_ERR & irq_stat) {
Brett Russ31961942005-09-30 01:36:00 -04001445 printk(KERN_ERR DRV_NAME ": PCI ERROR; PCI IRQ cause=0x%08x\n",
1446 readl(mmio + PCI_IRQ_CAUSE_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04001447
Brett Russafb0edd2005-10-05 17:08:42 -04001448 DPRINTK("All regs @ PCI error\n");
Jeff Garzikcca39742006-08-24 03:19:22 -04001449 mv_dump_all_regs(mmio, -1, to_pci_dev(host->dev));
Brett Russ31961942005-09-30 01:36:00 -04001450
1451 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
1452 handled++;
1453 }
Jeff Garzikcca39742006-08-24 03:19:22 -04001454 spin_unlock(&host->lock);
Brett Russ20f733e2005-09-01 18:26:17 -04001455
1456 return IRQ_RETVAL(handled);
1457}
1458
Jeff Garzikc9d39132005-11-13 17:47:51 -05001459static void __iomem *mv5_phy_base(void __iomem *mmio, unsigned int port)
1460{
1461 void __iomem *hc_mmio = mv_hc_base_from_port(mmio, port);
1462 unsigned long ofs = (mv_hardport_from_port(port) + 1) * 0x100UL;
1463
1464 return hc_mmio + ofs;
1465}
1466
1467static unsigned int mv5_scr_offset(unsigned int sc_reg_in)
1468{
1469 unsigned int ofs;
1470
1471 switch (sc_reg_in) {
1472 case SCR_STATUS:
1473 case SCR_ERROR:
1474 case SCR_CONTROL:
1475 ofs = sc_reg_in * sizeof(u32);
1476 break;
1477 default:
1478 ofs = 0xffffffffU;
1479 break;
1480 }
1481 return ofs;
1482}
1483
1484static u32 mv5_scr_read(struct ata_port *ap, unsigned int sc_reg_in)
1485{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001486 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1487 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001488 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1489
1490 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001491 return readl(addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001492 else
1493 return (u32) ofs;
1494}
1495
1496static void mv5_scr_write(struct ata_port *ap, unsigned int sc_reg_in, u32 val)
1497{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001498 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
1499 void __iomem *addr = mv5_phy_base(mmio, ap->port_no);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001500 unsigned int ofs = mv5_scr_offset(sc_reg_in);
1501
1502 if (ofs != 0xffffffffU)
Tejun Heo0d5ff562007-02-01 15:06:36 +09001503 writelfl(val, addr + ofs);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001504}
1505
Jeff Garzik522479f2005-11-12 22:14:02 -05001506static void mv5_reset_bus(struct pci_dev *pdev, void __iomem *mmio)
1507{
1508 u8 rev_id;
1509 int early_5080;
1510
1511 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
1512
1513 early_5080 = (pdev->device == 0x5080) && (rev_id == 0);
1514
1515 if (!early_5080) {
1516 u32 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1517 tmp |= (1 << 0);
1518 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
1519 }
1520
1521 mv_reset_pci_bus(pdev, mmio);
1522}
1523
1524static void mv5_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1525{
1526 writel(0x0fcfffff, mmio + MV_FLASH_CTL);
1527}
1528
Jeff Garzik47c2b672005-11-12 21:13:17 -05001529static void mv5_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001530 void __iomem *mmio)
1531{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001532 void __iomem *phy_mmio = mv5_phy_base(mmio, idx);
1533 u32 tmp;
1534
1535 tmp = readl(phy_mmio + MV5_PHY_MODE);
1536
1537 hpriv->signal[idx].pre = tmp & 0x1800; /* bits 12:11 */
1538 hpriv->signal[idx].amps = tmp & 0xe0; /* bits 7:5 */
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001539}
1540
Jeff Garzik47c2b672005-11-12 21:13:17 -05001541static void mv5_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001542{
Jeff Garzik522479f2005-11-12 22:14:02 -05001543 u32 tmp;
1544
1545 writel(0, mmio + MV_GPIO_PORT_CTL);
1546
1547 /* FIXME: handle MV_HP_ERRATA_50XXB2 errata */
1548
1549 tmp = readl(mmio + MV_PCI_EXP_ROM_BAR_CTL);
1550 tmp |= ~(1 << 0);
1551 writel(tmp, mmio + MV_PCI_EXP_ROM_BAR_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001552}
1553
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001554static void mv5_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
1555 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001556{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001557 void __iomem *phy_mmio = mv5_phy_base(mmio, port);
1558 const u32 mask = (1<<12) | (1<<11) | (1<<7) | (1<<6) | (1<<5);
1559 u32 tmp;
1560 int fix_apm_sq = (hpriv->hp_flags & MV_HP_ERRATA_50XXB0);
1561
1562 if (fix_apm_sq) {
1563 tmp = readl(phy_mmio + MV5_LT_MODE);
1564 tmp |= (1 << 19);
1565 writel(tmp, phy_mmio + MV5_LT_MODE);
1566
1567 tmp = readl(phy_mmio + MV5_PHY_CTL);
1568 tmp &= ~0x3;
1569 tmp |= 0x1;
1570 writel(tmp, phy_mmio + MV5_PHY_CTL);
1571 }
1572
1573 tmp = readl(phy_mmio + MV5_PHY_MODE);
1574 tmp &= ~mask;
1575 tmp |= hpriv->signal[port].pre;
1576 tmp |= hpriv->signal[port].amps;
1577 writel(tmp, phy_mmio + MV5_PHY_MODE);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001578}
1579
Jeff Garzikc9d39132005-11-13 17:47:51 -05001580
1581#undef ZERO
1582#define ZERO(reg) writel(0, port_mmio + (reg))
1583static void mv5_reset_hc_port(struct mv_host_priv *hpriv, void __iomem *mmio,
1584 unsigned int port)
Jeff Garzik47c2b672005-11-12 21:13:17 -05001585{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001586 void __iomem *port_mmio = mv_port_base(mmio, port);
1587
1588 writelfl(EDMA_DS, port_mmio + EDMA_CMD_OFS);
1589
1590 mv_channel_reset(hpriv, mmio, port);
1591
1592 ZERO(0x028); /* command */
1593 writel(0x11f, port_mmio + EDMA_CFG_OFS);
1594 ZERO(0x004); /* timer */
1595 ZERO(0x008); /* irq err cause */
1596 ZERO(0x00c); /* irq err mask */
1597 ZERO(0x010); /* rq bah */
1598 ZERO(0x014); /* rq inp */
1599 ZERO(0x018); /* rq outp */
1600 ZERO(0x01c); /* respq bah */
1601 ZERO(0x024); /* respq outp */
1602 ZERO(0x020); /* respq inp */
1603 ZERO(0x02c); /* test control */
1604 writel(0xbc, port_mmio + EDMA_IORDY_TMOUT);
1605}
1606#undef ZERO
1607
1608#define ZERO(reg) writel(0, hc_mmio + (reg))
1609static void mv5_reset_one_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1610 unsigned int hc)
1611{
1612 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
1613 u32 tmp;
1614
1615 ZERO(0x00c);
1616 ZERO(0x010);
1617 ZERO(0x014);
1618 ZERO(0x018);
1619
1620 tmp = readl(hc_mmio + 0x20);
1621 tmp &= 0x1c1c1c1c;
1622 tmp |= 0x03030303;
1623 writel(tmp, hc_mmio + 0x20);
1624}
1625#undef ZERO
1626
1627static int mv5_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1628 unsigned int n_hc)
1629{
1630 unsigned int hc, port;
1631
1632 for (hc = 0; hc < n_hc; hc++) {
1633 for (port = 0; port < MV_PORTS_PER_HC; port++)
1634 mv5_reset_hc_port(hpriv, mmio,
1635 (hc * MV_PORTS_PER_HC) + port);
1636
1637 mv5_reset_one_hc(hpriv, mmio, hc);
1638 }
1639
1640 return 0;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001641}
1642
Jeff Garzik101ffae2005-11-12 22:17:49 -05001643#undef ZERO
1644#define ZERO(reg) writel(0, mmio + (reg))
1645static void mv_reset_pci_bus(struct pci_dev *pdev, void __iomem *mmio)
1646{
1647 u32 tmp;
1648
1649 tmp = readl(mmio + MV_PCI_MODE);
1650 tmp &= 0xff00ffff;
1651 writel(tmp, mmio + MV_PCI_MODE);
1652
1653 ZERO(MV_PCI_DISC_TIMER);
1654 ZERO(MV_PCI_MSI_TRIGGER);
1655 writel(0x000100ff, mmio + MV_PCI_XBAR_TMOUT);
1656 ZERO(HC_MAIN_IRQ_MASK_OFS);
1657 ZERO(MV_PCI_SERR_MASK);
1658 ZERO(PCI_IRQ_CAUSE_OFS);
1659 ZERO(PCI_IRQ_MASK_OFS);
1660 ZERO(MV_PCI_ERR_LOW_ADDRESS);
1661 ZERO(MV_PCI_ERR_HIGH_ADDRESS);
1662 ZERO(MV_PCI_ERR_ATTRIBUTE);
1663 ZERO(MV_PCI_ERR_COMMAND);
1664}
1665#undef ZERO
1666
1667static void mv6_reset_flash(struct mv_host_priv *hpriv, void __iomem *mmio)
1668{
1669 u32 tmp;
1670
1671 mv5_reset_flash(hpriv, mmio);
1672
1673 tmp = readl(mmio + MV_GPIO_PORT_CTL);
1674 tmp &= 0x3;
1675 tmp |= (1 << 5) | (1 << 6);
1676 writel(tmp, mmio + MV_GPIO_PORT_CTL);
1677}
1678
1679/**
1680 * mv6_reset_hc - Perform the 6xxx global soft reset
1681 * @mmio: base address of the HBA
1682 *
1683 * This routine only applies to 6xxx parts.
1684 *
1685 * LOCKING:
1686 * Inherited from caller.
1687 */
Jeff Garzikc9d39132005-11-13 17:47:51 -05001688static int mv6_reset_hc(struct mv_host_priv *hpriv, void __iomem *mmio,
1689 unsigned int n_hc)
Jeff Garzik101ffae2005-11-12 22:17:49 -05001690{
1691 void __iomem *reg = mmio + PCI_MAIN_CMD_STS_OFS;
1692 int i, rc = 0;
1693 u32 t;
1694
1695 /* Following procedure defined in PCI "main command and status
1696 * register" table.
1697 */
1698 t = readl(reg);
1699 writel(t | STOP_PCI_MASTER, reg);
1700
1701 for (i = 0; i < 1000; i++) {
1702 udelay(1);
1703 t = readl(reg);
1704 if (PCI_MASTER_EMPTY & t) {
1705 break;
1706 }
1707 }
1708 if (!(PCI_MASTER_EMPTY & t)) {
1709 printk(KERN_ERR DRV_NAME ": PCI master won't flush\n");
1710 rc = 1;
1711 goto done;
1712 }
1713
1714 /* set reset */
1715 i = 5;
1716 do {
1717 writel(t | GLOB_SFT_RST, reg);
1718 t = readl(reg);
1719 udelay(1);
1720 } while (!(GLOB_SFT_RST & t) && (i-- > 0));
1721
1722 if (!(GLOB_SFT_RST & t)) {
1723 printk(KERN_ERR DRV_NAME ": can't set global reset\n");
1724 rc = 1;
1725 goto done;
1726 }
1727
1728 /* clear reset and *reenable the PCI master* (not mentioned in spec) */
1729 i = 5;
1730 do {
1731 writel(t & ~(GLOB_SFT_RST | STOP_PCI_MASTER), reg);
1732 t = readl(reg);
1733 udelay(1);
1734 } while ((GLOB_SFT_RST & t) && (i-- > 0));
1735
1736 if (GLOB_SFT_RST & t) {
1737 printk(KERN_ERR DRV_NAME ": can't clear global reset\n");
1738 rc = 1;
1739 }
1740done:
1741 return rc;
1742}
1743
Jeff Garzik47c2b672005-11-12 21:13:17 -05001744static void mv6_read_preamp(struct mv_host_priv *hpriv, int idx,
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001745 void __iomem *mmio)
1746{
1747 void __iomem *port_mmio;
1748 u32 tmp;
1749
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001750 tmp = readl(mmio + MV_RESET_CFG);
1751 if ((tmp & (1 << 0)) == 0) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001752 hpriv->signal[idx].amps = 0x7 << 8;
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001753 hpriv->signal[idx].pre = 0x1 << 5;
1754 return;
1755 }
1756
1757 port_mmio = mv_port_base(mmio, idx);
1758 tmp = readl(port_mmio + PHY_MODE2);
1759
1760 hpriv->signal[idx].amps = tmp & 0x700; /* bits 10:8 */
1761 hpriv->signal[idx].pre = tmp & 0xe0; /* bits 7:5 */
1762}
1763
Jeff Garzik47c2b672005-11-12 21:13:17 -05001764static void mv6_enable_leds(struct mv_host_priv *hpriv, void __iomem *mmio)
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001765{
Jeff Garzik47c2b672005-11-12 21:13:17 -05001766 writel(0x00000060, mmio + MV_GPIO_PORT_CTL);
Jeff Garzikba3fe8f2005-11-12 19:08:48 -05001767}
1768
Jeff Garzikc9d39132005-11-13 17:47:51 -05001769static void mv6_phy_errata(struct mv_host_priv *hpriv, void __iomem *mmio,
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001770 unsigned int port)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001771{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001772 void __iomem *port_mmio = mv_port_base(mmio, port);
1773
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001774 u32 hp_flags = hpriv->hp_flags;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001775 int fix_phy_mode2 =
1776 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001777 int fix_phy_mode4 =
Jeff Garzik47c2b672005-11-12 21:13:17 -05001778 hp_flags & (MV_HP_ERRATA_60X1B2 | MV_HP_ERRATA_60X1C0);
1779 u32 m2, tmp;
1780
1781 if (fix_phy_mode2) {
1782 m2 = readl(port_mmio + PHY_MODE2);
1783 m2 &= ~(1 << 16);
1784 m2 |= (1 << 31);
1785 writel(m2, port_mmio + PHY_MODE2);
1786
1787 udelay(200);
1788
1789 m2 = readl(port_mmio + PHY_MODE2);
1790 m2 &= ~((1 << 16) | (1 << 31));
1791 writel(m2, port_mmio + PHY_MODE2);
1792
1793 udelay(200);
1794 }
1795
1796 /* who knows what this magic does */
1797 tmp = readl(port_mmio + PHY_MODE3);
1798 tmp &= ~0x7F800000;
1799 tmp |= 0x2A800000;
1800 writel(tmp, port_mmio + PHY_MODE3);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001801
1802 if (fix_phy_mode4) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05001803 u32 m4;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001804
1805 m4 = readl(port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001806
1807 if (hp_flags & MV_HP_ERRATA_60X1B2)
1808 tmp = readl(port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001809
1810 m4 = (m4 & ~(1 << 1)) | (1 << 0);
1811
1812 writel(m4, port_mmio + PHY_MODE4);
Jeff Garzik47c2b672005-11-12 21:13:17 -05001813
1814 if (hp_flags & MV_HP_ERRATA_60X1B2)
1815 writel(tmp, port_mmio + 0x310);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001816 }
1817
1818 /* Revert values of pre-emphasis and signal amps to the saved ones */
1819 m2 = readl(port_mmio + PHY_MODE2);
1820
1821 m2 &= ~MV_M2_PREAMP_MASK;
Jeff Garzik2a47ce02005-11-12 23:05:14 -05001822 m2 |= hpriv->signal[port].amps;
1823 m2 |= hpriv->signal[port].pre;
Jeff Garzik47c2b672005-11-12 21:13:17 -05001824 m2 &= ~(1 << 16);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001825
Jeff Garzike4e7b892006-01-31 12:18:41 -05001826 /* according to mvSata 3.6.1, some IIE values are fixed */
1827 if (IS_GEN_IIE(hpriv)) {
1828 m2 &= ~0xC30FF01F;
1829 m2 |= 0x0000900F;
1830 }
1831
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001832 writel(m2, port_mmio + PHY_MODE2);
1833}
1834
Jeff Garzikc9d39132005-11-13 17:47:51 -05001835static void mv_channel_reset(struct mv_host_priv *hpriv, void __iomem *mmio,
1836 unsigned int port_no)
Brett Russ20f733e2005-09-01 18:26:17 -04001837{
Jeff Garzikc9d39132005-11-13 17:47:51 -05001838 void __iomem *port_mmio = mv_port_base(mmio, port_no);
Brett Russ20f733e2005-09-01 18:26:17 -04001839
Brett Russ31961942005-09-30 01:36:00 -04001840 writelfl(ATA_RST, port_mmio + EDMA_CMD_OFS);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001841
1842 if (IS_60XX(hpriv)) {
1843 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04001844 ifctl |= (1 << 7); /* enable gen2i speed */
1845 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001846 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
1847 }
1848
Brett Russ20f733e2005-09-01 18:26:17 -04001849 udelay(25); /* allow reset propagation */
1850
1851 /* Spec never mentions clearing the bit. Marvell's driver does
1852 * clear the bit, however.
1853 */
Brett Russ31961942005-09-30 01:36:00 -04001854 writelfl(0, port_mmio + EDMA_CMD_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04001855
Jeff Garzikc9d39132005-11-13 17:47:51 -05001856 hpriv->ops->phy_errata(hpriv, mmio, port_no);
1857
1858 if (IS_50XX(hpriv))
1859 mdelay(1);
1860}
1861
1862static void mv_stop_and_reset(struct ata_port *ap)
1863{
Jeff Garzikcca39742006-08-24 03:19:22 -04001864 struct mv_host_priv *hpriv = ap->host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +09001865 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Jeff Garzikc9d39132005-11-13 17:47:51 -05001866
1867 mv_stop_dma(ap);
1868
1869 mv_channel_reset(hpriv, mmio, ap->port_no);
1870
Jeff Garzik22374672005-11-17 10:59:48 -05001871 __mv_phy_reset(ap, 0);
1872}
1873
1874static inline void __msleep(unsigned int msec, int can_sleep)
1875{
1876 if (can_sleep)
1877 msleep(msec);
1878 else
1879 mdelay(msec);
Jeff Garzikc9d39132005-11-13 17:47:51 -05001880}
1881
1882/**
Jeff Garzik22374672005-11-17 10:59:48 -05001883 * __mv_phy_reset - Perform eDMA reset followed by COMRESET
Jeff Garzikc9d39132005-11-13 17:47:51 -05001884 * @ap: ATA channel to manipulate
1885 *
1886 * Part of this is taken from __sata_phy_reset and modified to
1887 * not sleep since this routine gets called from interrupt level.
1888 *
1889 * LOCKING:
1890 * Inherited from caller. This is coded to safe to call at
1891 * interrupt level, i.e. it does not sleep.
1892 */
Jeff Garzik22374672005-11-17 10:59:48 -05001893static void __mv_phy_reset(struct ata_port *ap, int can_sleep)
Jeff Garzikc9d39132005-11-13 17:47:51 -05001894{
1895 struct mv_port_priv *pp = ap->private_data;
Jeff Garzikcca39742006-08-24 03:19:22 -04001896 struct mv_host_priv *hpriv = ap->host->private_data;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001897 void __iomem *port_mmio = mv_ap_base(ap);
1898 struct ata_taskfile tf;
1899 struct ata_device *dev = &ap->device[0];
1900 unsigned long timeout;
Jeff Garzik22374672005-11-17 10:59:48 -05001901 int retry = 5;
1902 u32 sstatus;
Jeff Garzikc9d39132005-11-13 17:47:51 -05001903
1904 VPRINTK("ENTER, port %u, mmio 0x%p\n", ap->port_no, port_mmio);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001905
Jeff Garzik095fec82005-11-12 09:50:49 -05001906 DPRINTK("S-regs after ATA_RST: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001907 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1908 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
Brett Russ20f733e2005-09-01 18:26:17 -04001909
Jeff Garzik22374672005-11-17 10:59:48 -05001910 /* Issue COMRESET via SControl */
1911comreset_retry:
Tejun Heo81952c52006-05-15 20:57:47 +09001912 sata_scr_write_flush(ap, SCR_CONTROL, 0x301);
Jeff Garzik22374672005-11-17 10:59:48 -05001913 __msleep(1, can_sleep);
1914
Tejun Heo81952c52006-05-15 20:57:47 +09001915 sata_scr_write_flush(ap, SCR_CONTROL, 0x300);
Jeff Garzik22374672005-11-17 10:59:48 -05001916 __msleep(20, can_sleep);
1917
1918 timeout = jiffies + msecs_to_jiffies(200);
Brett Russ31961942005-09-30 01:36:00 -04001919 do {
Tejun Heo81952c52006-05-15 20:57:47 +09001920 sata_scr_read(ap, SCR_STATUS, &sstatus);
Andres Salomon62f1d0e2006-09-11 08:51:05 -04001921 if (((sstatus & 0x3) == 3) || ((sstatus & 0x3) == 0))
Brett Russ31961942005-09-30 01:36:00 -04001922 break;
Jeff Garzik22374672005-11-17 10:59:48 -05001923
1924 __msleep(1, can_sleep);
Brett Russ31961942005-09-30 01:36:00 -04001925 } while (time_before(jiffies, timeout));
Brett Russ20f733e2005-09-01 18:26:17 -04001926
Jeff Garzik22374672005-11-17 10:59:48 -05001927 /* work around errata */
1928 if (IS_60XX(hpriv) &&
1929 (sstatus != 0x0) && (sstatus != 0x113) && (sstatus != 0x123) &&
1930 (retry-- > 0))
1931 goto comreset_retry;
Jeff Garzik095fec82005-11-12 09:50:49 -05001932
1933 DPRINTK("S-regs after PHY wake: SStat 0x%08x SErr 0x%08x "
Brett Russ31961942005-09-30 01:36:00 -04001934 "SCtrl 0x%08x\n", mv_scr_read(ap, SCR_STATUS),
1935 mv_scr_read(ap, SCR_ERROR), mv_scr_read(ap, SCR_CONTROL));
1936
Tejun Heo81952c52006-05-15 20:57:47 +09001937 if (ata_port_online(ap)) {
Brett Russ31961942005-09-30 01:36:00 -04001938 ata_port_probe(ap);
1939 } else {
Tejun Heo81952c52006-05-15 20:57:47 +09001940 sata_scr_read(ap, SCR_STATUS, &sstatus);
Tejun Heof15a1da2006-05-15 20:57:56 +09001941 ata_port_printk(ap, KERN_INFO,
1942 "no device found (phy stat %08x)\n", sstatus);
Brett Russ31961942005-09-30 01:36:00 -04001943 ata_port_disable(ap);
Brett Russ20f733e2005-09-01 18:26:17 -04001944 return;
1945 }
Brett Russ31961942005-09-30 01:36:00 -04001946 ap->cbl = ATA_CBL_SATA;
Brett Russ20f733e2005-09-01 18:26:17 -04001947
Jeff Garzik22374672005-11-17 10:59:48 -05001948 /* even after SStatus reflects that device is ready,
1949 * it seems to take a while for link to be fully
1950 * established (and thus Status no longer 0x80/0x7F),
1951 * so we poll a bit for that, here.
1952 */
1953 retry = 20;
1954 while (1) {
1955 u8 drv_stat = ata_check_status(ap);
1956 if ((drv_stat != 0x80) && (drv_stat != 0x7f))
1957 break;
1958 __msleep(500, can_sleep);
1959 if (retry-- <= 0)
1960 break;
1961 }
1962
Tejun Heo0d5ff562007-02-01 15:06:36 +09001963 tf.lbah = readb(ap->ioaddr.lbah_addr);
1964 tf.lbam = readb(ap->ioaddr.lbam_addr);
1965 tf.lbal = readb(ap->ioaddr.lbal_addr);
1966 tf.nsect = readb(ap->ioaddr.nsect_addr);
Brett Russ20f733e2005-09-01 18:26:17 -04001967
1968 dev->class = ata_dev_classify(&tf);
Tejun Heoe1211e32006-04-01 01:38:18 +09001969 if (!ata_dev_enabled(dev)) {
Brett Russ20f733e2005-09-01 18:26:17 -04001970 VPRINTK("Port disabled post-sig: No device present.\n");
1971 ata_port_disable(ap);
1972 }
Jeff Garzik095fec82005-11-12 09:50:49 -05001973
1974 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
1975
1976 pp->pp_flags &= ~MV_PP_FLAG_EDMA_EN;
1977
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05001978 VPRINTK("EXIT\n");
Brett Russ20f733e2005-09-01 18:26:17 -04001979}
1980
Jeff Garzik22374672005-11-17 10:59:48 -05001981static void mv_phy_reset(struct ata_port *ap)
1982{
1983 __mv_phy_reset(ap, 1);
1984}
1985
Brett Russ05b308e2005-10-05 17:08:53 -04001986/**
1987 * mv_eng_timeout - Routine called by libata when SCSI times out I/O
1988 * @ap: ATA channel to manipulate
1989 *
1990 * Intent is to clear all pending error conditions, reset the
1991 * chip/bus, fail the command, and move on.
1992 *
1993 * LOCKING:
Jeff Garzikcca39742006-08-24 03:19:22 -04001994 * This routine holds the host lock while failing the command.
Brett Russ05b308e2005-10-05 17:08:53 -04001995 */
Brett Russ31961942005-09-30 01:36:00 -04001996static void mv_eng_timeout(struct ata_port *ap)
Brett Russ20f733e2005-09-01 18:26:17 -04001997{
Tejun Heo0d5ff562007-02-01 15:06:36 +09001998 void __iomem *mmio = ap->host->iomap[MV_PRIMARY_BAR];
Brett Russ31961942005-09-30 01:36:00 -04001999 struct ata_queued_cmd *qc;
Mark Lord2f9719b2006-06-07 12:53:29 -04002000 unsigned long flags;
Brett Russ31961942005-09-30 01:36:00 -04002001
Tejun Heof15a1da2006-05-15 20:57:56 +09002002 ata_port_printk(ap, KERN_ERR, "Entering mv_eng_timeout\n");
Brett Russ31961942005-09-30 01:36:00 -04002003 DPRINTK("All regs @ start of eng_timeout\n");
Tejun Heo0d5ff562007-02-01 15:06:36 +09002004 mv_dump_all_regs(mmio, ap->port_no, to_pci_dev(ap->host->dev));
Brett Russ31961942005-09-30 01:36:00 -04002005
2006 qc = ata_qc_from_tag(ap, ap->active_tag);
2007 printk(KERN_ERR "mmio_base %p ap %p qc %p scsi_cmnd %p &cmnd %p\n",
Tejun Heo0d5ff562007-02-01 15:06:36 +09002008 mmio, ap, qc, qc->scsicmd, &qc->scsicmd->cmnd);
Brett Russ31961942005-09-30 01:36:00 -04002009
Jeff Garzikcca39742006-08-24 03:19:22 -04002010 spin_lock_irqsave(&ap->host->lock, flags);
Mark Lord9b358e32006-05-19 16:21:03 -04002011 mv_err_intr(ap, 0);
Jeff Garzikc9d39132005-11-13 17:47:51 -05002012 mv_stop_and_reset(ap);
Jeff Garzikcca39742006-08-24 03:19:22 -04002013 spin_unlock_irqrestore(&ap->host->lock, flags);
Brett Russ31961942005-09-30 01:36:00 -04002014
Mark Lord9b358e32006-05-19 16:21:03 -04002015 WARN_ON(!(qc->flags & ATA_QCFLAG_ACTIVE));
2016 if (qc->flags & ATA_QCFLAG_ACTIVE) {
2017 qc->err_mask |= AC_ERR_TIMEOUT;
2018 ata_eh_qc_complete(qc);
2019 }
Brett Russ31961942005-09-30 01:36:00 -04002020}
2021
Brett Russ05b308e2005-10-05 17:08:53 -04002022/**
2023 * mv_port_init - Perform some early initialization on a single port.
2024 * @port: libata data structure storing shadow register addresses
2025 * @port_mmio: base address of the port
2026 *
2027 * Initialize shadow register mmio addresses, clear outstanding
2028 * interrupts on the port, and unmask interrupts for the future
2029 * start of the port.
2030 *
2031 * LOCKING:
2032 * Inherited from caller.
2033 */
Brett Russ31961942005-09-30 01:36:00 -04002034static void mv_port_init(struct ata_ioports *port, void __iomem *port_mmio)
2035{
Tejun Heo0d5ff562007-02-01 15:06:36 +09002036 void __iomem *shd_base = port_mmio + SHD_BLK_OFS;
Brett Russ31961942005-09-30 01:36:00 -04002037 unsigned serr_ofs;
2038
Jeff Garzik8b260242005-11-12 12:32:50 -05002039 /* PIO related setup
Brett Russ31961942005-09-30 01:36:00 -04002040 */
2041 port->data_addr = shd_base + (sizeof(u32) * ATA_REG_DATA);
Jeff Garzik8b260242005-11-12 12:32:50 -05002042 port->error_addr =
Brett Russ31961942005-09-30 01:36:00 -04002043 port->feature_addr = shd_base + (sizeof(u32) * ATA_REG_ERR);
2044 port->nsect_addr = shd_base + (sizeof(u32) * ATA_REG_NSECT);
2045 port->lbal_addr = shd_base + (sizeof(u32) * ATA_REG_LBAL);
2046 port->lbam_addr = shd_base + (sizeof(u32) * ATA_REG_LBAM);
2047 port->lbah_addr = shd_base + (sizeof(u32) * ATA_REG_LBAH);
2048 port->device_addr = shd_base + (sizeof(u32) * ATA_REG_DEVICE);
Jeff Garzik8b260242005-11-12 12:32:50 -05002049 port->status_addr =
Brett Russ31961942005-09-30 01:36:00 -04002050 port->command_addr = shd_base + (sizeof(u32) * ATA_REG_STATUS);
2051 /* special case: control/altstatus doesn't have ATA_REG_ address */
2052 port->altstatus_addr = port->ctl_addr = shd_base + SHD_CTL_AST_OFS;
2053
2054 /* unused: */
Brett Russ20f733e2005-09-01 18:26:17 -04002055 port->cmd_addr = port->bmdma_addr = port->scr_addr = 0;
2056
Brett Russ31961942005-09-30 01:36:00 -04002057 /* Clear any currently outstanding port interrupt conditions */
2058 serr_ofs = mv_scr_offset(SCR_ERROR);
2059 writelfl(readl(port_mmio + serr_ofs), port_mmio + serr_ofs);
2060 writelfl(0, port_mmio + EDMA_ERR_IRQ_CAUSE_OFS);
2061
Brett Russ20f733e2005-09-01 18:26:17 -04002062 /* unmask all EDMA error interrupts */
Brett Russ31961942005-09-30 01:36:00 -04002063 writelfl(~0, port_mmio + EDMA_ERR_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002064
Jeff Garzik8b260242005-11-12 12:32:50 -05002065 VPRINTK("EDMA cfg=0x%08x EDMA IRQ err cause/mask=0x%08x/0x%08x\n",
Brett Russ31961942005-09-30 01:36:00 -04002066 readl(port_mmio + EDMA_CFG_OFS),
2067 readl(port_mmio + EDMA_ERR_IRQ_CAUSE_OFS),
2068 readl(port_mmio + EDMA_ERR_IRQ_MASK_OFS));
Brett Russ20f733e2005-09-01 18:26:17 -04002069}
2070
Jeff Garzik47c2b672005-11-12 21:13:17 -05002071static int mv_chip_id(struct pci_dev *pdev, struct mv_host_priv *hpriv,
Jeff Garzik522479f2005-11-12 22:14:02 -05002072 unsigned int board_idx)
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002073{
2074 u8 rev_id;
2075 u32 hp_flags = hpriv->hp_flags;
2076
2077 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2078
2079 switch(board_idx) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002080 case chip_5080:
2081 hpriv->ops = &mv5xxx_ops;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002082 hp_flags |= MV_HP_50XX;
2083
Jeff Garzik47c2b672005-11-12 21:13:17 -05002084 switch (rev_id) {
2085 case 0x1:
2086 hp_flags |= MV_HP_ERRATA_50XXB0;
2087 break;
2088 case 0x3:
2089 hp_flags |= MV_HP_ERRATA_50XXB2;
2090 break;
2091 default:
2092 dev_printk(KERN_WARNING, &pdev->dev,
2093 "Applying 50XXB2 workarounds to unknown rev\n");
2094 hp_flags |= MV_HP_ERRATA_50XXB2;
2095 break;
2096 }
2097 break;
2098
2099 case chip_504x:
2100 case chip_508x:
2101 hpriv->ops = &mv5xxx_ops;
2102 hp_flags |= MV_HP_50XX;
2103
2104 switch (rev_id) {
2105 case 0x0:
2106 hp_flags |= MV_HP_ERRATA_50XXB0;
2107 break;
2108 case 0x3:
2109 hp_flags |= MV_HP_ERRATA_50XXB2;
2110 break;
2111 default:
2112 dev_printk(KERN_WARNING, &pdev->dev,
2113 "Applying B2 workarounds to unknown rev\n");
2114 hp_flags |= MV_HP_ERRATA_50XXB2;
2115 break;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002116 }
2117 break;
2118
2119 case chip_604x:
2120 case chip_608x:
Jeff Garzik47c2b672005-11-12 21:13:17 -05002121 hpriv->ops = &mv6xxx_ops;
2122
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002123 switch (rev_id) {
Jeff Garzik47c2b672005-11-12 21:13:17 -05002124 case 0x7:
2125 hp_flags |= MV_HP_ERRATA_60X1B2;
2126 break;
2127 case 0x9:
2128 hp_flags |= MV_HP_ERRATA_60X1C0;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002129 break;
2130 default:
2131 dev_printk(KERN_WARNING, &pdev->dev,
Jeff Garzik47c2b672005-11-12 21:13:17 -05002132 "Applying B2 workarounds to unknown rev\n");
2133 hp_flags |= MV_HP_ERRATA_60X1B2;
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002134 break;
2135 }
2136 break;
2137
Jeff Garzike4e7b892006-01-31 12:18:41 -05002138 case chip_7042:
2139 case chip_6042:
2140 hpriv->ops = &mv6xxx_ops;
2141
2142 hp_flags |= MV_HP_GEN_IIE;
2143
2144 switch (rev_id) {
2145 case 0x0:
2146 hp_flags |= MV_HP_ERRATA_XX42A0;
2147 break;
2148 case 0x1:
2149 hp_flags |= MV_HP_ERRATA_60X1C0;
2150 break;
2151 default:
2152 dev_printk(KERN_WARNING, &pdev->dev,
2153 "Applying 60X1C0 workarounds to unknown rev\n");
2154 hp_flags |= MV_HP_ERRATA_60X1C0;
2155 break;
2156 }
2157 break;
2158
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002159 default:
2160 printk(KERN_ERR DRV_NAME ": BUG: invalid board index %u\n", board_idx);
2161 return 1;
2162 }
2163
2164 hpriv->hp_flags = hp_flags;
2165
2166 return 0;
2167}
2168
Brett Russ05b308e2005-10-05 17:08:53 -04002169/**
Jeff Garzik47c2b672005-11-12 21:13:17 -05002170 * mv_init_host - Perform some early initialization of the host.
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002171 * @pdev: host PCI device
Brett Russ05b308e2005-10-05 17:08:53 -04002172 * @probe_ent: early data struct representing the host
2173 *
2174 * If possible, do an early global reset of the host. Then do
2175 * our port init and clear/unmask all/relevant host interrupts.
2176 *
2177 * LOCKING:
2178 * Inherited from caller.
2179 */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002180static int mv_init_host(struct pci_dev *pdev, struct ata_probe_ent *probe_ent,
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002181 unsigned int board_idx)
Brett Russ20f733e2005-09-01 18:26:17 -04002182{
2183 int rc = 0, n_hc, port, hc;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002184 void __iomem *mmio = probe_ent->iomap[MV_PRIMARY_BAR];
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002185 struct mv_host_priv *hpriv = probe_ent->private_data;
2186
Jeff Garzik47c2b672005-11-12 21:13:17 -05002187 /* global interrupt mask */
2188 writel(0, mmio + HC_MAIN_IRQ_MASK_OFS);
2189
2190 rc = mv_chip_id(pdev, hpriv, board_idx);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002191 if (rc)
2192 goto done;
2193
Jeff Garzikcca39742006-08-24 03:19:22 -04002194 n_hc = mv_get_hc_count(probe_ent->port_flags);
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002195 probe_ent->n_ports = MV_PORTS_PER_HC * n_hc;
2196
Jeff Garzik47c2b672005-11-12 21:13:17 -05002197 for (port = 0; port < probe_ent->n_ports; port++)
2198 hpriv->ops->read_preamp(hpriv, port, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002199
Jeff Garzikc9d39132005-11-13 17:47:51 -05002200 rc = hpriv->ops->reset_hc(hpriv, mmio, n_hc);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002201 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002202 goto done;
Brett Russ20f733e2005-09-01 18:26:17 -04002203
Jeff Garzik522479f2005-11-12 22:14:02 -05002204 hpriv->ops->reset_flash(hpriv, mmio);
2205 hpriv->ops->reset_bus(pdev, mmio);
Jeff Garzik47c2b672005-11-12 21:13:17 -05002206 hpriv->ops->enable_leds(hpriv, mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002207
2208 for (port = 0; port < probe_ent->n_ports; port++) {
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002209 if (IS_60XX(hpriv)) {
Jeff Garzikc9d39132005-11-13 17:47:51 -05002210 void __iomem *port_mmio = mv_port_base(mmio, port);
2211
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002212 u32 ifctl = readl(port_mmio + SATA_INTERFACE_CTL);
Mark Lordeb46d682006-05-19 16:29:21 -04002213 ifctl |= (1 << 7); /* enable gen2i speed */
2214 ifctl = (ifctl & 0xfff) | 0x9b1000; /* from chip spec */
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002215 writelfl(ifctl, port_mmio + SATA_INTERFACE_CTL);
2216 }
2217
Jeff Garzikc9d39132005-11-13 17:47:51 -05002218 hpriv->ops->phy_errata(hpriv, mmio, port);
Jeff Garzik2a47ce02005-11-12 23:05:14 -05002219 }
2220
2221 for (port = 0; port < probe_ent->n_ports; port++) {
2222 void __iomem *port_mmio = mv_port_base(mmio, port);
Brett Russ31961942005-09-30 01:36:00 -04002223 mv_port_init(&probe_ent->port[port], port_mmio);
Brett Russ20f733e2005-09-01 18:26:17 -04002224 }
2225
2226 for (hc = 0; hc < n_hc; hc++) {
Brett Russ31961942005-09-30 01:36:00 -04002227 void __iomem *hc_mmio = mv_hc_base(mmio, hc);
2228
2229 VPRINTK("HC%i: HC config=0x%08x HC IRQ cause "
2230 "(before clear)=0x%08x\n", hc,
2231 readl(hc_mmio + HC_CFG_OFS),
2232 readl(hc_mmio + HC_IRQ_CAUSE_OFS));
2233
2234 /* Clear any currently outstanding hc interrupt conditions */
2235 writelfl(0, hc_mmio + HC_IRQ_CAUSE_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002236 }
2237
Brett Russ31961942005-09-30 01:36:00 -04002238 /* Clear any currently outstanding host interrupt conditions */
2239 writelfl(0, mmio + PCI_IRQ_CAUSE_OFS);
2240
2241 /* and unmask interrupt generation for host regs */
2242 writelfl(PCI_UNMASK_ALL_IRQS, mmio + PCI_IRQ_MASK_OFS);
2243 writelfl(~HC_MAIN_MASKED_IRQS, mmio + HC_MAIN_IRQ_MASK_OFS);
Brett Russ20f733e2005-09-01 18:26:17 -04002244
2245 VPRINTK("HC MAIN IRQ cause/mask=0x%08x/0x%08x "
Jeff Garzik8b260242005-11-12 12:32:50 -05002246 "PCI int cause/mask=0x%08x/0x%08x\n",
Brett Russ20f733e2005-09-01 18:26:17 -04002247 readl(mmio + HC_MAIN_IRQ_CAUSE_OFS),
2248 readl(mmio + HC_MAIN_IRQ_MASK_OFS),
2249 readl(mmio + PCI_IRQ_CAUSE_OFS),
2250 readl(mmio + PCI_IRQ_MASK_OFS));
Jeff Garzikbca1c4e2005-11-12 12:48:15 -05002251
Brett Russ31961942005-09-30 01:36:00 -04002252done:
Brett Russ20f733e2005-09-01 18:26:17 -04002253 return rc;
2254}
2255
Brett Russ05b308e2005-10-05 17:08:53 -04002256/**
2257 * mv_print_info - Dump key info to kernel log for perusal.
2258 * @probe_ent: early data struct representing the host
2259 *
2260 * FIXME: complete this.
2261 *
2262 * LOCKING:
2263 * Inherited from caller.
2264 */
Brett Russ31961942005-09-30 01:36:00 -04002265static void mv_print_info(struct ata_probe_ent *probe_ent)
2266{
2267 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
2268 struct mv_host_priv *hpriv = probe_ent->private_data;
2269 u8 rev_id, scc;
2270 const char *scc_s;
2271
2272 /* Use this to determine the HW stepping of the chip so we know
2273 * what errata to workaround
2274 */
2275 pci_read_config_byte(pdev, PCI_REVISION_ID, &rev_id);
2276
2277 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &scc);
2278 if (scc == 0)
2279 scc_s = "SCSI";
2280 else if (scc == 0x01)
2281 scc_s = "RAID";
2282 else
2283 scc_s = "unknown";
2284
Jeff Garzika9524a72005-10-30 14:39:11 -05002285 dev_printk(KERN_INFO, &pdev->dev,
2286 "%u slots %u ports %s mode IRQ via %s\n",
Jeff Garzik8b260242005-11-12 12:32:50 -05002287 (unsigned)MV_MAX_Q_DEPTH, probe_ent->n_ports,
Brett Russ31961942005-09-30 01:36:00 -04002288 scc_s, (MV_HP_FLAG_MSI & hpriv->hp_flags) ? "MSI" : "INTx");
2289}
2290
Brett Russ05b308e2005-10-05 17:08:53 -04002291/**
2292 * mv_init_one - handle a positive probe of a Marvell host
2293 * @pdev: PCI device found
2294 * @ent: PCI device ID entry for the matched host
2295 *
2296 * LOCKING:
2297 * Inherited from caller.
2298 */
Brett Russ20f733e2005-09-01 18:26:17 -04002299static int mv_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
2300{
2301 static int printed_version = 0;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002302 struct device *dev = &pdev->dev;
2303 struct ata_probe_ent *probe_ent;
Brett Russ20f733e2005-09-01 18:26:17 -04002304 struct mv_host_priv *hpriv;
2305 unsigned int board_idx = (unsigned int)ent->driver_data;
Tejun Heo24dc5f32007-01-20 16:00:28 +09002306 int rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002307
Jeff Garzika9524a72005-10-30 14:39:11 -05002308 if (!printed_version++)
2309 dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
Brett Russ20f733e2005-09-01 18:26:17 -04002310
Tejun Heo24dc5f32007-01-20 16:00:28 +09002311 rc = pcim_enable_device(pdev);
2312 if (rc)
Brett Russ20f733e2005-09-01 18:26:17 -04002313 return rc;
Mark Lordeb46d682006-05-19 16:29:21 -04002314 pci_set_master(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002315
Tejun Heo0d5ff562007-02-01 15:06:36 +09002316 rc = pcim_iomap_regions(pdev, 1 << MV_PRIMARY_BAR, DRV_NAME);
2317 if (rc == -EBUSY)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002318 pcim_pin_device(pdev);
Tejun Heo0d5ff562007-02-01 15:06:36 +09002319 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09002320 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002321
Tejun Heo24dc5f32007-01-20 16:00:28 +09002322 probe_ent = devm_kzalloc(dev, sizeof(*probe_ent), GFP_KERNEL);
2323 if (probe_ent == NULL)
2324 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002325
Brett Russ20f733e2005-09-01 18:26:17 -04002326 probe_ent->dev = pci_dev_to_dev(pdev);
2327 INIT_LIST_HEAD(&probe_ent->node);
2328
Tejun Heo24dc5f32007-01-20 16:00:28 +09002329 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
2330 if (!hpriv)
2331 return -ENOMEM;
Brett Russ20f733e2005-09-01 18:26:17 -04002332
2333 probe_ent->sht = mv_port_info[board_idx].sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04002334 probe_ent->port_flags = mv_port_info[board_idx].flags;
Brett Russ20f733e2005-09-01 18:26:17 -04002335 probe_ent->pio_mask = mv_port_info[board_idx].pio_mask;
2336 probe_ent->udma_mask = mv_port_info[board_idx].udma_mask;
2337 probe_ent->port_ops = mv_port_info[board_idx].port_ops;
2338
2339 probe_ent->irq = pdev->irq;
Thomas Gleixner1d6f3592006-07-01 19:29:42 -07002340 probe_ent->irq_flags = IRQF_SHARED;
Tejun Heo0d5ff562007-02-01 15:06:36 +09002341 probe_ent->iomap = pcim_iomap_table(pdev);
Brett Russ20f733e2005-09-01 18:26:17 -04002342 probe_ent->private_data = hpriv;
2343
2344 /* initialize adapter */
Jeff Garzik47c2b672005-11-12 21:13:17 -05002345 rc = mv_init_host(pdev, probe_ent, board_idx);
Tejun Heo24dc5f32007-01-20 16:00:28 +09002346 if (rc)
2347 return rc;
Brett Russ20f733e2005-09-01 18:26:17 -04002348
Brett Russ31961942005-09-30 01:36:00 -04002349 /* Enable interrupts */
Tejun Heo24dc5f32007-01-20 16:00:28 +09002350 if (msi && !pci_enable_msi(pdev))
Brett Russ31961942005-09-30 01:36:00 -04002351 pci_intx(pdev, 1);
Brett Russ20f733e2005-09-01 18:26:17 -04002352
Brett Russ31961942005-09-30 01:36:00 -04002353 mv_dump_pci_cfg(pdev, 0x68);
2354 mv_print_info(probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002355
Tejun Heo24dc5f32007-01-20 16:00:28 +09002356 if (ata_device_add(probe_ent) == 0)
2357 return -ENODEV;
Brett Russ31961942005-09-30 01:36:00 -04002358
Tejun Heo24dc5f32007-01-20 16:00:28 +09002359 devm_kfree(dev, probe_ent);
Brett Russ20f733e2005-09-01 18:26:17 -04002360 return 0;
Brett Russ20f733e2005-09-01 18:26:17 -04002361}
2362
2363static int __init mv_init(void)
2364{
Pavel Roskinb7887192006-08-10 18:13:18 +09002365 return pci_register_driver(&mv_pci_driver);
Brett Russ20f733e2005-09-01 18:26:17 -04002366}
2367
2368static void __exit mv_exit(void)
2369{
2370 pci_unregister_driver(&mv_pci_driver);
2371}
2372
2373MODULE_AUTHOR("Brett Russ");
2374MODULE_DESCRIPTION("SCSI low-level driver for Marvell SATA controllers");
2375MODULE_LICENSE("GPL");
2376MODULE_DEVICE_TABLE(pci, mv_pci_tbl);
2377MODULE_VERSION(DRV_VERSION);
2378
Jeff Garzikddef9bb2006-02-02 16:17:06 -05002379module_param(msi, int, 0444);
2380MODULE_PARM_DESC(msi, "Enable use of PCI MSI (0=off, 1=on)");
2381
Brett Russ20f733e2005-09-01 18:26:17 -04002382module_init(mv_init);
2383module_exit(mv_exit);