Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2007 Ben Skeggs. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining |
| 6 | * a copy of this software and associated documentation files (the |
| 7 | * "Software"), to deal in the Software without restriction, including |
| 8 | * without limitation the rights to use, copy, modify, merge, publish, |
| 9 | * distribute, sublicense, and/or sell copies of the Software, and to |
| 10 | * permit persons to whom the Software is furnished to do so, subject to |
| 11 | * the following conditions: |
| 12 | * |
| 13 | * The above copyright notice and this permission notice (including the |
| 14 | * next paragraph) shall be included in all copies or substantial |
| 15 | * portions of the Software. |
| 16 | * |
| 17 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, |
| 18 | * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF |
| 19 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. |
| 20 | * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE |
| 21 | * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION |
| 22 | * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION |
| 23 | * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. |
| 24 | * |
| 25 | */ |
| 26 | |
| 27 | #include "drmP.h" |
| 28 | #include "drm.h" |
| 29 | #include "nouveau_drv.h" |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 30 | #include "nouveau_ramht.h" |
Marcin Kościelnicki | d5f3c90 | 2010-02-25 00:54:02 +0000 | [diff] [blame] | 31 | #include "nouveau_grctx.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 32 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 33 | static void |
| 34 | nv50_graph_init_reset(struct drm_device *dev) |
| 35 | { |
| 36 | uint32_t pmc_e = NV_PMC_ENABLE_PGRAPH | (1 << 21); |
| 37 | |
| 38 | NV_DEBUG(dev, "\n"); |
| 39 | |
| 40 | nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) & ~pmc_e); |
| 41 | nv_wr32(dev, NV03_PMC_ENABLE, nv_rd32(dev, NV03_PMC_ENABLE) | pmc_e); |
| 42 | } |
| 43 | |
| 44 | static void |
| 45 | nv50_graph_init_intr(struct drm_device *dev) |
| 46 | { |
| 47 | NV_DEBUG(dev, "\n"); |
| 48 | |
| 49 | nv_wr32(dev, NV03_PGRAPH_INTR, 0xffffffff); |
| 50 | nv_wr32(dev, 0x400138, 0xffffffff); |
| 51 | nv_wr32(dev, NV40_PGRAPH_INTR_EN, 0xffffffff); |
| 52 | } |
| 53 | |
| 54 | static void |
| 55 | nv50_graph_init_regs__nv(struct drm_device *dev) |
| 56 | { |
Marcin Kościelnicki | 304424e | 2010-03-01 00:18:39 +0000 | [diff] [blame] | 57 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 58 | uint32_t units = nv_rd32(dev, 0x1540); |
| 59 | int i; |
| 60 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 61 | NV_DEBUG(dev, "\n"); |
| 62 | |
| 63 | nv_wr32(dev, 0x400804, 0xc0000000); |
| 64 | nv_wr32(dev, 0x406800, 0xc0000000); |
| 65 | nv_wr32(dev, 0x400c04, 0xc0000000); |
Marcin Kościelnicki | 716abaa | 2010-01-12 18:21:56 +0000 | [diff] [blame] | 66 | nv_wr32(dev, 0x401800, 0xc0000000); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 67 | nv_wr32(dev, 0x405018, 0xc0000000); |
| 68 | nv_wr32(dev, 0x402000, 0xc0000000); |
| 69 | |
Marcin Kościelnicki | 304424e | 2010-03-01 00:18:39 +0000 | [diff] [blame] | 70 | for (i = 0; i < 16; i++) { |
| 71 | if (units & 1 << i) { |
| 72 | if (dev_priv->chipset < 0xa0) { |
| 73 | nv_wr32(dev, 0x408900 + (i << 12), 0xc0000000); |
| 74 | nv_wr32(dev, 0x408e08 + (i << 12), 0xc0000000); |
| 75 | nv_wr32(dev, 0x408314 + (i << 12), 0xc0000000); |
| 76 | } else { |
| 77 | nv_wr32(dev, 0x408600 + (i << 11), 0xc0000000); |
| 78 | nv_wr32(dev, 0x408708 + (i << 11), 0xc0000000); |
| 79 | nv_wr32(dev, 0x40831c + (i << 11), 0xc0000000); |
| 80 | } |
| 81 | } |
| 82 | } |
| 83 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 84 | nv_wr32(dev, 0x400108, 0xffffffff); |
| 85 | |
| 86 | nv_wr32(dev, 0x400824, 0x00004000); |
| 87 | nv_wr32(dev, 0x400500, 0x00010001); |
| 88 | } |
| 89 | |
| 90 | static void |
| 91 | nv50_graph_init_regs(struct drm_device *dev) |
| 92 | { |
| 93 | NV_DEBUG(dev, "\n"); |
| 94 | |
| 95 | nv_wr32(dev, NV04_PGRAPH_DEBUG_3, |
| 96 | (1 << 2) /* HW_CONTEXT_SWITCH_ENABLED */); |
| 97 | nv_wr32(dev, 0x402ca8, 0x800); |
| 98 | } |
| 99 | |
| 100 | static int |
| 101 | nv50_graph_init_ctxctl(struct drm_device *dev) |
| 102 | { |
Ben Skeggs | 054b93e | 2009-12-15 22:02:47 +1000 | [diff] [blame] | 103 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 104 | struct nouveau_grctx ctx = {}; |
| 105 | uint32_t *cp; |
| 106 | int i; |
Ben Skeggs | 054b93e | 2009-12-15 22:02:47 +1000 | [diff] [blame] | 107 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 108 | NV_DEBUG(dev, "\n"); |
| 109 | |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 110 | cp = kmalloc(512 * 4, GFP_KERNEL); |
| 111 | if (!cp) { |
| 112 | NV_ERROR(dev, "failed to allocate ctxprog\n"); |
| 113 | dev_priv->engine.graph.accel_blocked = true; |
| 114 | return 0; |
Marcin Kościelnicki | d5f3c90 | 2010-02-25 00:54:02 +0000 | [diff] [blame] | 115 | } |
Marcin Kościelnicki | d5f3c90 | 2010-02-25 00:54:02 +0000 | [diff] [blame] | 116 | |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 117 | ctx.dev = dev; |
| 118 | ctx.mode = NOUVEAU_GRCTX_PROG; |
| 119 | ctx.data = cp; |
| 120 | ctx.ctxprog_max = 512; |
| 121 | if (!nv50_grctx_init(&ctx)) { |
| 122 | dev_priv->engine.graph.grctx_size = ctx.ctxvals_pos * 4; |
| 123 | |
| 124 | nv_wr32(dev, NV40_PGRAPH_CTXCTL_UCODE_INDEX, 0); |
| 125 | for (i = 0; i < ctx.ctxprog_len; i++) |
| 126 | nv_wr32(dev, NV40_PGRAPH_CTXCTL_UCODE_DATA, cp[i]); |
| 127 | } else { |
| 128 | dev_priv->engine.graph.accel_blocked = true; |
Marcin Kościelnicki | d5f3c90 | 2010-02-25 00:54:02 +0000 | [diff] [blame] | 129 | } |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 130 | kfree(cp); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 131 | |
| 132 | nv_wr32(dev, 0x400320, 4); |
| 133 | nv_wr32(dev, NV40_PGRAPH_CTXCTL_CUR, 0); |
| 134 | nv_wr32(dev, NV20_PGRAPH_CHANNEL_CTX_POINTER, 0); |
| 135 | return 0; |
| 136 | } |
| 137 | |
| 138 | int |
| 139 | nv50_graph_init(struct drm_device *dev) |
| 140 | { |
| 141 | int ret; |
| 142 | |
| 143 | NV_DEBUG(dev, "\n"); |
| 144 | |
| 145 | nv50_graph_init_reset(dev); |
| 146 | nv50_graph_init_regs__nv(dev); |
| 147 | nv50_graph_init_regs(dev); |
| 148 | nv50_graph_init_intr(dev); |
| 149 | |
| 150 | ret = nv50_graph_init_ctxctl(dev); |
| 151 | if (ret) |
| 152 | return ret; |
| 153 | |
| 154 | return 0; |
| 155 | } |
| 156 | |
| 157 | void |
| 158 | nv50_graph_takedown(struct drm_device *dev) |
| 159 | { |
| 160 | NV_DEBUG(dev, "\n"); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 161 | } |
| 162 | |
| 163 | void |
| 164 | nv50_graph_fifo_access(struct drm_device *dev, bool enabled) |
| 165 | { |
| 166 | const uint32_t mask = 0x00010001; |
| 167 | |
| 168 | if (enabled) |
| 169 | nv_wr32(dev, 0x400500, nv_rd32(dev, 0x400500) | mask); |
| 170 | else |
| 171 | nv_wr32(dev, 0x400500, nv_rd32(dev, 0x400500) & ~mask); |
| 172 | } |
| 173 | |
| 174 | struct nouveau_channel * |
| 175 | nv50_graph_channel(struct drm_device *dev) |
| 176 | { |
| 177 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 178 | uint32_t inst; |
| 179 | int i; |
| 180 | |
Maarten Maathuis | a51a3bf | 2010-02-01 18:32:09 +0100 | [diff] [blame] | 181 | /* Be sure we're not in the middle of a context switch or bad things |
| 182 | * will happen, such as unloading the wrong pgraph context. |
| 183 | */ |
Francisco Jerez | 4b5c152 | 2010-09-07 17:34:44 +0200 | [diff] [blame] | 184 | if (!nv_wait(dev, 0x400300, 0x00000001, 0x00000000)) |
Maarten Maathuis | a51a3bf | 2010-02-01 18:32:09 +0100 | [diff] [blame] | 185 | NV_ERROR(dev, "Ctxprog is still running\n"); |
| 186 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 187 | inst = nv_rd32(dev, NV50_PGRAPH_CTXCTL_CUR); |
| 188 | if (!(inst & NV50_PGRAPH_CTXCTL_CUR_LOADED)) |
| 189 | return NULL; |
| 190 | inst = (inst & NV50_PGRAPH_CTXCTL_CUR_INSTANCE) << 12; |
| 191 | |
| 192 | for (i = 0; i < dev_priv->engine.fifo.channels; i++) { |
Ben Skeggs | cff5c13 | 2010-10-06 16:16:59 +1000 | [diff] [blame^] | 193 | struct nouveau_channel *chan = dev_priv->channels.ptr[i]; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 194 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 195 | if (chan && chan->ramin && chan->ramin->vinst == inst) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 196 | return chan; |
| 197 | } |
| 198 | |
| 199 | return NULL; |
| 200 | } |
| 201 | |
| 202 | int |
| 203 | nv50_graph_create_context(struct nouveau_channel *chan) |
| 204 | { |
| 205 | struct drm_device *dev = chan->dev; |
| 206 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 207 | struct nouveau_gpuobj *ramin = chan->ramin; |
Marcin Kościelnicki | d5f3c90 | 2010-02-25 00:54:02 +0000 | [diff] [blame] | 208 | struct nouveau_pgraph_engine *pgraph = &dev_priv->engine.graph; |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 209 | struct nouveau_grctx ctx = {}; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 210 | int hdr, ret; |
| 211 | |
| 212 | NV_DEBUG(dev, "ch%d\n", chan->id); |
| 213 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 214 | ret = nouveau_gpuobj_new(dev, chan, pgraph->grctx_size, 0x1000, |
| 215 | NVOBJ_FLAG_ZERO_ALLOC | |
| 216 | NVOBJ_FLAG_ZERO_FREE, &chan->ramin_grctx); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 217 | if (ret) |
| 218 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 219 | |
Ben Skeggs | ac94a34 | 2010-07-08 15:28:48 +1000 | [diff] [blame] | 220 | hdr = (dev_priv->chipset == 0x50) ? 0x200 : 0x20; |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 221 | nv_wo32(ramin, hdr + 0x00, 0x00190002); |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 222 | nv_wo32(ramin, hdr + 0x04, chan->ramin_grctx->vinst + |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 223 | pgraph->grctx_size - 1); |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 224 | nv_wo32(ramin, hdr + 0x08, chan->ramin_grctx->vinst); |
Ben Skeggs | b3beb16 | 2010-09-01 15:24:29 +1000 | [diff] [blame] | 225 | nv_wo32(ramin, hdr + 0x0c, 0); |
| 226 | nv_wo32(ramin, hdr + 0x10, 0); |
| 227 | nv_wo32(ramin, hdr + 0x14, 0x00010000); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 228 | |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 229 | ctx.dev = chan->dev; |
| 230 | ctx.mode = NOUVEAU_GRCTX_VALS; |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 231 | ctx.data = chan->ramin_grctx; |
Ben Skeggs | ec91db2 | 2010-07-08 11:53:19 +1000 | [diff] [blame] | 232 | nv50_grctx_init(&ctx); |
| 233 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 234 | nv_wo32(chan->ramin_grctx, 0x00000, chan->ramin->vinst >> 12); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 235 | |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 236 | dev_priv->engine.instmem.flush(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 237 | return 0; |
| 238 | } |
| 239 | |
| 240 | void |
| 241 | nv50_graph_destroy_context(struct nouveau_channel *chan) |
| 242 | { |
| 243 | struct drm_device *dev = chan->dev; |
| 244 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | ac94a34 | 2010-07-08 15:28:48 +1000 | [diff] [blame] | 245 | int i, hdr = (dev_priv->chipset == 0x50) ? 0x200 : 0x20; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 246 | |
| 247 | NV_DEBUG(dev, "ch%d\n", chan->id); |
| 248 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 249 | if (!chan->ramin) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 250 | return; |
| 251 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 252 | for (i = hdr; i < hdr + 24; i += 4) |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 253 | nv_wo32(chan->ramin, i, 0); |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 254 | dev_priv->engine.instmem.flush(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 255 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 256 | nouveau_gpuobj_ref(NULL, &chan->ramin_grctx); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 257 | } |
| 258 | |
| 259 | static int |
| 260 | nv50_graph_do_load_context(struct drm_device *dev, uint32_t inst) |
| 261 | { |
| 262 | uint32_t fifo = nv_rd32(dev, 0x400500); |
| 263 | |
| 264 | nv_wr32(dev, 0x400500, fifo & ~1); |
| 265 | nv_wr32(dev, 0x400784, inst); |
| 266 | nv_wr32(dev, 0x400824, nv_rd32(dev, 0x400824) | 0x40); |
| 267 | nv_wr32(dev, 0x400320, nv_rd32(dev, 0x400320) | 0x11); |
| 268 | nv_wr32(dev, 0x400040, 0xffffffff); |
| 269 | (void)nv_rd32(dev, 0x400040); |
| 270 | nv_wr32(dev, 0x400040, 0x00000000); |
| 271 | nv_wr32(dev, 0x400304, nv_rd32(dev, 0x400304) | 1); |
| 272 | |
| 273 | if (nouveau_wait_for_idle(dev)) |
| 274 | nv_wr32(dev, 0x40032c, inst | (1<<31)); |
| 275 | nv_wr32(dev, 0x400500, fifo); |
| 276 | |
| 277 | return 0; |
| 278 | } |
| 279 | |
| 280 | int |
| 281 | nv50_graph_load_context(struct nouveau_channel *chan) |
| 282 | { |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 283 | uint32_t inst = chan->ramin->vinst >> 12; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 284 | |
| 285 | NV_DEBUG(chan->dev, "ch%d\n", chan->id); |
| 286 | return nv50_graph_do_load_context(chan->dev, inst); |
| 287 | } |
| 288 | |
| 289 | int |
| 290 | nv50_graph_unload_context(struct drm_device *dev) |
| 291 | { |
Maarten Maathuis | a51a3bf | 2010-02-01 18:32:09 +0100 | [diff] [blame] | 292 | uint32_t inst; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 293 | |
| 294 | inst = nv_rd32(dev, NV50_PGRAPH_CTXCTL_CUR); |
| 295 | if (!(inst & NV50_PGRAPH_CTXCTL_CUR_LOADED)) |
| 296 | return 0; |
| 297 | inst &= NV50_PGRAPH_CTXCTL_CUR_INSTANCE; |
| 298 | |
Maarten Maathuis | 0a90dc5 | 2010-01-11 21:18:53 +0100 | [diff] [blame] | 299 | nouveau_wait_for_idle(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 300 | nv_wr32(dev, 0x400784, inst); |
| 301 | nv_wr32(dev, 0x400824, nv_rd32(dev, 0x400824) | 0x20); |
| 302 | nv_wr32(dev, 0x400304, nv_rd32(dev, 0x400304) | 0x01); |
| 303 | nouveau_wait_for_idle(dev); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 304 | |
| 305 | nv_wr32(dev, NV50_PGRAPH_CTXCTL_CUR, inst); |
| 306 | return 0; |
| 307 | } |
| 308 | |
| 309 | void |
| 310 | nv50_graph_context_switch(struct drm_device *dev) |
| 311 | { |
| 312 | uint32_t inst; |
| 313 | |
| 314 | nv50_graph_unload_context(dev); |
| 315 | |
| 316 | inst = nv_rd32(dev, NV50_PGRAPH_CTXCTL_NEXT); |
| 317 | inst &= NV50_PGRAPH_CTXCTL_NEXT_INSTANCE; |
| 318 | nv50_graph_do_load_context(dev, inst); |
| 319 | |
| 320 | nv_wr32(dev, NV40_PGRAPH_INTR_EN, nv_rd32(dev, |
| 321 | NV40_PGRAPH_INTR_EN) | NV_PGRAPH_INTR_CONTEXT_SWITCH); |
| 322 | } |
| 323 | |
| 324 | static int |
| 325 | nv50_graph_nvsw_dma_vblsem(struct nouveau_channel *chan, int grclass, |
| 326 | int mthd, uint32_t data) |
| 327 | { |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 328 | struct nouveau_gpuobj *gpuobj; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 329 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 330 | gpuobj = nouveau_ramht_find(chan, data); |
| 331 | if (!gpuobj) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 332 | return -ENOENT; |
| 333 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 334 | if (nouveau_notifier_offset(gpuobj, NULL)) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 335 | return -EINVAL; |
| 336 | |
Ben Skeggs | a8eaebc | 2010-09-01 15:24:31 +1000 | [diff] [blame] | 337 | chan->nvsw.vblsem = gpuobj; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 338 | chan->nvsw.vblsem_offset = ~0; |
| 339 | return 0; |
| 340 | } |
| 341 | |
| 342 | static int |
| 343 | nv50_graph_nvsw_vblsem_offset(struct nouveau_channel *chan, int grclass, |
| 344 | int mthd, uint32_t data) |
| 345 | { |
| 346 | if (nouveau_notifier_offset(chan->nvsw.vblsem, &data)) |
| 347 | return -ERANGE; |
| 348 | |
| 349 | chan->nvsw.vblsem_offset = data >> 2; |
| 350 | return 0; |
| 351 | } |
| 352 | |
| 353 | static int |
| 354 | nv50_graph_nvsw_vblsem_release_val(struct nouveau_channel *chan, int grclass, |
| 355 | int mthd, uint32_t data) |
| 356 | { |
| 357 | chan->nvsw.vblsem_rval = data; |
| 358 | return 0; |
| 359 | } |
| 360 | |
| 361 | static int |
| 362 | nv50_graph_nvsw_vblsem_release(struct nouveau_channel *chan, int grclass, |
| 363 | int mthd, uint32_t data) |
| 364 | { |
| 365 | struct drm_device *dev = chan->dev; |
| 366 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 367 | |
| 368 | if (!chan->nvsw.vblsem || chan->nvsw.vblsem_offset == ~0 || data > 1) |
| 369 | return -EINVAL; |
| 370 | |
| 371 | if (!(nv_rd32(dev, NV50_PDISPLAY_INTR_EN) & |
| 372 | NV50_PDISPLAY_INTR_EN_VBLANK_CRTC_(data))) { |
| 373 | nv_wr32(dev, NV50_PDISPLAY_INTR_1, |
| 374 | NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(data)); |
| 375 | nv_wr32(dev, NV50_PDISPLAY_INTR_EN, nv_rd32(dev, |
| 376 | NV50_PDISPLAY_INTR_EN) | |
| 377 | NV50_PDISPLAY_INTR_EN_VBLANK_CRTC_(data)); |
| 378 | } |
| 379 | |
| 380 | list_add(&chan->nvsw.vbl_wait, &dev_priv->vbl_waiting); |
| 381 | return 0; |
| 382 | } |
| 383 | |
| 384 | static struct nouveau_pgraph_object_method nv50_graph_nvsw_methods[] = { |
| 385 | { 0x018c, nv50_graph_nvsw_dma_vblsem }, |
| 386 | { 0x0400, nv50_graph_nvsw_vblsem_offset }, |
| 387 | { 0x0404, nv50_graph_nvsw_vblsem_release_val }, |
| 388 | { 0x0408, nv50_graph_nvsw_vblsem_release }, |
| 389 | {} |
| 390 | }; |
| 391 | |
| 392 | struct nouveau_pgraph_object_class nv50_graph_grclass[] = { |
| 393 | { 0x506e, true, nv50_graph_nvsw_methods }, /* nvsw */ |
| 394 | { 0x0030, false, NULL }, /* null */ |
| 395 | { 0x5039, false, NULL }, /* m2mf */ |
| 396 | { 0x502d, false, NULL }, /* 2d */ |
| 397 | { 0x50c0, false, NULL }, /* compute */ |
Marcin Kościelnicki | d327dd4 | 2010-03-24 13:43:16 +0000 | [diff] [blame] | 398 | { 0x85c0, false, NULL }, /* compute (nva3, nva5, nva8) */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 399 | { 0x5097, false, NULL }, /* tesla (nv50) */ |
Marcin Kościelnicki | d327dd4 | 2010-03-24 13:43:16 +0000 | [diff] [blame] | 400 | { 0x8297, false, NULL }, /* tesla (nv8x/nv9x) */ |
| 401 | { 0x8397, false, NULL }, /* tesla (nva0, nvaa, nvac) */ |
| 402 | { 0x8597, false, NULL }, /* tesla (nva3, nva5, nva8) */ |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 403 | {} |
| 404 | }; |
Ben Skeggs | 56ac747 | 2010-10-22 10:26:24 +1000 | [diff] [blame] | 405 | |
| 406 | void |
| 407 | nv50_graph_tlb_flush(struct drm_device *dev) |
| 408 | { |
| 409 | nv50_vm_flush(dev, 0); |
| 410 | } |
| 411 | |
| 412 | void |
| 413 | nv86_graph_tlb_flush(struct drm_device *dev) |
| 414 | { |
| 415 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 416 | struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer; |
| 417 | bool idle, timeout = false; |
| 418 | unsigned long flags; |
| 419 | u64 start; |
| 420 | u32 tmp; |
| 421 | |
| 422 | spin_lock_irqsave(&dev_priv->context_switch_lock, flags); |
| 423 | nv_mask(dev, 0x400500, 0x00000001, 0x00000000); |
| 424 | |
| 425 | start = ptimer->read(dev); |
| 426 | do { |
| 427 | idle = true; |
| 428 | |
| 429 | for (tmp = nv_rd32(dev, 0x400380); tmp && idle; tmp >>= 3) { |
| 430 | if ((tmp & 7) == 1) |
| 431 | idle = false; |
| 432 | } |
| 433 | |
| 434 | for (tmp = nv_rd32(dev, 0x400384); tmp && idle; tmp >>= 3) { |
| 435 | if ((tmp & 7) == 1) |
| 436 | idle = false; |
| 437 | } |
| 438 | |
| 439 | for (tmp = nv_rd32(dev, 0x400388); tmp && idle; tmp >>= 3) { |
| 440 | if ((tmp & 7) == 1) |
| 441 | idle = false; |
| 442 | } |
| 443 | } while (!idle && !(timeout = ptimer->read(dev) - start > 2000000000)); |
| 444 | |
| 445 | if (timeout) { |
| 446 | NV_ERROR(dev, "PGRAPH TLB flush idle timeout fail: " |
| 447 | "0x%08x 0x%08x 0x%08x 0x%08x\n", |
| 448 | nv_rd32(dev, 0x400700), nv_rd32(dev, 0x400380), |
| 449 | nv_rd32(dev, 0x400384), nv_rd32(dev, 0x400388)); |
| 450 | } |
| 451 | |
| 452 | nv50_vm_flush(dev, 0); |
| 453 | |
| 454 | nv_mask(dev, 0x400500, 0x00000001, 0x00000001); |
| 455 | spin_unlock_irqrestore(&dev_priv->context_switch_lock, flags); |
| 456 | } |