Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu> |
| 3 | */ |
Stephen Rothwell | bbeb3f4 | 2005-09-27 13:51:59 +1000 | [diff] [blame] | 4 | #ifndef _ASM_POWERPC_SYSTEM_H |
| 5 | #define _ASM_POWERPC_SYSTEM_H |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 6 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 7 | #include <linux/kernel.h> |
| 8 | |
| 9 | #include <asm/hw_irq.h> |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 10 | #include <asm/atomic.h> |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 11 | |
| 12 | /* |
| 13 | * Memory barrier. |
| 14 | * The sync instruction guarantees that all memory accesses initiated |
| 15 | * by this processor have been performed (with respect to all other |
| 16 | * mechanisms that access memory). The eieio instruction is a barrier |
| 17 | * providing an ordering (separately) for (a) cacheable stores and (b) |
| 18 | * loads and stores to non-cacheable memory (e.g. I/O devices). |
| 19 | * |
| 20 | * mb() prevents loads and stores being reordered across this point. |
| 21 | * rmb() prevents loads being reordered across this point. |
| 22 | * wmb() prevents stores being reordered across this point. |
| 23 | * read_barrier_depends() prevents data-dependent loads being reordered |
| 24 | * across this point (nop on PPC). |
| 25 | * |
| 26 | * We have to use the sync instructions for mb(), since lwsync doesn't |
| 27 | * order loads with respect to previous stores. Lwsync is fine for |
Andy Fleming | e0da0da | 2006-10-27 14:31:07 -0500 | [diff] [blame] | 28 | * rmb(), though. Note that rmb() actually uses a sync on 32-bit |
| 29 | * architectures. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 30 | * |
| 31 | * For wmb(), we use sync since wmb is used in drivers to order |
| 32 | * stores to system memory with respect to writes to the device. |
| 33 | * However, smp_wmb() can be a lighter-weight eieio barrier on |
| 34 | * SMP since it is only used to order updates to system memory. |
| 35 | */ |
| 36 | #define mb() __asm__ __volatile__ ("sync" : : : "memory") |
Andy Fleming | e0da0da | 2006-10-27 14:31:07 -0500 | [diff] [blame] | 37 | #define rmb() __asm__ __volatile__ (__stringify(LWSYNC) : : : "memory") |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 38 | #define wmb() __asm__ __volatile__ ("sync" : : : "memory") |
| 39 | #define read_barrier_depends() do { } while(0) |
| 40 | |
| 41 | #define set_mb(var, value) do { var = value; mb(); } while (0) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 42 | |
Arnd Bergmann | 88ced03 | 2005-12-16 22:43:46 +0100 | [diff] [blame] | 43 | #ifdef __KERNEL__ |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 44 | #ifdef CONFIG_SMP |
| 45 | #define smp_mb() mb() |
| 46 | #define smp_rmb() rmb() |
| 47 | #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory") |
| 48 | #define smp_read_barrier_depends() read_barrier_depends() |
| 49 | #else |
| 50 | #define smp_mb() barrier() |
| 51 | #define smp_rmb() barrier() |
| 52 | #define smp_wmb() barrier() |
| 53 | #define smp_read_barrier_depends() do { } while(0) |
| 54 | #endif /* CONFIG_SMP */ |
| 55 | |
Nathan Lynch | 5db9fa9 | 2006-08-22 20:36:05 -0500 | [diff] [blame] | 56 | /* |
| 57 | * This is a barrier which prevents following instructions from being |
| 58 | * started until the value of the argument x is known. For example, if |
| 59 | * x is a variable loaded from memory, this prevents following |
| 60 | * instructions from being executed until the load has been performed. |
| 61 | */ |
| 62 | #define data_barrier(x) \ |
| 63 | asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory"); |
| 64 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 65 | struct task_struct; |
| 66 | struct pt_regs; |
| 67 | |
| 68 | #ifdef CONFIG_DEBUGGER |
| 69 | |
| 70 | extern int (*__debugger)(struct pt_regs *regs); |
| 71 | extern int (*__debugger_ipi)(struct pt_regs *regs); |
| 72 | extern int (*__debugger_bpt)(struct pt_regs *regs); |
| 73 | extern int (*__debugger_sstep)(struct pt_regs *regs); |
| 74 | extern int (*__debugger_iabr_match)(struct pt_regs *regs); |
| 75 | extern int (*__debugger_dabr_match)(struct pt_regs *regs); |
| 76 | extern int (*__debugger_fault_handler)(struct pt_regs *regs); |
| 77 | |
| 78 | #define DEBUGGER_BOILERPLATE(__NAME) \ |
| 79 | static inline int __NAME(struct pt_regs *regs) \ |
| 80 | { \ |
| 81 | if (unlikely(__ ## __NAME)) \ |
| 82 | return __ ## __NAME(regs); \ |
| 83 | return 0; \ |
| 84 | } |
| 85 | |
| 86 | DEBUGGER_BOILERPLATE(debugger) |
| 87 | DEBUGGER_BOILERPLATE(debugger_ipi) |
| 88 | DEBUGGER_BOILERPLATE(debugger_bpt) |
| 89 | DEBUGGER_BOILERPLATE(debugger_sstep) |
| 90 | DEBUGGER_BOILERPLATE(debugger_iabr_match) |
| 91 | DEBUGGER_BOILERPLATE(debugger_dabr_match) |
| 92 | DEBUGGER_BOILERPLATE(debugger_fault_handler) |
| 93 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 94 | #else |
| 95 | static inline int debugger(struct pt_regs *regs) { return 0; } |
| 96 | static inline int debugger_ipi(struct pt_regs *regs) { return 0; } |
| 97 | static inline int debugger_bpt(struct pt_regs *regs) { return 0; } |
| 98 | static inline int debugger_sstep(struct pt_regs *regs) { return 0; } |
| 99 | static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; } |
| 100 | static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; } |
| 101 | static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; } |
| 102 | #endif |
| 103 | |
| 104 | extern int set_dabr(unsigned long dabr); |
| 105 | extern void print_backtrace(unsigned long *); |
| 106 | extern void show_regs(struct pt_regs * regs); |
| 107 | extern void flush_instruction_cache(void); |
| 108 | extern void hard_reset_now(void); |
| 109 | extern void poweroff_now(void); |
| 110 | |
| 111 | #ifdef CONFIG_6xx |
| 112 | extern long _get_L2CR(void); |
| 113 | extern long _get_L3CR(void); |
| 114 | extern void _set_L2CR(unsigned long); |
| 115 | extern void _set_L3CR(unsigned long); |
| 116 | #else |
| 117 | #define _get_L2CR() 0L |
| 118 | #define _get_L3CR() 0L |
| 119 | #define _set_L2CR(val) do { } while(0) |
| 120 | #define _set_L3CR(val) do { } while(0) |
| 121 | #endif |
| 122 | |
| 123 | extern void via_cuda_init(void); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 124 | extern void read_rtc_time(void); |
| 125 | extern void pmac_find_display(void); |
| 126 | extern void giveup_fpu(struct task_struct *); |
Stephen Rothwell | cabb558 | 2005-09-30 16:16:52 +1000 | [diff] [blame] | 127 | extern void disable_kernel_fp(void); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 128 | extern void enable_kernel_fp(void); |
| 129 | extern void flush_fp_to_thread(struct task_struct *); |
| 130 | extern void enable_kernel_altivec(void); |
| 131 | extern void giveup_altivec(struct task_struct *); |
| 132 | extern void load_up_altivec(struct task_struct *); |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 133 | extern int emulate_altivec(struct pt_regs *); |
Johannes Berg | d169d14 | 2007-04-28 08:00:03 +1000 | [diff] [blame^] | 134 | extern void enable_kernel_spe(void); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 135 | extern void giveup_spe(struct task_struct *); |
| 136 | extern void load_up_spe(struct task_struct *); |
| 137 | extern int fix_alignment(struct pt_regs *); |
David Gibson | 25c8a78 | 2005-10-27 16:27:25 +1000 | [diff] [blame] | 138 | extern void cvt_fd(float *from, double *to, struct thread_struct *thread); |
| 139 | extern void cvt_df(double *from, float *to, struct thread_struct *thread); |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 140 | |
Paul Mackerras | 5388fb1 | 2006-01-11 22:11:39 +1100 | [diff] [blame] | 141 | #ifndef CONFIG_SMP |
| 142 | extern void discard_lazy_cpu_state(void); |
| 143 | #else |
| 144 | static inline void discard_lazy_cpu_state(void) |
| 145 | { |
| 146 | } |
| 147 | #endif |
| 148 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 149 | #ifdef CONFIG_ALTIVEC |
| 150 | extern void flush_altivec_to_thread(struct task_struct *); |
| 151 | #else |
| 152 | static inline void flush_altivec_to_thread(struct task_struct *t) |
| 153 | { |
| 154 | } |
| 155 | #endif |
| 156 | |
| 157 | #ifdef CONFIG_SPE |
| 158 | extern void flush_spe_to_thread(struct task_struct *); |
| 159 | #else |
| 160 | static inline void flush_spe_to_thread(struct task_struct *t) |
| 161 | { |
| 162 | } |
| 163 | #endif |
| 164 | |
| 165 | extern int call_rtas(const char *, int, int, unsigned long *, ...); |
| 166 | extern void cacheable_memzero(void *p, unsigned int nb); |
| 167 | extern void *cacheable_memcpy(void *, const void *, unsigned int); |
| 168 | extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long); |
| 169 | extern void bad_page_fault(struct pt_regs *, unsigned long, int); |
| 170 | extern int die(const char *, struct pt_regs *, long); |
| 171 | extern void _exception(int, struct pt_regs *, int, unsigned long); |
| 172 | #ifdef CONFIG_BOOKE_WDT |
| 173 | extern u32 booke_wdt_enabled; |
| 174 | extern u32 booke_wdt_period; |
| 175 | #endif /* CONFIG_BOOKE_WDT */ |
| 176 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 177 | struct device_node; |
| 178 | extern void note_scsi_host(struct device_node *, void *); |
| 179 | |
| 180 | extern struct task_struct *__switch_to(struct task_struct *, |
| 181 | struct task_struct *); |
| 182 | #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next))) |
| 183 | |
| 184 | struct thread_struct; |
| 185 | extern struct task_struct *_switch(struct thread_struct *prev, |
| 186 | struct thread_struct *next); |
| 187 | |
Ingo Molnar | 4dc7a0b | 2006-01-12 01:05:27 -0800 | [diff] [blame] | 188 | /* |
| 189 | * On SMP systems, when the scheduler does migration-cost autodetection, |
| 190 | * it needs a way to flush as much of the CPU's caches as possible. |
| 191 | * |
| 192 | * TODO: fill this in! |
| 193 | */ |
| 194 | static inline void sched_cacheflush(void) |
| 195 | { |
| 196 | } |
| 197 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 198 | extern unsigned int rtas_data; |
Paul Mackerras | 40ef8cb | 2005-10-10 22:50:37 +1000 | [diff] [blame] | 199 | extern int mem_init_done; /* set on boot once kmalloc can be called */ |
Paul Mackerras | cf00a8d | 2005-10-31 13:07:02 +1100 | [diff] [blame] | 200 | extern unsigned long memory_limit; |
Paul Mackerras | 49b0985 | 2005-11-10 15:53:40 +1100 | [diff] [blame] | 201 | extern unsigned long klimit; |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 202 | |
Paul Mackerras | 17a6392 | 2005-10-20 21:10:09 +1000 | [diff] [blame] | 203 | extern int powersave_nap; /* set if nap mode can be used in idle loop */ |
| 204 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 205 | /* |
| 206 | * Atomic exchange |
| 207 | * |
| 208 | * Changes the memory location '*ptr' to be val and returns |
| 209 | * the previous value stored there. |
| 210 | */ |
| 211 | static __inline__ unsigned long |
| 212 | __xchg_u32(volatile void *p, unsigned long val) |
| 213 | { |
| 214 | unsigned long prev; |
| 215 | |
| 216 | __asm__ __volatile__( |
Anton Blanchard | 144b9c1 | 2006-01-13 15:37:17 +1100 | [diff] [blame] | 217 | LWSYNC_ON_SMP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 218 | "1: lwarx %0,0,%2 \n" |
| 219 | PPC405_ERR77(0,%2) |
| 220 | " stwcx. %3,0,%2 \n\ |
| 221 | bne- 1b" |
| 222 | ISYNC_ON_SMP |
Linus Torvalds | e2a3d40 | 2006-07-08 15:00:28 -0700 | [diff] [blame] | 223 | : "=&r" (prev), "+m" (*(volatile unsigned int *)p) |
| 224 | : "r" (p), "r" (val) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 225 | : "cc", "memory"); |
| 226 | |
| 227 | return prev; |
| 228 | } |
| 229 | |
| 230 | #ifdef CONFIG_PPC64 |
| 231 | static __inline__ unsigned long |
| 232 | __xchg_u64(volatile void *p, unsigned long val) |
| 233 | { |
| 234 | unsigned long prev; |
| 235 | |
| 236 | __asm__ __volatile__( |
Anton Blanchard | 144b9c1 | 2006-01-13 15:37:17 +1100 | [diff] [blame] | 237 | LWSYNC_ON_SMP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 238 | "1: ldarx %0,0,%2 \n" |
| 239 | PPC405_ERR77(0,%2) |
| 240 | " stdcx. %3,0,%2 \n\ |
| 241 | bne- 1b" |
| 242 | ISYNC_ON_SMP |
Linus Torvalds | e2a3d40 | 2006-07-08 15:00:28 -0700 | [diff] [blame] | 243 | : "=&r" (prev), "+m" (*(volatile unsigned long *)p) |
| 244 | : "r" (p), "r" (val) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 245 | : "cc", "memory"); |
| 246 | |
| 247 | return prev; |
| 248 | } |
| 249 | #endif |
| 250 | |
| 251 | /* |
| 252 | * This function doesn't exist, so you'll get a linker error |
| 253 | * if something tries to do an invalid xchg(). |
| 254 | */ |
| 255 | extern void __xchg_called_with_bad_pointer(void); |
| 256 | |
| 257 | static __inline__ unsigned long |
| 258 | __xchg(volatile void *ptr, unsigned long x, unsigned int size) |
| 259 | { |
| 260 | switch (size) { |
| 261 | case 4: |
| 262 | return __xchg_u32(ptr, x); |
| 263 | #ifdef CONFIG_PPC64 |
| 264 | case 8: |
| 265 | return __xchg_u64(ptr, x); |
| 266 | #endif |
| 267 | } |
| 268 | __xchg_called_with_bad_pointer(); |
| 269 | return x; |
| 270 | } |
| 271 | |
| 272 | #define xchg(ptr,x) \ |
| 273 | ({ \ |
| 274 | __typeof__(*(ptr)) _x_ = (x); \ |
| 275 | (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \ |
| 276 | }) |
| 277 | |
| 278 | #define tas(ptr) (xchg((ptr),1)) |
| 279 | |
| 280 | /* |
| 281 | * Compare and exchange - if *p == old, set it to new, |
| 282 | * and return the old value of *p. |
| 283 | */ |
| 284 | #define __HAVE_ARCH_CMPXCHG 1 |
| 285 | |
| 286 | static __inline__ unsigned long |
| 287 | __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new) |
| 288 | { |
| 289 | unsigned int prev; |
| 290 | |
| 291 | __asm__ __volatile__ ( |
Anton Blanchard | 144b9c1 | 2006-01-13 15:37:17 +1100 | [diff] [blame] | 292 | LWSYNC_ON_SMP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 293 | "1: lwarx %0,0,%2 # __cmpxchg_u32\n\ |
| 294 | cmpw 0,%0,%3\n\ |
| 295 | bne- 2f\n" |
| 296 | PPC405_ERR77(0,%2) |
| 297 | " stwcx. %4,0,%2\n\ |
| 298 | bne- 1b" |
| 299 | ISYNC_ON_SMP |
| 300 | "\n\ |
| 301 | 2:" |
Linus Torvalds | e2a3d40 | 2006-07-08 15:00:28 -0700 | [diff] [blame] | 302 | : "=&r" (prev), "+m" (*p) |
| 303 | : "r" (p), "r" (old), "r" (new) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 304 | : "cc", "memory"); |
| 305 | |
| 306 | return prev; |
| 307 | } |
| 308 | |
| 309 | #ifdef CONFIG_PPC64 |
| 310 | static __inline__ unsigned long |
Benjamin Herrenschmidt | 3c726f8 | 2005-11-07 11:06:55 +1100 | [diff] [blame] | 311 | __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 312 | { |
| 313 | unsigned long prev; |
| 314 | |
| 315 | __asm__ __volatile__ ( |
Anton Blanchard | 144b9c1 | 2006-01-13 15:37:17 +1100 | [diff] [blame] | 316 | LWSYNC_ON_SMP |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 317 | "1: ldarx %0,0,%2 # __cmpxchg_u64\n\ |
| 318 | cmpd 0,%0,%3\n\ |
| 319 | bne- 2f\n\ |
| 320 | stdcx. %4,0,%2\n\ |
| 321 | bne- 1b" |
| 322 | ISYNC_ON_SMP |
| 323 | "\n\ |
| 324 | 2:" |
Linus Torvalds | e2a3d40 | 2006-07-08 15:00:28 -0700 | [diff] [blame] | 325 | : "=&r" (prev), "+m" (*p) |
| 326 | : "r" (p), "r" (old), "r" (new) |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 327 | : "cc", "memory"); |
| 328 | |
| 329 | return prev; |
| 330 | } |
| 331 | #endif |
| 332 | |
| 333 | /* This function doesn't exist, so you'll get a linker error |
| 334 | if something tries to do an invalid cmpxchg(). */ |
| 335 | extern void __cmpxchg_called_with_bad_pointer(void); |
| 336 | |
| 337 | static __inline__ unsigned long |
| 338 | __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, |
| 339 | unsigned int size) |
| 340 | { |
| 341 | switch (size) { |
| 342 | case 4: |
| 343 | return __cmpxchg_u32(ptr, old, new); |
| 344 | #ifdef CONFIG_PPC64 |
| 345 | case 8: |
| 346 | return __cmpxchg_u64(ptr, old, new); |
| 347 | #endif |
| 348 | } |
| 349 | __cmpxchg_called_with_bad_pointer(); |
| 350 | return old; |
| 351 | } |
| 352 | |
| 353 | #define cmpxchg(ptr,o,n) \ |
| 354 | ({ \ |
| 355 | __typeof__(*(ptr)) _o_ = (o); \ |
| 356 | __typeof__(*(ptr)) _n_ = (n); \ |
| 357 | (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \ |
| 358 | (unsigned long)_n_, sizeof(*(ptr))); \ |
| 359 | }) |
| 360 | |
| 361 | #ifdef CONFIG_PPC64 |
| 362 | /* |
| 363 | * We handle most unaligned accesses in hardware. On the other hand |
| 364 | * unaligned DMA can be very expensive on some ppc64 IO chips (it does |
| 365 | * powers of 2 writes until it reaches sufficient alignment). |
| 366 | * |
| 367 | * Based on this we disable the IP header alignment in network drivers. |
Anton Blanchard | 025be81 | 2006-03-31 02:27:06 -0800 | [diff] [blame] | 368 | * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining |
| 369 | * cacheline alignment of buffers. |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 370 | */ |
Anton Blanchard | 025be81 | 2006-03-31 02:27:06 -0800 | [diff] [blame] | 371 | #define NET_IP_ALIGN 0 |
| 372 | #define NET_SKB_PAD L1_CACHE_BYTES |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 373 | #endif |
| 374 | |
| 375 | #define arch_align_stack(x) (x) |
| 376 | |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 377 | /* Used in very early kernel initialization. */ |
Stephen Rothwell | cabb558 | 2005-09-30 16:16:52 +1000 | [diff] [blame] | 378 | extern unsigned long reloc_offset(void); |
Paul Mackerras | 9b6b563 | 2005-10-06 12:06:20 +1000 | [diff] [blame] | 379 | extern unsigned long add_reloc_offset(unsigned long); |
| 380 | extern void reloc_got2(unsigned long); |
| 381 | |
| 382 | #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x))) |
Stephen Rothwell | cabb558 | 2005-09-30 16:16:52 +1000 | [diff] [blame] | 383 | |
Michael Ellerman | c87ef11 | 2005-11-03 17:57:53 +1100 | [diff] [blame] | 384 | static inline void create_instruction(unsigned long addr, unsigned int instr) |
| 385 | { |
| 386 | unsigned int *p; |
| 387 | p = (unsigned int *)addr; |
| 388 | *p = instr; |
| 389 | asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p)); |
| 390 | } |
| 391 | |
| 392 | /* Flags for create_branch: |
| 393 | * "b" == create_branch(addr, target, 0); |
| 394 | * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE); |
| 395 | * "bl" == create_branch(addr, target, BRANCH_SET_LINK); |
| 396 | * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK); |
| 397 | */ |
| 398 | #define BRANCH_SET_LINK 0x1 |
| 399 | #define BRANCH_ABSOLUTE 0x2 |
| 400 | |
| 401 | static inline void create_branch(unsigned long addr, |
| 402 | unsigned long target, int flags) |
| 403 | { |
| 404 | unsigned int instruction; |
| 405 | |
| 406 | if (! (flags & BRANCH_ABSOLUTE)) |
| 407 | target = target - addr; |
| 408 | |
| 409 | /* Mask out the flags and target, so they don't step on each other. */ |
| 410 | instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC); |
| 411 | |
| 412 | create_instruction(addr, instruction); |
| 413 | } |
| 414 | |
| 415 | static inline void create_function_call(unsigned long addr, void * func) |
| 416 | { |
| 417 | unsigned long func_addr; |
| 418 | |
| 419 | #ifdef CONFIG_PPC64 |
| 420 | /* |
| 421 | * On PPC64 the function pointer actually points to the function's |
| 422 | * descriptor. The first entry in the descriptor is the address |
| 423 | * of the function text. |
| 424 | */ |
| 425 | func_addr = *(unsigned long *)func; |
| 426 | #else |
| 427 | func_addr = (unsigned long)func; |
| 428 | #endif |
| 429 | create_branch(addr, func_addr, BRANCH_SET_LINK); |
| 430 | } |
| 431 | |
Paul Mackerras | c6622f6 | 2006-02-24 10:06:59 +1100 | [diff] [blame] | 432 | #ifdef CONFIG_VIRT_CPU_ACCOUNTING |
| 433 | extern void account_system_vtime(struct task_struct *); |
| 434 | #endif |
| 435 | |
Paul Mackerras | 14cf11a | 2005-09-26 16:04:21 +1000 | [diff] [blame] | 436 | #endif /* __KERNEL__ */ |
Stephen Rothwell | bbeb3f4 | 2005-09-27 13:51:59 +1000 | [diff] [blame] | 437 | #endif /* _ASM_POWERPC_SYSTEM_H */ |