blob: 671721c8ca65b5d1515a9868c5c5a26d7cb137dd [file] [log] [blame]
David S. Millera3138df2007-10-09 01:54:01 -07001/* niu.c: Neptune ethernet driver.
2 *
David S. Millerbe0c0072008-05-04 01:34:31 -07003 * Copyright (C) 2007, 2008 David S. Miller (davem@davemloft.net)
David S. Millera3138df2007-10-09 01:54:01 -07004 */
5
6#include <linux/module.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/dma-mapping.h>
10#include <linux/netdevice.h>
11#include <linux/ethtool.h>
12#include <linux/etherdevice.h>
13#include <linux/platform_device.h>
14#include <linux/delay.h>
15#include <linux/bitops.h>
16#include <linux/mii.h>
17#include <linux/if_ether.h>
18#include <linux/if_vlan.h>
19#include <linux/ip.h>
20#include <linux/in.h>
21#include <linux/ipv6.h>
22#include <linux/log2.h>
23#include <linux/jiffies.h>
24#include <linux/crc32.h>
25
26#include <linux/io.h>
27
28#ifdef CONFIG_SPARC64
29#include <linux/of_device.h>
30#endif
31
32#include "niu.h"
33
34#define DRV_MODULE_NAME "niu"
35#define PFX DRV_MODULE_NAME ": "
David S. Millerd8c3e232008-11-14 14:47:29 -080036#define DRV_MODULE_VERSION "1.0"
37#define DRV_MODULE_RELDATE "Nov 14, 2008"
David S. Millera3138df2007-10-09 01:54:01 -070038
39static char version[] __devinitdata =
40 DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
41
42MODULE_AUTHOR("David S. Miller (davem@davemloft.net)");
43MODULE_DESCRIPTION("NIU ethernet driver");
44MODULE_LICENSE("GPL");
45MODULE_VERSION(DRV_MODULE_VERSION);
46
47#ifndef DMA_44BIT_MASK
48#define DMA_44BIT_MASK 0x00000fffffffffffULL
49#endif
50
51#ifndef readq
52static u64 readq(void __iomem *reg)
53{
David S. Millere23a59e2008-11-12 14:32:54 -080054 return ((u64) readl(reg)) | (((u64) readl(reg + 4UL)) << 32);
David S. Millera3138df2007-10-09 01:54:01 -070055}
56
57static void writeq(u64 val, void __iomem *reg)
58{
59 writel(val & 0xffffffff, reg);
60 writel(val >> 32, reg + 0x4UL);
61}
62#endif
63
64static struct pci_device_id niu_pci_tbl[] = {
65 {PCI_DEVICE(PCI_VENDOR_ID_SUN, 0xabcd)},
66 {}
67};
68
69MODULE_DEVICE_TABLE(pci, niu_pci_tbl);
70
71#define NIU_TX_TIMEOUT (5 * HZ)
72
73#define nr64(reg) readq(np->regs + (reg))
74#define nw64(reg, val) writeq((val), np->regs + (reg))
75
76#define nr64_mac(reg) readq(np->mac_regs + (reg))
77#define nw64_mac(reg, val) writeq((val), np->mac_regs + (reg))
78
79#define nr64_ipp(reg) readq(np->regs + np->ipp_off + (reg))
80#define nw64_ipp(reg, val) writeq((val), np->regs + np->ipp_off + (reg))
81
82#define nr64_pcs(reg) readq(np->regs + np->pcs_off + (reg))
83#define nw64_pcs(reg, val) writeq((val), np->regs + np->pcs_off + (reg))
84
85#define nr64_xpcs(reg) readq(np->regs + np->xpcs_off + (reg))
86#define nw64_xpcs(reg, val) writeq((val), np->regs + np->xpcs_off + (reg))
87
88#define NIU_MSG_DEFAULT (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK)
89
90static int niu_debug;
91static int debug = -1;
92module_param(debug, int, 0);
93MODULE_PARM_DESC(debug, "NIU debug level");
94
95#define niudbg(TYPE, f, a...) \
96do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
97 printk(KERN_DEBUG PFX f, ## a); \
98} while (0)
99
100#define niuinfo(TYPE, f, a...) \
101do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
102 printk(KERN_INFO PFX f, ## a); \
103} while (0)
104
105#define niuwarn(TYPE, f, a...) \
106do { if ((np)->msg_enable & NETIF_MSG_##TYPE) \
107 printk(KERN_WARNING PFX f, ## a); \
108} while (0)
109
110#define niu_lock_parent(np, flags) \
111 spin_lock_irqsave(&np->parent->lock, flags)
112#define niu_unlock_parent(np, flags) \
113 spin_unlock_irqrestore(&np->parent->lock, flags)
114
Matheos Worku5fbd7e22008-02-28 21:25:43 -0800115static int serdes_init_10g_serdes(struct niu *np);
116
David S. Millera3138df2007-10-09 01:54:01 -0700117static int __niu_wait_bits_clear_mac(struct niu *np, unsigned long reg,
118 u64 bits, int limit, int delay)
119{
120 while (--limit >= 0) {
121 u64 val = nr64_mac(reg);
122
123 if (!(val & bits))
124 break;
125 udelay(delay);
126 }
127 if (limit < 0)
128 return -ENODEV;
129 return 0;
130}
131
132static int __niu_set_and_wait_clear_mac(struct niu *np, unsigned long reg,
133 u64 bits, int limit, int delay,
134 const char *reg_name)
135{
136 int err;
137
138 nw64_mac(reg, bits);
139 err = __niu_wait_bits_clear_mac(np, reg, bits, limit, delay);
140 if (err)
141 dev_err(np->device, PFX "%s: bits (%llx) of register %s "
142 "would not clear, val[%llx]\n",
143 np->dev->name, (unsigned long long) bits, reg_name,
144 (unsigned long long) nr64_mac(reg));
145 return err;
146}
147
148#define niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
149({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
150 __niu_set_and_wait_clear_mac(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
151})
152
153static int __niu_wait_bits_clear_ipp(struct niu *np, unsigned long reg,
154 u64 bits, int limit, int delay)
155{
156 while (--limit >= 0) {
157 u64 val = nr64_ipp(reg);
158
159 if (!(val & bits))
160 break;
161 udelay(delay);
162 }
163 if (limit < 0)
164 return -ENODEV;
165 return 0;
166}
167
168static int __niu_set_and_wait_clear_ipp(struct niu *np, unsigned long reg,
169 u64 bits, int limit, int delay,
170 const char *reg_name)
171{
172 int err;
173 u64 val;
174
175 val = nr64_ipp(reg);
176 val |= bits;
177 nw64_ipp(reg, val);
178
179 err = __niu_wait_bits_clear_ipp(np, reg, bits, limit, delay);
180 if (err)
181 dev_err(np->device, PFX "%s: bits (%llx) of register %s "
182 "would not clear, val[%llx]\n",
183 np->dev->name, (unsigned long long) bits, reg_name,
184 (unsigned long long) nr64_ipp(reg));
185 return err;
186}
187
188#define niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
189({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
190 __niu_set_and_wait_clear_ipp(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
191})
192
193static int __niu_wait_bits_clear(struct niu *np, unsigned long reg,
194 u64 bits, int limit, int delay)
195{
196 while (--limit >= 0) {
197 u64 val = nr64(reg);
198
199 if (!(val & bits))
200 break;
201 udelay(delay);
202 }
203 if (limit < 0)
204 return -ENODEV;
205 return 0;
206}
207
208#define niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY) \
209({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
210 __niu_wait_bits_clear(NP, REG, BITS, LIMIT, DELAY); \
211})
212
213static int __niu_set_and_wait_clear(struct niu *np, unsigned long reg,
214 u64 bits, int limit, int delay,
215 const char *reg_name)
216{
217 int err;
218
219 nw64(reg, bits);
220 err = __niu_wait_bits_clear(np, reg, bits, limit, delay);
221 if (err)
222 dev_err(np->device, PFX "%s: bits (%llx) of register %s "
223 "would not clear, val[%llx]\n",
224 np->dev->name, (unsigned long long) bits, reg_name,
225 (unsigned long long) nr64(reg));
226 return err;
227}
228
229#define niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME) \
230({ BUILD_BUG_ON(LIMIT <= 0 || DELAY < 0); \
231 __niu_set_and_wait_clear(NP, REG, BITS, LIMIT, DELAY, REG_NAME); \
232})
233
234static void niu_ldg_rearm(struct niu *np, struct niu_ldg *lp, int on)
235{
236 u64 val = (u64) lp->timer;
237
238 if (on)
239 val |= LDG_IMGMT_ARM;
240
241 nw64(LDG_IMGMT(lp->ldg_num), val);
242}
243
244static int niu_ldn_irq_enable(struct niu *np, int ldn, int on)
245{
246 unsigned long mask_reg, bits;
247 u64 val;
248
249 if (ldn < 0 || ldn > LDN_MAX)
250 return -EINVAL;
251
252 if (ldn < 64) {
253 mask_reg = LD_IM0(ldn);
254 bits = LD_IM0_MASK;
255 } else {
256 mask_reg = LD_IM1(ldn - 64);
257 bits = LD_IM1_MASK;
258 }
259
260 val = nr64(mask_reg);
261 if (on)
262 val &= ~bits;
263 else
264 val |= bits;
265 nw64(mask_reg, val);
266
267 return 0;
268}
269
270static int niu_enable_ldn_in_ldg(struct niu *np, struct niu_ldg *lp, int on)
271{
272 struct niu_parent *parent = np->parent;
273 int i;
274
275 for (i = 0; i <= LDN_MAX; i++) {
276 int err;
277
278 if (parent->ldg_map[i] != lp->ldg_num)
279 continue;
280
281 err = niu_ldn_irq_enable(np, i, on);
282 if (err)
283 return err;
284 }
285 return 0;
286}
287
288static int niu_enable_interrupts(struct niu *np, int on)
289{
290 int i;
291
292 for (i = 0; i < np->num_ldg; i++) {
293 struct niu_ldg *lp = &np->ldg[i];
294 int err;
295
296 err = niu_enable_ldn_in_ldg(np, lp, on);
297 if (err)
298 return err;
299 }
300 for (i = 0; i < np->num_ldg; i++)
301 niu_ldg_rearm(np, &np->ldg[i], on);
302
303 return 0;
304}
305
306static u32 phy_encode(u32 type, int port)
307{
308 return (type << (port * 2));
309}
310
311static u32 phy_decode(u32 val, int port)
312{
313 return (val >> (port * 2)) & PORT_TYPE_MASK;
314}
315
316static int mdio_wait(struct niu *np)
317{
318 int limit = 1000;
319 u64 val;
320
321 while (--limit > 0) {
322 val = nr64(MIF_FRAME_OUTPUT);
323 if ((val >> MIF_FRAME_OUTPUT_TA_SHIFT) & 0x1)
324 return val & MIF_FRAME_OUTPUT_DATA;
325
326 udelay(10);
327 }
328
329 return -ENODEV;
330}
331
332static int mdio_read(struct niu *np, int port, int dev, int reg)
333{
334 int err;
335
336 nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
337 err = mdio_wait(np);
338 if (err < 0)
339 return err;
340
341 nw64(MIF_FRAME_OUTPUT, MDIO_READ_OP(port, dev));
342 return mdio_wait(np);
343}
344
345static int mdio_write(struct niu *np, int port, int dev, int reg, int data)
346{
347 int err;
348
349 nw64(MIF_FRAME_OUTPUT, MDIO_ADDR_OP(port, dev, reg));
350 err = mdio_wait(np);
351 if (err < 0)
352 return err;
353
354 nw64(MIF_FRAME_OUTPUT, MDIO_WRITE_OP(port, dev, data));
355 err = mdio_wait(np);
356 if (err < 0)
357 return err;
358
359 return 0;
360}
361
362static int mii_read(struct niu *np, int port, int reg)
363{
364 nw64(MIF_FRAME_OUTPUT, MII_READ_OP(port, reg));
365 return mdio_wait(np);
366}
367
368static int mii_write(struct niu *np, int port, int reg, int data)
369{
370 int err;
371
372 nw64(MIF_FRAME_OUTPUT, MII_WRITE_OP(port, reg, data));
373 err = mdio_wait(np);
374 if (err < 0)
375 return err;
376
377 return 0;
378}
379
380static int esr2_set_tx_cfg(struct niu *np, unsigned long channel, u32 val)
381{
382 int err;
383
384 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
385 ESR2_TI_PLL_TX_CFG_L(channel),
386 val & 0xffff);
387 if (!err)
388 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
389 ESR2_TI_PLL_TX_CFG_H(channel),
390 val >> 16);
391 return err;
392}
393
394static int esr2_set_rx_cfg(struct niu *np, unsigned long channel, u32 val)
395{
396 int err;
397
398 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
399 ESR2_TI_PLL_RX_CFG_L(channel),
400 val & 0xffff);
401 if (!err)
402 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
403 ESR2_TI_PLL_RX_CFG_H(channel),
404 val >> 16);
405 return err;
406}
407
408/* Mode is always 10G fiber. */
Santwona Beherae3e081e2008-11-14 14:44:08 -0800409static int serdes_init_niu_10g_fiber(struct niu *np)
David S. Millera3138df2007-10-09 01:54:01 -0700410{
411 struct niu_link_config *lp = &np->link_config;
412 u32 tx_cfg, rx_cfg;
413 unsigned long i;
414
415 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
416 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
417 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
418 PLL_RX_CFG_EQ_LP_ADAPTIVE);
419
420 if (lp->loopback_mode == LOOPBACK_PHY) {
421 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
422
423 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
424 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
425
426 tx_cfg |= PLL_TX_CFG_ENTEST;
427 rx_cfg |= PLL_RX_CFG_ENTEST;
428 }
429
430 /* Initialize all 4 lanes of the SERDES. */
431 for (i = 0; i < 4; i++) {
432 int err = esr2_set_tx_cfg(np, i, tx_cfg);
433 if (err)
434 return err;
435 }
436
437 for (i = 0; i < 4; i++) {
438 int err = esr2_set_rx_cfg(np, i, rx_cfg);
439 if (err)
440 return err;
441 }
442
443 return 0;
444}
445
Santwona Beherae3e081e2008-11-14 14:44:08 -0800446static int serdes_init_niu_1g_serdes(struct niu *np)
447{
448 struct niu_link_config *lp = &np->link_config;
449 u16 pll_cfg, pll_sts;
450 int max_retry = 100;
Ingo Molnar51e0f052008-11-25 16:48:12 -0800451 u64 uninitialized_var(sig), mask, val;
Santwona Beherae3e081e2008-11-14 14:44:08 -0800452 u32 tx_cfg, rx_cfg;
453 unsigned long i;
454 int err;
455
456 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV |
457 PLL_TX_CFG_RATE_HALF);
458 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
459 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
460 PLL_RX_CFG_RATE_HALF);
461
462 if (np->port == 0)
463 rx_cfg |= PLL_RX_CFG_EQ_LP_ADAPTIVE;
464
465 if (lp->loopback_mode == LOOPBACK_PHY) {
466 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
467
468 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
469 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
470
471 tx_cfg |= PLL_TX_CFG_ENTEST;
472 rx_cfg |= PLL_RX_CFG_ENTEST;
473 }
474
475 /* Initialize PLL for 1G */
476 pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_8X);
477
478 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
479 ESR2_TI_PLL_CFG_L, pll_cfg);
480 if (err) {
481 dev_err(np->device, PFX "NIU Port %d "
482 "serdes_init_niu_1g_serdes: "
483 "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
484 return err;
485 }
486
487 pll_sts = PLL_CFG_ENPLL;
488
489 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
490 ESR2_TI_PLL_STS_L, pll_sts);
491 if (err) {
492 dev_err(np->device, PFX "NIU Port %d "
493 "serdes_init_niu_1g_serdes: "
494 "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
495 return err;
496 }
497
498 udelay(200);
499
500 /* Initialize all 4 lanes of the SERDES. */
501 for (i = 0; i < 4; i++) {
502 err = esr2_set_tx_cfg(np, i, tx_cfg);
503 if (err)
504 return err;
505 }
506
507 for (i = 0; i < 4; i++) {
508 err = esr2_set_rx_cfg(np, i, rx_cfg);
509 if (err)
510 return err;
511 }
512
513 switch (np->port) {
514 case 0:
515 val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
516 mask = val;
517 break;
518
519 case 1:
520 val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
521 mask = val;
522 break;
523
524 default:
525 return -EINVAL;
526 }
527
528 while (max_retry--) {
529 sig = nr64(ESR_INT_SIGNALS);
530 if ((sig & mask) == val)
531 break;
532
533 mdelay(500);
534 }
535
536 if ((sig & mask) != val) {
537 dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
538 "[%08x]\n", np->port, (int) (sig & mask), (int) val);
539 return -ENODEV;
540 }
541
542 return 0;
543}
544
545static int serdes_init_niu_10g_serdes(struct niu *np)
546{
547 struct niu_link_config *lp = &np->link_config;
548 u32 tx_cfg, rx_cfg, pll_cfg, pll_sts;
549 int max_retry = 100;
Ingo Molnar51e0f052008-11-25 16:48:12 -0800550 u64 uninitialized_var(sig), mask, val;
Santwona Beherae3e081e2008-11-14 14:44:08 -0800551 unsigned long i;
552 int err;
553
554 tx_cfg = (PLL_TX_CFG_ENTX | PLL_TX_CFG_SWING_1375MV);
555 rx_cfg = (PLL_RX_CFG_ENRX | PLL_RX_CFG_TERM_0P8VDDT |
556 PLL_RX_CFG_ALIGN_ENA | PLL_RX_CFG_LOS_LTHRESH |
557 PLL_RX_CFG_EQ_LP_ADAPTIVE);
558
559 if (lp->loopback_mode == LOOPBACK_PHY) {
560 u16 test_cfg = PLL_TEST_CFG_LOOPBACK_CML_DIS;
561
562 mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
563 ESR2_TI_PLL_TEST_CFG_L, test_cfg);
564
565 tx_cfg |= PLL_TX_CFG_ENTEST;
566 rx_cfg |= PLL_RX_CFG_ENTEST;
567 }
568
569 /* Initialize PLL for 10G */
570 pll_cfg = (PLL_CFG_ENPLL | PLL_CFG_MPY_10X);
571
572 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
573 ESR2_TI_PLL_CFG_L, pll_cfg & 0xffff);
574 if (err) {
575 dev_err(np->device, PFX "NIU Port %d "
576 "serdes_init_niu_10g_serdes: "
577 "mdio write to ESR2_TI_PLL_CFG_L failed", np->port);
578 return err;
579 }
580
581 pll_sts = PLL_CFG_ENPLL;
582
583 err = mdio_write(np, np->port, NIU_ESR2_DEV_ADDR,
584 ESR2_TI_PLL_STS_L, pll_sts & 0xffff);
585 if (err) {
586 dev_err(np->device, PFX "NIU Port %d "
587 "serdes_init_niu_10g_serdes: "
588 "mdio write to ESR2_TI_PLL_STS_L failed", np->port);
589 return err;
590 }
591
592 udelay(200);
593
594 /* Initialize all 4 lanes of the SERDES. */
595 for (i = 0; i < 4; i++) {
596 err = esr2_set_tx_cfg(np, i, tx_cfg);
597 if (err)
598 return err;
599 }
600
601 for (i = 0; i < 4; i++) {
602 err = esr2_set_rx_cfg(np, i, rx_cfg);
603 if (err)
604 return err;
605 }
606
607 /* check if serdes is ready */
608
609 switch (np->port) {
610 case 0:
611 mask = ESR_INT_SIGNALS_P0_BITS;
612 val = (ESR_INT_SRDY0_P0 |
613 ESR_INT_DET0_P0 |
614 ESR_INT_XSRDY_P0 |
615 ESR_INT_XDP_P0_CH3 |
616 ESR_INT_XDP_P0_CH2 |
617 ESR_INT_XDP_P0_CH1 |
618 ESR_INT_XDP_P0_CH0);
619 break;
620
621 case 1:
622 mask = ESR_INT_SIGNALS_P1_BITS;
623 val = (ESR_INT_SRDY0_P1 |
624 ESR_INT_DET0_P1 |
625 ESR_INT_XSRDY_P1 |
626 ESR_INT_XDP_P1_CH3 |
627 ESR_INT_XDP_P1_CH2 |
628 ESR_INT_XDP_P1_CH1 |
629 ESR_INT_XDP_P1_CH0);
630 break;
631
632 default:
633 return -EINVAL;
634 }
635
636 while (max_retry--) {
637 sig = nr64(ESR_INT_SIGNALS);
638 if ((sig & mask) == val)
639 break;
640
641 mdelay(500);
642 }
643
644 if ((sig & mask) != val) {
645 pr_info(PFX "NIU Port %u signal bits [%08x] are not "
646 "[%08x] for 10G...trying 1G\n",
647 np->port, (int) (sig & mask), (int) val);
648
649 /* 10G failed, try initializing at 1G */
650 err = serdes_init_niu_1g_serdes(np);
651 if (!err) {
652 np->flags &= ~NIU_FLAGS_10G;
653 np->mac_xcvr = MAC_XCVR_PCS;
654 } else {
655 dev_err(np->device, PFX "Port %u 10G/1G SERDES "
656 "Link Failed \n", np->port);
657 return -ENODEV;
658 }
659 }
660 return 0;
661}
662
David S. Millera3138df2007-10-09 01:54:01 -0700663static int esr_read_rxtx_ctrl(struct niu *np, unsigned long chan, u32 *val)
664{
665 int err;
666
667 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR, ESR_RXTX_CTRL_L(chan));
668 if (err >= 0) {
669 *val = (err & 0xffff);
670 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
671 ESR_RXTX_CTRL_H(chan));
672 if (err >= 0)
673 *val |= ((err & 0xffff) << 16);
674 err = 0;
675 }
676 return err;
677}
678
679static int esr_read_glue0(struct niu *np, unsigned long chan, u32 *val)
680{
681 int err;
682
683 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
684 ESR_GLUE_CTRL0_L(chan));
685 if (err >= 0) {
686 *val = (err & 0xffff);
687 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
688 ESR_GLUE_CTRL0_H(chan));
689 if (err >= 0) {
690 *val |= ((err & 0xffff) << 16);
691 err = 0;
692 }
693 }
694 return err;
695}
696
697static int esr_read_reset(struct niu *np, u32 *val)
698{
699 int err;
700
701 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
702 ESR_RXTX_RESET_CTRL_L);
703 if (err >= 0) {
704 *val = (err & 0xffff);
705 err = mdio_read(np, np->port, NIU_ESR_DEV_ADDR,
706 ESR_RXTX_RESET_CTRL_H);
707 if (err >= 0) {
708 *val |= ((err & 0xffff) << 16);
709 err = 0;
710 }
711 }
712 return err;
713}
714
715static int esr_write_rxtx_ctrl(struct niu *np, unsigned long chan, u32 val)
716{
717 int err;
718
719 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
720 ESR_RXTX_CTRL_L(chan), val & 0xffff);
721 if (!err)
722 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
723 ESR_RXTX_CTRL_H(chan), (val >> 16));
724 return err;
725}
726
727static int esr_write_glue0(struct niu *np, unsigned long chan, u32 val)
728{
729 int err;
730
731 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
732 ESR_GLUE_CTRL0_L(chan), val & 0xffff);
733 if (!err)
734 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
735 ESR_GLUE_CTRL0_H(chan), (val >> 16));
736 return err;
737}
738
739static int esr_reset(struct niu *np)
740{
Ingo Molnarf1664002008-11-25 16:48:42 -0800741 u32 uninitialized_var(reset);
David S. Millera3138df2007-10-09 01:54:01 -0700742 int err;
743
744 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
745 ESR_RXTX_RESET_CTRL_L, 0x0000);
746 if (err)
747 return err;
748 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
749 ESR_RXTX_RESET_CTRL_H, 0xffff);
750 if (err)
751 return err;
752 udelay(200);
753
754 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
755 ESR_RXTX_RESET_CTRL_L, 0xffff);
756 if (err)
757 return err;
758 udelay(200);
759
760 err = mdio_write(np, np->port, NIU_ESR_DEV_ADDR,
761 ESR_RXTX_RESET_CTRL_H, 0x0000);
762 if (err)
763 return err;
764 udelay(200);
765
766 err = esr_read_reset(np, &reset);
767 if (err)
768 return err;
769 if (reset != 0) {
770 dev_err(np->device, PFX "Port %u ESR_RESET "
771 "did not clear [%08x]\n",
772 np->port, reset);
773 return -ENODEV;
774 }
775
776 return 0;
777}
778
779static int serdes_init_10g(struct niu *np)
780{
781 struct niu_link_config *lp = &np->link_config;
782 unsigned long ctrl_reg, test_cfg_reg, i;
783 u64 ctrl_val, test_cfg_val, sig, mask, val;
784 int err;
785
786 switch (np->port) {
787 case 0:
788 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
789 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
790 break;
791 case 1:
792 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
793 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
794 break;
795
796 default:
797 return -EINVAL;
798 }
799 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
800 ENET_SERDES_CTRL_SDET_1 |
801 ENET_SERDES_CTRL_SDET_2 |
802 ENET_SERDES_CTRL_SDET_3 |
803 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
804 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
805 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
806 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
807 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
808 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
809 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
810 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
811 test_cfg_val = 0;
812
813 if (lp->loopback_mode == LOOPBACK_PHY) {
814 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
815 ENET_SERDES_TEST_MD_0_SHIFT) |
816 (ENET_TEST_MD_PAD_LOOPBACK <<
817 ENET_SERDES_TEST_MD_1_SHIFT) |
818 (ENET_TEST_MD_PAD_LOOPBACK <<
819 ENET_SERDES_TEST_MD_2_SHIFT) |
820 (ENET_TEST_MD_PAD_LOOPBACK <<
821 ENET_SERDES_TEST_MD_3_SHIFT));
822 }
823
824 nw64(ctrl_reg, ctrl_val);
825 nw64(test_cfg_reg, test_cfg_val);
826
827 /* Initialize all 4 lanes of the SERDES. */
828 for (i = 0; i < 4; i++) {
829 u32 rxtx_ctrl, glue0;
830
831 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
832 if (err)
833 return err;
834 err = esr_read_glue0(np, i, &glue0);
835 if (err)
836 return err;
837
838 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
839 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
840 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
841
842 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
843 ESR_GLUE_CTRL0_THCNT |
844 ESR_GLUE_CTRL0_BLTIME);
845 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
846 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
847 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
848 (BLTIME_300_CYCLES <<
849 ESR_GLUE_CTRL0_BLTIME_SHIFT));
850
851 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
852 if (err)
853 return err;
854 err = esr_write_glue0(np, i, glue0);
855 if (err)
856 return err;
857 }
858
859 err = esr_reset(np);
860 if (err)
861 return err;
862
863 sig = nr64(ESR_INT_SIGNALS);
864 switch (np->port) {
865 case 0:
866 mask = ESR_INT_SIGNALS_P0_BITS;
867 val = (ESR_INT_SRDY0_P0 |
868 ESR_INT_DET0_P0 |
869 ESR_INT_XSRDY_P0 |
870 ESR_INT_XDP_P0_CH3 |
871 ESR_INT_XDP_P0_CH2 |
872 ESR_INT_XDP_P0_CH1 |
873 ESR_INT_XDP_P0_CH0);
874 break;
875
876 case 1:
877 mask = ESR_INT_SIGNALS_P1_BITS;
878 val = (ESR_INT_SRDY0_P1 |
879 ESR_INT_DET0_P1 |
880 ESR_INT_XSRDY_P1 |
881 ESR_INT_XDP_P1_CH3 |
882 ESR_INT_XDP_P1_CH2 |
883 ESR_INT_XDP_P1_CH1 |
884 ESR_INT_XDP_P1_CH0);
885 break;
886
887 default:
888 return -EINVAL;
889 }
890
891 if ((sig & mask) != val) {
Matheos Workua5d6ab52008-04-24 21:09:20 -0700892 if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
893 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
894 return 0;
895 }
David S. Millera3138df2007-10-09 01:54:01 -0700896 dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
897 "[%08x]\n", np->port, (int) (sig & mask), (int) val);
898 return -ENODEV;
899 }
Matheos Workua5d6ab52008-04-24 21:09:20 -0700900 if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
901 np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
David S. Millera3138df2007-10-09 01:54:01 -0700902 return 0;
903}
904
905static int serdes_init_1g(struct niu *np)
906{
907 u64 val;
908
909 val = nr64(ENET_SERDES_1_PLL_CFG);
910 val &= ~ENET_SERDES_PLL_FBDIV2;
911 switch (np->port) {
912 case 0:
913 val |= ENET_SERDES_PLL_HRATE0;
914 break;
915 case 1:
916 val |= ENET_SERDES_PLL_HRATE1;
917 break;
918 case 2:
919 val |= ENET_SERDES_PLL_HRATE2;
920 break;
921 case 3:
922 val |= ENET_SERDES_PLL_HRATE3;
923 break;
924 default:
925 return -EINVAL;
926 }
927 nw64(ENET_SERDES_1_PLL_CFG, val);
928
929 return 0;
930}
931
Matheos Worku5fbd7e22008-02-28 21:25:43 -0800932static int serdes_init_1g_serdes(struct niu *np)
933{
934 struct niu_link_config *lp = &np->link_config;
935 unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
936 u64 ctrl_val, test_cfg_val, sig, mask, val;
937 int err;
938 u64 reset_val, val_rd;
939
940 val = ENET_SERDES_PLL_HRATE0 | ENET_SERDES_PLL_HRATE1 |
941 ENET_SERDES_PLL_HRATE2 | ENET_SERDES_PLL_HRATE3 |
942 ENET_SERDES_PLL_FBDIV0;
943 switch (np->port) {
944 case 0:
945 reset_val = ENET_SERDES_RESET_0;
946 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
947 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
948 pll_cfg = ENET_SERDES_0_PLL_CFG;
949 break;
950 case 1:
951 reset_val = ENET_SERDES_RESET_1;
952 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
953 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
954 pll_cfg = ENET_SERDES_1_PLL_CFG;
955 break;
956
957 default:
958 return -EINVAL;
959 }
960 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
961 ENET_SERDES_CTRL_SDET_1 |
962 ENET_SERDES_CTRL_SDET_2 |
963 ENET_SERDES_CTRL_SDET_3 |
964 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
965 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
966 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
967 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
968 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
969 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
970 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
971 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
972 test_cfg_val = 0;
973
974 if (lp->loopback_mode == LOOPBACK_PHY) {
975 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
976 ENET_SERDES_TEST_MD_0_SHIFT) |
977 (ENET_TEST_MD_PAD_LOOPBACK <<
978 ENET_SERDES_TEST_MD_1_SHIFT) |
979 (ENET_TEST_MD_PAD_LOOPBACK <<
980 ENET_SERDES_TEST_MD_2_SHIFT) |
981 (ENET_TEST_MD_PAD_LOOPBACK <<
982 ENET_SERDES_TEST_MD_3_SHIFT));
983 }
984
985 nw64(ENET_SERDES_RESET, reset_val);
986 mdelay(20);
987 val_rd = nr64(ENET_SERDES_RESET);
988 val_rd &= ~reset_val;
989 nw64(pll_cfg, val);
990 nw64(ctrl_reg, ctrl_val);
991 nw64(test_cfg_reg, test_cfg_val);
992 nw64(ENET_SERDES_RESET, val_rd);
993 mdelay(2000);
994
995 /* Initialize all 4 lanes of the SERDES. */
996 for (i = 0; i < 4; i++) {
997 u32 rxtx_ctrl, glue0;
998
999 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
1000 if (err)
1001 return err;
1002 err = esr_read_glue0(np, i, &glue0);
1003 if (err)
1004 return err;
1005
1006 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
1007 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
1008 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
1009
1010 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
1011 ESR_GLUE_CTRL0_THCNT |
1012 ESR_GLUE_CTRL0_BLTIME);
1013 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
1014 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
1015 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
1016 (BLTIME_300_CYCLES <<
1017 ESR_GLUE_CTRL0_BLTIME_SHIFT));
1018
1019 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
1020 if (err)
1021 return err;
1022 err = esr_write_glue0(np, i, glue0);
1023 if (err)
1024 return err;
1025 }
1026
1027
1028 sig = nr64(ESR_INT_SIGNALS);
1029 switch (np->port) {
1030 case 0:
1031 val = (ESR_INT_SRDY0_P0 | ESR_INT_DET0_P0);
1032 mask = val;
1033 break;
1034
1035 case 1:
1036 val = (ESR_INT_SRDY0_P1 | ESR_INT_DET0_P1);
1037 mask = val;
1038 break;
1039
1040 default:
1041 return -EINVAL;
1042 }
1043
1044 if ((sig & mask) != val) {
1045 dev_err(np->device, PFX "Port %u signal bits [%08x] are not "
1046 "[%08x]\n", np->port, (int) (sig & mask), (int) val);
1047 return -ENODEV;
1048 }
1049
1050 return 0;
1051}
1052
1053static int link_status_1g_serdes(struct niu *np, int *link_up_p)
1054{
1055 struct niu_link_config *lp = &np->link_config;
1056 int link_up;
1057 u64 val;
1058 u16 current_speed;
1059 unsigned long flags;
1060 u8 current_duplex;
1061
1062 link_up = 0;
1063 current_speed = SPEED_INVALID;
1064 current_duplex = DUPLEX_INVALID;
1065
1066 spin_lock_irqsave(&np->lock, flags);
1067
1068 val = nr64_pcs(PCS_MII_STAT);
1069
1070 if (val & PCS_MII_STAT_LINK_STATUS) {
1071 link_up = 1;
1072 current_speed = SPEED_1000;
1073 current_duplex = DUPLEX_FULL;
1074 }
1075
1076 lp->active_speed = current_speed;
1077 lp->active_duplex = current_duplex;
1078 spin_unlock_irqrestore(&np->lock, flags);
1079
1080 *link_up_p = link_up;
1081 return 0;
1082}
1083
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001084static int link_status_10g_serdes(struct niu *np, int *link_up_p)
1085{
1086 unsigned long flags;
1087 struct niu_link_config *lp = &np->link_config;
1088 int link_up = 0;
1089 int link_ok = 1;
1090 u64 val, val2;
1091 u16 current_speed;
1092 u8 current_duplex;
1093
1094 if (!(np->flags & NIU_FLAGS_10G))
1095 return link_status_1g_serdes(np, link_up_p);
1096
1097 current_speed = SPEED_INVALID;
1098 current_duplex = DUPLEX_INVALID;
1099 spin_lock_irqsave(&np->lock, flags);
1100
1101 val = nr64_xpcs(XPCS_STATUS(0));
1102 val2 = nr64_mac(XMAC_INTER2);
1103 if (val2 & 0x01000000)
1104 link_ok = 0;
1105
1106 if ((val & 0x1000ULL) && link_ok) {
1107 link_up = 1;
1108 current_speed = SPEED_10000;
1109 current_duplex = DUPLEX_FULL;
1110 }
1111 lp->active_speed = current_speed;
1112 lp->active_duplex = current_duplex;
1113 spin_unlock_irqrestore(&np->lock, flags);
1114 *link_up_p = link_up;
1115 return 0;
1116}
1117
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001118static int link_status_1g_rgmii(struct niu *np, int *link_up_p)
1119{
1120 struct niu_link_config *lp = &np->link_config;
1121 u16 current_speed, bmsr;
1122 unsigned long flags;
1123 u8 current_duplex;
1124 int err, link_up;
1125
1126 link_up = 0;
1127 current_speed = SPEED_INVALID;
1128 current_duplex = DUPLEX_INVALID;
1129
1130 spin_lock_irqsave(&np->lock, flags);
1131
1132 err = -EINVAL;
1133
1134 err = mii_read(np, np->phy_addr, MII_BMSR);
1135 if (err < 0)
1136 goto out;
1137
1138 bmsr = err;
1139 if (bmsr & BMSR_LSTATUS) {
1140 u16 adv, lpa, common, estat;
1141
1142 err = mii_read(np, np->phy_addr, MII_ADVERTISE);
1143 if (err < 0)
1144 goto out;
1145 adv = err;
1146
1147 err = mii_read(np, np->phy_addr, MII_LPA);
1148 if (err < 0)
1149 goto out;
1150 lpa = err;
1151
1152 common = adv & lpa;
1153
1154 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1155 if (err < 0)
1156 goto out;
1157 estat = err;
1158 link_up = 1;
1159 current_speed = SPEED_1000;
1160 current_duplex = DUPLEX_FULL;
1161
1162 }
1163 lp->active_speed = current_speed;
1164 lp->active_duplex = current_duplex;
1165 err = 0;
1166
1167out:
1168 spin_unlock_irqrestore(&np->lock, flags);
1169
1170 *link_up_p = link_up;
1171 return err;
1172}
1173
David S. Millera3138df2007-10-09 01:54:01 -07001174static int bcm8704_reset(struct niu *np)
1175{
1176 int err, limit;
1177
1178 err = mdio_read(np, np->phy_addr,
1179 BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
1180 if (err < 0)
1181 return err;
1182 err |= BMCR_RESET;
1183 err = mdio_write(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1184 MII_BMCR, err);
1185 if (err)
1186 return err;
1187
1188 limit = 1000;
1189 while (--limit >= 0) {
1190 err = mdio_read(np, np->phy_addr,
1191 BCM8704_PHYXS_DEV_ADDR, MII_BMCR);
1192 if (err < 0)
1193 return err;
1194 if (!(err & BMCR_RESET))
1195 break;
1196 }
1197 if (limit < 0) {
1198 dev_err(np->device, PFX "Port %u PHY will not reset "
1199 "(bmcr=%04x)\n", np->port, (err & 0xffff));
1200 return -ENODEV;
1201 }
1202 return 0;
1203}
1204
1205/* When written, certain PHY registers need to be read back twice
1206 * in order for the bits to settle properly.
1207 */
1208static int bcm8704_user_dev3_readback(struct niu *np, int reg)
1209{
1210 int err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1211 if (err < 0)
1212 return err;
1213 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, reg);
1214 if (err < 0)
1215 return err;
1216 return 0;
1217}
1218
Matheos Workua5d6ab52008-04-24 21:09:20 -07001219static int bcm8706_init_user_dev3(struct niu *np)
1220{
1221 int err;
1222
1223
1224 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1225 BCM8704_USER_OPT_DIGITAL_CTRL);
1226 if (err < 0)
1227 return err;
1228 err &= ~USER_ODIG_CTRL_GPIOS;
1229 err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1230 err |= USER_ODIG_CTRL_RESV2;
1231 err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1232 BCM8704_USER_OPT_DIGITAL_CTRL, err);
1233 if (err)
1234 return err;
1235
1236 mdelay(1000);
1237
1238 return 0;
1239}
1240
David S. Millera3138df2007-10-09 01:54:01 -07001241static int bcm8704_init_user_dev3(struct niu *np)
1242{
1243 int err;
1244
1245 err = mdio_write(np, np->phy_addr,
1246 BCM8704_USER_DEV3_ADDR, BCM8704_USER_CONTROL,
1247 (USER_CONTROL_OPTXRST_LVL |
1248 USER_CONTROL_OPBIASFLT_LVL |
1249 USER_CONTROL_OBTMPFLT_LVL |
1250 USER_CONTROL_OPPRFLT_LVL |
1251 USER_CONTROL_OPTXFLT_LVL |
1252 USER_CONTROL_OPRXLOS_LVL |
1253 USER_CONTROL_OPRXFLT_LVL |
1254 USER_CONTROL_OPTXON_LVL |
1255 (0x3f << USER_CONTROL_RES1_SHIFT)));
1256 if (err)
1257 return err;
1258
1259 err = mdio_write(np, np->phy_addr,
1260 BCM8704_USER_DEV3_ADDR, BCM8704_USER_PMD_TX_CONTROL,
1261 (USER_PMD_TX_CTL_XFP_CLKEN |
1262 (1 << USER_PMD_TX_CTL_TX_DAC_TXD_SH) |
1263 (2 << USER_PMD_TX_CTL_TX_DAC_TXCK_SH) |
1264 USER_PMD_TX_CTL_TSCK_LPWREN));
1265 if (err)
1266 return err;
1267
1268 err = bcm8704_user_dev3_readback(np, BCM8704_USER_CONTROL);
1269 if (err)
1270 return err;
1271 err = bcm8704_user_dev3_readback(np, BCM8704_USER_PMD_TX_CONTROL);
1272 if (err)
1273 return err;
1274
1275 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1276 BCM8704_USER_OPT_DIGITAL_CTRL);
1277 if (err < 0)
1278 return err;
1279 err &= ~USER_ODIG_CTRL_GPIOS;
1280 err |= (0x3 << USER_ODIG_CTRL_GPIOS_SHIFT);
1281 err = mdio_write(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1282 BCM8704_USER_OPT_DIGITAL_CTRL, err);
1283 if (err)
1284 return err;
1285
1286 mdelay(1000);
1287
1288 return 0;
1289}
1290
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001291static int mrvl88x2011_act_led(struct niu *np, int val)
1292{
1293 int err;
1294
1295 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1296 MRVL88X2011_LED_8_TO_11_CTL);
1297 if (err < 0)
1298 return err;
1299
1300 err &= ~MRVL88X2011_LED(MRVL88X2011_LED_ACT,MRVL88X2011_LED_CTL_MASK);
1301 err |= MRVL88X2011_LED(MRVL88X2011_LED_ACT,val);
1302
1303 return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1304 MRVL88X2011_LED_8_TO_11_CTL, err);
1305}
1306
1307static int mrvl88x2011_led_blink_rate(struct niu *np, int rate)
1308{
1309 int err;
1310
1311 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1312 MRVL88X2011_LED_BLINK_CTL);
1313 if (err >= 0) {
1314 err &= ~MRVL88X2011_LED_BLKRATE_MASK;
1315 err |= (rate << 4);
1316
1317 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV2_ADDR,
1318 MRVL88X2011_LED_BLINK_CTL, err);
1319 }
1320
1321 return err;
1322}
1323
1324static int xcvr_init_10g_mrvl88x2011(struct niu *np)
1325{
1326 int err;
1327
1328 /* Set LED functions */
1329 err = mrvl88x2011_led_blink_rate(np, MRVL88X2011_LED_BLKRATE_134MS);
1330 if (err)
1331 return err;
1332
1333 /* led activity */
1334 err = mrvl88x2011_act_led(np, MRVL88X2011_LED_CTL_OFF);
1335 if (err)
1336 return err;
1337
1338 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1339 MRVL88X2011_GENERAL_CTL);
1340 if (err < 0)
1341 return err;
1342
1343 err |= MRVL88X2011_ENA_XFPREFCLK;
1344
1345 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1346 MRVL88X2011_GENERAL_CTL, err);
1347 if (err < 0)
1348 return err;
1349
1350 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1351 MRVL88X2011_PMA_PMD_CTL_1);
1352 if (err < 0)
1353 return err;
1354
1355 if (np->link_config.loopback_mode == LOOPBACK_MAC)
1356 err |= MRVL88X2011_LOOPBACK;
1357 else
1358 err &= ~MRVL88X2011_LOOPBACK;
1359
1360 err = mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1361 MRVL88X2011_PMA_PMD_CTL_1, err);
1362 if (err < 0)
1363 return err;
1364
1365 /* Enable PMD */
1366 return mdio_write(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1367 MRVL88X2011_10G_PMD_TX_DIS, MRVL88X2011_ENA_PMDTX);
1368}
1369
Matheos Workua5d6ab52008-04-24 21:09:20 -07001370
1371static int xcvr_diag_bcm870x(struct niu *np)
David S. Millera3138df2007-10-09 01:54:01 -07001372{
David S. Millera3138df2007-10-09 01:54:01 -07001373 u16 analog_stat0, tx_alarm_status;
Matheos Workua5d6ab52008-04-24 21:09:20 -07001374 int err = 0;
David S. Millera3138df2007-10-09 01:54:01 -07001375
1376#if 1
1377 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1378 MII_STAT1000);
1379 if (err < 0)
1380 return err;
1381 pr_info(PFX "Port %u PMA_PMD(MII_STAT1000) [%04x]\n",
1382 np->port, err);
1383
1384 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR, 0x20);
1385 if (err < 0)
1386 return err;
1387 pr_info(PFX "Port %u USER_DEV3(0x20) [%04x]\n",
1388 np->port, err);
1389
1390 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1391 MII_NWAYTEST);
1392 if (err < 0)
1393 return err;
1394 pr_info(PFX "Port %u PHYXS(MII_NWAYTEST) [%04x]\n",
1395 np->port, err);
1396#endif
1397
1398 /* XXX dig this out it might not be so useful XXX */
1399 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1400 BCM8704_USER_ANALOG_STATUS0);
1401 if (err < 0)
1402 return err;
1403 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1404 BCM8704_USER_ANALOG_STATUS0);
1405 if (err < 0)
1406 return err;
1407 analog_stat0 = err;
1408
1409 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1410 BCM8704_USER_TX_ALARM_STATUS);
1411 if (err < 0)
1412 return err;
1413 err = mdio_read(np, np->phy_addr, BCM8704_USER_DEV3_ADDR,
1414 BCM8704_USER_TX_ALARM_STATUS);
1415 if (err < 0)
1416 return err;
1417 tx_alarm_status = err;
1418
1419 if (analog_stat0 != 0x03fc) {
1420 if ((analog_stat0 == 0x43bc) && (tx_alarm_status != 0)) {
1421 pr_info(PFX "Port %u cable not connected "
1422 "or bad cable.\n", np->port);
1423 } else if (analog_stat0 == 0x639c) {
1424 pr_info(PFX "Port %u optical module is bad "
1425 "or missing.\n", np->port);
1426 }
1427 }
1428
1429 return 0;
1430}
1431
Matheos Workua5d6ab52008-04-24 21:09:20 -07001432static int xcvr_10g_set_lb_bcm870x(struct niu *np)
1433{
1434 struct niu_link_config *lp = &np->link_config;
1435 int err;
1436
1437 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1438 MII_BMCR);
1439 if (err < 0)
1440 return err;
1441
1442 err &= ~BMCR_LOOPBACK;
1443
1444 if (lp->loopback_mode == LOOPBACK_MAC)
1445 err |= BMCR_LOOPBACK;
1446
1447 err = mdio_write(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1448 MII_BMCR, err);
1449 if (err)
1450 return err;
1451
1452 return 0;
1453}
1454
1455static int xcvr_init_10g_bcm8706(struct niu *np)
1456{
1457 int err = 0;
1458 u64 val;
1459
1460 if ((np->flags & NIU_FLAGS_HOTPLUG_PHY) &&
1461 (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) == 0)
1462 return err;
1463
1464 val = nr64_mac(XMAC_CONFIG);
1465 val &= ~XMAC_CONFIG_LED_POLARITY;
1466 val |= XMAC_CONFIG_FORCE_LED_ON;
1467 nw64_mac(XMAC_CONFIG, val);
1468
1469 val = nr64(MIF_CONFIG);
1470 val |= MIF_CONFIG_INDIRECT_MODE;
1471 nw64(MIF_CONFIG, val);
1472
1473 err = bcm8704_reset(np);
1474 if (err)
1475 return err;
1476
1477 err = xcvr_10g_set_lb_bcm870x(np);
1478 if (err)
1479 return err;
1480
1481 err = bcm8706_init_user_dev3(np);
1482 if (err)
1483 return err;
1484
1485 err = xcvr_diag_bcm870x(np);
1486 if (err)
1487 return err;
1488
1489 return 0;
1490}
1491
1492static int xcvr_init_10g_bcm8704(struct niu *np)
1493{
1494 int err;
1495
1496 err = bcm8704_reset(np);
1497 if (err)
1498 return err;
1499
1500 err = bcm8704_init_user_dev3(np);
1501 if (err)
1502 return err;
1503
1504 err = xcvr_10g_set_lb_bcm870x(np);
1505 if (err)
1506 return err;
1507
1508 err = xcvr_diag_bcm870x(np);
1509 if (err)
1510 return err;
1511
1512 return 0;
1513}
1514
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001515static int xcvr_init_10g(struct niu *np)
1516{
1517 int phy_id, err;
1518 u64 val;
1519
1520 val = nr64_mac(XMAC_CONFIG);
1521 val &= ~XMAC_CONFIG_LED_POLARITY;
1522 val |= XMAC_CONFIG_FORCE_LED_ON;
1523 nw64_mac(XMAC_CONFIG, val);
1524
1525 /* XXX shared resource, lock parent XXX */
1526 val = nr64(MIF_CONFIG);
1527 val |= MIF_CONFIG_INDIRECT_MODE;
1528 nw64(MIF_CONFIG, val);
1529
1530 phy_id = phy_decode(np->parent->port_phy, np->port);
1531 phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
1532
1533 /* handle different phy types */
1534 switch (phy_id & NIU_PHY_ID_MASK) {
1535 case NIU_PHY_ID_MRVL88X2011:
1536 err = xcvr_init_10g_mrvl88x2011(np);
1537 break;
1538
1539 default: /* bcom 8704 */
1540 err = xcvr_init_10g_bcm8704(np);
1541 break;
1542 }
1543
1544 return 0;
1545}
1546
David S. Millera3138df2007-10-09 01:54:01 -07001547static int mii_reset(struct niu *np)
1548{
1549 int limit, err;
1550
1551 err = mii_write(np, np->phy_addr, MII_BMCR, BMCR_RESET);
1552 if (err)
1553 return err;
1554
1555 limit = 1000;
1556 while (--limit >= 0) {
1557 udelay(500);
1558 err = mii_read(np, np->phy_addr, MII_BMCR);
1559 if (err < 0)
1560 return err;
1561 if (!(err & BMCR_RESET))
1562 break;
1563 }
1564 if (limit < 0) {
1565 dev_err(np->device, PFX "Port %u MII would not reset, "
1566 "bmcr[%04x]\n", np->port, err);
1567 return -ENODEV;
1568 }
1569
1570 return 0;
1571}
1572
Matheos Worku5fbd7e22008-02-28 21:25:43 -08001573static int xcvr_init_1g_rgmii(struct niu *np)
1574{
1575 int err;
1576 u64 val;
1577 u16 bmcr, bmsr, estat;
1578
1579 val = nr64(MIF_CONFIG);
1580 val &= ~MIF_CONFIG_INDIRECT_MODE;
1581 nw64(MIF_CONFIG, val);
1582
1583 err = mii_reset(np);
1584 if (err)
1585 return err;
1586
1587 err = mii_read(np, np->phy_addr, MII_BMSR);
1588 if (err < 0)
1589 return err;
1590 bmsr = err;
1591
1592 estat = 0;
1593 if (bmsr & BMSR_ESTATEN) {
1594 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1595 if (err < 0)
1596 return err;
1597 estat = err;
1598 }
1599
1600 bmcr = 0;
1601 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1602 if (err)
1603 return err;
1604
1605 if (bmsr & BMSR_ESTATEN) {
1606 u16 ctrl1000 = 0;
1607
1608 if (estat & ESTATUS_1000_TFULL)
1609 ctrl1000 |= ADVERTISE_1000FULL;
1610 err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
1611 if (err)
1612 return err;
1613 }
1614
1615 bmcr = (BMCR_SPEED1000 | BMCR_FULLDPLX);
1616
1617 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1618 if (err)
1619 return err;
1620
1621 err = mii_read(np, np->phy_addr, MII_BMCR);
1622 if (err < 0)
1623 return err;
1624 bmcr = mii_read(np, np->phy_addr, MII_BMCR);
1625
1626 err = mii_read(np, np->phy_addr, MII_BMSR);
1627 if (err < 0)
1628 return err;
1629
1630 return 0;
1631}
1632
David S. Millera3138df2007-10-09 01:54:01 -07001633static int mii_init_common(struct niu *np)
1634{
1635 struct niu_link_config *lp = &np->link_config;
1636 u16 bmcr, bmsr, adv, estat;
1637 int err;
1638
1639 err = mii_reset(np);
1640 if (err)
1641 return err;
1642
1643 err = mii_read(np, np->phy_addr, MII_BMSR);
1644 if (err < 0)
1645 return err;
1646 bmsr = err;
1647
1648 estat = 0;
1649 if (bmsr & BMSR_ESTATEN) {
1650 err = mii_read(np, np->phy_addr, MII_ESTATUS);
1651 if (err < 0)
1652 return err;
1653 estat = err;
1654 }
1655
1656 bmcr = 0;
1657 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1658 if (err)
1659 return err;
1660
1661 if (lp->loopback_mode == LOOPBACK_MAC) {
1662 bmcr |= BMCR_LOOPBACK;
1663 if (lp->active_speed == SPEED_1000)
1664 bmcr |= BMCR_SPEED1000;
1665 if (lp->active_duplex == DUPLEX_FULL)
1666 bmcr |= BMCR_FULLDPLX;
1667 }
1668
1669 if (lp->loopback_mode == LOOPBACK_PHY) {
1670 u16 aux;
1671
1672 aux = (BCM5464R_AUX_CTL_EXT_LB |
1673 BCM5464R_AUX_CTL_WRITE_1);
1674 err = mii_write(np, np->phy_addr, BCM5464R_AUX_CTL, aux);
1675 if (err)
1676 return err;
1677 }
1678
1679 /* XXX configurable XXX */
1680 /* XXX for now don't advertise half-duplex or asym pause... XXX */
1681 adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
1682 if (bmsr & BMSR_10FULL)
1683 adv |= ADVERTISE_10FULL;
1684 if (bmsr & BMSR_100FULL)
1685 adv |= ADVERTISE_100FULL;
1686 err = mii_write(np, np->phy_addr, MII_ADVERTISE, adv);
1687 if (err)
1688 return err;
1689
1690 if (bmsr & BMSR_ESTATEN) {
1691 u16 ctrl1000 = 0;
1692
1693 if (estat & ESTATUS_1000_TFULL)
1694 ctrl1000 |= ADVERTISE_1000FULL;
1695 err = mii_write(np, np->phy_addr, MII_CTRL1000, ctrl1000);
1696 if (err)
1697 return err;
1698 }
1699 bmcr |= (BMCR_ANENABLE | BMCR_ANRESTART);
1700
1701 err = mii_write(np, np->phy_addr, MII_BMCR, bmcr);
1702 if (err)
1703 return err;
1704
1705 err = mii_read(np, np->phy_addr, MII_BMCR);
1706 if (err < 0)
1707 return err;
1708 err = mii_read(np, np->phy_addr, MII_BMSR);
1709 if (err < 0)
1710 return err;
1711#if 0
1712 pr_info(PFX "Port %u after MII init bmcr[%04x] bmsr[%04x]\n",
1713 np->port, bmcr, bmsr);
1714#endif
1715
1716 return 0;
1717}
1718
1719static int xcvr_init_1g(struct niu *np)
1720{
1721 u64 val;
1722
1723 /* XXX shared resource, lock parent XXX */
1724 val = nr64(MIF_CONFIG);
1725 val &= ~MIF_CONFIG_INDIRECT_MODE;
1726 nw64(MIF_CONFIG, val);
1727
1728 return mii_init_common(np);
1729}
1730
1731static int niu_xcvr_init(struct niu *np)
1732{
1733 const struct niu_phy_ops *ops = np->phy_ops;
1734 int err;
1735
1736 err = 0;
1737 if (ops->xcvr_init)
1738 err = ops->xcvr_init(np);
1739
1740 return err;
1741}
1742
1743static int niu_serdes_init(struct niu *np)
1744{
1745 const struct niu_phy_ops *ops = np->phy_ops;
1746 int err;
1747
1748 err = 0;
1749 if (ops->serdes_init)
1750 err = ops->serdes_init(np);
1751
1752 return err;
1753}
1754
1755static void niu_init_xif(struct niu *);
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001756static void niu_handle_led(struct niu *, int status);
David S. Millera3138df2007-10-09 01:54:01 -07001757
1758static int niu_link_status_common(struct niu *np, int link_up)
1759{
1760 struct niu_link_config *lp = &np->link_config;
1761 struct net_device *dev = np->dev;
1762 unsigned long flags;
1763
1764 if (!netif_carrier_ok(dev) && link_up) {
1765 niuinfo(LINK, "%s: Link is up at %s, %s duplex\n",
1766 dev->name,
1767 (lp->active_speed == SPEED_10000 ?
1768 "10Gb/sec" :
1769 (lp->active_speed == SPEED_1000 ?
1770 "1Gb/sec" :
1771 (lp->active_speed == SPEED_100 ?
1772 "100Mbit/sec" : "10Mbit/sec"))),
1773 (lp->active_duplex == DUPLEX_FULL ?
1774 "full" : "half"));
1775
1776 spin_lock_irqsave(&np->lock, flags);
1777 niu_init_xif(np);
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001778 niu_handle_led(np, 1);
David S. Millera3138df2007-10-09 01:54:01 -07001779 spin_unlock_irqrestore(&np->lock, flags);
1780
1781 netif_carrier_on(dev);
1782 } else if (netif_carrier_ok(dev) && !link_up) {
1783 niuwarn(LINK, "%s: Link is down\n", dev->name);
Mirko Lindner0c3b0912007-12-05 21:10:02 -08001784 spin_lock_irqsave(&np->lock, flags);
1785 niu_handle_led(np, 0);
1786 spin_unlock_irqrestore(&np->lock, flags);
David S. Millera3138df2007-10-09 01:54:01 -07001787 netif_carrier_off(dev);
1788 }
1789
1790 return 0;
1791}
1792
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001793static int link_status_10g_mrvl(struct niu *np, int *link_up_p)
David S. Millera3138df2007-10-09 01:54:01 -07001794{
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001795 int err, link_up, pma_status, pcs_status;
David S. Millera3138df2007-10-09 01:54:01 -07001796
1797 link_up = 0;
1798
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001799 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1800 MRVL88X2011_10G_PMD_STATUS_2);
1801 if (err < 0)
David S. Millera3138df2007-10-09 01:54:01 -07001802 goto out;
1803
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001804 /* Check PMA/PMD Register: 1.0001.2 == 1 */
1805 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV1_ADDR,
1806 MRVL88X2011_PMA_PMD_STATUS_1);
1807 if (err < 0)
1808 goto out;
1809
1810 pma_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1811
1812 /* Check PMC Register : 3.0001.2 == 1: read twice */
1813 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1814 MRVL88X2011_PMA_PMD_STATUS_1);
1815 if (err < 0)
1816 goto out;
1817
1818 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV3_ADDR,
1819 MRVL88X2011_PMA_PMD_STATUS_1);
1820 if (err < 0)
1821 goto out;
1822
1823 pcs_status = ((err & MRVL88X2011_LNK_STATUS_OK) ? 1 : 0);
1824
1825 /* Check XGXS Register : 4.0018.[0-3,12] */
1826 err = mdio_read(np, np->phy_addr, MRVL88X2011_USER_DEV4_ADDR,
1827 MRVL88X2011_10G_XGXS_LANE_STAT);
1828 if (err < 0)
1829 goto out;
1830
1831 if (err == (PHYXS_XGXS_LANE_STAT_ALINGED | PHYXS_XGXS_LANE_STAT_LANE3 |
1832 PHYXS_XGXS_LANE_STAT_LANE2 | PHYXS_XGXS_LANE_STAT_LANE1 |
1833 PHYXS_XGXS_LANE_STAT_LANE0 | PHYXS_XGXS_LANE_STAT_MAGIC |
1834 0x800))
1835 link_up = (pma_status && pcs_status) ? 1 : 0;
1836
1837 np->link_config.active_speed = SPEED_10000;
1838 np->link_config.active_duplex = DUPLEX_FULL;
1839 err = 0;
1840out:
1841 mrvl88x2011_act_led(np, (link_up ?
1842 MRVL88X2011_LED_CTL_PCS_ACT :
1843 MRVL88X2011_LED_CTL_OFF));
1844
1845 *link_up_p = link_up;
1846 return err;
1847}
1848
Matheos Workua5d6ab52008-04-24 21:09:20 -07001849static int link_status_10g_bcm8706(struct niu *np, int *link_up_p)
1850{
1851 int err, link_up;
1852 link_up = 0;
1853
1854 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1855 BCM8704_PMD_RCV_SIGDET);
1856 if (err < 0)
1857 goto out;
1858 if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
1859 err = 0;
1860 goto out;
1861 }
1862
1863 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1864 BCM8704_PCS_10G_R_STATUS);
1865 if (err < 0)
1866 goto out;
1867
1868 if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
1869 err = 0;
1870 goto out;
1871 }
1872
1873 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1874 BCM8704_PHYXS_XGXS_LANE_STAT);
1875 if (err < 0)
1876 goto out;
1877 if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
1878 PHYXS_XGXS_LANE_STAT_MAGIC |
1879 PHYXS_XGXS_LANE_STAT_PATTEST |
1880 PHYXS_XGXS_LANE_STAT_LANE3 |
1881 PHYXS_XGXS_LANE_STAT_LANE2 |
1882 PHYXS_XGXS_LANE_STAT_LANE1 |
1883 PHYXS_XGXS_LANE_STAT_LANE0)) {
1884 err = 0;
1885 np->link_config.active_speed = SPEED_INVALID;
1886 np->link_config.active_duplex = DUPLEX_INVALID;
1887 goto out;
1888 }
1889
1890 link_up = 1;
1891 np->link_config.active_speed = SPEED_10000;
1892 np->link_config.active_duplex = DUPLEX_FULL;
1893 err = 0;
1894
1895out:
1896 *link_up_p = link_up;
1897 if (np->flags & NIU_FLAGS_HOTPLUG_PHY)
1898 err = 0;
1899 return err;
1900}
1901
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001902static int link_status_10g_bcom(struct niu *np, int *link_up_p)
1903{
1904 int err, link_up;
1905
1906 link_up = 0;
1907
David S. Millera3138df2007-10-09 01:54:01 -07001908 err = mdio_read(np, np->phy_addr, BCM8704_PMA_PMD_DEV_ADDR,
1909 BCM8704_PMD_RCV_SIGDET);
1910 if (err < 0)
1911 goto out;
1912 if (!(err & PMD_RCV_SIGDET_GLOBAL)) {
1913 err = 0;
1914 goto out;
1915 }
1916
1917 err = mdio_read(np, np->phy_addr, BCM8704_PCS_DEV_ADDR,
1918 BCM8704_PCS_10G_R_STATUS);
1919 if (err < 0)
1920 goto out;
1921 if (!(err & PCS_10G_R_STATUS_BLK_LOCK)) {
1922 err = 0;
1923 goto out;
1924 }
1925
1926 err = mdio_read(np, np->phy_addr, BCM8704_PHYXS_DEV_ADDR,
1927 BCM8704_PHYXS_XGXS_LANE_STAT);
1928 if (err < 0)
1929 goto out;
1930
1931 if (err != (PHYXS_XGXS_LANE_STAT_ALINGED |
1932 PHYXS_XGXS_LANE_STAT_MAGIC |
1933 PHYXS_XGXS_LANE_STAT_LANE3 |
1934 PHYXS_XGXS_LANE_STAT_LANE2 |
1935 PHYXS_XGXS_LANE_STAT_LANE1 |
1936 PHYXS_XGXS_LANE_STAT_LANE0)) {
1937 err = 0;
1938 goto out;
1939 }
1940
1941 link_up = 1;
1942 np->link_config.active_speed = SPEED_10000;
1943 np->link_config.active_duplex = DUPLEX_FULL;
1944 err = 0;
1945
1946out:
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08001947 *link_up_p = link_up;
1948 return err;
1949}
1950
1951static int link_status_10g(struct niu *np, int *link_up_p)
1952{
1953 unsigned long flags;
1954 int err = -EINVAL;
1955
1956 spin_lock_irqsave(&np->lock, flags);
1957
1958 if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
1959 int phy_id;
1960
1961 phy_id = phy_decode(np->parent->port_phy, np->port);
1962 phy_id = np->parent->phy_probe_info.phy_id[phy_id][np->port];
1963
1964 /* handle different phy types */
1965 switch (phy_id & NIU_PHY_ID_MASK) {
1966 case NIU_PHY_ID_MRVL88X2011:
1967 err = link_status_10g_mrvl(np, link_up_p);
1968 break;
1969
1970 default: /* bcom 8704 */
1971 err = link_status_10g_bcom(np, link_up_p);
1972 break;
1973 }
1974 }
1975
David S. Millera3138df2007-10-09 01:54:01 -07001976 spin_unlock_irqrestore(&np->lock, flags);
1977
David S. Millera3138df2007-10-09 01:54:01 -07001978 return err;
1979}
1980
Matheos Workua5d6ab52008-04-24 21:09:20 -07001981static int niu_10g_phy_present(struct niu *np)
1982{
1983 u64 sig, mask, val;
1984
1985 sig = nr64(ESR_INT_SIGNALS);
1986 switch (np->port) {
1987 case 0:
1988 mask = ESR_INT_SIGNALS_P0_BITS;
1989 val = (ESR_INT_SRDY0_P0 |
1990 ESR_INT_DET0_P0 |
1991 ESR_INT_XSRDY_P0 |
1992 ESR_INT_XDP_P0_CH3 |
1993 ESR_INT_XDP_P0_CH2 |
1994 ESR_INT_XDP_P0_CH1 |
1995 ESR_INT_XDP_P0_CH0);
1996 break;
1997
1998 case 1:
1999 mask = ESR_INT_SIGNALS_P1_BITS;
2000 val = (ESR_INT_SRDY0_P1 |
2001 ESR_INT_DET0_P1 |
2002 ESR_INT_XSRDY_P1 |
2003 ESR_INT_XDP_P1_CH3 |
2004 ESR_INT_XDP_P1_CH2 |
2005 ESR_INT_XDP_P1_CH1 |
2006 ESR_INT_XDP_P1_CH0);
2007 break;
2008
2009 default:
2010 return 0;
2011 }
2012
2013 if ((sig & mask) != val)
2014 return 0;
2015 return 1;
2016}
2017
2018static int link_status_10g_hotplug(struct niu *np, int *link_up_p)
2019{
2020 unsigned long flags;
2021 int err = 0;
2022 int phy_present;
2023 int phy_present_prev;
2024
2025 spin_lock_irqsave(&np->lock, flags);
2026
2027 if (np->link_config.loopback_mode == LOOPBACK_DISABLED) {
2028 phy_present_prev = (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT) ?
2029 1 : 0;
2030 phy_present = niu_10g_phy_present(np);
2031 if (phy_present != phy_present_prev) {
2032 /* state change */
2033 if (phy_present) {
2034 np->flags |= NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2035 if (np->phy_ops->xcvr_init)
2036 err = np->phy_ops->xcvr_init(np);
2037 if (err) {
2038 /* debounce */
2039 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2040 }
2041 } else {
2042 np->flags &= ~NIU_FLAGS_HOTPLUG_PHY_PRESENT;
2043 *link_up_p = 0;
2044 niuwarn(LINK, "%s: Hotplug PHY Removed\n",
2045 np->dev->name);
2046 }
2047 }
2048 if (np->flags & NIU_FLAGS_HOTPLUG_PHY_PRESENT)
2049 err = link_status_10g_bcm8706(np, link_up_p);
2050 }
2051
2052 spin_unlock_irqrestore(&np->lock, flags);
2053
2054 return err;
2055}
2056
David S. Millera3138df2007-10-09 01:54:01 -07002057static int link_status_1g(struct niu *np, int *link_up_p)
2058{
David S. Millere415e6e2008-01-15 22:50:08 -08002059 struct niu_link_config *lp = &np->link_config;
David S. Millera3138df2007-10-09 01:54:01 -07002060 u16 current_speed, bmsr;
2061 unsigned long flags;
2062 u8 current_duplex;
2063 int err, link_up;
2064
2065 link_up = 0;
2066 current_speed = SPEED_INVALID;
2067 current_duplex = DUPLEX_INVALID;
2068
2069 spin_lock_irqsave(&np->lock, flags);
2070
2071 err = -EINVAL;
2072 if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
2073 goto out;
2074
2075 err = mii_read(np, np->phy_addr, MII_BMSR);
2076 if (err < 0)
2077 goto out;
2078
2079 bmsr = err;
2080 if (bmsr & BMSR_LSTATUS) {
2081 u16 adv, lpa, common, estat;
2082
2083 err = mii_read(np, np->phy_addr, MII_ADVERTISE);
2084 if (err < 0)
2085 goto out;
2086 adv = err;
2087
2088 err = mii_read(np, np->phy_addr, MII_LPA);
2089 if (err < 0)
2090 goto out;
2091 lpa = err;
2092
2093 common = adv & lpa;
2094
2095 err = mii_read(np, np->phy_addr, MII_ESTATUS);
2096 if (err < 0)
2097 goto out;
2098 estat = err;
2099
2100 link_up = 1;
2101 if (estat & (ESTATUS_1000_TFULL | ESTATUS_1000_THALF)) {
2102 current_speed = SPEED_1000;
2103 if (estat & ESTATUS_1000_TFULL)
2104 current_duplex = DUPLEX_FULL;
2105 else
2106 current_duplex = DUPLEX_HALF;
2107 } else {
2108 if (common & ADVERTISE_100BASE4) {
2109 current_speed = SPEED_100;
2110 current_duplex = DUPLEX_HALF;
2111 } else if (common & ADVERTISE_100FULL) {
2112 current_speed = SPEED_100;
2113 current_duplex = DUPLEX_FULL;
2114 } else if (common & ADVERTISE_100HALF) {
2115 current_speed = SPEED_100;
2116 current_duplex = DUPLEX_HALF;
2117 } else if (common & ADVERTISE_10FULL) {
2118 current_speed = SPEED_10;
2119 current_duplex = DUPLEX_FULL;
2120 } else if (common & ADVERTISE_10HALF) {
2121 current_speed = SPEED_10;
2122 current_duplex = DUPLEX_HALF;
2123 } else
2124 link_up = 0;
2125 }
2126 }
David S. Millere415e6e2008-01-15 22:50:08 -08002127 lp->active_speed = current_speed;
2128 lp->active_duplex = current_duplex;
David S. Millera3138df2007-10-09 01:54:01 -07002129 err = 0;
2130
2131out:
2132 spin_unlock_irqrestore(&np->lock, flags);
2133
2134 *link_up_p = link_up;
2135 return err;
2136}
2137
2138static int niu_link_status(struct niu *np, int *link_up_p)
2139{
2140 const struct niu_phy_ops *ops = np->phy_ops;
2141 int err;
2142
2143 err = 0;
2144 if (ops->link_status)
2145 err = ops->link_status(np, link_up_p);
2146
2147 return err;
2148}
2149
2150static void niu_timer(unsigned long __opaque)
2151{
2152 struct niu *np = (struct niu *) __opaque;
2153 unsigned long off;
2154 int err, link_up;
2155
2156 err = niu_link_status(np, &link_up);
2157 if (!err)
2158 niu_link_status_common(np, link_up);
2159
2160 if (netif_carrier_ok(np->dev))
2161 off = 5 * HZ;
2162 else
2163 off = 1 * HZ;
2164 np->timer.expires = jiffies + off;
2165
2166 add_timer(&np->timer);
2167}
2168
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002169static const struct niu_phy_ops phy_ops_10g_serdes = {
2170 .serdes_init = serdes_init_10g_serdes,
2171 .link_status = link_status_10g_serdes,
2172};
2173
Santwona Beherae3e081e2008-11-14 14:44:08 -08002174static const struct niu_phy_ops phy_ops_10g_serdes_niu = {
2175 .serdes_init = serdes_init_niu_10g_serdes,
2176 .link_status = link_status_10g_serdes,
2177};
2178
2179static const struct niu_phy_ops phy_ops_1g_serdes_niu = {
2180 .serdes_init = serdes_init_niu_1g_serdes,
2181 .link_status = link_status_1g_serdes,
2182};
2183
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002184static const struct niu_phy_ops phy_ops_1g_rgmii = {
2185 .xcvr_init = xcvr_init_1g_rgmii,
2186 .link_status = link_status_1g_rgmii,
2187};
2188
David S. Millera3138df2007-10-09 01:54:01 -07002189static const struct niu_phy_ops phy_ops_10g_fiber_niu = {
Santwona Beherae3e081e2008-11-14 14:44:08 -08002190 .serdes_init = serdes_init_niu_10g_fiber,
David S. Millera3138df2007-10-09 01:54:01 -07002191 .xcvr_init = xcvr_init_10g,
2192 .link_status = link_status_10g,
2193};
2194
2195static const struct niu_phy_ops phy_ops_10g_fiber = {
2196 .serdes_init = serdes_init_10g,
2197 .xcvr_init = xcvr_init_10g,
2198 .link_status = link_status_10g,
2199};
2200
Matheos Workua5d6ab52008-04-24 21:09:20 -07002201static const struct niu_phy_ops phy_ops_10g_fiber_hotplug = {
2202 .serdes_init = serdes_init_10g,
2203 .xcvr_init = xcvr_init_10g_bcm8706,
2204 .link_status = link_status_10g_hotplug,
2205};
2206
David S. Millera3138df2007-10-09 01:54:01 -07002207static const struct niu_phy_ops phy_ops_10g_copper = {
2208 .serdes_init = serdes_init_10g,
2209 .link_status = link_status_10g, /* XXX */
2210};
2211
2212static const struct niu_phy_ops phy_ops_1g_fiber = {
2213 .serdes_init = serdes_init_1g,
2214 .xcvr_init = xcvr_init_1g,
2215 .link_status = link_status_1g,
2216};
2217
2218static const struct niu_phy_ops phy_ops_1g_copper = {
2219 .xcvr_init = xcvr_init_1g,
2220 .link_status = link_status_1g,
2221};
2222
2223struct niu_phy_template {
2224 const struct niu_phy_ops *ops;
2225 u32 phy_addr_base;
2226};
2227
Santwona Beherae3e081e2008-11-14 14:44:08 -08002228static const struct niu_phy_template phy_template_niu_10g_fiber = {
David S. Millera3138df2007-10-09 01:54:01 -07002229 .ops = &phy_ops_10g_fiber_niu,
2230 .phy_addr_base = 16,
2231};
2232
Santwona Beherae3e081e2008-11-14 14:44:08 -08002233static const struct niu_phy_template phy_template_niu_10g_serdes = {
2234 .ops = &phy_ops_10g_serdes_niu,
2235 .phy_addr_base = 0,
2236};
2237
2238static const struct niu_phy_template phy_template_niu_1g_serdes = {
2239 .ops = &phy_ops_1g_serdes_niu,
2240 .phy_addr_base = 0,
2241};
2242
David S. Millera3138df2007-10-09 01:54:01 -07002243static const struct niu_phy_template phy_template_10g_fiber = {
2244 .ops = &phy_ops_10g_fiber,
2245 .phy_addr_base = 8,
2246};
2247
Matheos Workua5d6ab52008-04-24 21:09:20 -07002248static const struct niu_phy_template phy_template_10g_fiber_hotplug = {
2249 .ops = &phy_ops_10g_fiber_hotplug,
2250 .phy_addr_base = 8,
2251};
2252
David S. Millera3138df2007-10-09 01:54:01 -07002253static const struct niu_phy_template phy_template_10g_copper = {
2254 .ops = &phy_ops_10g_copper,
2255 .phy_addr_base = 10,
2256};
2257
2258static const struct niu_phy_template phy_template_1g_fiber = {
2259 .ops = &phy_ops_1g_fiber,
2260 .phy_addr_base = 0,
2261};
2262
2263static const struct niu_phy_template phy_template_1g_copper = {
2264 .ops = &phy_ops_1g_copper,
2265 .phy_addr_base = 0,
2266};
2267
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002268static const struct niu_phy_template phy_template_1g_rgmii = {
2269 .ops = &phy_ops_1g_rgmii,
2270 .phy_addr_base = 0,
2271};
2272
2273static const struct niu_phy_template phy_template_10g_serdes = {
2274 .ops = &phy_ops_10g_serdes,
2275 .phy_addr_base = 0,
2276};
2277
2278static int niu_atca_port_num[4] = {
2279 0, 0, 11, 10
2280};
2281
2282static int serdes_init_10g_serdes(struct niu *np)
2283{
2284 struct niu_link_config *lp = &np->link_config;
2285 unsigned long ctrl_reg, test_cfg_reg, pll_cfg, i;
2286 u64 ctrl_val, test_cfg_val, sig, mask, val;
2287 int err;
2288 u64 reset_val;
2289
2290 switch (np->port) {
2291 case 0:
2292 reset_val = ENET_SERDES_RESET_0;
2293 ctrl_reg = ENET_SERDES_0_CTRL_CFG;
2294 test_cfg_reg = ENET_SERDES_0_TEST_CFG;
2295 pll_cfg = ENET_SERDES_0_PLL_CFG;
2296 break;
2297 case 1:
2298 reset_val = ENET_SERDES_RESET_1;
2299 ctrl_reg = ENET_SERDES_1_CTRL_CFG;
2300 test_cfg_reg = ENET_SERDES_1_TEST_CFG;
2301 pll_cfg = ENET_SERDES_1_PLL_CFG;
2302 break;
2303
2304 default:
2305 return -EINVAL;
2306 }
2307 ctrl_val = (ENET_SERDES_CTRL_SDET_0 |
2308 ENET_SERDES_CTRL_SDET_1 |
2309 ENET_SERDES_CTRL_SDET_2 |
2310 ENET_SERDES_CTRL_SDET_3 |
2311 (0x5 << ENET_SERDES_CTRL_EMPH_0_SHIFT) |
2312 (0x5 << ENET_SERDES_CTRL_EMPH_1_SHIFT) |
2313 (0x5 << ENET_SERDES_CTRL_EMPH_2_SHIFT) |
2314 (0x5 << ENET_SERDES_CTRL_EMPH_3_SHIFT) |
2315 (0x1 << ENET_SERDES_CTRL_LADJ_0_SHIFT) |
2316 (0x1 << ENET_SERDES_CTRL_LADJ_1_SHIFT) |
2317 (0x1 << ENET_SERDES_CTRL_LADJ_2_SHIFT) |
2318 (0x1 << ENET_SERDES_CTRL_LADJ_3_SHIFT));
2319 test_cfg_val = 0;
2320
2321 if (lp->loopback_mode == LOOPBACK_PHY) {
2322 test_cfg_val |= ((ENET_TEST_MD_PAD_LOOPBACK <<
2323 ENET_SERDES_TEST_MD_0_SHIFT) |
2324 (ENET_TEST_MD_PAD_LOOPBACK <<
2325 ENET_SERDES_TEST_MD_1_SHIFT) |
2326 (ENET_TEST_MD_PAD_LOOPBACK <<
2327 ENET_SERDES_TEST_MD_2_SHIFT) |
2328 (ENET_TEST_MD_PAD_LOOPBACK <<
2329 ENET_SERDES_TEST_MD_3_SHIFT));
2330 }
2331
2332 esr_reset(np);
2333 nw64(pll_cfg, ENET_SERDES_PLL_FBDIV2);
2334 nw64(ctrl_reg, ctrl_val);
2335 nw64(test_cfg_reg, test_cfg_val);
2336
2337 /* Initialize all 4 lanes of the SERDES. */
2338 for (i = 0; i < 4; i++) {
2339 u32 rxtx_ctrl, glue0;
2340
2341 err = esr_read_rxtx_ctrl(np, i, &rxtx_ctrl);
2342 if (err)
2343 return err;
2344 err = esr_read_glue0(np, i, &glue0);
2345 if (err)
2346 return err;
2347
2348 rxtx_ctrl &= ~(ESR_RXTX_CTRL_VMUXLO);
2349 rxtx_ctrl |= (ESR_RXTX_CTRL_ENSTRETCH |
2350 (2 << ESR_RXTX_CTRL_VMUXLO_SHIFT));
2351
2352 glue0 &= ~(ESR_GLUE_CTRL0_SRATE |
2353 ESR_GLUE_CTRL0_THCNT |
2354 ESR_GLUE_CTRL0_BLTIME);
2355 glue0 |= (ESR_GLUE_CTRL0_RXLOSENAB |
2356 (0xf << ESR_GLUE_CTRL0_SRATE_SHIFT) |
2357 (0xff << ESR_GLUE_CTRL0_THCNT_SHIFT) |
2358 (BLTIME_300_CYCLES <<
2359 ESR_GLUE_CTRL0_BLTIME_SHIFT));
2360
2361 err = esr_write_rxtx_ctrl(np, i, rxtx_ctrl);
2362 if (err)
2363 return err;
2364 err = esr_write_glue0(np, i, glue0);
2365 if (err)
2366 return err;
2367 }
2368
2369
2370 sig = nr64(ESR_INT_SIGNALS);
2371 switch (np->port) {
2372 case 0:
2373 mask = ESR_INT_SIGNALS_P0_BITS;
2374 val = (ESR_INT_SRDY0_P0 |
2375 ESR_INT_DET0_P0 |
2376 ESR_INT_XSRDY_P0 |
2377 ESR_INT_XDP_P0_CH3 |
2378 ESR_INT_XDP_P0_CH2 |
2379 ESR_INT_XDP_P0_CH1 |
2380 ESR_INT_XDP_P0_CH0);
2381 break;
2382
2383 case 1:
2384 mask = ESR_INT_SIGNALS_P1_BITS;
2385 val = (ESR_INT_SRDY0_P1 |
2386 ESR_INT_DET0_P1 |
2387 ESR_INT_XSRDY_P1 |
2388 ESR_INT_XDP_P1_CH3 |
2389 ESR_INT_XDP_P1_CH2 |
2390 ESR_INT_XDP_P1_CH1 |
2391 ESR_INT_XDP_P1_CH0);
2392 break;
2393
2394 default:
2395 return -EINVAL;
2396 }
2397
2398 if ((sig & mask) != val) {
2399 int err;
2400 err = serdes_init_1g_serdes(np);
2401 if (!err) {
2402 np->flags &= ~NIU_FLAGS_10G;
2403 np->mac_xcvr = MAC_XCVR_PCS;
2404 } else {
2405 dev_err(np->device, PFX "Port %u 10G/1G SERDES Link Failed \n",
2406 np->port);
2407 return -ENODEV;
2408 }
2409 }
2410
2411 return 0;
2412}
2413
David S. Millera3138df2007-10-09 01:54:01 -07002414static int niu_determine_phy_disposition(struct niu *np)
2415{
2416 struct niu_parent *parent = np->parent;
2417 u8 plat_type = parent->plat_type;
2418 const struct niu_phy_template *tp;
2419 u32 phy_addr_off = 0;
2420
2421 if (plat_type == PLAT_TYPE_NIU) {
Santwona Beherae3e081e2008-11-14 14:44:08 -08002422 switch (np->flags &
2423 (NIU_FLAGS_10G |
2424 NIU_FLAGS_FIBER |
2425 NIU_FLAGS_XCVR_SERDES)) {
2426 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2427 /* 10G Serdes */
2428 tp = &phy_template_niu_10g_serdes;
2429 break;
2430 case NIU_FLAGS_XCVR_SERDES:
2431 /* 1G Serdes */
2432 tp = &phy_template_niu_1g_serdes;
2433 break;
2434 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2435 /* 10G Fiber */
2436 default:
2437 tp = &phy_template_niu_10g_fiber;
2438 phy_addr_off += np->port;
2439 break;
2440 }
David S. Millera3138df2007-10-09 01:54:01 -07002441 } else {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002442 switch (np->flags &
2443 (NIU_FLAGS_10G |
2444 NIU_FLAGS_FIBER |
2445 NIU_FLAGS_XCVR_SERDES)) {
David S. Millera3138df2007-10-09 01:54:01 -07002446 case 0:
2447 /* 1G copper */
2448 tp = &phy_template_1g_copper;
2449 if (plat_type == PLAT_TYPE_VF_P0)
2450 phy_addr_off = 10;
2451 else if (plat_type == PLAT_TYPE_VF_P1)
2452 phy_addr_off = 26;
2453
2454 phy_addr_off += (np->port ^ 0x3);
2455 break;
2456
2457 case NIU_FLAGS_10G:
2458 /* 10G copper */
2459 tp = &phy_template_1g_copper;
2460 break;
2461
2462 case NIU_FLAGS_FIBER:
2463 /* 1G fiber */
2464 tp = &phy_template_1g_fiber;
2465 break;
2466
2467 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
2468 /* 10G fiber */
2469 tp = &phy_template_10g_fiber;
2470 if (plat_type == PLAT_TYPE_VF_P0 ||
2471 plat_type == PLAT_TYPE_VF_P1)
2472 phy_addr_off = 8;
2473 phy_addr_off += np->port;
Matheos Workua5d6ab52008-04-24 21:09:20 -07002474 if (np->flags & NIU_FLAGS_HOTPLUG_PHY) {
2475 tp = &phy_template_10g_fiber_hotplug;
2476 if (np->port == 0)
2477 phy_addr_off = 8;
2478 if (np->port == 1)
2479 phy_addr_off = 12;
2480 }
David S. Millera3138df2007-10-09 01:54:01 -07002481 break;
2482
Matheos Worku5fbd7e22008-02-28 21:25:43 -08002483 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
2484 case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
2485 case NIU_FLAGS_XCVR_SERDES:
2486 switch(np->port) {
2487 case 0:
2488 case 1:
2489 tp = &phy_template_10g_serdes;
2490 break;
2491 case 2:
2492 case 3:
2493 tp = &phy_template_1g_rgmii;
2494 break;
2495 default:
2496 return -EINVAL;
2497 break;
2498 }
2499 phy_addr_off = niu_atca_port_num[np->port];
2500 break;
2501
David S. Millera3138df2007-10-09 01:54:01 -07002502 default:
2503 return -EINVAL;
2504 }
2505 }
2506
2507 np->phy_ops = tp->ops;
2508 np->phy_addr = tp->phy_addr_base + phy_addr_off;
2509
2510 return 0;
2511}
2512
2513static int niu_init_link(struct niu *np)
2514{
2515 struct niu_parent *parent = np->parent;
2516 int err, ignore;
2517
2518 if (parent->plat_type == PLAT_TYPE_NIU) {
2519 err = niu_xcvr_init(np);
2520 if (err)
2521 return err;
2522 msleep(200);
2523 }
2524 err = niu_serdes_init(np);
2525 if (err)
2526 return err;
2527 msleep(200);
2528 err = niu_xcvr_init(np);
2529 if (!err)
2530 niu_link_status(np, &ignore);
2531 return 0;
2532}
2533
2534static void niu_set_primary_mac(struct niu *np, unsigned char *addr)
2535{
2536 u16 reg0 = addr[4] << 8 | addr[5];
2537 u16 reg1 = addr[2] << 8 | addr[3];
2538 u16 reg2 = addr[0] << 8 | addr[1];
2539
2540 if (np->flags & NIU_FLAGS_XMAC) {
2541 nw64_mac(XMAC_ADDR0, reg0);
2542 nw64_mac(XMAC_ADDR1, reg1);
2543 nw64_mac(XMAC_ADDR2, reg2);
2544 } else {
2545 nw64_mac(BMAC_ADDR0, reg0);
2546 nw64_mac(BMAC_ADDR1, reg1);
2547 nw64_mac(BMAC_ADDR2, reg2);
2548 }
2549}
2550
2551static int niu_num_alt_addr(struct niu *np)
2552{
2553 if (np->flags & NIU_FLAGS_XMAC)
2554 return XMAC_NUM_ALT_ADDR;
2555 else
2556 return BMAC_NUM_ALT_ADDR;
2557}
2558
2559static int niu_set_alt_mac(struct niu *np, int index, unsigned char *addr)
2560{
2561 u16 reg0 = addr[4] << 8 | addr[5];
2562 u16 reg1 = addr[2] << 8 | addr[3];
2563 u16 reg2 = addr[0] << 8 | addr[1];
2564
2565 if (index >= niu_num_alt_addr(np))
2566 return -EINVAL;
2567
2568 if (np->flags & NIU_FLAGS_XMAC) {
2569 nw64_mac(XMAC_ALT_ADDR0(index), reg0);
2570 nw64_mac(XMAC_ALT_ADDR1(index), reg1);
2571 nw64_mac(XMAC_ALT_ADDR2(index), reg2);
2572 } else {
2573 nw64_mac(BMAC_ALT_ADDR0(index), reg0);
2574 nw64_mac(BMAC_ALT_ADDR1(index), reg1);
2575 nw64_mac(BMAC_ALT_ADDR2(index), reg2);
2576 }
2577
2578 return 0;
2579}
2580
2581static int niu_enable_alt_mac(struct niu *np, int index, int on)
2582{
2583 unsigned long reg;
2584 u64 val, mask;
2585
2586 if (index >= niu_num_alt_addr(np))
2587 return -EINVAL;
2588
Matheos Workufa907892008-02-20 00:18:09 -08002589 if (np->flags & NIU_FLAGS_XMAC) {
David S. Millera3138df2007-10-09 01:54:01 -07002590 reg = XMAC_ADDR_CMPEN;
Matheos Workufa907892008-02-20 00:18:09 -08002591 mask = 1 << index;
2592 } else {
David S. Millera3138df2007-10-09 01:54:01 -07002593 reg = BMAC_ADDR_CMPEN;
Matheos Workufa907892008-02-20 00:18:09 -08002594 mask = 1 << (index + 1);
2595 }
David S. Millera3138df2007-10-09 01:54:01 -07002596
2597 val = nr64_mac(reg);
2598 if (on)
2599 val |= mask;
2600 else
2601 val &= ~mask;
2602 nw64_mac(reg, val);
2603
2604 return 0;
2605}
2606
2607static void __set_rdc_table_num_hw(struct niu *np, unsigned long reg,
2608 int num, int mac_pref)
2609{
2610 u64 val = nr64_mac(reg);
2611 val &= ~(HOST_INFO_MACRDCTBLN | HOST_INFO_MPR);
2612 val |= num;
2613 if (mac_pref)
2614 val |= HOST_INFO_MPR;
2615 nw64_mac(reg, val);
2616}
2617
2618static int __set_rdc_table_num(struct niu *np,
2619 int xmac_index, int bmac_index,
2620 int rdc_table_num, int mac_pref)
2621{
2622 unsigned long reg;
2623
2624 if (rdc_table_num & ~HOST_INFO_MACRDCTBLN)
2625 return -EINVAL;
2626 if (np->flags & NIU_FLAGS_XMAC)
2627 reg = XMAC_HOST_INFO(xmac_index);
2628 else
2629 reg = BMAC_HOST_INFO(bmac_index);
2630 __set_rdc_table_num_hw(np, reg, rdc_table_num, mac_pref);
2631 return 0;
2632}
2633
2634static int niu_set_primary_mac_rdc_table(struct niu *np, int table_num,
2635 int mac_pref)
2636{
2637 return __set_rdc_table_num(np, 17, 0, table_num, mac_pref);
2638}
2639
2640static int niu_set_multicast_mac_rdc_table(struct niu *np, int table_num,
2641 int mac_pref)
2642{
2643 return __set_rdc_table_num(np, 16, 8, table_num, mac_pref);
2644}
2645
2646static int niu_set_alt_mac_rdc_table(struct niu *np, int idx,
2647 int table_num, int mac_pref)
2648{
2649 if (idx >= niu_num_alt_addr(np))
2650 return -EINVAL;
2651 return __set_rdc_table_num(np, idx, idx + 1, table_num, mac_pref);
2652}
2653
2654static u64 vlan_entry_set_parity(u64 reg_val)
2655{
2656 u64 port01_mask;
2657 u64 port23_mask;
2658
2659 port01_mask = 0x00ff;
2660 port23_mask = 0xff00;
2661
2662 if (hweight64(reg_val & port01_mask) & 1)
2663 reg_val |= ENET_VLAN_TBL_PARITY0;
2664 else
2665 reg_val &= ~ENET_VLAN_TBL_PARITY0;
2666
2667 if (hweight64(reg_val & port23_mask) & 1)
2668 reg_val |= ENET_VLAN_TBL_PARITY1;
2669 else
2670 reg_val &= ~ENET_VLAN_TBL_PARITY1;
2671
2672 return reg_val;
2673}
2674
2675static void vlan_tbl_write(struct niu *np, unsigned long index,
2676 int port, int vpr, int rdc_table)
2677{
2678 u64 reg_val = nr64(ENET_VLAN_TBL(index));
2679
2680 reg_val &= ~((ENET_VLAN_TBL_VPR |
2681 ENET_VLAN_TBL_VLANRDCTBLN) <<
2682 ENET_VLAN_TBL_SHIFT(port));
2683 if (vpr)
2684 reg_val |= (ENET_VLAN_TBL_VPR <<
2685 ENET_VLAN_TBL_SHIFT(port));
2686 reg_val |= (rdc_table << ENET_VLAN_TBL_SHIFT(port));
2687
2688 reg_val = vlan_entry_set_parity(reg_val);
2689
2690 nw64(ENET_VLAN_TBL(index), reg_val);
2691}
2692
2693static void vlan_tbl_clear(struct niu *np)
2694{
2695 int i;
2696
2697 for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++)
2698 nw64(ENET_VLAN_TBL(i), 0);
2699}
2700
2701static int tcam_wait_bit(struct niu *np, u64 bit)
2702{
2703 int limit = 1000;
2704
2705 while (--limit > 0) {
2706 if (nr64(TCAM_CTL) & bit)
2707 break;
2708 udelay(1);
2709 }
2710 if (limit < 0)
2711 return -ENODEV;
2712
2713 return 0;
2714}
2715
2716static int tcam_flush(struct niu *np, int index)
2717{
2718 nw64(TCAM_KEY_0, 0x00);
2719 nw64(TCAM_KEY_MASK_0, 0xff);
2720 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2721
2722 return tcam_wait_bit(np, TCAM_CTL_STAT);
2723}
2724
2725#if 0
2726static int tcam_read(struct niu *np, int index,
2727 u64 *key, u64 *mask)
2728{
2729 int err;
2730
2731 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_READ | index));
2732 err = tcam_wait_bit(np, TCAM_CTL_STAT);
2733 if (!err) {
2734 key[0] = nr64(TCAM_KEY_0);
2735 key[1] = nr64(TCAM_KEY_1);
2736 key[2] = nr64(TCAM_KEY_2);
2737 key[3] = nr64(TCAM_KEY_3);
2738 mask[0] = nr64(TCAM_KEY_MASK_0);
2739 mask[1] = nr64(TCAM_KEY_MASK_1);
2740 mask[2] = nr64(TCAM_KEY_MASK_2);
2741 mask[3] = nr64(TCAM_KEY_MASK_3);
2742 }
2743 return err;
2744}
2745#endif
2746
2747static int tcam_write(struct niu *np, int index,
2748 u64 *key, u64 *mask)
2749{
2750 nw64(TCAM_KEY_0, key[0]);
2751 nw64(TCAM_KEY_1, key[1]);
2752 nw64(TCAM_KEY_2, key[2]);
2753 nw64(TCAM_KEY_3, key[3]);
2754 nw64(TCAM_KEY_MASK_0, mask[0]);
2755 nw64(TCAM_KEY_MASK_1, mask[1]);
2756 nw64(TCAM_KEY_MASK_2, mask[2]);
2757 nw64(TCAM_KEY_MASK_3, mask[3]);
2758 nw64(TCAM_CTL, (TCAM_CTL_RWC_TCAM_WRITE | index));
2759
2760 return tcam_wait_bit(np, TCAM_CTL_STAT);
2761}
2762
2763#if 0
2764static int tcam_assoc_read(struct niu *np, int index, u64 *data)
2765{
2766 int err;
2767
2768 nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_READ | index));
2769 err = tcam_wait_bit(np, TCAM_CTL_STAT);
2770 if (!err)
2771 *data = nr64(TCAM_KEY_1);
2772
2773 return err;
2774}
2775#endif
2776
2777static int tcam_assoc_write(struct niu *np, int index, u64 assoc_data)
2778{
2779 nw64(TCAM_KEY_1, assoc_data);
2780 nw64(TCAM_CTL, (TCAM_CTL_RWC_RAM_WRITE | index));
2781
2782 return tcam_wait_bit(np, TCAM_CTL_STAT);
2783}
2784
2785static void tcam_enable(struct niu *np, int on)
2786{
2787 u64 val = nr64(FFLP_CFG_1);
2788
2789 if (on)
2790 val &= ~FFLP_CFG_1_TCAM_DIS;
2791 else
2792 val |= FFLP_CFG_1_TCAM_DIS;
2793 nw64(FFLP_CFG_1, val);
2794}
2795
2796static void tcam_set_lat_and_ratio(struct niu *np, u64 latency, u64 ratio)
2797{
2798 u64 val = nr64(FFLP_CFG_1);
2799
2800 val &= ~(FFLP_CFG_1_FFLPINITDONE |
2801 FFLP_CFG_1_CAMLAT |
2802 FFLP_CFG_1_CAMRATIO);
2803 val |= (latency << FFLP_CFG_1_CAMLAT_SHIFT);
2804 val |= (ratio << FFLP_CFG_1_CAMRATIO_SHIFT);
2805 nw64(FFLP_CFG_1, val);
2806
2807 val = nr64(FFLP_CFG_1);
2808 val |= FFLP_CFG_1_FFLPINITDONE;
2809 nw64(FFLP_CFG_1, val);
2810}
2811
2812static int tcam_user_eth_class_enable(struct niu *np, unsigned long class,
2813 int on)
2814{
2815 unsigned long reg;
2816 u64 val;
2817
2818 if (class < CLASS_CODE_ETHERTYPE1 ||
2819 class > CLASS_CODE_ETHERTYPE2)
2820 return -EINVAL;
2821
2822 reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2823 val = nr64(reg);
2824 if (on)
2825 val |= L2_CLS_VLD;
2826 else
2827 val &= ~L2_CLS_VLD;
2828 nw64(reg, val);
2829
2830 return 0;
2831}
2832
2833#if 0
2834static int tcam_user_eth_class_set(struct niu *np, unsigned long class,
2835 u64 ether_type)
2836{
2837 unsigned long reg;
2838 u64 val;
2839
2840 if (class < CLASS_CODE_ETHERTYPE1 ||
2841 class > CLASS_CODE_ETHERTYPE2 ||
2842 (ether_type & ~(u64)0xffff) != 0)
2843 return -EINVAL;
2844
2845 reg = L2_CLS(class - CLASS_CODE_ETHERTYPE1);
2846 val = nr64(reg);
2847 val &= ~L2_CLS_ETYPE;
2848 val |= (ether_type << L2_CLS_ETYPE_SHIFT);
2849 nw64(reg, val);
2850
2851 return 0;
2852}
2853#endif
2854
2855static int tcam_user_ip_class_enable(struct niu *np, unsigned long class,
2856 int on)
2857{
2858 unsigned long reg;
2859 u64 val;
2860
2861 if (class < CLASS_CODE_USER_PROG1 ||
2862 class > CLASS_CODE_USER_PROG4)
2863 return -EINVAL;
2864
2865 reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2866 val = nr64(reg);
2867 if (on)
2868 val |= L3_CLS_VALID;
2869 else
2870 val &= ~L3_CLS_VALID;
2871 nw64(reg, val);
2872
2873 return 0;
2874}
2875
2876#if 0
2877static int tcam_user_ip_class_set(struct niu *np, unsigned long class,
2878 int ipv6, u64 protocol_id,
2879 u64 tos_mask, u64 tos_val)
2880{
2881 unsigned long reg;
2882 u64 val;
2883
2884 if (class < CLASS_CODE_USER_PROG1 ||
2885 class > CLASS_CODE_USER_PROG4 ||
2886 (protocol_id & ~(u64)0xff) != 0 ||
2887 (tos_mask & ~(u64)0xff) != 0 ||
2888 (tos_val & ~(u64)0xff) != 0)
2889 return -EINVAL;
2890
2891 reg = L3_CLS(class - CLASS_CODE_USER_PROG1);
2892 val = nr64(reg);
2893 val &= ~(L3_CLS_IPVER | L3_CLS_PID |
2894 L3_CLS_TOSMASK | L3_CLS_TOS);
2895 if (ipv6)
2896 val |= L3_CLS_IPVER;
2897 val |= (protocol_id << L3_CLS_PID_SHIFT);
2898 val |= (tos_mask << L3_CLS_TOSMASK_SHIFT);
2899 val |= (tos_val << L3_CLS_TOS_SHIFT);
2900 nw64(reg, val);
2901
2902 return 0;
2903}
2904#endif
2905
2906static int tcam_early_init(struct niu *np)
2907{
2908 unsigned long i;
2909 int err;
2910
2911 tcam_enable(np, 0);
2912 tcam_set_lat_and_ratio(np,
2913 DEFAULT_TCAM_LATENCY,
2914 DEFAULT_TCAM_ACCESS_RATIO);
2915 for (i = CLASS_CODE_ETHERTYPE1; i <= CLASS_CODE_ETHERTYPE2; i++) {
2916 err = tcam_user_eth_class_enable(np, i, 0);
2917 if (err)
2918 return err;
2919 }
2920 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_USER_PROG4; i++) {
2921 err = tcam_user_ip_class_enable(np, i, 0);
2922 if (err)
2923 return err;
2924 }
2925
2926 return 0;
2927}
2928
2929static int tcam_flush_all(struct niu *np)
2930{
2931 unsigned long i;
2932
2933 for (i = 0; i < np->parent->tcam_num_entries; i++) {
2934 int err = tcam_flush(np, i);
2935 if (err)
2936 return err;
2937 }
2938 return 0;
2939}
2940
2941static u64 hash_addr_regval(unsigned long index, unsigned long num_entries)
2942{
2943 return ((u64)index | (num_entries == 1 ?
2944 HASH_TBL_ADDR_AUTOINC : 0));
2945}
2946
2947#if 0
2948static int hash_read(struct niu *np, unsigned long partition,
2949 unsigned long index, unsigned long num_entries,
2950 u64 *data)
2951{
2952 u64 val = hash_addr_regval(index, num_entries);
2953 unsigned long i;
2954
2955 if (partition >= FCRAM_NUM_PARTITIONS ||
2956 index + num_entries > FCRAM_SIZE)
2957 return -EINVAL;
2958
2959 nw64(HASH_TBL_ADDR(partition), val);
2960 for (i = 0; i < num_entries; i++)
2961 data[i] = nr64(HASH_TBL_DATA(partition));
2962
2963 return 0;
2964}
2965#endif
2966
2967static int hash_write(struct niu *np, unsigned long partition,
2968 unsigned long index, unsigned long num_entries,
2969 u64 *data)
2970{
2971 u64 val = hash_addr_regval(index, num_entries);
2972 unsigned long i;
2973
2974 if (partition >= FCRAM_NUM_PARTITIONS ||
2975 index + (num_entries * 8) > FCRAM_SIZE)
2976 return -EINVAL;
2977
2978 nw64(HASH_TBL_ADDR(partition), val);
2979 for (i = 0; i < num_entries; i++)
2980 nw64(HASH_TBL_DATA(partition), data[i]);
2981
2982 return 0;
2983}
2984
2985static void fflp_reset(struct niu *np)
2986{
2987 u64 val;
2988
2989 nw64(FFLP_CFG_1, FFLP_CFG_1_PIO_FIO_RST);
2990 udelay(10);
2991 nw64(FFLP_CFG_1, 0);
2992
2993 val = FFLP_CFG_1_FCRAMOUTDR_NORMAL | FFLP_CFG_1_FFLPINITDONE;
2994 nw64(FFLP_CFG_1, val);
2995}
2996
2997static void fflp_set_timings(struct niu *np)
2998{
2999 u64 val = nr64(FFLP_CFG_1);
3000
3001 val &= ~FFLP_CFG_1_FFLPINITDONE;
3002 val |= (DEFAULT_FCRAMRATIO << FFLP_CFG_1_FCRAMRATIO_SHIFT);
3003 nw64(FFLP_CFG_1, val);
3004
3005 val = nr64(FFLP_CFG_1);
3006 val |= FFLP_CFG_1_FFLPINITDONE;
3007 nw64(FFLP_CFG_1, val);
3008
3009 val = nr64(FCRAM_REF_TMR);
3010 val &= ~(FCRAM_REF_TMR_MAX | FCRAM_REF_TMR_MIN);
3011 val |= (DEFAULT_FCRAM_REFRESH_MAX << FCRAM_REF_TMR_MAX_SHIFT);
3012 val |= (DEFAULT_FCRAM_REFRESH_MIN << FCRAM_REF_TMR_MIN_SHIFT);
3013 nw64(FCRAM_REF_TMR, val);
3014}
3015
3016static int fflp_set_partition(struct niu *np, u64 partition,
3017 u64 mask, u64 base, int enable)
3018{
3019 unsigned long reg;
3020 u64 val;
3021
3022 if (partition >= FCRAM_NUM_PARTITIONS ||
3023 (mask & ~(u64)0x1f) != 0 ||
3024 (base & ~(u64)0x1f) != 0)
3025 return -EINVAL;
3026
3027 reg = FLW_PRT_SEL(partition);
3028
3029 val = nr64(reg);
3030 val &= ~(FLW_PRT_SEL_EXT | FLW_PRT_SEL_MASK | FLW_PRT_SEL_BASE);
3031 val |= (mask << FLW_PRT_SEL_MASK_SHIFT);
3032 val |= (base << FLW_PRT_SEL_BASE_SHIFT);
3033 if (enable)
3034 val |= FLW_PRT_SEL_EXT;
3035 nw64(reg, val);
3036
3037 return 0;
3038}
3039
3040static int fflp_disable_all_partitions(struct niu *np)
3041{
3042 unsigned long i;
3043
3044 for (i = 0; i < FCRAM_NUM_PARTITIONS; i++) {
3045 int err = fflp_set_partition(np, 0, 0, 0, 0);
3046 if (err)
3047 return err;
3048 }
3049 return 0;
3050}
3051
3052static void fflp_llcsnap_enable(struct niu *np, int on)
3053{
3054 u64 val = nr64(FFLP_CFG_1);
3055
3056 if (on)
3057 val |= FFLP_CFG_1_LLCSNAP;
3058 else
3059 val &= ~FFLP_CFG_1_LLCSNAP;
3060 nw64(FFLP_CFG_1, val);
3061}
3062
3063static void fflp_errors_enable(struct niu *np, int on)
3064{
3065 u64 val = nr64(FFLP_CFG_1);
3066
3067 if (on)
3068 val &= ~FFLP_CFG_1_ERRORDIS;
3069 else
3070 val |= FFLP_CFG_1_ERRORDIS;
3071 nw64(FFLP_CFG_1, val);
3072}
3073
3074static int fflp_hash_clear(struct niu *np)
3075{
3076 struct fcram_hash_ipv4 ent;
3077 unsigned long i;
3078
3079 /* IPV4 hash entry with valid bit clear, rest is don't care. */
3080 memset(&ent, 0, sizeof(ent));
3081 ent.header = HASH_HEADER_EXT;
3082
3083 for (i = 0; i < FCRAM_SIZE; i += sizeof(ent)) {
3084 int err = hash_write(np, 0, i, 1, (u64 *) &ent);
3085 if (err)
3086 return err;
3087 }
3088 return 0;
3089}
3090
3091static int fflp_early_init(struct niu *np)
3092{
3093 struct niu_parent *parent;
3094 unsigned long flags;
3095 int err;
3096
3097 niu_lock_parent(np, flags);
3098
3099 parent = np->parent;
3100 err = 0;
3101 if (!(parent->flags & PARENT_FLGS_CLS_HWINIT)) {
3102 niudbg(PROBE, "fflp_early_init: Initting hw on port %u\n",
3103 np->port);
3104 if (np->parent->plat_type != PLAT_TYPE_NIU) {
3105 fflp_reset(np);
3106 fflp_set_timings(np);
3107 err = fflp_disable_all_partitions(np);
3108 if (err) {
3109 niudbg(PROBE, "fflp_disable_all_partitions "
3110 "failed, err=%d\n", err);
3111 goto out;
3112 }
3113 }
3114
3115 err = tcam_early_init(np);
3116 if (err) {
3117 niudbg(PROBE, "tcam_early_init failed, err=%d\n",
3118 err);
3119 goto out;
3120 }
3121 fflp_llcsnap_enable(np, 1);
3122 fflp_errors_enable(np, 0);
3123 nw64(H1POLY, 0);
3124 nw64(H2POLY, 0);
3125
3126 err = tcam_flush_all(np);
3127 if (err) {
3128 niudbg(PROBE, "tcam_flush_all failed, err=%d\n",
3129 err);
3130 goto out;
3131 }
3132 if (np->parent->plat_type != PLAT_TYPE_NIU) {
3133 err = fflp_hash_clear(np);
3134 if (err) {
3135 niudbg(PROBE, "fflp_hash_clear failed, "
3136 "err=%d\n", err);
3137 goto out;
3138 }
3139 }
3140
3141 vlan_tbl_clear(np);
3142
3143 niudbg(PROBE, "fflp_early_init: Success\n");
3144 parent->flags |= PARENT_FLGS_CLS_HWINIT;
3145 }
3146out:
3147 niu_unlock_parent(np, flags);
3148 return err;
3149}
3150
3151static int niu_set_flow_key(struct niu *np, unsigned long class_code, u64 key)
3152{
3153 if (class_code < CLASS_CODE_USER_PROG1 ||
3154 class_code > CLASS_CODE_SCTP_IPV6)
3155 return -EINVAL;
3156
3157 nw64(FLOW_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3158 return 0;
3159}
3160
3161static int niu_set_tcam_key(struct niu *np, unsigned long class_code, u64 key)
3162{
3163 if (class_code < CLASS_CODE_USER_PROG1 ||
3164 class_code > CLASS_CODE_SCTP_IPV6)
3165 return -EINVAL;
3166
3167 nw64(TCAM_KEY(class_code - CLASS_CODE_USER_PROG1), key);
3168 return 0;
3169}
3170
3171static void niu_rx_skb_append(struct sk_buff *skb, struct page *page,
3172 u32 offset, u32 size)
3173{
3174 int i = skb_shinfo(skb)->nr_frags;
3175 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
3176
3177 frag->page = page;
3178 frag->page_offset = offset;
3179 frag->size = size;
3180
3181 skb->len += size;
3182 skb->data_len += size;
3183 skb->truesize += size;
3184
3185 skb_shinfo(skb)->nr_frags = i + 1;
3186}
3187
3188static unsigned int niu_hash_rxaddr(struct rx_ring_info *rp, u64 a)
3189{
3190 a >>= PAGE_SHIFT;
3191 a ^= (a >> ilog2(MAX_RBR_RING_SIZE));
3192
3193 return (a & (MAX_RBR_RING_SIZE - 1));
3194}
3195
3196static struct page *niu_find_rxpage(struct rx_ring_info *rp, u64 addr,
3197 struct page ***link)
3198{
3199 unsigned int h = niu_hash_rxaddr(rp, addr);
3200 struct page *p, **pp;
3201
3202 addr &= PAGE_MASK;
3203 pp = &rp->rxhash[h];
3204 for (; (p = *pp) != NULL; pp = (struct page **) &p->mapping) {
3205 if (p->index == addr) {
3206 *link = pp;
3207 break;
3208 }
3209 }
3210
3211 return p;
3212}
3213
3214static void niu_hash_page(struct rx_ring_info *rp, struct page *page, u64 base)
3215{
3216 unsigned int h = niu_hash_rxaddr(rp, base);
3217
3218 page->index = base;
3219 page->mapping = (struct address_space *) rp->rxhash[h];
3220 rp->rxhash[h] = page;
3221}
3222
3223static int niu_rbr_add_page(struct niu *np, struct rx_ring_info *rp,
3224 gfp_t mask, int start_index)
3225{
3226 struct page *page;
3227 u64 addr;
3228 int i;
3229
3230 page = alloc_page(mask);
3231 if (!page)
3232 return -ENOMEM;
3233
3234 addr = np->ops->map_page(np->device, page, 0,
3235 PAGE_SIZE, DMA_FROM_DEVICE);
3236
3237 niu_hash_page(rp, page, addr);
3238 if (rp->rbr_blocks_per_page > 1)
3239 atomic_add(rp->rbr_blocks_per_page - 1,
3240 &compound_head(page)->_count);
3241
3242 for (i = 0; i < rp->rbr_blocks_per_page; i++) {
3243 __le32 *rbr = &rp->rbr[start_index + i];
3244
3245 *rbr = cpu_to_le32(addr >> RBR_DESCR_ADDR_SHIFT);
3246 addr += rp->rbr_block_size;
3247 }
3248
3249 return 0;
3250}
3251
3252static void niu_rbr_refill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3253{
3254 int index = rp->rbr_index;
3255
3256 rp->rbr_pending++;
3257 if ((rp->rbr_pending % rp->rbr_blocks_per_page) == 0) {
3258 int err = niu_rbr_add_page(np, rp, mask, index);
3259
3260 if (unlikely(err)) {
3261 rp->rbr_pending--;
3262 return;
3263 }
3264
3265 rp->rbr_index += rp->rbr_blocks_per_page;
3266 BUG_ON(rp->rbr_index > rp->rbr_table_size);
3267 if (rp->rbr_index == rp->rbr_table_size)
3268 rp->rbr_index = 0;
3269
3270 if (rp->rbr_pending >= rp->rbr_kick_thresh) {
3271 nw64(RBR_KICK(rp->rx_channel), rp->rbr_pending);
3272 rp->rbr_pending = 0;
3273 }
3274 }
3275}
3276
3277static int niu_rx_pkt_ignore(struct niu *np, struct rx_ring_info *rp)
3278{
3279 unsigned int index = rp->rcr_index;
3280 int num_rcr = 0;
3281
3282 rp->rx_dropped++;
3283 while (1) {
3284 struct page *page, **link;
3285 u64 addr, val;
3286 u32 rcr_size;
3287
3288 num_rcr++;
3289
3290 val = le64_to_cpup(&rp->rcr[index]);
3291 addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3292 RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3293 page = niu_find_rxpage(rp, addr, &link);
3294
3295 rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3296 RCR_ENTRY_PKTBUFSZ_SHIFT];
3297 if ((page->index + PAGE_SIZE) - rcr_size == addr) {
3298 *link = (struct page *) page->mapping;
3299 np->ops->unmap_page(np->device, page->index,
3300 PAGE_SIZE, DMA_FROM_DEVICE);
3301 page->index = 0;
3302 page->mapping = NULL;
3303 __free_page(page);
3304 rp->rbr_refill_pending++;
3305 }
3306
3307 index = NEXT_RCR(rp, index);
3308 if (!(val & RCR_ENTRY_MULTI))
3309 break;
3310
3311 }
3312 rp->rcr_index = index;
3313
3314 return num_rcr;
3315}
3316
3317static int niu_process_rx_pkt(struct niu *np, struct rx_ring_info *rp)
3318{
3319 unsigned int index = rp->rcr_index;
3320 struct sk_buff *skb;
3321 int len, num_rcr;
3322
3323 skb = netdev_alloc_skb(np->dev, RX_SKB_ALLOC_SIZE);
3324 if (unlikely(!skb))
3325 return niu_rx_pkt_ignore(np, rp);
3326
3327 num_rcr = 0;
3328 while (1) {
3329 struct page *page, **link;
3330 u32 rcr_size, append_size;
3331 u64 addr, val, off;
3332
3333 num_rcr++;
3334
3335 val = le64_to_cpup(&rp->rcr[index]);
3336
3337 len = (val & RCR_ENTRY_L2_LEN) >>
3338 RCR_ENTRY_L2_LEN_SHIFT;
3339 len -= ETH_FCS_LEN;
3340
3341 addr = (val & RCR_ENTRY_PKT_BUF_ADDR) <<
3342 RCR_ENTRY_PKT_BUF_ADDR_SHIFT;
3343 page = niu_find_rxpage(rp, addr, &link);
3344
3345 rcr_size = rp->rbr_sizes[(val & RCR_ENTRY_PKTBUFSZ) >>
3346 RCR_ENTRY_PKTBUFSZ_SHIFT];
3347
3348 off = addr & ~PAGE_MASK;
3349 append_size = rcr_size;
3350 if (num_rcr == 1) {
3351 int ptype;
3352
3353 off += 2;
3354 append_size -= 2;
3355
3356 ptype = (val >> RCR_ENTRY_PKT_TYPE_SHIFT);
3357 if ((ptype == RCR_PKT_TYPE_TCP ||
3358 ptype == RCR_PKT_TYPE_UDP) &&
3359 !(val & (RCR_ENTRY_NOPORT |
3360 RCR_ENTRY_ERROR)))
3361 skb->ip_summed = CHECKSUM_UNNECESSARY;
3362 else
3363 skb->ip_summed = CHECKSUM_NONE;
3364 }
3365 if (!(val & RCR_ENTRY_MULTI))
3366 append_size = len - skb->len;
3367
3368 niu_rx_skb_append(skb, page, off, append_size);
3369 if ((page->index + rp->rbr_block_size) - rcr_size == addr) {
3370 *link = (struct page *) page->mapping;
3371 np->ops->unmap_page(np->device, page->index,
3372 PAGE_SIZE, DMA_FROM_DEVICE);
3373 page->index = 0;
3374 page->mapping = NULL;
3375 rp->rbr_refill_pending++;
3376 } else
3377 get_page(page);
3378
3379 index = NEXT_RCR(rp, index);
3380 if (!(val & RCR_ENTRY_MULTI))
3381 break;
3382
3383 }
3384 rp->rcr_index = index;
3385
3386 skb_reserve(skb, NET_IP_ALIGN);
3387 __pskb_pull_tail(skb, min(len, NIU_RXPULL_MAX));
3388
3389 rp->rx_packets++;
3390 rp->rx_bytes += skb->len;
3391
3392 skb->protocol = eth_type_trans(skb, np->dev);
3393 netif_receive_skb(skb);
3394
3395 return num_rcr;
3396}
3397
3398static int niu_rbr_fill(struct niu *np, struct rx_ring_info *rp, gfp_t mask)
3399{
3400 int blocks_per_page = rp->rbr_blocks_per_page;
3401 int err, index = rp->rbr_index;
3402
3403 err = 0;
3404 while (index < (rp->rbr_table_size - blocks_per_page)) {
3405 err = niu_rbr_add_page(np, rp, mask, index);
3406 if (err)
3407 break;
3408
3409 index += blocks_per_page;
3410 }
3411
3412 rp->rbr_index = index;
3413 return err;
3414}
3415
3416static void niu_rbr_free(struct niu *np, struct rx_ring_info *rp)
3417{
3418 int i;
3419
3420 for (i = 0; i < MAX_RBR_RING_SIZE; i++) {
3421 struct page *page;
3422
3423 page = rp->rxhash[i];
3424 while (page) {
3425 struct page *next = (struct page *) page->mapping;
3426 u64 base = page->index;
3427
3428 np->ops->unmap_page(np->device, base, PAGE_SIZE,
3429 DMA_FROM_DEVICE);
3430 page->index = 0;
3431 page->mapping = NULL;
3432
3433 __free_page(page);
3434
3435 page = next;
3436 }
3437 }
3438
3439 for (i = 0; i < rp->rbr_table_size; i++)
3440 rp->rbr[i] = cpu_to_le32(0);
3441 rp->rbr_index = 0;
3442}
3443
3444static int release_tx_packet(struct niu *np, struct tx_ring_info *rp, int idx)
3445{
3446 struct tx_buff_info *tb = &rp->tx_buffs[idx];
3447 struct sk_buff *skb = tb->skb;
3448 struct tx_pkt_hdr *tp;
3449 u64 tx_flags;
3450 int i, len;
3451
3452 tp = (struct tx_pkt_hdr *) skb->data;
3453 tx_flags = le64_to_cpup(&tp->flags);
3454
3455 rp->tx_packets++;
3456 rp->tx_bytes += (((tx_flags & TXHDR_LEN) >> TXHDR_LEN_SHIFT) -
3457 ((tx_flags & TXHDR_PAD) / 2));
3458
3459 len = skb_headlen(skb);
3460 np->ops->unmap_single(np->device, tb->mapping,
3461 len, DMA_TO_DEVICE);
3462
3463 if (le64_to_cpu(rp->descr[idx]) & TX_DESC_MARK)
3464 rp->mark_pending--;
3465
3466 tb->skb = NULL;
3467 do {
3468 idx = NEXT_TX(rp, idx);
3469 len -= MAX_TX_DESC_LEN;
3470 } while (len > 0);
3471
3472 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
3473 tb = &rp->tx_buffs[idx];
3474 BUG_ON(tb->skb != NULL);
3475 np->ops->unmap_page(np->device, tb->mapping,
3476 skb_shinfo(skb)->frags[i].size,
3477 DMA_TO_DEVICE);
3478 idx = NEXT_TX(rp, idx);
3479 }
3480
3481 dev_kfree_skb(skb);
3482
3483 return idx;
3484}
3485
3486#define NIU_TX_WAKEUP_THRESH(rp) ((rp)->pending / 4)
3487
3488static void niu_tx_work(struct niu *np, struct tx_ring_info *rp)
3489{
David S. Millerb4c21632008-07-15 03:48:19 -07003490 struct netdev_queue *txq;
David S. Millera3138df2007-10-09 01:54:01 -07003491 u16 pkt_cnt, tmp;
David S. Millerb4c21632008-07-15 03:48:19 -07003492 int cons, index;
David S. Millera3138df2007-10-09 01:54:01 -07003493 u64 cs;
3494
David S. Millerb4c21632008-07-15 03:48:19 -07003495 index = (rp - np->tx_rings);
3496 txq = netdev_get_tx_queue(np->dev, index);
3497
David S. Millera3138df2007-10-09 01:54:01 -07003498 cs = rp->tx_cs;
3499 if (unlikely(!(cs & (TX_CS_MK | TX_CS_MMK))))
3500 goto out;
3501
3502 tmp = pkt_cnt = (cs & TX_CS_PKT_CNT) >> TX_CS_PKT_CNT_SHIFT;
3503 pkt_cnt = (pkt_cnt - rp->last_pkt_cnt) &
3504 (TX_CS_PKT_CNT >> TX_CS_PKT_CNT_SHIFT);
3505
3506 rp->last_pkt_cnt = tmp;
3507
3508 cons = rp->cons;
3509
3510 niudbg(TX_DONE, "%s: niu_tx_work() pkt_cnt[%u] cons[%d]\n",
3511 np->dev->name, pkt_cnt, cons);
3512
3513 while (pkt_cnt--)
3514 cons = release_tx_packet(np, rp, cons);
3515
3516 rp->cons = cons;
3517 smp_mb();
3518
3519out:
David S. Millerb4c21632008-07-15 03:48:19 -07003520 if (unlikely(netif_tx_queue_stopped(txq) &&
David S. Millera3138df2007-10-09 01:54:01 -07003521 (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))) {
David S. Millerb4c21632008-07-15 03:48:19 -07003522 __netif_tx_lock(txq, smp_processor_id());
3523 if (netif_tx_queue_stopped(txq) &&
David S. Millera3138df2007-10-09 01:54:01 -07003524 (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp)))
David S. Millerb4c21632008-07-15 03:48:19 -07003525 netif_tx_wake_queue(txq);
3526 __netif_tx_unlock(txq);
David S. Millera3138df2007-10-09 01:54:01 -07003527 }
3528}
3529
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003530static inline void niu_sync_rx_discard_stats(struct niu *np,
3531 struct rx_ring_info *rp,
3532 const int limit)
3533{
3534 /* This elaborate scheme is needed for reading the RX discard
3535 * counters, as they are only 16-bit and can overflow quickly,
3536 * and because the overflow indication bit is not usable as
3537 * the counter value does not wrap, but remains at max value
3538 * 0xFFFF.
3539 *
3540 * In theory and in practice counters can be lost in between
3541 * reading nr64() and clearing the counter nw64(). For this
3542 * reason, the number of counter clearings nw64() is
3543 * limited/reduced though the limit parameter.
3544 */
3545 int rx_channel = rp->rx_channel;
3546 u32 misc, wred;
3547
3548 /* RXMISC (Receive Miscellaneous Discard Count), covers the
3549 * following discard events: IPP (Input Port Process),
3550 * FFLP/TCAM, Full RCR (Receive Completion Ring) RBR (Receive
3551 * Block Ring) prefetch buffer is empty.
3552 */
3553 misc = nr64(RXMISC(rx_channel));
3554 if (unlikely((misc & RXMISC_COUNT) > limit)) {
3555 nw64(RXMISC(rx_channel), 0);
3556 rp->rx_errors += misc & RXMISC_COUNT;
3557
3558 if (unlikely(misc & RXMISC_OFLOW))
3559 dev_err(np->device, "rx-%d: Counter overflow "
3560 "RXMISC discard\n", rx_channel);
Jesper Dangaard Brouerd2317762008-12-18 19:51:26 -08003561
3562 niudbg(RX_ERR, "%s-rx-%d: MISC drop=%u over=%u\n",
3563 np->dev->name, rx_channel, misc, misc-limit);
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003564 }
3565
3566 /* WRED (Weighted Random Early Discard) by hardware */
3567 wred = nr64(RED_DIS_CNT(rx_channel));
3568 if (unlikely((wred & RED_DIS_CNT_COUNT) > limit)) {
3569 nw64(RED_DIS_CNT(rx_channel), 0);
3570 rp->rx_dropped += wred & RED_DIS_CNT_COUNT;
3571
3572 if (unlikely(wred & RED_DIS_CNT_OFLOW))
3573 dev_err(np->device, "rx-%d: Counter overflow "
3574 "WRED discard\n", rx_channel);
Jesper Dangaard Brouerd2317762008-12-18 19:51:26 -08003575
3576 niudbg(RX_ERR, "%s-rx-%d: WRED drop=%u over=%u\n",
3577 np->dev->name, rx_channel, wred, wred-limit);
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003578 }
3579}
3580
David S. Millera3138df2007-10-09 01:54:01 -07003581static int niu_rx_work(struct niu *np, struct rx_ring_info *rp, int budget)
3582{
3583 int qlen, rcr_done = 0, work_done = 0;
3584 struct rxdma_mailbox *mbox = rp->mbox;
3585 u64 stat;
3586
3587#if 1
3588 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3589 qlen = nr64(RCRSTAT_A(rp->rx_channel)) & RCRSTAT_A_QLEN;
3590#else
3591 stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
3592 qlen = (le64_to_cpup(&mbox->rcrstat_a) & RCRSTAT_A_QLEN);
3593#endif
3594 mbox->rx_dma_ctl_stat = 0;
3595 mbox->rcrstat_a = 0;
3596
3597 niudbg(RX_STATUS, "%s: niu_rx_work(chan[%d]), stat[%llx] qlen=%d\n",
3598 np->dev->name, rp->rx_channel, (unsigned long long) stat, qlen);
3599
3600 rcr_done = work_done = 0;
3601 qlen = min(qlen, budget);
3602 while (work_done < qlen) {
3603 rcr_done += niu_process_rx_pkt(np, rp);
3604 work_done++;
3605 }
3606
3607 if (rp->rbr_refill_pending >= rp->rbr_kick_thresh) {
3608 unsigned int i;
3609
3610 for (i = 0; i < rp->rbr_refill_pending; i++)
3611 niu_rbr_refill(np, rp, GFP_ATOMIC);
3612 rp->rbr_refill_pending = 0;
3613 }
3614
3615 stat = (RX_DMA_CTL_STAT_MEX |
3616 ((u64)work_done << RX_DMA_CTL_STAT_PKTREAD_SHIFT) |
3617 ((u64)rcr_done << RX_DMA_CTL_STAT_PTRREAD_SHIFT));
3618
3619 nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat);
3620
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08003621 niu_sync_rx_discard_stats(np, rp, 0x7FFF);
3622
David S. Millera3138df2007-10-09 01:54:01 -07003623 return work_done;
3624}
3625
3626static int niu_poll_core(struct niu *np, struct niu_ldg *lp, int budget)
3627{
3628 u64 v0 = lp->v0;
3629 u32 tx_vec = (v0 >> 32);
3630 u32 rx_vec = (v0 & 0xffffffff);
3631 int i, work_done = 0;
3632
3633 niudbg(INTR, "%s: niu_poll_core() v0[%016llx]\n",
3634 np->dev->name, (unsigned long long) v0);
3635
3636 for (i = 0; i < np->num_tx_rings; i++) {
3637 struct tx_ring_info *rp = &np->tx_rings[i];
3638 if (tx_vec & (1 << rp->tx_channel))
3639 niu_tx_work(np, rp);
3640 nw64(LD_IM0(LDN_TXDMA(rp->tx_channel)), 0);
3641 }
3642
3643 for (i = 0; i < np->num_rx_rings; i++) {
3644 struct rx_ring_info *rp = &np->rx_rings[i];
3645
3646 if (rx_vec & (1 << rp->rx_channel)) {
3647 int this_work_done;
3648
3649 this_work_done = niu_rx_work(np, rp,
3650 budget);
3651
3652 budget -= this_work_done;
3653 work_done += this_work_done;
3654 }
3655 nw64(LD_IM0(LDN_RXDMA(rp->rx_channel)), 0);
3656 }
3657
3658 return work_done;
3659}
3660
3661static int niu_poll(struct napi_struct *napi, int budget)
3662{
3663 struct niu_ldg *lp = container_of(napi, struct niu_ldg, napi);
3664 struct niu *np = lp->np;
3665 int work_done;
3666
3667 work_done = niu_poll_core(np, lp, budget);
3668
3669 if (work_done < budget) {
3670 netif_rx_complete(np->dev, napi);
3671 niu_ldg_rearm(np, lp, 1);
3672 }
3673 return work_done;
3674}
3675
3676static void niu_log_rxchan_errors(struct niu *np, struct rx_ring_info *rp,
3677 u64 stat)
3678{
3679 dev_err(np->device, PFX "%s: RX channel %u errors ( ",
3680 np->dev->name, rp->rx_channel);
3681
3682 if (stat & RX_DMA_CTL_STAT_RBR_TMOUT)
3683 printk("RBR_TMOUT ");
3684 if (stat & RX_DMA_CTL_STAT_RSP_CNT_ERR)
3685 printk("RSP_CNT ");
3686 if (stat & RX_DMA_CTL_STAT_BYTE_EN_BUS)
3687 printk("BYTE_EN_BUS ");
3688 if (stat & RX_DMA_CTL_STAT_RSP_DAT_ERR)
3689 printk("RSP_DAT ");
3690 if (stat & RX_DMA_CTL_STAT_RCR_ACK_ERR)
3691 printk("RCR_ACK ");
3692 if (stat & RX_DMA_CTL_STAT_RCR_SHA_PAR)
3693 printk("RCR_SHA_PAR ");
3694 if (stat & RX_DMA_CTL_STAT_RBR_PRE_PAR)
3695 printk("RBR_PRE_PAR ");
3696 if (stat & RX_DMA_CTL_STAT_CONFIG_ERR)
3697 printk("CONFIG ");
3698 if (stat & RX_DMA_CTL_STAT_RCRINCON)
3699 printk("RCRINCON ");
3700 if (stat & RX_DMA_CTL_STAT_RCRFULL)
3701 printk("RCRFULL ");
3702 if (stat & RX_DMA_CTL_STAT_RBRFULL)
3703 printk("RBRFULL ");
3704 if (stat & RX_DMA_CTL_STAT_RBRLOGPAGE)
3705 printk("RBRLOGPAGE ");
3706 if (stat & RX_DMA_CTL_STAT_CFIGLOGPAGE)
3707 printk("CFIGLOGPAGE ");
3708 if (stat & RX_DMA_CTL_STAT_DC_FIFO_ERR)
3709 printk("DC_FIDO ");
3710
3711 printk(")\n");
3712}
3713
3714static int niu_rx_error(struct niu *np, struct rx_ring_info *rp)
3715{
3716 u64 stat = nr64(RX_DMA_CTL_STAT(rp->rx_channel));
3717 int err = 0;
3718
David S. Millera3138df2007-10-09 01:54:01 -07003719
3720 if (stat & (RX_DMA_CTL_STAT_CHAN_FATAL |
3721 RX_DMA_CTL_STAT_PORT_FATAL))
3722 err = -EINVAL;
3723
Matheos Worku406f3532008-01-04 23:48:26 -08003724 if (err) {
3725 dev_err(np->device, PFX "%s: RX channel %u error, stat[%llx]\n",
3726 np->dev->name, rp->rx_channel,
3727 (unsigned long long) stat);
3728
3729 niu_log_rxchan_errors(np, rp, stat);
3730 }
3731
David S. Millera3138df2007-10-09 01:54:01 -07003732 nw64(RX_DMA_CTL_STAT(rp->rx_channel),
3733 stat & RX_DMA_CTL_WRITE_CLEAR_ERRS);
3734
3735 return err;
3736}
3737
3738static void niu_log_txchan_errors(struct niu *np, struct tx_ring_info *rp,
3739 u64 cs)
3740{
3741 dev_err(np->device, PFX "%s: TX channel %u errors ( ",
3742 np->dev->name, rp->tx_channel);
3743
3744 if (cs & TX_CS_MBOX_ERR)
3745 printk("MBOX ");
3746 if (cs & TX_CS_PKT_SIZE_ERR)
3747 printk("PKT_SIZE ");
3748 if (cs & TX_CS_TX_RING_OFLOW)
3749 printk("TX_RING_OFLOW ");
3750 if (cs & TX_CS_PREF_BUF_PAR_ERR)
3751 printk("PREF_BUF_PAR ");
3752 if (cs & TX_CS_NACK_PREF)
3753 printk("NACK_PREF ");
3754 if (cs & TX_CS_NACK_PKT_RD)
3755 printk("NACK_PKT_RD ");
3756 if (cs & TX_CS_CONF_PART_ERR)
3757 printk("CONF_PART ");
3758 if (cs & TX_CS_PKT_PRT_ERR)
3759 printk("PKT_PTR ");
3760
3761 printk(")\n");
3762}
3763
3764static int niu_tx_error(struct niu *np, struct tx_ring_info *rp)
3765{
3766 u64 cs, logh, logl;
3767
3768 cs = nr64(TX_CS(rp->tx_channel));
3769 logh = nr64(TX_RNG_ERR_LOGH(rp->tx_channel));
3770 logl = nr64(TX_RNG_ERR_LOGL(rp->tx_channel));
3771
3772 dev_err(np->device, PFX "%s: TX channel %u error, "
3773 "cs[%llx] logh[%llx] logl[%llx]\n",
3774 np->dev->name, rp->tx_channel,
3775 (unsigned long long) cs,
3776 (unsigned long long) logh,
3777 (unsigned long long) logl);
3778
3779 niu_log_txchan_errors(np, rp, cs);
3780
3781 return -ENODEV;
3782}
3783
3784static int niu_mif_interrupt(struct niu *np)
3785{
3786 u64 mif_status = nr64(MIF_STATUS);
3787 int phy_mdint = 0;
3788
3789 if (np->flags & NIU_FLAGS_XMAC) {
3790 u64 xrxmac_stat = nr64_mac(XRXMAC_STATUS);
3791
3792 if (xrxmac_stat & XRXMAC_STATUS_PHY_MDINT)
3793 phy_mdint = 1;
3794 }
3795
3796 dev_err(np->device, PFX "%s: MIF interrupt, "
3797 "stat[%llx] phy_mdint(%d)\n",
3798 np->dev->name, (unsigned long long) mif_status, phy_mdint);
3799
3800 return -ENODEV;
3801}
3802
3803static void niu_xmac_interrupt(struct niu *np)
3804{
3805 struct niu_xmac_stats *mp = &np->mac_stats.xmac;
3806 u64 val;
3807
3808 val = nr64_mac(XTXMAC_STATUS);
3809 if (val & XTXMAC_STATUS_FRAME_CNT_EXP)
3810 mp->tx_frames += TXMAC_FRM_CNT_COUNT;
3811 if (val & XTXMAC_STATUS_BYTE_CNT_EXP)
3812 mp->tx_bytes += TXMAC_BYTE_CNT_COUNT;
3813 if (val & XTXMAC_STATUS_TXFIFO_XFR_ERR)
3814 mp->tx_fifo_errors++;
3815 if (val & XTXMAC_STATUS_TXMAC_OFLOW)
3816 mp->tx_overflow_errors++;
3817 if (val & XTXMAC_STATUS_MAX_PSIZE_ERR)
3818 mp->tx_max_pkt_size_errors++;
3819 if (val & XTXMAC_STATUS_TXMAC_UFLOW)
3820 mp->tx_underflow_errors++;
3821
3822 val = nr64_mac(XRXMAC_STATUS);
3823 if (val & XRXMAC_STATUS_LCL_FLT_STATUS)
3824 mp->rx_local_faults++;
3825 if (val & XRXMAC_STATUS_RFLT_DET)
3826 mp->rx_remote_faults++;
3827 if (val & XRXMAC_STATUS_LFLT_CNT_EXP)
3828 mp->rx_link_faults += LINK_FAULT_CNT_COUNT;
3829 if (val & XRXMAC_STATUS_ALIGNERR_CNT_EXP)
3830 mp->rx_align_errors += RXMAC_ALIGN_ERR_CNT_COUNT;
3831 if (val & XRXMAC_STATUS_RXFRAG_CNT_EXP)
3832 mp->rx_frags += RXMAC_FRAG_CNT_COUNT;
3833 if (val & XRXMAC_STATUS_RXMULTF_CNT_EXP)
3834 mp->rx_mcasts += RXMAC_MC_FRM_CNT_COUNT;
3835 if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
3836 mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
3837 if (val & XRXMAC_STATUS_RXBCAST_CNT_EXP)
3838 mp->rx_bcasts += RXMAC_BC_FRM_CNT_COUNT;
3839 if (val & XRXMAC_STATUS_RXHIST1_CNT_EXP)
3840 mp->rx_hist_cnt1 += RXMAC_HIST_CNT1_COUNT;
3841 if (val & XRXMAC_STATUS_RXHIST2_CNT_EXP)
3842 mp->rx_hist_cnt2 += RXMAC_HIST_CNT2_COUNT;
3843 if (val & XRXMAC_STATUS_RXHIST3_CNT_EXP)
3844 mp->rx_hist_cnt3 += RXMAC_HIST_CNT3_COUNT;
3845 if (val & XRXMAC_STATUS_RXHIST4_CNT_EXP)
3846 mp->rx_hist_cnt4 += RXMAC_HIST_CNT4_COUNT;
3847 if (val & XRXMAC_STATUS_RXHIST5_CNT_EXP)
3848 mp->rx_hist_cnt5 += RXMAC_HIST_CNT5_COUNT;
3849 if (val & XRXMAC_STATUS_RXHIST6_CNT_EXP)
3850 mp->rx_hist_cnt6 += RXMAC_HIST_CNT6_COUNT;
3851 if (val & XRXMAC_STATUS_RXHIST7_CNT_EXP)
3852 mp->rx_hist_cnt7 += RXMAC_HIST_CNT7_COUNT;
3853 if (val & XRXMAC_STAT_MSK_RXOCTET_CNT_EXP)
3854 mp->rx_octets += RXMAC_BT_CNT_COUNT;
3855 if (val & XRXMAC_STATUS_CVIOLERR_CNT_EXP)
3856 mp->rx_code_violations += RXMAC_CD_VIO_CNT_COUNT;
3857 if (val & XRXMAC_STATUS_LENERR_CNT_EXP)
3858 mp->rx_len_errors += RXMAC_MPSZER_CNT_COUNT;
3859 if (val & XRXMAC_STATUS_CRCERR_CNT_EXP)
3860 mp->rx_crc_errors += RXMAC_CRC_ER_CNT_COUNT;
3861 if (val & XRXMAC_STATUS_RXUFLOW)
3862 mp->rx_underflows++;
3863 if (val & XRXMAC_STATUS_RXOFLOW)
3864 mp->rx_overflows++;
3865
3866 val = nr64_mac(XMAC_FC_STAT);
3867 if (val & XMAC_FC_STAT_TX_MAC_NPAUSE)
3868 mp->pause_off_state++;
3869 if (val & XMAC_FC_STAT_TX_MAC_PAUSE)
3870 mp->pause_on_state++;
3871 if (val & XMAC_FC_STAT_RX_MAC_RPAUSE)
3872 mp->pause_received++;
3873}
3874
3875static void niu_bmac_interrupt(struct niu *np)
3876{
3877 struct niu_bmac_stats *mp = &np->mac_stats.bmac;
3878 u64 val;
3879
3880 val = nr64_mac(BTXMAC_STATUS);
3881 if (val & BTXMAC_STATUS_UNDERRUN)
3882 mp->tx_underflow_errors++;
3883 if (val & BTXMAC_STATUS_MAX_PKT_ERR)
3884 mp->tx_max_pkt_size_errors++;
3885 if (val & BTXMAC_STATUS_BYTE_CNT_EXP)
3886 mp->tx_bytes += BTXMAC_BYTE_CNT_COUNT;
3887 if (val & BTXMAC_STATUS_FRAME_CNT_EXP)
3888 mp->tx_frames += BTXMAC_FRM_CNT_COUNT;
3889
3890 val = nr64_mac(BRXMAC_STATUS);
3891 if (val & BRXMAC_STATUS_OVERFLOW)
3892 mp->rx_overflows++;
3893 if (val & BRXMAC_STATUS_FRAME_CNT_EXP)
3894 mp->rx_frames += BRXMAC_FRAME_CNT_COUNT;
3895 if (val & BRXMAC_STATUS_ALIGN_ERR_EXP)
3896 mp->rx_align_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
3897 if (val & BRXMAC_STATUS_CRC_ERR_EXP)
3898 mp->rx_crc_errors += BRXMAC_ALIGN_ERR_CNT_COUNT;
3899 if (val & BRXMAC_STATUS_LEN_ERR_EXP)
3900 mp->rx_len_errors += BRXMAC_CODE_VIOL_ERR_CNT_COUNT;
3901
3902 val = nr64_mac(BMAC_CTRL_STATUS);
3903 if (val & BMAC_CTRL_STATUS_NOPAUSE)
3904 mp->pause_off_state++;
3905 if (val & BMAC_CTRL_STATUS_PAUSE)
3906 mp->pause_on_state++;
3907 if (val & BMAC_CTRL_STATUS_PAUSE_RECV)
3908 mp->pause_received++;
3909}
3910
3911static int niu_mac_interrupt(struct niu *np)
3912{
3913 if (np->flags & NIU_FLAGS_XMAC)
3914 niu_xmac_interrupt(np);
3915 else
3916 niu_bmac_interrupt(np);
3917
3918 return 0;
3919}
3920
3921static void niu_log_device_error(struct niu *np, u64 stat)
3922{
3923 dev_err(np->device, PFX "%s: Core device errors ( ",
3924 np->dev->name);
3925
3926 if (stat & SYS_ERR_MASK_META2)
3927 printk("META2 ");
3928 if (stat & SYS_ERR_MASK_META1)
3929 printk("META1 ");
3930 if (stat & SYS_ERR_MASK_PEU)
3931 printk("PEU ");
3932 if (stat & SYS_ERR_MASK_TXC)
3933 printk("TXC ");
3934 if (stat & SYS_ERR_MASK_RDMC)
3935 printk("RDMC ");
3936 if (stat & SYS_ERR_MASK_TDMC)
3937 printk("TDMC ");
3938 if (stat & SYS_ERR_MASK_ZCP)
3939 printk("ZCP ");
3940 if (stat & SYS_ERR_MASK_FFLP)
3941 printk("FFLP ");
3942 if (stat & SYS_ERR_MASK_IPP)
3943 printk("IPP ");
3944 if (stat & SYS_ERR_MASK_MAC)
3945 printk("MAC ");
3946 if (stat & SYS_ERR_MASK_SMX)
3947 printk("SMX ");
3948
3949 printk(")\n");
3950}
3951
3952static int niu_device_error(struct niu *np)
3953{
3954 u64 stat = nr64(SYS_ERR_STAT);
3955
3956 dev_err(np->device, PFX "%s: Core device error, stat[%llx]\n",
3957 np->dev->name, (unsigned long long) stat);
3958
3959 niu_log_device_error(np, stat);
3960
3961 return -ENODEV;
3962}
3963
Matheos Worku406f3532008-01-04 23:48:26 -08003964static int niu_slowpath_interrupt(struct niu *np, struct niu_ldg *lp,
3965 u64 v0, u64 v1, u64 v2)
David S. Millera3138df2007-10-09 01:54:01 -07003966{
Matheos Worku406f3532008-01-04 23:48:26 -08003967
David S. Millera3138df2007-10-09 01:54:01 -07003968 int i, err = 0;
3969
Matheos Worku406f3532008-01-04 23:48:26 -08003970 lp->v0 = v0;
3971 lp->v1 = v1;
3972 lp->v2 = v2;
3973
David S. Millera3138df2007-10-09 01:54:01 -07003974 if (v1 & 0x00000000ffffffffULL) {
3975 u32 rx_vec = (v1 & 0xffffffff);
3976
3977 for (i = 0; i < np->num_rx_rings; i++) {
3978 struct rx_ring_info *rp = &np->rx_rings[i];
3979
3980 if (rx_vec & (1 << rp->rx_channel)) {
3981 int r = niu_rx_error(np, rp);
Matheos Worku406f3532008-01-04 23:48:26 -08003982 if (r) {
David S. Millera3138df2007-10-09 01:54:01 -07003983 err = r;
Matheos Worku406f3532008-01-04 23:48:26 -08003984 } else {
3985 if (!v0)
3986 nw64(RX_DMA_CTL_STAT(rp->rx_channel),
3987 RX_DMA_CTL_STAT_MEX);
3988 }
David S. Millera3138df2007-10-09 01:54:01 -07003989 }
3990 }
3991 }
3992 if (v1 & 0x7fffffff00000000ULL) {
3993 u32 tx_vec = (v1 >> 32) & 0x7fffffff;
3994
3995 for (i = 0; i < np->num_tx_rings; i++) {
3996 struct tx_ring_info *rp = &np->tx_rings[i];
3997
3998 if (tx_vec & (1 << rp->tx_channel)) {
3999 int r = niu_tx_error(np, rp);
4000 if (r)
4001 err = r;
4002 }
4003 }
4004 }
4005 if ((v0 | v1) & 0x8000000000000000ULL) {
4006 int r = niu_mif_interrupt(np);
4007 if (r)
4008 err = r;
4009 }
4010 if (v2) {
4011 if (v2 & 0x01ef) {
4012 int r = niu_mac_interrupt(np);
4013 if (r)
4014 err = r;
4015 }
4016 if (v2 & 0x0210) {
4017 int r = niu_device_error(np);
4018 if (r)
4019 err = r;
4020 }
4021 }
4022
4023 if (err)
4024 niu_enable_interrupts(np, 0);
4025
Matheos Worku406f3532008-01-04 23:48:26 -08004026 return err;
David S. Millera3138df2007-10-09 01:54:01 -07004027}
4028
4029static void niu_rxchan_intr(struct niu *np, struct rx_ring_info *rp,
4030 int ldn)
4031{
4032 struct rxdma_mailbox *mbox = rp->mbox;
4033 u64 stat_write, stat = le64_to_cpup(&mbox->rx_dma_ctl_stat);
4034
4035 stat_write = (RX_DMA_CTL_STAT_RCRTHRES |
4036 RX_DMA_CTL_STAT_RCRTO);
4037 nw64(RX_DMA_CTL_STAT(rp->rx_channel), stat_write);
4038
4039 niudbg(INTR, "%s: rxchan_intr stat[%llx]\n",
4040 np->dev->name, (unsigned long long) stat);
4041}
4042
4043static void niu_txchan_intr(struct niu *np, struct tx_ring_info *rp,
4044 int ldn)
4045{
4046 rp->tx_cs = nr64(TX_CS(rp->tx_channel));
4047
4048 niudbg(INTR, "%s: txchan_intr cs[%llx]\n",
4049 np->dev->name, (unsigned long long) rp->tx_cs);
4050}
4051
4052static void __niu_fastpath_interrupt(struct niu *np, int ldg, u64 v0)
4053{
4054 struct niu_parent *parent = np->parent;
4055 u32 rx_vec, tx_vec;
4056 int i;
4057
4058 tx_vec = (v0 >> 32);
4059 rx_vec = (v0 & 0xffffffff);
4060
4061 for (i = 0; i < np->num_rx_rings; i++) {
4062 struct rx_ring_info *rp = &np->rx_rings[i];
4063 int ldn = LDN_RXDMA(rp->rx_channel);
4064
4065 if (parent->ldg_map[ldn] != ldg)
4066 continue;
4067
4068 nw64(LD_IM0(ldn), LD_IM0_MASK);
4069 if (rx_vec & (1 << rp->rx_channel))
4070 niu_rxchan_intr(np, rp, ldn);
4071 }
4072
4073 for (i = 0; i < np->num_tx_rings; i++) {
4074 struct tx_ring_info *rp = &np->tx_rings[i];
4075 int ldn = LDN_TXDMA(rp->tx_channel);
4076
4077 if (parent->ldg_map[ldn] != ldg)
4078 continue;
4079
4080 nw64(LD_IM0(ldn), LD_IM0_MASK);
4081 if (tx_vec & (1 << rp->tx_channel))
4082 niu_txchan_intr(np, rp, ldn);
4083 }
4084}
4085
4086static void niu_schedule_napi(struct niu *np, struct niu_ldg *lp,
4087 u64 v0, u64 v1, u64 v2)
4088{
4089 if (likely(netif_rx_schedule_prep(np->dev, &lp->napi))) {
4090 lp->v0 = v0;
4091 lp->v1 = v1;
4092 lp->v2 = v2;
4093 __niu_fastpath_interrupt(np, lp->ldg_num, v0);
4094 __netif_rx_schedule(np->dev, &lp->napi);
4095 }
4096}
4097
4098static irqreturn_t niu_interrupt(int irq, void *dev_id)
4099{
4100 struct niu_ldg *lp = dev_id;
4101 struct niu *np = lp->np;
4102 int ldg = lp->ldg_num;
4103 unsigned long flags;
4104 u64 v0, v1, v2;
4105
4106 if (netif_msg_intr(np))
4107 printk(KERN_DEBUG PFX "niu_interrupt() ldg[%p](%d) ",
4108 lp, ldg);
4109
4110 spin_lock_irqsave(&np->lock, flags);
4111
4112 v0 = nr64(LDSV0(ldg));
4113 v1 = nr64(LDSV1(ldg));
4114 v2 = nr64(LDSV2(ldg));
4115
4116 if (netif_msg_intr(np))
4117 printk("v0[%llx] v1[%llx] v2[%llx]\n",
4118 (unsigned long long) v0,
4119 (unsigned long long) v1,
4120 (unsigned long long) v2);
4121
4122 if (unlikely(!v0 && !v1 && !v2)) {
4123 spin_unlock_irqrestore(&np->lock, flags);
4124 return IRQ_NONE;
4125 }
4126
4127 if (unlikely((v0 & ((u64)1 << LDN_MIF)) || v1 || v2)) {
Matheos Worku406f3532008-01-04 23:48:26 -08004128 int err = niu_slowpath_interrupt(np, lp, v0, v1, v2);
David S. Millera3138df2007-10-09 01:54:01 -07004129 if (err)
4130 goto out;
4131 }
4132 if (likely(v0 & ~((u64)1 << LDN_MIF)))
4133 niu_schedule_napi(np, lp, v0, v1, v2);
4134 else
4135 niu_ldg_rearm(np, lp, 1);
4136out:
4137 spin_unlock_irqrestore(&np->lock, flags);
4138
4139 return IRQ_HANDLED;
4140}
4141
4142static void niu_free_rx_ring_info(struct niu *np, struct rx_ring_info *rp)
4143{
4144 if (rp->mbox) {
4145 np->ops->free_coherent(np->device,
4146 sizeof(struct rxdma_mailbox),
4147 rp->mbox, rp->mbox_dma);
4148 rp->mbox = NULL;
4149 }
4150 if (rp->rcr) {
4151 np->ops->free_coherent(np->device,
4152 MAX_RCR_RING_SIZE * sizeof(__le64),
4153 rp->rcr, rp->rcr_dma);
4154 rp->rcr = NULL;
4155 rp->rcr_table_size = 0;
4156 rp->rcr_index = 0;
4157 }
4158 if (rp->rbr) {
4159 niu_rbr_free(np, rp);
4160
4161 np->ops->free_coherent(np->device,
4162 MAX_RBR_RING_SIZE * sizeof(__le32),
4163 rp->rbr, rp->rbr_dma);
4164 rp->rbr = NULL;
4165 rp->rbr_table_size = 0;
4166 rp->rbr_index = 0;
4167 }
4168 kfree(rp->rxhash);
4169 rp->rxhash = NULL;
4170}
4171
4172static void niu_free_tx_ring_info(struct niu *np, struct tx_ring_info *rp)
4173{
4174 if (rp->mbox) {
4175 np->ops->free_coherent(np->device,
4176 sizeof(struct txdma_mailbox),
4177 rp->mbox, rp->mbox_dma);
4178 rp->mbox = NULL;
4179 }
4180 if (rp->descr) {
4181 int i;
4182
4183 for (i = 0; i < MAX_TX_RING_SIZE; i++) {
4184 if (rp->tx_buffs[i].skb)
4185 (void) release_tx_packet(np, rp, i);
4186 }
4187
4188 np->ops->free_coherent(np->device,
4189 MAX_TX_RING_SIZE * sizeof(__le64),
4190 rp->descr, rp->descr_dma);
4191 rp->descr = NULL;
4192 rp->pending = 0;
4193 rp->prod = 0;
4194 rp->cons = 0;
4195 rp->wrap_bit = 0;
4196 }
4197}
4198
4199static void niu_free_channels(struct niu *np)
4200{
4201 int i;
4202
4203 if (np->rx_rings) {
4204 for (i = 0; i < np->num_rx_rings; i++) {
4205 struct rx_ring_info *rp = &np->rx_rings[i];
4206
4207 niu_free_rx_ring_info(np, rp);
4208 }
4209 kfree(np->rx_rings);
4210 np->rx_rings = NULL;
4211 np->num_rx_rings = 0;
4212 }
4213
4214 if (np->tx_rings) {
4215 for (i = 0; i < np->num_tx_rings; i++) {
4216 struct tx_ring_info *rp = &np->tx_rings[i];
4217
4218 niu_free_tx_ring_info(np, rp);
4219 }
4220 kfree(np->tx_rings);
4221 np->tx_rings = NULL;
4222 np->num_tx_rings = 0;
4223 }
4224}
4225
4226static int niu_alloc_rx_ring_info(struct niu *np,
4227 struct rx_ring_info *rp)
4228{
4229 BUILD_BUG_ON(sizeof(struct rxdma_mailbox) != 64);
4230
4231 rp->rxhash = kzalloc(MAX_RBR_RING_SIZE * sizeof(struct page *),
4232 GFP_KERNEL);
4233 if (!rp->rxhash)
4234 return -ENOMEM;
4235
4236 rp->mbox = np->ops->alloc_coherent(np->device,
4237 sizeof(struct rxdma_mailbox),
4238 &rp->mbox_dma, GFP_KERNEL);
4239 if (!rp->mbox)
4240 return -ENOMEM;
4241 if ((unsigned long)rp->mbox & (64UL - 1)) {
4242 dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
4243 "RXDMA mailbox %p\n", np->dev->name, rp->mbox);
4244 return -EINVAL;
4245 }
4246
4247 rp->rcr = np->ops->alloc_coherent(np->device,
4248 MAX_RCR_RING_SIZE * sizeof(__le64),
4249 &rp->rcr_dma, GFP_KERNEL);
4250 if (!rp->rcr)
4251 return -ENOMEM;
4252 if ((unsigned long)rp->rcr & (64UL - 1)) {
4253 dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
4254 "RXDMA RCR table %p\n", np->dev->name, rp->rcr);
4255 return -EINVAL;
4256 }
4257 rp->rcr_table_size = MAX_RCR_RING_SIZE;
4258 rp->rcr_index = 0;
4259
4260 rp->rbr = np->ops->alloc_coherent(np->device,
4261 MAX_RBR_RING_SIZE * sizeof(__le32),
4262 &rp->rbr_dma, GFP_KERNEL);
4263 if (!rp->rbr)
4264 return -ENOMEM;
4265 if ((unsigned long)rp->rbr & (64UL - 1)) {
4266 dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
4267 "RXDMA RBR table %p\n", np->dev->name, rp->rbr);
4268 return -EINVAL;
4269 }
4270 rp->rbr_table_size = MAX_RBR_RING_SIZE;
4271 rp->rbr_index = 0;
4272 rp->rbr_pending = 0;
4273
4274 return 0;
4275}
4276
4277static void niu_set_max_burst(struct niu *np, struct tx_ring_info *rp)
4278{
4279 int mtu = np->dev->mtu;
4280
4281 /* These values are recommended by the HW designers for fair
4282 * utilization of DRR amongst the rings.
4283 */
4284 rp->max_burst = mtu + 32;
4285 if (rp->max_burst > 4096)
4286 rp->max_burst = 4096;
4287}
4288
4289static int niu_alloc_tx_ring_info(struct niu *np,
4290 struct tx_ring_info *rp)
4291{
4292 BUILD_BUG_ON(sizeof(struct txdma_mailbox) != 64);
4293
4294 rp->mbox = np->ops->alloc_coherent(np->device,
4295 sizeof(struct txdma_mailbox),
4296 &rp->mbox_dma, GFP_KERNEL);
4297 if (!rp->mbox)
4298 return -ENOMEM;
4299 if ((unsigned long)rp->mbox & (64UL - 1)) {
4300 dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
4301 "TXDMA mailbox %p\n", np->dev->name, rp->mbox);
4302 return -EINVAL;
4303 }
4304
4305 rp->descr = np->ops->alloc_coherent(np->device,
4306 MAX_TX_RING_SIZE * sizeof(__le64),
4307 &rp->descr_dma, GFP_KERNEL);
4308 if (!rp->descr)
4309 return -ENOMEM;
4310 if ((unsigned long)rp->descr & (64UL - 1)) {
4311 dev_err(np->device, PFX "%s: Coherent alloc gives misaligned "
4312 "TXDMA descr table %p\n", np->dev->name, rp->descr);
4313 return -EINVAL;
4314 }
4315
4316 rp->pending = MAX_TX_RING_SIZE;
4317 rp->prod = 0;
4318 rp->cons = 0;
4319 rp->wrap_bit = 0;
4320
4321 /* XXX make these configurable... XXX */
4322 rp->mark_freq = rp->pending / 4;
4323
4324 niu_set_max_burst(np, rp);
4325
4326 return 0;
4327}
4328
4329static void niu_size_rbr(struct niu *np, struct rx_ring_info *rp)
4330{
Olof Johansson81429972007-10-21 16:32:58 -07004331 u16 bss;
David S. Millera3138df2007-10-09 01:54:01 -07004332
Olof Johansson81429972007-10-21 16:32:58 -07004333 bss = min(PAGE_SHIFT, 15);
David S. Millera3138df2007-10-09 01:54:01 -07004334
Olof Johansson81429972007-10-21 16:32:58 -07004335 rp->rbr_block_size = 1 << bss;
4336 rp->rbr_blocks_per_page = 1 << (PAGE_SHIFT-bss);
David S. Millera3138df2007-10-09 01:54:01 -07004337
4338 rp->rbr_sizes[0] = 256;
4339 rp->rbr_sizes[1] = 1024;
4340 if (np->dev->mtu > ETH_DATA_LEN) {
4341 switch (PAGE_SIZE) {
4342 case 4 * 1024:
4343 rp->rbr_sizes[2] = 4096;
4344 break;
4345
4346 default:
4347 rp->rbr_sizes[2] = 8192;
4348 break;
4349 }
4350 } else {
4351 rp->rbr_sizes[2] = 2048;
4352 }
4353 rp->rbr_sizes[3] = rp->rbr_block_size;
4354}
4355
4356static int niu_alloc_channels(struct niu *np)
4357{
4358 struct niu_parent *parent = np->parent;
4359 int first_rx_channel, first_tx_channel;
4360 int i, port, err;
4361
4362 port = np->port;
4363 first_rx_channel = first_tx_channel = 0;
4364 for (i = 0; i < port; i++) {
4365 first_rx_channel += parent->rxchan_per_port[i];
4366 first_tx_channel += parent->txchan_per_port[i];
4367 }
4368
4369 np->num_rx_rings = parent->rxchan_per_port[port];
4370 np->num_tx_rings = parent->txchan_per_port[port];
4371
David S. Millerb4c21632008-07-15 03:48:19 -07004372 np->dev->real_num_tx_queues = np->num_tx_rings;
4373
David S. Millera3138df2007-10-09 01:54:01 -07004374 np->rx_rings = kzalloc(np->num_rx_rings * sizeof(struct rx_ring_info),
4375 GFP_KERNEL);
4376 err = -ENOMEM;
4377 if (!np->rx_rings)
4378 goto out_err;
4379
4380 for (i = 0; i < np->num_rx_rings; i++) {
4381 struct rx_ring_info *rp = &np->rx_rings[i];
4382
4383 rp->np = np;
4384 rp->rx_channel = first_rx_channel + i;
4385
4386 err = niu_alloc_rx_ring_info(np, rp);
4387 if (err)
4388 goto out_err;
4389
4390 niu_size_rbr(np, rp);
4391
4392 /* XXX better defaults, configurable, etc... XXX */
4393 rp->nonsyn_window = 64;
4394 rp->nonsyn_threshold = rp->rcr_table_size - 64;
4395 rp->syn_window = 64;
4396 rp->syn_threshold = rp->rcr_table_size - 64;
4397 rp->rcr_pkt_threshold = 16;
4398 rp->rcr_timeout = 8;
4399 rp->rbr_kick_thresh = RBR_REFILL_MIN;
4400 if (rp->rbr_kick_thresh < rp->rbr_blocks_per_page)
4401 rp->rbr_kick_thresh = rp->rbr_blocks_per_page;
4402
4403 err = niu_rbr_fill(np, rp, GFP_KERNEL);
4404 if (err)
4405 return err;
4406 }
4407
4408 np->tx_rings = kzalloc(np->num_tx_rings * sizeof(struct tx_ring_info),
4409 GFP_KERNEL);
4410 err = -ENOMEM;
4411 if (!np->tx_rings)
4412 goto out_err;
4413
4414 for (i = 0; i < np->num_tx_rings; i++) {
4415 struct tx_ring_info *rp = &np->tx_rings[i];
4416
4417 rp->np = np;
4418 rp->tx_channel = first_tx_channel + i;
4419
4420 err = niu_alloc_tx_ring_info(np, rp);
4421 if (err)
4422 goto out_err;
4423 }
4424
4425 return 0;
4426
4427out_err:
4428 niu_free_channels(np);
4429 return err;
4430}
4431
4432static int niu_tx_cs_sng_poll(struct niu *np, int channel)
4433{
4434 int limit = 1000;
4435
4436 while (--limit > 0) {
4437 u64 val = nr64(TX_CS(channel));
4438 if (val & TX_CS_SNG_STATE)
4439 return 0;
4440 }
4441 return -ENODEV;
4442}
4443
4444static int niu_tx_channel_stop(struct niu *np, int channel)
4445{
4446 u64 val = nr64(TX_CS(channel));
4447
4448 val |= TX_CS_STOP_N_GO;
4449 nw64(TX_CS(channel), val);
4450
4451 return niu_tx_cs_sng_poll(np, channel);
4452}
4453
4454static int niu_tx_cs_reset_poll(struct niu *np, int channel)
4455{
4456 int limit = 1000;
4457
4458 while (--limit > 0) {
4459 u64 val = nr64(TX_CS(channel));
4460 if (!(val & TX_CS_RST))
4461 return 0;
4462 }
4463 return -ENODEV;
4464}
4465
4466static int niu_tx_channel_reset(struct niu *np, int channel)
4467{
4468 u64 val = nr64(TX_CS(channel));
4469 int err;
4470
4471 val |= TX_CS_RST;
4472 nw64(TX_CS(channel), val);
4473
4474 err = niu_tx_cs_reset_poll(np, channel);
4475 if (!err)
4476 nw64(TX_RING_KICK(channel), 0);
4477
4478 return err;
4479}
4480
4481static int niu_tx_channel_lpage_init(struct niu *np, int channel)
4482{
4483 u64 val;
4484
4485 nw64(TX_LOG_MASK1(channel), 0);
4486 nw64(TX_LOG_VAL1(channel), 0);
4487 nw64(TX_LOG_MASK2(channel), 0);
4488 nw64(TX_LOG_VAL2(channel), 0);
4489 nw64(TX_LOG_PAGE_RELO1(channel), 0);
4490 nw64(TX_LOG_PAGE_RELO2(channel), 0);
4491 nw64(TX_LOG_PAGE_HDL(channel), 0);
4492
4493 val = (u64)np->port << TX_LOG_PAGE_VLD_FUNC_SHIFT;
4494 val |= (TX_LOG_PAGE_VLD_PAGE0 | TX_LOG_PAGE_VLD_PAGE1);
4495 nw64(TX_LOG_PAGE_VLD(channel), val);
4496
4497 /* XXX TXDMA 32bit mode? XXX */
4498
4499 return 0;
4500}
4501
4502static void niu_txc_enable_port(struct niu *np, int on)
4503{
4504 unsigned long flags;
4505 u64 val, mask;
4506
4507 niu_lock_parent(np, flags);
4508 val = nr64(TXC_CONTROL);
4509 mask = (u64)1 << np->port;
4510 if (on) {
4511 val |= TXC_CONTROL_ENABLE | mask;
4512 } else {
4513 val &= ~mask;
4514 if ((val & ~TXC_CONTROL_ENABLE) == 0)
4515 val &= ~TXC_CONTROL_ENABLE;
4516 }
4517 nw64(TXC_CONTROL, val);
4518 niu_unlock_parent(np, flags);
4519}
4520
4521static void niu_txc_set_imask(struct niu *np, u64 imask)
4522{
4523 unsigned long flags;
4524 u64 val;
4525
4526 niu_lock_parent(np, flags);
4527 val = nr64(TXC_INT_MASK);
4528 val &= ~TXC_INT_MASK_VAL(np->port);
4529 val |= (imask << TXC_INT_MASK_VAL_SHIFT(np->port));
4530 niu_unlock_parent(np, flags);
4531}
4532
4533static void niu_txc_port_dma_enable(struct niu *np, int on)
4534{
4535 u64 val = 0;
4536
4537 if (on) {
4538 int i;
4539
4540 for (i = 0; i < np->num_tx_rings; i++)
4541 val |= (1 << np->tx_rings[i].tx_channel);
4542 }
4543 nw64(TXC_PORT_DMA(np->port), val);
4544}
4545
4546static int niu_init_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
4547{
4548 int err, channel = rp->tx_channel;
4549 u64 val, ring_len;
4550
4551 err = niu_tx_channel_stop(np, channel);
4552 if (err)
4553 return err;
4554
4555 err = niu_tx_channel_reset(np, channel);
4556 if (err)
4557 return err;
4558
4559 err = niu_tx_channel_lpage_init(np, channel);
4560 if (err)
4561 return err;
4562
4563 nw64(TXC_DMA_MAX(channel), rp->max_burst);
4564 nw64(TX_ENT_MSK(channel), 0);
4565
4566 if (rp->descr_dma & ~(TX_RNG_CFIG_STADDR_BASE |
4567 TX_RNG_CFIG_STADDR)) {
4568 dev_err(np->device, PFX "%s: TX ring channel %d "
4569 "DMA addr (%llx) is not aligned.\n",
4570 np->dev->name, channel,
4571 (unsigned long long) rp->descr_dma);
4572 return -EINVAL;
4573 }
4574
4575 /* The length field in TX_RNG_CFIG is measured in 64-byte
4576 * blocks. rp->pending is the number of TX descriptors in
4577 * our ring, 8 bytes each, thus we divide by 8 bytes more
4578 * to get the proper value the chip wants.
4579 */
4580 ring_len = (rp->pending / 8);
4581
4582 val = ((ring_len << TX_RNG_CFIG_LEN_SHIFT) |
4583 rp->descr_dma);
4584 nw64(TX_RNG_CFIG(channel), val);
4585
4586 if (((rp->mbox_dma >> 32) & ~TXDMA_MBH_MBADDR) ||
4587 ((u32)rp->mbox_dma & ~TXDMA_MBL_MBADDR)) {
4588 dev_err(np->device, PFX "%s: TX ring channel %d "
4589 "MBOX addr (%llx) is has illegal bits.\n",
4590 np->dev->name, channel,
4591 (unsigned long long) rp->mbox_dma);
4592 return -EINVAL;
4593 }
4594 nw64(TXDMA_MBH(channel), rp->mbox_dma >> 32);
4595 nw64(TXDMA_MBL(channel), rp->mbox_dma & TXDMA_MBL_MBADDR);
4596
4597 nw64(TX_CS(channel), 0);
4598
4599 rp->last_pkt_cnt = 0;
4600
4601 return 0;
4602}
4603
4604static void niu_init_rdc_groups(struct niu *np)
4605{
4606 struct niu_rdc_tables *tp = &np->parent->rdc_group_cfg[np->port];
4607 int i, first_table_num = tp->first_table_num;
4608
4609 for (i = 0; i < tp->num_tables; i++) {
4610 struct rdc_table *tbl = &tp->tables[i];
4611 int this_table = first_table_num + i;
4612 int slot;
4613
4614 for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++)
4615 nw64(RDC_TBL(this_table, slot),
4616 tbl->rxdma_channel[slot]);
4617 }
4618
4619 nw64(DEF_RDC(np->port), np->parent->rdc_default[np->port]);
4620}
4621
4622static void niu_init_drr_weight(struct niu *np)
4623{
4624 int type = phy_decode(np->parent->port_phy, np->port);
4625 u64 val;
4626
4627 switch (type) {
4628 case PORT_TYPE_10G:
4629 val = PT_DRR_WEIGHT_DEFAULT_10G;
4630 break;
4631
4632 case PORT_TYPE_1G:
4633 default:
4634 val = PT_DRR_WEIGHT_DEFAULT_1G;
4635 break;
4636 }
4637 nw64(PT_DRR_WT(np->port), val);
4638}
4639
4640static int niu_init_hostinfo(struct niu *np)
4641{
4642 struct niu_parent *parent = np->parent;
4643 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
4644 int i, err, num_alt = niu_num_alt_addr(np);
4645 int first_rdc_table = tp->first_table_num;
4646
4647 err = niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
4648 if (err)
4649 return err;
4650
4651 err = niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
4652 if (err)
4653 return err;
4654
4655 for (i = 0; i < num_alt; i++) {
4656 err = niu_set_alt_mac_rdc_table(np, i, first_rdc_table, 1);
4657 if (err)
4658 return err;
4659 }
4660
4661 return 0;
4662}
4663
4664static int niu_rx_channel_reset(struct niu *np, int channel)
4665{
4666 return niu_set_and_wait_clear(np, RXDMA_CFIG1(channel),
4667 RXDMA_CFIG1_RST, 1000, 10,
4668 "RXDMA_CFIG1");
4669}
4670
4671static int niu_rx_channel_lpage_init(struct niu *np, int channel)
4672{
4673 u64 val;
4674
4675 nw64(RX_LOG_MASK1(channel), 0);
4676 nw64(RX_LOG_VAL1(channel), 0);
4677 nw64(RX_LOG_MASK2(channel), 0);
4678 nw64(RX_LOG_VAL2(channel), 0);
4679 nw64(RX_LOG_PAGE_RELO1(channel), 0);
4680 nw64(RX_LOG_PAGE_RELO2(channel), 0);
4681 nw64(RX_LOG_PAGE_HDL(channel), 0);
4682
4683 val = (u64)np->port << RX_LOG_PAGE_VLD_FUNC_SHIFT;
4684 val |= (RX_LOG_PAGE_VLD_PAGE0 | RX_LOG_PAGE_VLD_PAGE1);
4685 nw64(RX_LOG_PAGE_VLD(channel), val);
4686
4687 return 0;
4688}
4689
4690static void niu_rx_channel_wred_init(struct niu *np, struct rx_ring_info *rp)
4691{
4692 u64 val;
4693
4694 val = (((u64)rp->nonsyn_window << RDC_RED_PARA_WIN_SHIFT) |
4695 ((u64)rp->nonsyn_threshold << RDC_RED_PARA_THRE_SHIFT) |
4696 ((u64)rp->syn_window << RDC_RED_PARA_WIN_SYN_SHIFT) |
4697 ((u64)rp->syn_threshold << RDC_RED_PARA_THRE_SYN_SHIFT));
4698 nw64(RDC_RED_PARA(rp->rx_channel), val);
4699}
4700
4701static int niu_compute_rbr_cfig_b(struct rx_ring_info *rp, u64 *ret)
4702{
4703 u64 val = 0;
4704
4705 switch (rp->rbr_block_size) {
4706 case 4 * 1024:
4707 val |= (RBR_BLKSIZE_4K << RBR_CFIG_B_BLKSIZE_SHIFT);
4708 break;
4709 case 8 * 1024:
4710 val |= (RBR_BLKSIZE_8K << RBR_CFIG_B_BLKSIZE_SHIFT);
4711 break;
4712 case 16 * 1024:
4713 val |= (RBR_BLKSIZE_16K << RBR_CFIG_B_BLKSIZE_SHIFT);
4714 break;
4715 case 32 * 1024:
4716 val |= (RBR_BLKSIZE_32K << RBR_CFIG_B_BLKSIZE_SHIFT);
4717 break;
4718 default:
4719 return -EINVAL;
4720 }
4721 val |= RBR_CFIG_B_VLD2;
4722 switch (rp->rbr_sizes[2]) {
4723 case 2 * 1024:
4724 val |= (RBR_BUFSZ2_2K << RBR_CFIG_B_BUFSZ2_SHIFT);
4725 break;
4726 case 4 * 1024:
4727 val |= (RBR_BUFSZ2_4K << RBR_CFIG_B_BUFSZ2_SHIFT);
4728 break;
4729 case 8 * 1024:
4730 val |= (RBR_BUFSZ2_8K << RBR_CFIG_B_BUFSZ2_SHIFT);
4731 break;
4732 case 16 * 1024:
4733 val |= (RBR_BUFSZ2_16K << RBR_CFIG_B_BUFSZ2_SHIFT);
4734 break;
4735
4736 default:
4737 return -EINVAL;
4738 }
4739 val |= RBR_CFIG_B_VLD1;
4740 switch (rp->rbr_sizes[1]) {
4741 case 1 * 1024:
4742 val |= (RBR_BUFSZ1_1K << RBR_CFIG_B_BUFSZ1_SHIFT);
4743 break;
4744 case 2 * 1024:
4745 val |= (RBR_BUFSZ1_2K << RBR_CFIG_B_BUFSZ1_SHIFT);
4746 break;
4747 case 4 * 1024:
4748 val |= (RBR_BUFSZ1_4K << RBR_CFIG_B_BUFSZ1_SHIFT);
4749 break;
4750 case 8 * 1024:
4751 val |= (RBR_BUFSZ1_8K << RBR_CFIG_B_BUFSZ1_SHIFT);
4752 break;
4753
4754 default:
4755 return -EINVAL;
4756 }
4757 val |= RBR_CFIG_B_VLD0;
4758 switch (rp->rbr_sizes[0]) {
4759 case 256:
4760 val |= (RBR_BUFSZ0_256 << RBR_CFIG_B_BUFSZ0_SHIFT);
4761 break;
4762 case 512:
4763 val |= (RBR_BUFSZ0_512 << RBR_CFIG_B_BUFSZ0_SHIFT);
4764 break;
4765 case 1 * 1024:
4766 val |= (RBR_BUFSZ0_1K << RBR_CFIG_B_BUFSZ0_SHIFT);
4767 break;
4768 case 2 * 1024:
4769 val |= (RBR_BUFSZ0_2K << RBR_CFIG_B_BUFSZ0_SHIFT);
4770 break;
4771
4772 default:
4773 return -EINVAL;
4774 }
4775
4776 *ret = val;
4777 return 0;
4778}
4779
4780static int niu_enable_rx_channel(struct niu *np, int channel, int on)
4781{
4782 u64 val = nr64(RXDMA_CFIG1(channel));
4783 int limit;
4784
4785 if (on)
4786 val |= RXDMA_CFIG1_EN;
4787 else
4788 val &= ~RXDMA_CFIG1_EN;
4789 nw64(RXDMA_CFIG1(channel), val);
4790
4791 limit = 1000;
4792 while (--limit > 0) {
4793 if (nr64(RXDMA_CFIG1(channel)) & RXDMA_CFIG1_QST)
4794 break;
4795 udelay(10);
4796 }
4797 if (limit <= 0)
4798 return -ENODEV;
4799 return 0;
4800}
4801
4802static int niu_init_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
4803{
4804 int err, channel = rp->rx_channel;
4805 u64 val;
4806
4807 err = niu_rx_channel_reset(np, channel);
4808 if (err)
4809 return err;
4810
4811 err = niu_rx_channel_lpage_init(np, channel);
4812 if (err)
4813 return err;
4814
4815 niu_rx_channel_wred_init(np, rp);
4816
4817 nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_RBR_EMPTY);
4818 nw64(RX_DMA_CTL_STAT(channel),
4819 (RX_DMA_CTL_STAT_MEX |
4820 RX_DMA_CTL_STAT_RCRTHRES |
4821 RX_DMA_CTL_STAT_RCRTO |
4822 RX_DMA_CTL_STAT_RBR_EMPTY));
4823 nw64(RXDMA_CFIG1(channel), rp->mbox_dma >> 32);
4824 nw64(RXDMA_CFIG2(channel), (rp->mbox_dma & 0x00000000ffffffc0));
4825 nw64(RBR_CFIG_A(channel),
4826 ((u64)rp->rbr_table_size << RBR_CFIG_A_LEN_SHIFT) |
4827 (rp->rbr_dma & (RBR_CFIG_A_STADDR_BASE | RBR_CFIG_A_STADDR)));
4828 err = niu_compute_rbr_cfig_b(rp, &val);
4829 if (err)
4830 return err;
4831 nw64(RBR_CFIG_B(channel), val);
4832 nw64(RCRCFIG_A(channel),
4833 ((u64)rp->rcr_table_size << RCRCFIG_A_LEN_SHIFT) |
4834 (rp->rcr_dma & (RCRCFIG_A_STADDR_BASE | RCRCFIG_A_STADDR)));
4835 nw64(RCRCFIG_B(channel),
4836 ((u64)rp->rcr_pkt_threshold << RCRCFIG_B_PTHRES_SHIFT) |
4837 RCRCFIG_B_ENTOUT |
4838 ((u64)rp->rcr_timeout << RCRCFIG_B_TIMEOUT_SHIFT));
4839
4840 err = niu_enable_rx_channel(np, channel, 1);
4841 if (err)
4842 return err;
4843
4844 nw64(RBR_KICK(channel), rp->rbr_index);
4845
4846 val = nr64(RX_DMA_CTL_STAT(channel));
4847 val |= RX_DMA_CTL_STAT_RBR_EMPTY;
4848 nw64(RX_DMA_CTL_STAT(channel), val);
4849
4850 return 0;
4851}
4852
4853static int niu_init_rx_channels(struct niu *np)
4854{
4855 unsigned long flags;
4856 u64 seed = jiffies_64;
4857 int err, i;
4858
4859 niu_lock_parent(np, flags);
4860 nw64(RX_DMA_CK_DIV, np->parent->rxdma_clock_divider);
4861 nw64(RED_RAN_INIT, RED_RAN_INIT_OPMODE | (seed & RED_RAN_INIT_VAL));
4862 niu_unlock_parent(np, flags);
4863
4864 /* XXX RXDMA 32bit mode? XXX */
4865
4866 niu_init_rdc_groups(np);
4867 niu_init_drr_weight(np);
4868
4869 err = niu_init_hostinfo(np);
4870 if (err)
4871 return err;
4872
4873 for (i = 0; i < np->num_rx_rings; i++) {
4874 struct rx_ring_info *rp = &np->rx_rings[i];
4875
4876 err = niu_init_one_rx_channel(np, rp);
4877 if (err)
4878 return err;
4879 }
4880
4881 return 0;
4882}
4883
4884static int niu_set_ip_frag_rule(struct niu *np)
4885{
4886 struct niu_parent *parent = np->parent;
4887 struct niu_classifier *cp = &np->clas;
4888 struct niu_tcam_entry *tp;
4889 int index, err;
4890
4891 /* XXX fix this allocation scheme XXX */
4892 index = cp->tcam_index;
4893 tp = &parent->tcam[index];
4894
4895 /* Note that the noport bit is the same in both ipv4 and
4896 * ipv6 format TCAM entries.
4897 */
4898 memset(tp, 0, sizeof(*tp));
4899 tp->key[1] = TCAM_V4KEY1_NOPORT;
4900 tp->key_mask[1] = TCAM_V4KEY1_NOPORT;
4901 tp->assoc_data = (TCAM_ASSOCDATA_TRES_USE_OFFSET |
4902 ((u64)0 << TCAM_ASSOCDATA_OFFSET_SHIFT));
4903 err = tcam_write(np, index, tp->key, tp->key_mask);
4904 if (err)
4905 return err;
4906 err = tcam_assoc_write(np, index, tp->assoc_data);
4907 if (err)
4908 return err;
4909
4910 return 0;
4911}
4912
4913static int niu_init_classifier_hw(struct niu *np)
4914{
4915 struct niu_parent *parent = np->parent;
4916 struct niu_classifier *cp = &np->clas;
4917 int i, err;
4918
4919 nw64(H1POLY, cp->h1_init);
4920 nw64(H2POLY, cp->h2_init);
4921
4922 err = niu_init_hostinfo(np);
4923 if (err)
4924 return err;
4925
4926 for (i = 0; i < ENET_VLAN_TBL_NUM_ENTRIES; i++) {
4927 struct niu_vlan_rdc *vp = &cp->vlan_mappings[i];
4928
4929 vlan_tbl_write(np, i, np->port,
4930 vp->vlan_pref, vp->rdc_num);
4931 }
4932
4933 for (i = 0; i < cp->num_alt_mac_mappings; i++) {
4934 struct niu_altmac_rdc *ap = &cp->alt_mac_mappings[i];
4935
4936 err = niu_set_alt_mac_rdc_table(np, ap->alt_mac_num,
4937 ap->rdc_num, ap->mac_pref);
4938 if (err)
4939 return err;
4940 }
4941
4942 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
4943 int index = i - CLASS_CODE_USER_PROG1;
4944
4945 err = niu_set_tcam_key(np, i, parent->tcam_key[index]);
4946 if (err)
4947 return err;
4948 err = niu_set_flow_key(np, i, parent->flow_key[index]);
4949 if (err)
4950 return err;
4951 }
4952
4953 err = niu_set_ip_frag_rule(np);
4954 if (err)
4955 return err;
4956
4957 tcam_enable(np, 1);
4958
4959 return 0;
4960}
4961
4962static int niu_zcp_write(struct niu *np, int index, u64 *data)
4963{
4964 nw64(ZCP_RAM_DATA0, data[0]);
4965 nw64(ZCP_RAM_DATA1, data[1]);
4966 nw64(ZCP_RAM_DATA2, data[2]);
4967 nw64(ZCP_RAM_DATA3, data[3]);
4968 nw64(ZCP_RAM_DATA4, data[4]);
4969 nw64(ZCP_RAM_BE, ZCP_RAM_BE_VAL);
4970 nw64(ZCP_RAM_ACC,
4971 (ZCP_RAM_ACC_WRITE |
4972 (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
4973 (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
4974
4975 return niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
4976 1000, 100);
4977}
4978
4979static int niu_zcp_read(struct niu *np, int index, u64 *data)
4980{
4981 int err;
4982
4983 err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
4984 1000, 100);
4985 if (err) {
4986 dev_err(np->device, PFX "%s: ZCP read busy won't clear, "
4987 "ZCP_RAM_ACC[%llx]\n", np->dev->name,
4988 (unsigned long long) nr64(ZCP_RAM_ACC));
4989 return err;
4990 }
4991
4992 nw64(ZCP_RAM_ACC,
4993 (ZCP_RAM_ACC_READ |
4994 (0 << ZCP_RAM_ACC_ZFCID_SHIFT) |
4995 (ZCP_RAM_SEL_CFIFO(np->port) << ZCP_RAM_ACC_RAM_SEL_SHIFT)));
4996
4997 err = niu_wait_bits_clear(np, ZCP_RAM_ACC, ZCP_RAM_ACC_BUSY,
4998 1000, 100);
4999 if (err) {
5000 dev_err(np->device, PFX "%s: ZCP read busy2 won't clear, "
5001 "ZCP_RAM_ACC[%llx]\n", np->dev->name,
5002 (unsigned long long) nr64(ZCP_RAM_ACC));
5003 return err;
5004 }
5005
5006 data[0] = nr64(ZCP_RAM_DATA0);
5007 data[1] = nr64(ZCP_RAM_DATA1);
5008 data[2] = nr64(ZCP_RAM_DATA2);
5009 data[3] = nr64(ZCP_RAM_DATA3);
5010 data[4] = nr64(ZCP_RAM_DATA4);
5011
5012 return 0;
5013}
5014
5015static void niu_zcp_cfifo_reset(struct niu *np)
5016{
5017 u64 val = nr64(RESET_CFIFO);
5018
5019 val |= RESET_CFIFO_RST(np->port);
5020 nw64(RESET_CFIFO, val);
5021 udelay(10);
5022
5023 val &= ~RESET_CFIFO_RST(np->port);
5024 nw64(RESET_CFIFO, val);
5025}
5026
5027static int niu_init_zcp(struct niu *np)
5028{
5029 u64 data[5], rbuf[5];
5030 int i, max, err;
5031
5032 if (np->parent->plat_type != PLAT_TYPE_NIU) {
5033 if (np->port == 0 || np->port == 1)
5034 max = ATLAS_P0_P1_CFIFO_ENTRIES;
5035 else
5036 max = ATLAS_P2_P3_CFIFO_ENTRIES;
5037 } else
5038 max = NIU_CFIFO_ENTRIES;
5039
5040 data[0] = 0;
5041 data[1] = 0;
5042 data[2] = 0;
5043 data[3] = 0;
5044 data[4] = 0;
5045
5046 for (i = 0; i < max; i++) {
5047 err = niu_zcp_write(np, i, data);
5048 if (err)
5049 return err;
5050 err = niu_zcp_read(np, i, rbuf);
5051 if (err)
5052 return err;
5053 }
5054
5055 niu_zcp_cfifo_reset(np);
5056 nw64(CFIFO_ECC(np->port), 0);
5057 nw64(ZCP_INT_STAT, ZCP_INT_STAT_ALL);
5058 (void) nr64(ZCP_INT_STAT);
5059 nw64(ZCP_INT_MASK, ZCP_INT_MASK_ALL);
5060
5061 return 0;
5062}
5063
5064static void niu_ipp_write(struct niu *np, int index, u64 *data)
5065{
5066 u64 val = nr64_ipp(IPP_CFIG);
5067
5068 nw64_ipp(IPP_CFIG, val | IPP_CFIG_DFIFO_PIO_W);
5069 nw64_ipp(IPP_DFIFO_WR_PTR, index);
5070 nw64_ipp(IPP_DFIFO_WR0, data[0]);
5071 nw64_ipp(IPP_DFIFO_WR1, data[1]);
5072 nw64_ipp(IPP_DFIFO_WR2, data[2]);
5073 nw64_ipp(IPP_DFIFO_WR3, data[3]);
5074 nw64_ipp(IPP_DFIFO_WR4, data[4]);
5075 nw64_ipp(IPP_CFIG, val & ~IPP_CFIG_DFIFO_PIO_W);
5076}
5077
5078static void niu_ipp_read(struct niu *np, int index, u64 *data)
5079{
5080 nw64_ipp(IPP_DFIFO_RD_PTR, index);
5081 data[0] = nr64_ipp(IPP_DFIFO_RD0);
5082 data[1] = nr64_ipp(IPP_DFIFO_RD1);
5083 data[2] = nr64_ipp(IPP_DFIFO_RD2);
5084 data[3] = nr64_ipp(IPP_DFIFO_RD3);
5085 data[4] = nr64_ipp(IPP_DFIFO_RD4);
5086}
5087
5088static int niu_ipp_reset(struct niu *np)
5089{
5090 return niu_set_and_wait_clear_ipp(np, IPP_CFIG, IPP_CFIG_SOFT_RST,
5091 1000, 100, "IPP_CFIG");
5092}
5093
5094static int niu_init_ipp(struct niu *np)
5095{
5096 u64 data[5], rbuf[5], val;
5097 int i, max, err;
5098
5099 if (np->parent->plat_type != PLAT_TYPE_NIU) {
5100 if (np->port == 0 || np->port == 1)
5101 max = ATLAS_P0_P1_DFIFO_ENTRIES;
5102 else
5103 max = ATLAS_P2_P3_DFIFO_ENTRIES;
5104 } else
5105 max = NIU_DFIFO_ENTRIES;
5106
5107 data[0] = 0;
5108 data[1] = 0;
5109 data[2] = 0;
5110 data[3] = 0;
5111 data[4] = 0;
5112
5113 for (i = 0; i < max; i++) {
5114 niu_ipp_write(np, i, data);
5115 niu_ipp_read(np, i, rbuf);
5116 }
5117
5118 (void) nr64_ipp(IPP_INT_STAT);
5119 (void) nr64_ipp(IPP_INT_STAT);
5120
5121 err = niu_ipp_reset(np);
5122 if (err)
5123 return err;
5124
5125 (void) nr64_ipp(IPP_PKT_DIS);
5126 (void) nr64_ipp(IPP_BAD_CS_CNT);
5127 (void) nr64_ipp(IPP_ECC);
5128
5129 (void) nr64_ipp(IPP_INT_STAT);
5130
5131 nw64_ipp(IPP_MSK, ~IPP_MSK_ALL);
5132
5133 val = nr64_ipp(IPP_CFIG);
5134 val &= ~IPP_CFIG_IP_MAX_PKT;
5135 val |= (IPP_CFIG_IPP_ENABLE |
5136 IPP_CFIG_DFIFO_ECC_EN |
5137 IPP_CFIG_DROP_BAD_CRC |
5138 IPP_CFIG_CKSUM_EN |
5139 (0x1ffff << IPP_CFIG_IP_MAX_PKT_SHIFT));
5140 nw64_ipp(IPP_CFIG, val);
5141
5142 return 0;
5143}
5144
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005145static void niu_handle_led(struct niu *np, int status)
David S. Millera3138df2007-10-09 01:54:01 -07005146{
David S. Millera3138df2007-10-09 01:54:01 -07005147 u64 val;
David S. Millera3138df2007-10-09 01:54:01 -07005148 val = nr64_mac(XMAC_CONFIG);
5149
5150 if ((np->flags & NIU_FLAGS_10G) != 0 &&
5151 (np->flags & NIU_FLAGS_FIBER) != 0) {
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005152 if (status) {
David S. Millera3138df2007-10-09 01:54:01 -07005153 val |= XMAC_CONFIG_LED_POLARITY;
5154 val &= ~XMAC_CONFIG_FORCE_LED_ON;
5155 } else {
5156 val |= XMAC_CONFIG_FORCE_LED_ON;
5157 val &= ~XMAC_CONFIG_LED_POLARITY;
5158 }
5159 }
5160
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005161 nw64_mac(XMAC_CONFIG, val);
5162}
5163
5164static void niu_init_xif_xmac(struct niu *np)
5165{
5166 struct niu_link_config *lp = &np->link_config;
5167 u64 val;
5168
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005169 if (np->flags & NIU_FLAGS_XCVR_SERDES) {
5170 val = nr64(MIF_CONFIG);
5171 val |= MIF_CONFIG_ATCA_GE;
5172 nw64(MIF_CONFIG, val);
5173 }
5174
Mirko Lindner0c3b0912007-12-05 21:10:02 -08005175 val = nr64_mac(XMAC_CONFIG);
David S. Millera3138df2007-10-09 01:54:01 -07005176 val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5177
5178 val |= XMAC_CONFIG_TX_OUTPUT_EN;
5179
5180 if (lp->loopback_mode == LOOPBACK_MAC) {
5181 val &= ~XMAC_CONFIG_SEL_POR_CLK_SRC;
5182 val |= XMAC_CONFIG_LOOPBACK;
5183 } else {
5184 val &= ~XMAC_CONFIG_LOOPBACK;
5185 }
5186
5187 if (np->flags & NIU_FLAGS_10G) {
5188 val &= ~XMAC_CONFIG_LFS_DISABLE;
5189 } else {
5190 val |= XMAC_CONFIG_LFS_DISABLE;
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005191 if (!(np->flags & NIU_FLAGS_FIBER) &&
5192 !(np->flags & NIU_FLAGS_XCVR_SERDES))
David S. Millera3138df2007-10-09 01:54:01 -07005193 val |= XMAC_CONFIG_1G_PCS_BYPASS;
5194 else
5195 val &= ~XMAC_CONFIG_1G_PCS_BYPASS;
5196 }
5197
5198 val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5199
5200 if (lp->active_speed == SPEED_100)
5201 val |= XMAC_CONFIG_SEL_CLK_25MHZ;
5202 else
5203 val &= ~XMAC_CONFIG_SEL_CLK_25MHZ;
5204
5205 nw64_mac(XMAC_CONFIG, val);
5206
5207 val = nr64_mac(XMAC_CONFIG);
5208 val &= ~XMAC_CONFIG_MODE_MASK;
5209 if (np->flags & NIU_FLAGS_10G) {
5210 val |= XMAC_CONFIG_MODE_XGMII;
5211 } else {
5212 if (lp->active_speed == SPEED_100)
5213 val |= XMAC_CONFIG_MODE_MII;
5214 else
5215 val |= XMAC_CONFIG_MODE_GMII;
5216 }
5217
5218 nw64_mac(XMAC_CONFIG, val);
5219}
5220
5221static void niu_init_xif_bmac(struct niu *np)
5222{
5223 struct niu_link_config *lp = &np->link_config;
5224 u64 val;
5225
5226 val = BMAC_XIF_CONFIG_TX_OUTPUT_EN;
5227
5228 if (lp->loopback_mode == LOOPBACK_MAC)
5229 val |= BMAC_XIF_CONFIG_MII_LOOPBACK;
5230 else
5231 val &= ~BMAC_XIF_CONFIG_MII_LOOPBACK;
5232
5233 if (lp->active_speed == SPEED_1000)
5234 val |= BMAC_XIF_CONFIG_GMII_MODE;
5235 else
5236 val &= ~BMAC_XIF_CONFIG_GMII_MODE;
5237
5238 val &= ~(BMAC_XIF_CONFIG_LINK_LED |
5239 BMAC_XIF_CONFIG_LED_POLARITY);
5240
5241 if (!(np->flags & NIU_FLAGS_10G) &&
5242 !(np->flags & NIU_FLAGS_FIBER) &&
5243 lp->active_speed == SPEED_100)
5244 val |= BMAC_XIF_CONFIG_25MHZ_CLOCK;
5245 else
5246 val &= ~BMAC_XIF_CONFIG_25MHZ_CLOCK;
5247
5248 nw64_mac(BMAC_XIF_CONFIG, val);
5249}
5250
5251static void niu_init_xif(struct niu *np)
5252{
5253 if (np->flags & NIU_FLAGS_XMAC)
5254 niu_init_xif_xmac(np);
5255 else
5256 niu_init_xif_bmac(np);
5257}
5258
5259static void niu_pcs_mii_reset(struct niu *np)
5260{
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005261 int limit = 1000;
David S. Millera3138df2007-10-09 01:54:01 -07005262 u64 val = nr64_pcs(PCS_MII_CTL);
5263 val |= PCS_MII_CTL_RST;
5264 nw64_pcs(PCS_MII_CTL, val);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005265 while ((--limit >= 0) && (val & PCS_MII_CTL_RST)) {
5266 udelay(100);
5267 val = nr64_pcs(PCS_MII_CTL);
5268 }
David S. Millera3138df2007-10-09 01:54:01 -07005269}
5270
5271static void niu_xpcs_reset(struct niu *np)
5272{
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005273 int limit = 1000;
David S. Millera3138df2007-10-09 01:54:01 -07005274 u64 val = nr64_xpcs(XPCS_CONTROL1);
5275 val |= XPCS_CONTROL1_RESET;
5276 nw64_xpcs(XPCS_CONTROL1, val);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005277 while ((--limit >= 0) && (val & XPCS_CONTROL1_RESET)) {
5278 udelay(100);
5279 val = nr64_xpcs(XPCS_CONTROL1);
5280 }
David S. Millera3138df2007-10-09 01:54:01 -07005281}
5282
5283static int niu_init_pcs(struct niu *np)
5284{
5285 struct niu_link_config *lp = &np->link_config;
5286 u64 val;
5287
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005288 switch (np->flags & (NIU_FLAGS_10G |
5289 NIU_FLAGS_FIBER |
5290 NIU_FLAGS_XCVR_SERDES)) {
David S. Millera3138df2007-10-09 01:54:01 -07005291 case NIU_FLAGS_FIBER:
5292 /* 1G fiber */
5293 nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5294 nw64_pcs(PCS_DPATH_MODE, 0);
5295 niu_pcs_mii_reset(np);
5296 break;
5297
5298 case NIU_FLAGS_10G:
5299 case NIU_FLAGS_10G | NIU_FLAGS_FIBER:
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005300 case NIU_FLAGS_10G | NIU_FLAGS_XCVR_SERDES:
5301 /* 10G SERDES */
David S. Millera3138df2007-10-09 01:54:01 -07005302 if (!(np->flags & NIU_FLAGS_XMAC))
5303 return -EINVAL;
5304
5305 /* 10G copper or fiber */
5306 val = nr64_mac(XMAC_CONFIG);
5307 val &= ~XMAC_CONFIG_10G_XPCS_BYPASS;
5308 nw64_mac(XMAC_CONFIG, val);
5309
5310 niu_xpcs_reset(np);
5311
5312 val = nr64_xpcs(XPCS_CONTROL1);
5313 if (lp->loopback_mode == LOOPBACK_PHY)
5314 val |= XPCS_CONTROL1_LOOPBACK;
5315 else
5316 val &= ~XPCS_CONTROL1_LOOPBACK;
5317 nw64_xpcs(XPCS_CONTROL1, val);
5318
5319 nw64_xpcs(XPCS_DESKEW_ERR_CNT, 0);
5320 (void) nr64_xpcs(XPCS_SYMERR_CNT01);
5321 (void) nr64_xpcs(XPCS_SYMERR_CNT23);
5322 break;
5323
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005324
5325 case NIU_FLAGS_XCVR_SERDES:
5326 /* 1G SERDES */
5327 niu_pcs_mii_reset(np);
5328 nw64_pcs(PCS_CONF, PCS_CONF_MASK | PCS_CONF_ENABLE);
5329 nw64_pcs(PCS_DPATH_MODE, 0);
5330 break;
5331
David S. Millera3138df2007-10-09 01:54:01 -07005332 case 0:
5333 /* 1G copper */
Matheos Worku5fbd7e22008-02-28 21:25:43 -08005334 case NIU_FLAGS_XCVR_SERDES | NIU_FLAGS_FIBER:
5335 /* 1G RGMII FIBER */
David S. Millera3138df2007-10-09 01:54:01 -07005336 nw64_pcs(PCS_DPATH_MODE, PCS_DPATH_MODE_MII);
5337 niu_pcs_mii_reset(np);
5338 break;
5339
5340 default:
5341 return -EINVAL;
5342 }
5343
5344 return 0;
5345}
5346
5347static int niu_reset_tx_xmac(struct niu *np)
5348{
5349 return niu_set_and_wait_clear_mac(np, XTXMAC_SW_RST,
5350 (XTXMAC_SW_RST_REG_RS |
5351 XTXMAC_SW_RST_SOFT_RST),
5352 1000, 100, "XTXMAC_SW_RST");
5353}
5354
5355static int niu_reset_tx_bmac(struct niu *np)
5356{
5357 int limit;
5358
5359 nw64_mac(BTXMAC_SW_RST, BTXMAC_SW_RST_RESET);
5360 limit = 1000;
5361 while (--limit >= 0) {
5362 if (!(nr64_mac(BTXMAC_SW_RST) & BTXMAC_SW_RST_RESET))
5363 break;
5364 udelay(100);
5365 }
5366 if (limit < 0) {
5367 dev_err(np->device, PFX "Port %u TX BMAC would not reset, "
5368 "BTXMAC_SW_RST[%llx]\n",
5369 np->port,
5370 (unsigned long long) nr64_mac(BTXMAC_SW_RST));
5371 return -ENODEV;
5372 }
5373
5374 return 0;
5375}
5376
5377static int niu_reset_tx_mac(struct niu *np)
5378{
5379 if (np->flags & NIU_FLAGS_XMAC)
5380 return niu_reset_tx_xmac(np);
5381 else
5382 return niu_reset_tx_bmac(np);
5383}
5384
5385static void niu_init_tx_xmac(struct niu *np, u64 min, u64 max)
5386{
5387 u64 val;
5388
5389 val = nr64_mac(XMAC_MIN);
5390 val &= ~(XMAC_MIN_TX_MIN_PKT_SIZE |
5391 XMAC_MIN_RX_MIN_PKT_SIZE);
5392 val |= (min << XMAC_MIN_RX_MIN_PKT_SIZE_SHFT);
5393 val |= (min << XMAC_MIN_TX_MIN_PKT_SIZE_SHFT);
5394 nw64_mac(XMAC_MIN, val);
5395
5396 nw64_mac(XMAC_MAX, max);
5397
5398 nw64_mac(XTXMAC_STAT_MSK, ~(u64)0);
5399
5400 val = nr64_mac(XMAC_IPG);
5401 if (np->flags & NIU_FLAGS_10G) {
5402 val &= ~XMAC_IPG_IPG_XGMII;
5403 val |= (IPG_12_15_XGMII << XMAC_IPG_IPG_XGMII_SHIFT);
5404 } else {
5405 val &= ~XMAC_IPG_IPG_MII_GMII;
5406 val |= (IPG_12_MII_GMII << XMAC_IPG_IPG_MII_GMII_SHIFT);
5407 }
5408 nw64_mac(XMAC_IPG, val);
5409
5410 val = nr64_mac(XMAC_CONFIG);
5411 val &= ~(XMAC_CONFIG_ALWAYS_NO_CRC |
5412 XMAC_CONFIG_STRETCH_MODE |
5413 XMAC_CONFIG_VAR_MIN_IPG_EN |
5414 XMAC_CONFIG_TX_ENABLE);
5415 nw64_mac(XMAC_CONFIG, val);
5416
5417 nw64_mac(TXMAC_FRM_CNT, 0);
5418 nw64_mac(TXMAC_BYTE_CNT, 0);
5419}
5420
5421static void niu_init_tx_bmac(struct niu *np, u64 min, u64 max)
5422{
5423 u64 val;
5424
5425 nw64_mac(BMAC_MIN_FRAME, min);
5426 nw64_mac(BMAC_MAX_FRAME, max);
5427
5428 nw64_mac(BTXMAC_STATUS_MASK, ~(u64)0);
5429 nw64_mac(BMAC_CTRL_TYPE, 0x8808);
5430 nw64_mac(BMAC_PREAMBLE_SIZE, 7);
5431
5432 val = nr64_mac(BTXMAC_CONFIG);
5433 val &= ~(BTXMAC_CONFIG_FCS_DISABLE |
5434 BTXMAC_CONFIG_ENABLE);
5435 nw64_mac(BTXMAC_CONFIG, val);
5436}
5437
5438static void niu_init_tx_mac(struct niu *np)
5439{
5440 u64 min, max;
5441
5442 min = 64;
5443 if (np->dev->mtu > ETH_DATA_LEN)
5444 max = 9216;
5445 else
5446 max = 1522;
5447
5448 /* The XMAC_MIN register only accepts values for TX min which
5449 * have the low 3 bits cleared.
5450 */
5451 BUILD_BUG_ON(min & 0x7);
5452
5453 if (np->flags & NIU_FLAGS_XMAC)
5454 niu_init_tx_xmac(np, min, max);
5455 else
5456 niu_init_tx_bmac(np, min, max);
5457}
5458
5459static int niu_reset_rx_xmac(struct niu *np)
5460{
5461 int limit;
5462
5463 nw64_mac(XRXMAC_SW_RST,
5464 XRXMAC_SW_RST_REG_RS | XRXMAC_SW_RST_SOFT_RST);
5465 limit = 1000;
5466 while (--limit >= 0) {
5467 if (!(nr64_mac(XRXMAC_SW_RST) & (XRXMAC_SW_RST_REG_RS |
5468 XRXMAC_SW_RST_SOFT_RST)))
5469 break;
5470 udelay(100);
5471 }
5472 if (limit < 0) {
5473 dev_err(np->device, PFX "Port %u RX XMAC would not reset, "
5474 "XRXMAC_SW_RST[%llx]\n",
5475 np->port,
5476 (unsigned long long) nr64_mac(XRXMAC_SW_RST));
5477 return -ENODEV;
5478 }
5479
5480 return 0;
5481}
5482
5483static int niu_reset_rx_bmac(struct niu *np)
5484{
5485 int limit;
5486
5487 nw64_mac(BRXMAC_SW_RST, BRXMAC_SW_RST_RESET);
5488 limit = 1000;
5489 while (--limit >= 0) {
5490 if (!(nr64_mac(BRXMAC_SW_RST) & BRXMAC_SW_RST_RESET))
5491 break;
5492 udelay(100);
5493 }
5494 if (limit < 0) {
5495 dev_err(np->device, PFX "Port %u RX BMAC would not reset, "
5496 "BRXMAC_SW_RST[%llx]\n",
5497 np->port,
5498 (unsigned long long) nr64_mac(BRXMAC_SW_RST));
5499 return -ENODEV;
5500 }
5501
5502 return 0;
5503}
5504
5505static int niu_reset_rx_mac(struct niu *np)
5506{
5507 if (np->flags & NIU_FLAGS_XMAC)
5508 return niu_reset_rx_xmac(np);
5509 else
5510 return niu_reset_rx_bmac(np);
5511}
5512
5513static void niu_init_rx_xmac(struct niu *np)
5514{
5515 struct niu_parent *parent = np->parent;
5516 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5517 int first_rdc_table = tp->first_table_num;
5518 unsigned long i;
5519 u64 val;
5520
5521 nw64_mac(XMAC_ADD_FILT0, 0);
5522 nw64_mac(XMAC_ADD_FILT1, 0);
5523 nw64_mac(XMAC_ADD_FILT2, 0);
5524 nw64_mac(XMAC_ADD_FILT12_MASK, 0);
5525 nw64_mac(XMAC_ADD_FILT00_MASK, 0);
5526 for (i = 0; i < MAC_NUM_HASH; i++)
5527 nw64_mac(XMAC_HASH_TBL(i), 0);
5528 nw64_mac(XRXMAC_STAT_MSK, ~(u64)0);
5529 niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5530 niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5531
5532 val = nr64_mac(XMAC_CONFIG);
5533 val &= ~(XMAC_CONFIG_RX_MAC_ENABLE |
5534 XMAC_CONFIG_PROMISCUOUS |
5535 XMAC_CONFIG_PROMISC_GROUP |
5536 XMAC_CONFIG_ERR_CHK_DIS |
5537 XMAC_CONFIG_RX_CRC_CHK_DIS |
5538 XMAC_CONFIG_RESERVED_MULTICAST |
5539 XMAC_CONFIG_RX_CODEV_CHK_DIS |
5540 XMAC_CONFIG_ADDR_FILTER_EN |
5541 XMAC_CONFIG_RCV_PAUSE_ENABLE |
5542 XMAC_CONFIG_STRIP_CRC |
5543 XMAC_CONFIG_PASS_FLOW_CTRL |
5544 XMAC_CONFIG_MAC2IPP_PKT_CNT_EN);
5545 val |= (XMAC_CONFIG_HASH_FILTER_EN);
5546 nw64_mac(XMAC_CONFIG, val);
5547
5548 nw64_mac(RXMAC_BT_CNT, 0);
5549 nw64_mac(RXMAC_BC_FRM_CNT, 0);
5550 nw64_mac(RXMAC_MC_FRM_CNT, 0);
5551 nw64_mac(RXMAC_FRAG_CNT, 0);
5552 nw64_mac(RXMAC_HIST_CNT1, 0);
5553 nw64_mac(RXMAC_HIST_CNT2, 0);
5554 nw64_mac(RXMAC_HIST_CNT3, 0);
5555 nw64_mac(RXMAC_HIST_CNT4, 0);
5556 nw64_mac(RXMAC_HIST_CNT5, 0);
5557 nw64_mac(RXMAC_HIST_CNT6, 0);
5558 nw64_mac(RXMAC_HIST_CNT7, 0);
5559 nw64_mac(RXMAC_MPSZER_CNT, 0);
5560 nw64_mac(RXMAC_CRC_ER_CNT, 0);
5561 nw64_mac(RXMAC_CD_VIO_CNT, 0);
5562 nw64_mac(LINK_FAULT_CNT, 0);
5563}
5564
5565static void niu_init_rx_bmac(struct niu *np)
5566{
5567 struct niu_parent *parent = np->parent;
5568 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[np->port];
5569 int first_rdc_table = tp->first_table_num;
5570 unsigned long i;
5571 u64 val;
5572
5573 nw64_mac(BMAC_ADD_FILT0, 0);
5574 nw64_mac(BMAC_ADD_FILT1, 0);
5575 nw64_mac(BMAC_ADD_FILT2, 0);
5576 nw64_mac(BMAC_ADD_FILT12_MASK, 0);
5577 nw64_mac(BMAC_ADD_FILT00_MASK, 0);
5578 for (i = 0; i < MAC_NUM_HASH; i++)
5579 nw64_mac(BMAC_HASH_TBL(i), 0);
5580 niu_set_primary_mac_rdc_table(np, first_rdc_table, 1);
5581 niu_set_multicast_mac_rdc_table(np, first_rdc_table, 1);
5582 nw64_mac(BRXMAC_STATUS_MASK, ~(u64)0);
5583
5584 val = nr64_mac(BRXMAC_CONFIG);
5585 val &= ~(BRXMAC_CONFIG_ENABLE |
5586 BRXMAC_CONFIG_STRIP_PAD |
5587 BRXMAC_CONFIG_STRIP_FCS |
5588 BRXMAC_CONFIG_PROMISC |
5589 BRXMAC_CONFIG_PROMISC_GRP |
5590 BRXMAC_CONFIG_ADDR_FILT_EN |
5591 BRXMAC_CONFIG_DISCARD_DIS);
5592 val |= (BRXMAC_CONFIG_HASH_FILT_EN);
5593 nw64_mac(BRXMAC_CONFIG, val);
5594
5595 val = nr64_mac(BMAC_ADDR_CMPEN);
5596 val |= BMAC_ADDR_CMPEN_EN0;
5597 nw64_mac(BMAC_ADDR_CMPEN, val);
5598}
5599
5600static void niu_init_rx_mac(struct niu *np)
5601{
5602 niu_set_primary_mac(np, np->dev->dev_addr);
5603
5604 if (np->flags & NIU_FLAGS_XMAC)
5605 niu_init_rx_xmac(np);
5606 else
5607 niu_init_rx_bmac(np);
5608}
5609
5610static void niu_enable_tx_xmac(struct niu *np, int on)
5611{
5612 u64 val = nr64_mac(XMAC_CONFIG);
5613
5614 if (on)
5615 val |= XMAC_CONFIG_TX_ENABLE;
5616 else
5617 val &= ~XMAC_CONFIG_TX_ENABLE;
5618 nw64_mac(XMAC_CONFIG, val);
5619}
5620
5621static void niu_enable_tx_bmac(struct niu *np, int on)
5622{
5623 u64 val = nr64_mac(BTXMAC_CONFIG);
5624
5625 if (on)
5626 val |= BTXMAC_CONFIG_ENABLE;
5627 else
5628 val &= ~BTXMAC_CONFIG_ENABLE;
5629 nw64_mac(BTXMAC_CONFIG, val);
5630}
5631
5632static void niu_enable_tx_mac(struct niu *np, int on)
5633{
5634 if (np->flags & NIU_FLAGS_XMAC)
5635 niu_enable_tx_xmac(np, on);
5636 else
5637 niu_enable_tx_bmac(np, on);
5638}
5639
5640static void niu_enable_rx_xmac(struct niu *np, int on)
5641{
5642 u64 val = nr64_mac(XMAC_CONFIG);
5643
5644 val &= ~(XMAC_CONFIG_HASH_FILTER_EN |
5645 XMAC_CONFIG_PROMISCUOUS);
5646
5647 if (np->flags & NIU_FLAGS_MCAST)
5648 val |= XMAC_CONFIG_HASH_FILTER_EN;
5649 if (np->flags & NIU_FLAGS_PROMISC)
5650 val |= XMAC_CONFIG_PROMISCUOUS;
5651
5652 if (on)
5653 val |= XMAC_CONFIG_RX_MAC_ENABLE;
5654 else
5655 val &= ~XMAC_CONFIG_RX_MAC_ENABLE;
5656 nw64_mac(XMAC_CONFIG, val);
5657}
5658
5659static void niu_enable_rx_bmac(struct niu *np, int on)
5660{
5661 u64 val = nr64_mac(BRXMAC_CONFIG);
5662
5663 val &= ~(BRXMAC_CONFIG_HASH_FILT_EN |
5664 BRXMAC_CONFIG_PROMISC);
5665
5666 if (np->flags & NIU_FLAGS_MCAST)
5667 val |= BRXMAC_CONFIG_HASH_FILT_EN;
5668 if (np->flags & NIU_FLAGS_PROMISC)
5669 val |= BRXMAC_CONFIG_PROMISC;
5670
5671 if (on)
5672 val |= BRXMAC_CONFIG_ENABLE;
5673 else
5674 val &= ~BRXMAC_CONFIG_ENABLE;
5675 nw64_mac(BRXMAC_CONFIG, val);
5676}
5677
5678static void niu_enable_rx_mac(struct niu *np, int on)
5679{
5680 if (np->flags & NIU_FLAGS_XMAC)
5681 niu_enable_rx_xmac(np, on);
5682 else
5683 niu_enable_rx_bmac(np, on);
5684}
5685
5686static int niu_init_mac(struct niu *np)
5687{
5688 int err;
5689
5690 niu_init_xif(np);
5691 err = niu_init_pcs(np);
5692 if (err)
5693 return err;
5694
5695 err = niu_reset_tx_mac(np);
5696 if (err)
5697 return err;
5698 niu_init_tx_mac(np);
5699 err = niu_reset_rx_mac(np);
5700 if (err)
5701 return err;
5702 niu_init_rx_mac(np);
5703
5704 /* This looks hookey but the RX MAC reset we just did will
5705 * undo some of the state we setup in niu_init_tx_mac() so we
5706 * have to call it again. In particular, the RX MAC reset will
5707 * set the XMAC_MAX register back to it's default value.
5708 */
5709 niu_init_tx_mac(np);
5710 niu_enable_tx_mac(np, 1);
5711
5712 niu_enable_rx_mac(np, 1);
5713
5714 return 0;
5715}
5716
5717static void niu_stop_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5718{
5719 (void) niu_tx_channel_stop(np, rp->tx_channel);
5720}
5721
5722static void niu_stop_tx_channels(struct niu *np)
5723{
5724 int i;
5725
5726 for (i = 0; i < np->num_tx_rings; i++) {
5727 struct tx_ring_info *rp = &np->tx_rings[i];
5728
5729 niu_stop_one_tx_channel(np, rp);
5730 }
5731}
5732
5733static void niu_reset_one_tx_channel(struct niu *np, struct tx_ring_info *rp)
5734{
5735 (void) niu_tx_channel_reset(np, rp->tx_channel);
5736}
5737
5738static void niu_reset_tx_channels(struct niu *np)
5739{
5740 int i;
5741
5742 for (i = 0; i < np->num_tx_rings; i++) {
5743 struct tx_ring_info *rp = &np->tx_rings[i];
5744
5745 niu_reset_one_tx_channel(np, rp);
5746 }
5747}
5748
5749static void niu_stop_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5750{
5751 (void) niu_enable_rx_channel(np, rp->rx_channel, 0);
5752}
5753
5754static void niu_stop_rx_channels(struct niu *np)
5755{
5756 int i;
5757
5758 for (i = 0; i < np->num_rx_rings; i++) {
5759 struct rx_ring_info *rp = &np->rx_rings[i];
5760
5761 niu_stop_one_rx_channel(np, rp);
5762 }
5763}
5764
5765static void niu_reset_one_rx_channel(struct niu *np, struct rx_ring_info *rp)
5766{
5767 int channel = rp->rx_channel;
5768
5769 (void) niu_rx_channel_reset(np, channel);
5770 nw64(RX_DMA_ENT_MSK(channel), RX_DMA_ENT_MSK_ALL);
5771 nw64(RX_DMA_CTL_STAT(channel), 0);
5772 (void) niu_enable_rx_channel(np, channel, 0);
5773}
5774
5775static void niu_reset_rx_channels(struct niu *np)
5776{
5777 int i;
5778
5779 for (i = 0; i < np->num_rx_rings; i++) {
5780 struct rx_ring_info *rp = &np->rx_rings[i];
5781
5782 niu_reset_one_rx_channel(np, rp);
5783 }
5784}
5785
5786static void niu_disable_ipp(struct niu *np)
5787{
5788 u64 rd, wr, val;
5789 int limit;
5790
5791 rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5792 wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5793 limit = 100;
5794 while (--limit >= 0 && (rd != wr)) {
5795 rd = nr64_ipp(IPP_DFIFO_RD_PTR);
5796 wr = nr64_ipp(IPP_DFIFO_WR_PTR);
5797 }
5798 if (limit < 0 &&
5799 (rd != 0 && wr != 1)) {
5800 dev_err(np->device, PFX "%s: IPP would not quiesce, "
5801 "rd_ptr[%llx] wr_ptr[%llx]\n",
5802 np->dev->name,
5803 (unsigned long long) nr64_ipp(IPP_DFIFO_RD_PTR),
5804 (unsigned long long) nr64_ipp(IPP_DFIFO_WR_PTR));
5805 }
5806
5807 val = nr64_ipp(IPP_CFIG);
5808 val &= ~(IPP_CFIG_IPP_ENABLE |
5809 IPP_CFIG_DFIFO_ECC_EN |
5810 IPP_CFIG_DROP_BAD_CRC |
5811 IPP_CFIG_CKSUM_EN);
5812 nw64_ipp(IPP_CFIG, val);
5813
5814 (void) niu_ipp_reset(np);
5815}
5816
5817static int niu_init_hw(struct niu *np)
5818{
5819 int i, err;
5820
5821 niudbg(IFUP, "%s: Initialize TXC\n", np->dev->name);
5822 niu_txc_enable_port(np, 1);
5823 niu_txc_port_dma_enable(np, 1);
5824 niu_txc_set_imask(np, 0);
5825
5826 niudbg(IFUP, "%s: Initialize TX channels\n", np->dev->name);
5827 for (i = 0; i < np->num_tx_rings; i++) {
5828 struct tx_ring_info *rp = &np->tx_rings[i];
5829
5830 err = niu_init_one_tx_channel(np, rp);
5831 if (err)
5832 return err;
5833 }
5834
5835 niudbg(IFUP, "%s: Initialize RX channels\n", np->dev->name);
5836 err = niu_init_rx_channels(np);
5837 if (err)
5838 goto out_uninit_tx_channels;
5839
5840 niudbg(IFUP, "%s: Initialize classifier\n", np->dev->name);
5841 err = niu_init_classifier_hw(np);
5842 if (err)
5843 goto out_uninit_rx_channels;
5844
5845 niudbg(IFUP, "%s: Initialize ZCP\n", np->dev->name);
5846 err = niu_init_zcp(np);
5847 if (err)
5848 goto out_uninit_rx_channels;
5849
5850 niudbg(IFUP, "%s: Initialize IPP\n", np->dev->name);
5851 err = niu_init_ipp(np);
5852 if (err)
5853 goto out_uninit_rx_channels;
5854
5855 niudbg(IFUP, "%s: Initialize MAC\n", np->dev->name);
5856 err = niu_init_mac(np);
5857 if (err)
5858 goto out_uninit_ipp;
5859
5860 return 0;
5861
5862out_uninit_ipp:
5863 niudbg(IFUP, "%s: Uninit IPP\n", np->dev->name);
5864 niu_disable_ipp(np);
5865
5866out_uninit_rx_channels:
5867 niudbg(IFUP, "%s: Uninit RX channels\n", np->dev->name);
5868 niu_stop_rx_channels(np);
5869 niu_reset_rx_channels(np);
5870
5871out_uninit_tx_channels:
5872 niudbg(IFUP, "%s: Uninit TX channels\n", np->dev->name);
5873 niu_stop_tx_channels(np);
5874 niu_reset_tx_channels(np);
5875
5876 return err;
5877}
5878
5879static void niu_stop_hw(struct niu *np)
5880{
5881 niudbg(IFDOWN, "%s: Disable interrupts\n", np->dev->name);
5882 niu_enable_interrupts(np, 0);
5883
5884 niudbg(IFDOWN, "%s: Disable RX MAC\n", np->dev->name);
5885 niu_enable_rx_mac(np, 0);
5886
5887 niudbg(IFDOWN, "%s: Disable IPP\n", np->dev->name);
5888 niu_disable_ipp(np);
5889
5890 niudbg(IFDOWN, "%s: Stop TX channels\n", np->dev->name);
5891 niu_stop_tx_channels(np);
5892
5893 niudbg(IFDOWN, "%s: Stop RX channels\n", np->dev->name);
5894 niu_stop_rx_channels(np);
5895
5896 niudbg(IFDOWN, "%s: Reset TX channels\n", np->dev->name);
5897 niu_reset_tx_channels(np);
5898
5899 niudbg(IFDOWN, "%s: Reset RX channels\n", np->dev->name);
5900 niu_reset_rx_channels(np);
5901}
5902
Robert Olsson70340d72008-11-25 16:41:57 -08005903static void niu_set_irq_name(struct niu *np)
5904{
5905 int port = np->port;
5906 int i, j = 1;
5907
5908 sprintf(np->irq_name[0], "%s:MAC", np->dev->name);
5909
5910 if (port == 0) {
5911 sprintf(np->irq_name[1], "%s:MIF", np->dev->name);
5912 sprintf(np->irq_name[2], "%s:SYSERR", np->dev->name);
5913 j = 3;
5914 }
5915
5916 for (i = 0; i < np->num_ldg - j; i++) {
5917 if (i < np->num_rx_rings)
5918 sprintf(np->irq_name[i+j], "%s-rx-%d",
5919 np->dev->name, i);
5920 else if (i < np->num_tx_rings + np->num_rx_rings)
5921 sprintf(np->irq_name[i+j], "%s-tx-%d", np->dev->name,
5922 i - np->num_rx_rings);
5923 }
5924}
5925
David S. Millera3138df2007-10-09 01:54:01 -07005926static int niu_request_irq(struct niu *np)
5927{
5928 int i, j, err;
5929
Robert Olsson70340d72008-11-25 16:41:57 -08005930 niu_set_irq_name(np);
5931
David S. Millera3138df2007-10-09 01:54:01 -07005932 err = 0;
5933 for (i = 0; i < np->num_ldg; i++) {
5934 struct niu_ldg *lp = &np->ldg[i];
5935
5936 err = request_irq(lp->irq, niu_interrupt,
5937 IRQF_SHARED | IRQF_SAMPLE_RANDOM,
Robert Olsson70340d72008-11-25 16:41:57 -08005938 np->irq_name[i], lp);
David S. Millera3138df2007-10-09 01:54:01 -07005939 if (err)
5940 goto out_free_irqs;
5941
5942 }
5943
5944 return 0;
5945
5946out_free_irqs:
5947 for (j = 0; j < i; j++) {
5948 struct niu_ldg *lp = &np->ldg[j];
5949
5950 free_irq(lp->irq, lp);
5951 }
5952 return err;
5953}
5954
5955static void niu_free_irq(struct niu *np)
5956{
5957 int i;
5958
5959 for (i = 0; i < np->num_ldg; i++) {
5960 struct niu_ldg *lp = &np->ldg[i];
5961
5962 free_irq(lp->irq, lp);
5963 }
5964}
5965
5966static void niu_enable_napi(struct niu *np)
5967{
5968 int i;
5969
5970 for (i = 0; i < np->num_ldg; i++)
5971 napi_enable(&np->ldg[i].napi);
5972}
5973
5974static void niu_disable_napi(struct niu *np)
5975{
5976 int i;
5977
5978 for (i = 0; i < np->num_ldg; i++)
5979 napi_disable(&np->ldg[i].napi);
5980}
5981
5982static int niu_open(struct net_device *dev)
5983{
5984 struct niu *np = netdev_priv(dev);
5985 int err;
5986
5987 netif_carrier_off(dev);
5988
5989 err = niu_alloc_channels(np);
5990 if (err)
5991 goto out_err;
5992
5993 err = niu_enable_interrupts(np, 0);
5994 if (err)
5995 goto out_free_channels;
5996
5997 err = niu_request_irq(np);
5998 if (err)
5999 goto out_free_channels;
6000
6001 niu_enable_napi(np);
6002
6003 spin_lock_irq(&np->lock);
6004
6005 err = niu_init_hw(np);
6006 if (!err) {
6007 init_timer(&np->timer);
6008 np->timer.expires = jiffies + HZ;
6009 np->timer.data = (unsigned long) np;
6010 np->timer.function = niu_timer;
6011
6012 err = niu_enable_interrupts(np, 1);
6013 if (err)
6014 niu_stop_hw(np);
6015 }
6016
6017 spin_unlock_irq(&np->lock);
6018
6019 if (err) {
6020 niu_disable_napi(np);
6021 goto out_free_irq;
6022 }
6023
David S. Millerb4c21632008-07-15 03:48:19 -07006024 netif_tx_start_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006025
6026 if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6027 netif_carrier_on(dev);
6028
6029 add_timer(&np->timer);
6030
6031 return 0;
6032
6033out_free_irq:
6034 niu_free_irq(np);
6035
6036out_free_channels:
6037 niu_free_channels(np);
6038
6039out_err:
6040 return err;
6041}
6042
6043static void niu_full_shutdown(struct niu *np, struct net_device *dev)
6044{
6045 cancel_work_sync(&np->reset_task);
6046
6047 niu_disable_napi(np);
David S. Millerb4c21632008-07-15 03:48:19 -07006048 netif_tx_stop_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006049
6050 del_timer_sync(&np->timer);
6051
6052 spin_lock_irq(&np->lock);
6053
6054 niu_stop_hw(np);
6055
6056 spin_unlock_irq(&np->lock);
6057}
6058
6059static int niu_close(struct net_device *dev)
6060{
6061 struct niu *np = netdev_priv(dev);
6062
6063 niu_full_shutdown(np, dev);
6064
6065 niu_free_irq(np);
6066
6067 niu_free_channels(np);
6068
Mirko Lindner0c3b0912007-12-05 21:10:02 -08006069 niu_handle_led(np, 0);
6070
David S. Millera3138df2007-10-09 01:54:01 -07006071 return 0;
6072}
6073
6074static void niu_sync_xmac_stats(struct niu *np)
6075{
6076 struct niu_xmac_stats *mp = &np->mac_stats.xmac;
6077
6078 mp->tx_frames += nr64_mac(TXMAC_FRM_CNT);
6079 mp->tx_bytes += nr64_mac(TXMAC_BYTE_CNT);
6080
6081 mp->rx_link_faults += nr64_mac(LINK_FAULT_CNT);
6082 mp->rx_align_errors += nr64_mac(RXMAC_ALIGN_ERR_CNT);
6083 mp->rx_frags += nr64_mac(RXMAC_FRAG_CNT);
6084 mp->rx_mcasts += nr64_mac(RXMAC_MC_FRM_CNT);
6085 mp->rx_bcasts += nr64_mac(RXMAC_BC_FRM_CNT);
6086 mp->rx_hist_cnt1 += nr64_mac(RXMAC_HIST_CNT1);
6087 mp->rx_hist_cnt2 += nr64_mac(RXMAC_HIST_CNT2);
6088 mp->rx_hist_cnt3 += nr64_mac(RXMAC_HIST_CNT3);
6089 mp->rx_hist_cnt4 += nr64_mac(RXMAC_HIST_CNT4);
6090 mp->rx_hist_cnt5 += nr64_mac(RXMAC_HIST_CNT5);
6091 mp->rx_hist_cnt6 += nr64_mac(RXMAC_HIST_CNT6);
6092 mp->rx_hist_cnt7 += nr64_mac(RXMAC_HIST_CNT7);
6093 mp->rx_octets += nr64_mac(RXMAC_BT_CNT);
6094 mp->rx_code_violations += nr64_mac(RXMAC_CD_VIO_CNT);
6095 mp->rx_len_errors += nr64_mac(RXMAC_MPSZER_CNT);
6096 mp->rx_crc_errors += nr64_mac(RXMAC_CRC_ER_CNT);
6097}
6098
6099static void niu_sync_bmac_stats(struct niu *np)
6100{
6101 struct niu_bmac_stats *mp = &np->mac_stats.bmac;
6102
6103 mp->tx_bytes += nr64_mac(BTXMAC_BYTE_CNT);
6104 mp->tx_frames += nr64_mac(BTXMAC_FRM_CNT);
6105
6106 mp->rx_frames += nr64_mac(BRXMAC_FRAME_CNT);
6107 mp->rx_align_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6108 mp->rx_crc_errors += nr64_mac(BRXMAC_ALIGN_ERR_CNT);
6109 mp->rx_len_errors += nr64_mac(BRXMAC_CODE_VIOL_ERR_CNT);
6110}
6111
6112static void niu_sync_mac_stats(struct niu *np)
6113{
6114 if (np->flags & NIU_FLAGS_XMAC)
6115 niu_sync_xmac_stats(np);
6116 else
6117 niu_sync_bmac_stats(np);
6118}
6119
6120static void niu_get_rx_stats(struct niu *np)
6121{
6122 unsigned long pkts, dropped, errors, bytes;
6123 int i;
6124
6125 pkts = dropped = errors = bytes = 0;
6126 for (i = 0; i < np->num_rx_rings; i++) {
6127 struct rx_ring_info *rp = &np->rx_rings[i];
6128
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08006129 niu_sync_rx_discard_stats(np, rp, 0);
6130
David S. Millera3138df2007-10-09 01:54:01 -07006131 pkts += rp->rx_packets;
6132 bytes += rp->rx_bytes;
6133 dropped += rp->rx_dropped;
6134 errors += rp->rx_errors;
6135 }
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006136 np->dev->stats.rx_packets = pkts;
6137 np->dev->stats.rx_bytes = bytes;
6138 np->dev->stats.rx_dropped = dropped;
6139 np->dev->stats.rx_errors = errors;
David S. Millera3138df2007-10-09 01:54:01 -07006140}
6141
6142static void niu_get_tx_stats(struct niu *np)
6143{
6144 unsigned long pkts, errors, bytes;
6145 int i;
6146
6147 pkts = errors = bytes = 0;
6148 for (i = 0; i < np->num_tx_rings; i++) {
6149 struct tx_ring_info *rp = &np->tx_rings[i];
6150
6151 pkts += rp->tx_packets;
6152 bytes += rp->tx_bytes;
6153 errors += rp->tx_errors;
6154 }
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006155 np->dev->stats.tx_packets = pkts;
6156 np->dev->stats.tx_bytes = bytes;
6157 np->dev->stats.tx_errors = errors;
David S. Millera3138df2007-10-09 01:54:01 -07006158}
6159
6160static struct net_device_stats *niu_get_stats(struct net_device *dev)
6161{
6162 struct niu *np = netdev_priv(dev);
6163
6164 niu_get_rx_stats(np);
6165 niu_get_tx_stats(np);
6166
Ilpo Järvinen9fd42872008-11-28 15:52:00 -08006167 return &dev->stats;
David S. Millera3138df2007-10-09 01:54:01 -07006168}
6169
6170static void niu_load_hash_xmac(struct niu *np, u16 *hash)
6171{
6172 int i;
6173
6174 for (i = 0; i < 16; i++)
6175 nw64_mac(XMAC_HASH_TBL(i), hash[i]);
6176}
6177
6178static void niu_load_hash_bmac(struct niu *np, u16 *hash)
6179{
6180 int i;
6181
6182 for (i = 0; i < 16; i++)
6183 nw64_mac(BMAC_HASH_TBL(i), hash[i]);
6184}
6185
6186static void niu_load_hash(struct niu *np, u16 *hash)
6187{
6188 if (np->flags & NIU_FLAGS_XMAC)
6189 niu_load_hash_xmac(np, hash);
6190 else
6191 niu_load_hash_bmac(np, hash);
6192}
6193
6194static void niu_set_rx_mode(struct net_device *dev)
6195{
6196 struct niu *np = netdev_priv(dev);
6197 int i, alt_cnt, err;
6198 struct dev_addr_list *addr;
6199 unsigned long flags;
6200 u16 hash[16] = { 0, };
6201
6202 spin_lock_irqsave(&np->lock, flags);
6203 niu_enable_rx_mac(np, 0);
6204
6205 np->flags &= ~(NIU_FLAGS_MCAST | NIU_FLAGS_PROMISC);
6206 if (dev->flags & IFF_PROMISC)
6207 np->flags |= NIU_FLAGS_PROMISC;
6208 if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 0))
6209 np->flags |= NIU_FLAGS_MCAST;
6210
6211 alt_cnt = dev->uc_count;
6212 if (alt_cnt > niu_num_alt_addr(np)) {
6213 alt_cnt = 0;
6214 np->flags |= NIU_FLAGS_PROMISC;
6215 }
6216
6217 if (alt_cnt) {
6218 int index = 0;
6219
6220 for (addr = dev->uc_list; addr; addr = addr->next) {
6221 err = niu_set_alt_mac(np, index,
6222 addr->da_addr);
6223 if (err)
6224 printk(KERN_WARNING PFX "%s: Error %d "
6225 "adding alt mac %d\n",
6226 dev->name, err, index);
6227 err = niu_enable_alt_mac(np, index, 1);
6228 if (err)
6229 printk(KERN_WARNING PFX "%s: Error %d "
6230 "enabling alt mac %d\n",
6231 dev->name, err, index);
6232
6233 index++;
6234 }
6235 } else {
Matheos Worku3b5bced2008-02-18 21:30:03 -08006236 int alt_start;
6237 if (np->flags & NIU_FLAGS_XMAC)
6238 alt_start = 0;
6239 else
6240 alt_start = 1;
6241 for (i = alt_start; i < niu_num_alt_addr(np); i++) {
David S. Millera3138df2007-10-09 01:54:01 -07006242 err = niu_enable_alt_mac(np, i, 0);
6243 if (err)
6244 printk(KERN_WARNING PFX "%s: Error %d "
6245 "disabling alt mac %d\n",
6246 dev->name, err, i);
6247 }
6248 }
6249 if (dev->flags & IFF_ALLMULTI) {
6250 for (i = 0; i < 16; i++)
6251 hash[i] = 0xffff;
6252 } else if (dev->mc_count > 0) {
6253 for (addr = dev->mc_list; addr; addr = addr->next) {
6254 u32 crc = ether_crc_le(ETH_ALEN, addr->da_addr);
6255
6256 crc >>= 24;
6257 hash[crc >> 4] |= (1 << (15 - (crc & 0xf)));
6258 }
6259 }
6260
6261 if (np->flags & NIU_FLAGS_MCAST)
6262 niu_load_hash(np, hash);
6263
6264 niu_enable_rx_mac(np, 1);
6265 spin_unlock_irqrestore(&np->lock, flags);
6266}
6267
6268static int niu_set_mac_addr(struct net_device *dev, void *p)
6269{
6270 struct niu *np = netdev_priv(dev);
6271 struct sockaddr *addr = p;
6272 unsigned long flags;
6273
6274 if (!is_valid_ether_addr(addr->sa_data))
6275 return -EINVAL;
6276
6277 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
6278
6279 if (!netif_running(dev))
6280 return 0;
6281
6282 spin_lock_irqsave(&np->lock, flags);
6283 niu_enable_rx_mac(np, 0);
6284 niu_set_primary_mac(np, dev->dev_addr);
6285 niu_enable_rx_mac(np, 1);
6286 spin_unlock_irqrestore(&np->lock, flags);
6287
6288 return 0;
6289}
6290
6291static int niu_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
6292{
6293 return -EOPNOTSUPP;
6294}
6295
6296static void niu_netif_stop(struct niu *np)
6297{
6298 np->dev->trans_start = jiffies; /* prevent tx timeout */
6299
6300 niu_disable_napi(np);
6301
6302 netif_tx_disable(np->dev);
6303}
6304
6305static void niu_netif_start(struct niu *np)
6306{
6307 /* NOTE: unconditional netif_wake_queue is only appropriate
6308 * so long as all callers are assured to have free tx slots
6309 * (such as after niu_init_hw).
6310 */
David S. Millerb4c21632008-07-15 03:48:19 -07006311 netif_tx_wake_all_queues(np->dev);
David S. Millera3138df2007-10-09 01:54:01 -07006312
6313 niu_enable_napi(np);
6314
6315 niu_enable_interrupts(np, 1);
6316}
6317
Santwona Beheracff502a2008-09-12 16:04:26 -07006318static void niu_reset_buffers(struct niu *np)
6319{
6320 int i, j, k, err;
6321
6322 if (np->rx_rings) {
6323 for (i = 0; i < np->num_rx_rings; i++) {
6324 struct rx_ring_info *rp = &np->rx_rings[i];
6325
6326 for (j = 0, k = 0; j < MAX_RBR_RING_SIZE; j++) {
6327 struct page *page;
6328
6329 page = rp->rxhash[j];
6330 while (page) {
6331 struct page *next =
6332 (struct page *) page->mapping;
6333 u64 base = page->index;
6334 base = base >> RBR_DESCR_ADDR_SHIFT;
6335 rp->rbr[k++] = cpu_to_le32(base);
6336 page = next;
6337 }
6338 }
6339 for (; k < MAX_RBR_RING_SIZE; k++) {
6340 err = niu_rbr_add_page(np, rp, GFP_ATOMIC, k);
6341 if (unlikely(err))
6342 break;
6343 }
6344
6345 rp->rbr_index = rp->rbr_table_size - 1;
6346 rp->rcr_index = 0;
6347 rp->rbr_pending = 0;
6348 rp->rbr_refill_pending = 0;
6349 }
6350 }
6351 if (np->tx_rings) {
6352 for (i = 0; i < np->num_tx_rings; i++) {
6353 struct tx_ring_info *rp = &np->tx_rings[i];
6354
6355 for (j = 0; j < MAX_TX_RING_SIZE; j++) {
6356 if (rp->tx_buffs[j].skb)
6357 (void) release_tx_packet(np, rp, j);
6358 }
6359
6360 rp->pending = MAX_TX_RING_SIZE;
6361 rp->prod = 0;
6362 rp->cons = 0;
6363 rp->wrap_bit = 0;
6364 }
6365 }
6366}
6367
David S. Millera3138df2007-10-09 01:54:01 -07006368static void niu_reset_task(struct work_struct *work)
6369{
6370 struct niu *np = container_of(work, struct niu, reset_task);
6371 unsigned long flags;
6372 int err;
6373
6374 spin_lock_irqsave(&np->lock, flags);
6375 if (!netif_running(np->dev)) {
6376 spin_unlock_irqrestore(&np->lock, flags);
6377 return;
6378 }
6379
6380 spin_unlock_irqrestore(&np->lock, flags);
6381
6382 del_timer_sync(&np->timer);
6383
6384 niu_netif_stop(np);
6385
6386 spin_lock_irqsave(&np->lock, flags);
6387
6388 niu_stop_hw(np);
6389
Santwona Beheracff502a2008-09-12 16:04:26 -07006390 spin_unlock_irqrestore(&np->lock, flags);
6391
6392 niu_reset_buffers(np);
6393
6394 spin_lock_irqsave(&np->lock, flags);
6395
David S. Millera3138df2007-10-09 01:54:01 -07006396 err = niu_init_hw(np);
6397 if (!err) {
6398 np->timer.expires = jiffies + HZ;
6399 add_timer(&np->timer);
6400 niu_netif_start(np);
6401 }
6402
6403 spin_unlock_irqrestore(&np->lock, flags);
6404}
6405
6406static void niu_tx_timeout(struct net_device *dev)
6407{
6408 struct niu *np = netdev_priv(dev);
6409
6410 dev_err(np->device, PFX "%s: Transmit timed out, resetting\n",
6411 dev->name);
6412
6413 schedule_work(&np->reset_task);
6414}
6415
6416static void niu_set_txd(struct tx_ring_info *rp, int index,
6417 u64 mapping, u64 len, u64 mark,
6418 u64 n_frags)
6419{
6420 __le64 *desc = &rp->descr[index];
6421
6422 *desc = cpu_to_le64(mark |
6423 (n_frags << TX_DESC_NUM_PTR_SHIFT) |
6424 (len << TX_DESC_TR_LEN_SHIFT) |
6425 (mapping & TX_DESC_SAD));
6426}
6427
6428static u64 niu_compute_tx_flags(struct sk_buff *skb, struct ethhdr *ehdr,
6429 u64 pad_bytes, u64 len)
6430{
6431 u16 eth_proto, eth_proto_inner;
6432 u64 csum_bits, l3off, ihl, ret;
6433 u8 ip_proto;
6434 int ipv6;
6435
6436 eth_proto = be16_to_cpu(ehdr->h_proto);
6437 eth_proto_inner = eth_proto;
6438 if (eth_proto == ETH_P_8021Q) {
6439 struct vlan_ethhdr *vp = (struct vlan_ethhdr *) ehdr;
6440 __be16 val = vp->h_vlan_encapsulated_proto;
6441
6442 eth_proto_inner = be16_to_cpu(val);
6443 }
6444
6445 ipv6 = ihl = 0;
6446 switch (skb->protocol) {
6447 case __constant_htons(ETH_P_IP):
6448 ip_proto = ip_hdr(skb)->protocol;
6449 ihl = ip_hdr(skb)->ihl;
6450 break;
6451 case __constant_htons(ETH_P_IPV6):
6452 ip_proto = ipv6_hdr(skb)->nexthdr;
6453 ihl = (40 >> 2);
6454 ipv6 = 1;
6455 break;
6456 default:
6457 ip_proto = ihl = 0;
6458 break;
6459 }
6460
6461 csum_bits = TXHDR_CSUM_NONE;
6462 if (skb->ip_summed == CHECKSUM_PARTIAL) {
6463 u64 start, stuff;
6464
6465 csum_bits = (ip_proto == IPPROTO_TCP ?
6466 TXHDR_CSUM_TCP :
6467 (ip_proto == IPPROTO_UDP ?
6468 TXHDR_CSUM_UDP : TXHDR_CSUM_SCTP));
6469
6470 start = skb_transport_offset(skb) -
6471 (pad_bytes + sizeof(struct tx_pkt_hdr));
6472 stuff = start + skb->csum_offset;
6473
6474 csum_bits |= (start / 2) << TXHDR_L4START_SHIFT;
6475 csum_bits |= (stuff / 2) << TXHDR_L4STUFF_SHIFT;
6476 }
6477
6478 l3off = skb_network_offset(skb) -
6479 (pad_bytes + sizeof(struct tx_pkt_hdr));
6480
6481 ret = (((pad_bytes / 2) << TXHDR_PAD_SHIFT) |
6482 (len << TXHDR_LEN_SHIFT) |
6483 ((l3off / 2) << TXHDR_L3START_SHIFT) |
6484 (ihl << TXHDR_IHL_SHIFT) |
6485 ((eth_proto_inner < 1536) ? TXHDR_LLC : 0) |
6486 ((eth_proto == ETH_P_8021Q) ? TXHDR_VLAN : 0) |
6487 (ipv6 ? TXHDR_IP_VER : 0) |
6488 csum_bits);
6489
6490 return ret;
6491}
6492
David S. Millera3138df2007-10-09 01:54:01 -07006493static int niu_start_xmit(struct sk_buff *skb, struct net_device *dev)
6494{
6495 struct niu *np = netdev_priv(dev);
6496 unsigned long align, headroom;
David S. Millerb4c21632008-07-15 03:48:19 -07006497 struct netdev_queue *txq;
David S. Millera3138df2007-10-09 01:54:01 -07006498 struct tx_ring_info *rp;
6499 struct tx_pkt_hdr *tp;
6500 unsigned int len, nfg;
6501 struct ethhdr *ehdr;
6502 int prod, i, tlen;
6503 u64 mapping, mrk;
6504
David S. Millerb4c21632008-07-15 03:48:19 -07006505 i = skb_get_queue_mapping(skb);
6506 rp = &np->tx_rings[i];
6507 txq = netdev_get_tx_queue(dev, i);
David S. Millera3138df2007-10-09 01:54:01 -07006508
6509 if (niu_tx_avail(rp) <= (skb_shinfo(skb)->nr_frags + 1)) {
David S. Millerb4c21632008-07-15 03:48:19 -07006510 netif_tx_stop_queue(txq);
David S. Millera3138df2007-10-09 01:54:01 -07006511 dev_err(np->device, PFX "%s: BUG! Tx ring full when "
6512 "queue awake!\n", dev->name);
6513 rp->tx_errors++;
6514 return NETDEV_TX_BUSY;
6515 }
6516
6517 if (skb->len < ETH_ZLEN) {
6518 unsigned int pad_bytes = ETH_ZLEN - skb->len;
6519
6520 if (skb_pad(skb, pad_bytes))
6521 goto out;
6522 skb_put(skb, pad_bytes);
6523 }
6524
6525 len = sizeof(struct tx_pkt_hdr) + 15;
6526 if (skb_headroom(skb) < len) {
6527 struct sk_buff *skb_new;
6528
6529 skb_new = skb_realloc_headroom(skb, len);
6530 if (!skb_new) {
6531 rp->tx_errors++;
6532 goto out_drop;
6533 }
6534 kfree_skb(skb);
6535 skb = skb_new;
David S. Miller3ebebcc2008-01-04 23:54:06 -08006536 } else
6537 skb_orphan(skb);
David S. Millera3138df2007-10-09 01:54:01 -07006538
6539 align = ((unsigned long) skb->data & (16 - 1));
6540 headroom = align + sizeof(struct tx_pkt_hdr);
6541
6542 ehdr = (struct ethhdr *) skb->data;
6543 tp = (struct tx_pkt_hdr *) skb_push(skb, headroom);
6544
6545 len = skb->len - sizeof(struct tx_pkt_hdr);
6546 tp->flags = cpu_to_le64(niu_compute_tx_flags(skb, ehdr, align, len));
6547 tp->resv = 0;
6548
6549 len = skb_headlen(skb);
6550 mapping = np->ops->map_single(np->device, skb->data,
6551 len, DMA_TO_DEVICE);
6552
6553 prod = rp->prod;
6554
6555 rp->tx_buffs[prod].skb = skb;
6556 rp->tx_buffs[prod].mapping = mapping;
6557
6558 mrk = TX_DESC_SOP;
6559 if (++rp->mark_counter == rp->mark_freq) {
6560 rp->mark_counter = 0;
6561 mrk |= TX_DESC_MARK;
6562 rp->mark_pending++;
6563 }
6564
6565 tlen = len;
6566 nfg = skb_shinfo(skb)->nr_frags;
6567 while (tlen > 0) {
6568 tlen -= MAX_TX_DESC_LEN;
6569 nfg++;
6570 }
6571
6572 while (len > 0) {
6573 unsigned int this_len = len;
6574
6575 if (this_len > MAX_TX_DESC_LEN)
6576 this_len = MAX_TX_DESC_LEN;
6577
6578 niu_set_txd(rp, prod, mapping, this_len, mrk, nfg);
6579 mrk = nfg = 0;
6580
6581 prod = NEXT_TX(rp, prod);
6582 mapping += this_len;
6583 len -= this_len;
6584 }
6585
6586 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
6587 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
6588
6589 len = frag->size;
6590 mapping = np->ops->map_page(np->device, frag->page,
6591 frag->page_offset, len,
6592 DMA_TO_DEVICE);
6593
6594 rp->tx_buffs[prod].skb = NULL;
6595 rp->tx_buffs[prod].mapping = mapping;
6596
6597 niu_set_txd(rp, prod, mapping, len, 0, 0);
6598
6599 prod = NEXT_TX(rp, prod);
6600 }
6601
6602 if (prod < rp->prod)
6603 rp->wrap_bit ^= TX_RING_KICK_WRAP;
6604 rp->prod = prod;
6605
6606 nw64(TX_RING_KICK(rp->tx_channel), rp->wrap_bit | (prod << 3));
6607
6608 if (unlikely(niu_tx_avail(rp) <= (MAX_SKB_FRAGS + 1))) {
David S. Millerb4c21632008-07-15 03:48:19 -07006609 netif_tx_stop_queue(txq);
David S. Millera3138df2007-10-09 01:54:01 -07006610 if (niu_tx_avail(rp) > NIU_TX_WAKEUP_THRESH(rp))
David S. Millerb4c21632008-07-15 03:48:19 -07006611 netif_tx_wake_queue(txq);
David S. Millera3138df2007-10-09 01:54:01 -07006612 }
6613
6614 dev->trans_start = jiffies;
6615
6616out:
6617 return NETDEV_TX_OK;
6618
6619out_drop:
6620 rp->tx_errors++;
6621 kfree_skb(skb);
6622 goto out;
6623}
6624
6625static int niu_change_mtu(struct net_device *dev, int new_mtu)
6626{
6627 struct niu *np = netdev_priv(dev);
6628 int err, orig_jumbo, new_jumbo;
6629
6630 if (new_mtu < 68 || new_mtu > NIU_MAX_MTU)
6631 return -EINVAL;
6632
6633 orig_jumbo = (dev->mtu > ETH_DATA_LEN);
6634 new_jumbo = (new_mtu > ETH_DATA_LEN);
6635
6636 dev->mtu = new_mtu;
6637
6638 if (!netif_running(dev) ||
6639 (orig_jumbo == new_jumbo))
6640 return 0;
6641
6642 niu_full_shutdown(np, dev);
6643
6644 niu_free_channels(np);
6645
6646 niu_enable_napi(np);
6647
6648 err = niu_alloc_channels(np);
6649 if (err)
6650 return err;
6651
6652 spin_lock_irq(&np->lock);
6653
6654 err = niu_init_hw(np);
6655 if (!err) {
6656 init_timer(&np->timer);
6657 np->timer.expires = jiffies + HZ;
6658 np->timer.data = (unsigned long) np;
6659 np->timer.function = niu_timer;
6660
6661 err = niu_enable_interrupts(np, 1);
6662 if (err)
6663 niu_stop_hw(np);
6664 }
6665
6666 spin_unlock_irq(&np->lock);
6667
6668 if (!err) {
David S. Millerb4c21632008-07-15 03:48:19 -07006669 netif_tx_start_all_queues(dev);
David S. Millera3138df2007-10-09 01:54:01 -07006670 if (np->link_config.loopback_mode != LOOPBACK_DISABLED)
6671 netif_carrier_on(dev);
6672
6673 add_timer(&np->timer);
6674 }
6675
6676 return err;
6677}
6678
6679static void niu_get_drvinfo(struct net_device *dev,
6680 struct ethtool_drvinfo *info)
6681{
6682 struct niu *np = netdev_priv(dev);
6683 struct niu_vpd *vpd = &np->vpd;
6684
6685 strcpy(info->driver, DRV_MODULE_NAME);
6686 strcpy(info->version, DRV_MODULE_VERSION);
6687 sprintf(info->fw_version, "%d.%d",
6688 vpd->fcode_major, vpd->fcode_minor);
6689 if (np->parent->plat_type != PLAT_TYPE_NIU)
6690 strcpy(info->bus_info, pci_name(np->pdev));
6691}
6692
6693static int niu_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6694{
6695 struct niu *np = netdev_priv(dev);
6696 struct niu_link_config *lp;
6697
6698 lp = &np->link_config;
6699
6700 memset(cmd, 0, sizeof(*cmd));
6701 cmd->phy_address = np->phy_addr;
6702 cmd->supported = lp->supported;
6703 cmd->advertising = lp->advertising;
6704 cmd->autoneg = lp->autoneg;
6705 cmd->speed = lp->active_speed;
6706 cmd->duplex = lp->active_duplex;
6707
6708 return 0;
6709}
6710
6711static int niu_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
6712{
6713 return -EINVAL;
6714}
6715
6716static u32 niu_get_msglevel(struct net_device *dev)
6717{
6718 struct niu *np = netdev_priv(dev);
6719 return np->msg_enable;
6720}
6721
6722static void niu_set_msglevel(struct net_device *dev, u32 value)
6723{
6724 struct niu *np = netdev_priv(dev);
6725 np->msg_enable = value;
6726}
6727
6728static int niu_get_eeprom_len(struct net_device *dev)
6729{
6730 struct niu *np = netdev_priv(dev);
6731
6732 return np->eeprom_len;
6733}
6734
6735static int niu_get_eeprom(struct net_device *dev,
6736 struct ethtool_eeprom *eeprom, u8 *data)
6737{
6738 struct niu *np = netdev_priv(dev);
6739 u32 offset, len, val;
6740
6741 offset = eeprom->offset;
6742 len = eeprom->len;
6743
6744 if (offset + len < offset)
6745 return -EINVAL;
6746 if (offset >= np->eeprom_len)
6747 return -EINVAL;
6748 if (offset + len > np->eeprom_len)
6749 len = eeprom->len = np->eeprom_len - offset;
6750
6751 if (offset & 3) {
6752 u32 b_offset, b_count;
6753
6754 b_offset = offset & 3;
6755 b_count = 4 - b_offset;
6756 if (b_count > len)
6757 b_count = len;
6758
6759 val = nr64(ESPC_NCR((offset - b_offset) / 4));
6760 memcpy(data, ((char *)&val) + b_offset, b_count);
6761 data += b_count;
6762 len -= b_count;
6763 offset += b_count;
6764 }
6765 while (len >= 4) {
6766 val = nr64(ESPC_NCR(offset / 4));
6767 memcpy(data, &val, 4);
6768 data += 4;
6769 len -= 4;
6770 offset += 4;
6771 }
6772 if (len) {
6773 val = nr64(ESPC_NCR(offset / 4));
6774 memcpy(data, &val, len);
6775 }
6776 return 0;
6777}
6778
Santwona Beherab4653e92008-07-02 03:49:11 -07006779static int niu_ethflow_to_class(int flow_type, u64 *class)
6780{
6781 switch (flow_type) {
6782 case TCP_V4_FLOW:
6783 *class = CLASS_CODE_TCP_IPV4;
6784 break;
6785 case UDP_V4_FLOW:
6786 *class = CLASS_CODE_UDP_IPV4;
6787 break;
6788 case AH_ESP_V4_FLOW:
6789 *class = CLASS_CODE_AH_ESP_IPV4;
6790 break;
6791 case SCTP_V4_FLOW:
6792 *class = CLASS_CODE_SCTP_IPV4;
6793 break;
6794 case TCP_V6_FLOW:
6795 *class = CLASS_CODE_TCP_IPV6;
6796 break;
6797 case UDP_V6_FLOW:
6798 *class = CLASS_CODE_UDP_IPV6;
6799 break;
6800 case AH_ESP_V6_FLOW:
6801 *class = CLASS_CODE_AH_ESP_IPV6;
6802 break;
6803 case SCTP_V6_FLOW:
6804 *class = CLASS_CODE_SCTP_IPV6;
6805 break;
6806 default:
Andreas Schwab38c080f2008-07-29 23:59:20 -07006807 return 0;
Santwona Beherab4653e92008-07-02 03:49:11 -07006808 }
6809
6810 return 1;
6811}
6812
6813static u64 niu_flowkey_to_ethflow(u64 flow_key)
6814{
6815 u64 ethflow = 0;
6816
6817 if (flow_key & FLOW_KEY_PORT)
6818 ethflow |= RXH_DEV_PORT;
6819 if (flow_key & FLOW_KEY_L2DA)
6820 ethflow |= RXH_L2DA;
6821 if (flow_key & FLOW_KEY_VLAN)
6822 ethflow |= RXH_VLAN;
6823 if (flow_key & FLOW_KEY_IPSA)
6824 ethflow |= RXH_IP_SRC;
6825 if (flow_key & FLOW_KEY_IPDA)
6826 ethflow |= RXH_IP_DST;
6827 if (flow_key & FLOW_KEY_PROTO)
6828 ethflow |= RXH_L3_PROTO;
6829 if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT))
6830 ethflow |= RXH_L4_B_0_1;
6831 if (flow_key & (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT))
6832 ethflow |= RXH_L4_B_2_3;
6833
6834 return ethflow;
6835
6836}
6837
6838static int niu_ethflow_to_flowkey(u64 ethflow, u64 *flow_key)
6839{
6840 u64 key = 0;
6841
6842 if (ethflow & RXH_DEV_PORT)
6843 key |= FLOW_KEY_PORT;
6844 if (ethflow & RXH_L2DA)
6845 key |= FLOW_KEY_L2DA;
6846 if (ethflow & RXH_VLAN)
6847 key |= FLOW_KEY_VLAN;
6848 if (ethflow & RXH_IP_SRC)
6849 key |= FLOW_KEY_IPSA;
6850 if (ethflow & RXH_IP_DST)
6851 key |= FLOW_KEY_IPDA;
6852 if (ethflow & RXH_L3_PROTO)
6853 key |= FLOW_KEY_PROTO;
6854 if (ethflow & RXH_L4_B_0_1)
6855 key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_0_SHIFT);
6856 if (ethflow & RXH_L4_B_2_3)
6857 key |= (FLOW_KEY_L4_BYTE12 << FLOW_KEY_L4_1_SHIFT);
6858
6859 *flow_key = key;
6860
6861 return 1;
6862
6863}
6864
6865static int niu_get_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
6866{
6867 struct niu *np = netdev_priv(dev);
6868 u64 class;
6869
6870 cmd->data = 0;
6871
6872 if (!niu_ethflow_to_class(cmd->flow_type, &class))
6873 return -EINVAL;
6874
6875 if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
6876 TCAM_KEY_DISC)
6877 cmd->data = RXH_DISCARD;
6878 else
6879
6880 cmd->data = niu_flowkey_to_ethflow(np->parent->flow_key[class -
6881 CLASS_CODE_USER_PROG1]);
6882 return 0;
6883}
6884
6885static int niu_set_hash_opts(struct net_device *dev, struct ethtool_rxnfc *cmd)
6886{
6887 struct niu *np = netdev_priv(dev);
6888 u64 class;
6889 u64 flow_key = 0;
6890 unsigned long flags;
6891
6892 if (!niu_ethflow_to_class(cmd->flow_type, &class))
6893 return -EINVAL;
6894
6895 if (class < CLASS_CODE_USER_PROG1 ||
6896 class > CLASS_CODE_SCTP_IPV6)
6897 return -EINVAL;
6898
6899 if (cmd->data & RXH_DISCARD) {
6900 niu_lock_parent(np, flags);
6901 flow_key = np->parent->tcam_key[class -
6902 CLASS_CODE_USER_PROG1];
6903 flow_key |= TCAM_KEY_DISC;
6904 nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
6905 np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] = flow_key;
6906 niu_unlock_parent(np, flags);
6907 return 0;
6908 } else {
6909 /* Discard was set before, but is not set now */
6910 if (np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] &
6911 TCAM_KEY_DISC) {
6912 niu_lock_parent(np, flags);
6913 flow_key = np->parent->tcam_key[class -
6914 CLASS_CODE_USER_PROG1];
6915 flow_key &= ~TCAM_KEY_DISC;
6916 nw64(TCAM_KEY(class - CLASS_CODE_USER_PROG1),
6917 flow_key);
6918 np->parent->tcam_key[class - CLASS_CODE_USER_PROG1] =
6919 flow_key;
6920 niu_unlock_parent(np, flags);
6921 }
6922 }
6923
6924 if (!niu_ethflow_to_flowkey(cmd->data, &flow_key))
6925 return -EINVAL;
6926
6927 niu_lock_parent(np, flags);
6928 nw64(FLOW_KEY(class - CLASS_CODE_USER_PROG1), flow_key);
6929 np->parent->flow_key[class - CLASS_CODE_USER_PROG1] = flow_key;
6930 niu_unlock_parent(np, flags);
6931
6932 return 0;
6933}
6934
David S. Millera3138df2007-10-09 01:54:01 -07006935static const struct {
6936 const char string[ETH_GSTRING_LEN];
6937} niu_xmac_stat_keys[] = {
6938 { "tx_frames" },
6939 { "tx_bytes" },
6940 { "tx_fifo_errors" },
6941 { "tx_overflow_errors" },
6942 { "tx_max_pkt_size_errors" },
6943 { "tx_underflow_errors" },
6944 { "rx_local_faults" },
6945 { "rx_remote_faults" },
6946 { "rx_link_faults" },
6947 { "rx_align_errors" },
6948 { "rx_frags" },
6949 { "rx_mcasts" },
6950 { "rx_bcasts" },
6951 { "rx_hist_cnt1" },
6952 { "rx_hist_cnt2" },
6953 { "rx_hist_cnt3" },
6954 { "rx_hist_cnt4" },
6955 { "rx_hist_cnt5" },
6956 { "rx_hist_cnt6" },
6957 { "rx_hist_cnt7" },
6958 { "rx_octets" },
6959 { "rx_code_violations" },
6960 { "rx_len_errors" },
6961 { "rx_crc_errors" },
6962 { "rx_underflows" },
6963 { "rx_overflows" },
6964 { "pause_off_state" },
6965 { "pause_on_state" },
6966 { "pause_received" },
6967};
6968
6969#define NUM_XMAC_STAT_KEYS ARRAY_SIZE(niu_xmac_stat_keys)
6970
6971static const struct {
6972 const char string[ETH_GSTRING_LEN];
6973} niu_bmac_stat_keys[] = {
6974 { "tx_underflow_errors" },
6975 { "tx_max_pkt_size_errors" },
6976 { "tx_bytes" },
6977 { "tx_frames" },
6978 { "rx_overflows" },
6979 { "rx_frames" },
6980 { "rx_align_errors" },
6981 { "rx_crc_errors" },
6982 { "rx_len_errors" },
6983 { "pause_off_state" },
6984 { "pause_on_state" },
6985 { "pause_received" },
6986};
6987
6988#define NUM_BMAC_STAT_KEYS ARRAY_SIZE(niu_bmac_stat_keys)
6989
6990static const struct {
6991 const char string[ETH_GSTRING_LEN];
6992} niu_rxchan_stat_keys[] = {
6993 { "rx_channel" },
6994 { "rx_packets" },
6995 { "rx_bytes" },
6996 { "rx_dropped" },
6997 { "rx_errors" },
6998};
6999
7000#define NUM_RXCHAN_STAT_KEYS ARRAY_SIZE(niu_rxchan_stat_keys)
7001
7002static const struct {
7003 const char string[ETH_GSTRING_LEN];
7004} niu_txchan_stat_keys[] = {
7005 { "tx_channel" },
7006 { "tx_packets" },
7007 { "tx_bytes" },
7008 { "tx_errors" },
7009};
7010
7011#define NUM_TXCHAN_STAT_KEYS ARRAY_SIZE(niu_txchan_stat_keys)
7012
7013static void niu_get_strings(struct net_device *dev, u32 stringset, u8 *data)
7014{
7015 struct niu *np = netdev_priv(dev);
7016 int i;
7017
7018 if (stringset != ETH_SS_STATS)
7019 return;
7020
7021 if (np->flags & NIU_FLAGS_XMAC) {
7022 memcpy(data, niu_xmac_stat_keys,
7023 sizeof(niu_xmac_stat_keys));
7024 data += sizeof(niu_xmac_stat_keys);
7025 } else {
7026 memcpy(data, niu_bmac_stat_keys,
7027 sizeof(niu_bmac_stat_keys));
7028 data += sizeof(niu_bmac_stat_keys);
7029 }
7030 for (i = 0; i < np->num_rx_rings; i++) {
7031 memcpy(data, niu_rxchan_stat_keys,
7032 sizeof(niu_rxchan_stat_keys));
7033 data += sizeof(niu_rxchan_stat_keys);
7034 }
7035 for (i = 0; i < np->num_tx_rings; i++) {
7036 memcpy(data, niu_txchan_stat_keys,
7037 sizeof(niu_txchan_stat_keys));
7038 data += sizeof(niu_txchan_stat_keys);
7039 }
7040}
7041
7042static int niu_get_stats_count(struct net_device *dev)
7043{
7044 struct niu *np = netdev_priv(dev);
7045
7046 return ((np->flags & NIU_FLAGS_XMAC ?
7047 NUM_XMAC_STAT_KEYS :
7048 NUM_BMAC_STAT_KEYS) +
7049 (np->num_rx_rings * NUM_RXCHAN_STAT_KEYS) +
7050 (np->num_tx_rings * NUM_TXCHAN_STAT_KEYS));
7051}
7052
7053static void niu_get_ethtool_stats(struct net_device *dev,
7054 struct ethtool_stats *stats, u64 *data)
7055{
7056 struct niu *np = netdev_priv(dev);
7057 int i;
7058
7059 niu_sync_mac_stats(np);
7060 if (np->flags & NIU_FLAGS_XMAC) {
7061 memcpy(data, &np->mac_stats.xmac,
7062 sizeof(struct niu_xmac_stats));
7063 data += (sizeof(struct niu_xmac_stats) / sizeof(u64));
7064 } else {
7065 memcpy(data, &np->mac_stats.bmac,
7066 sizeof(struct niu_bmac_stats));
7067 data += (sizeof(struct niu_bmac_stats) / sizeof(u64));
7068 }
7069 for (i = 0; i < np->num_rx_rings; i++) {
7070 struct rx_ring_info *rp = &np->rx_rings[i];
7071
Jesper Dangaard Brouerb8a606b2008-12-18 19:50:49 -08007072 niu_sync_rx_discard_stats(np, rp, 0);
7073
David S. Millera3138df2007-10-09 01:54:01 -07007074 data[0] = rp->rx_channel;
7075 data[1] = rp->rx_packets;
7076 data[2] = rp->rx_bytes;
7077 data[3] = rp->rx_dropped;
7078 data[4] = rp->rx_errors;
7079 data += 5;
7080 }
7081 for (i = 0; i < np->num_tx_rings; i++) {
7082 struct tx_ring_info *rp = &np->tx_rings[i];
7083
7084 data[0] = rp->tx_channel;
7085 data[1] = rp->tx_packets;
7086 data[2] = rp->tx_bytes;
7087 data[3] = rp->tx_errors;
7088 data += 4;
7089 }
7090}
7091
7092static u64 niu_led_state_save(struct niu *np)
7093{
7094 if (np->flags & NIU_FLAGS_XMAC)
7095 return nr64_mac(XMAC_CONFIG);
7096 else
7097 return nr64_mac(BMAC_XIF_CONFIG);
7098}
7099
7100static void niu_led_state_restore(struct niu *np, u64 val)
7101{
7102 if (np->flags & NIU_FLAGS_XMAC)
7103 nw64_mac(XMAC_CONFIG, val);
7104 else
7105 nw64_mac(BMAC_XIF_CONFIG, val);
7106}
7107
7108static void niu_force_led(struct niu *np, int on)
7109{
7110 u64 val, reg, bit;
7111
7112 if (np->flags & NIU_FLAGS_XMAC) {
7113 reg = XMAC_CONFIG;
7114 bit = XMAC_CONFIG_FORCE_LED_ON;
7115 } else {
7116 reg = BMAC_XIF_CONFIG;
7117 bit = BMAC_XIF_CONFIG_LINK_LED;
7118 }
7119
7120 val = nr64_mac(reg);
7121 if (on)
7122 val |= bit;
7123 else
7124 val &= ~bit;
7125 nw64_mac(reg, val);
7126}
7127
7128static int niu_phys_id(struct net_device *dev, u32 data)
7129{
7130 struct niu *np = netdev_priv(dev);
7131 u64 orig_led_state;
7132 int i;
7133
7134 if (!netif_running(dev))
7135 return -EAGAIN;
7136
7137 if (data == 0)
7138 data = 2;
7139
7140 orig_led_state = niu_led_state_save(np);
7141 for (i = 0; i < (data * 2); i++) {
7142 int on = ((i % 2) == 0);
7143
7144 niu_force_led(np, on);
7145
7146 if (msleep_interruptible(500))
7147 break;
7148 }
7149 niu_led_state_restore(np, orig_led_state);
7150
7151 return 0;
7152}
7153
7154static const struct ethtool_ops niu_ethtool_ops = {
7155 .get_drvinfo = niu_get_drvinfo,
7156 .get_link = ethtool_op_get_link,
7157 .get_msglevel = niu_get_msglevel,
7158 .set_msglevel = niu_set_msglevel,
7159 .get_eeprom_len = niu_get_eeprom_len,
7160 .get_eeprom = niu_get_eeprom,
7161 .get_settings = niu_get_settings,
7162 .set_settings = niu_set_settings,
7163 .get_strings = niu_get_strings,
7164 .get_stats_count = niu_get_stats_count,
7165 .get_ethtool_stats = niu_get_ethtool_stats,
7166 .phys_id = niu_phys_id,
Santwona Beherab4653e92008-07-02 03:49:11 -07007167 .get_rxhash = niu_get_hash_opts,
7168 .set_rxhash = niu_set_hash_opts,
David S. Millera3138df2007-10-09 01:54:01 -07007169};
7170
7171static int niu_ldg_assign_ldn(struct niu *np, struct niu_parent *parent,
7172 int ldg, int ldn)
7173{
7174 if (ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX)
7175 return -EINVAL;
7176 if (ldn < 0 || ldn > LDN_MAX)
7177 return -EINVAL;
7178
7179 parent->ldg_map[ldn] = ldg;
7180
7181 if (np->parent->plat_type == PLAT_TYPE_NIU) {
7182 /* On N2 NIU, the ldn-->ldg assignments are setup and fixed by
7183 * the firmware, and we're not supposed to change them.
7184 * Validate the mapping, because if it's wrong we probably
7185 * won't get any interrupts and that's painful to debug.
7186 */
7187 if (nr64(LDG_NUM(ldn)) != ldg) {
7188 dev_err(np->device, PFX "Port %u, mis-matched "
7189 "LDG assignment "
7190 "for ldn %d, should be %d is %llu\n",
7191 np->port, ldn, ldg,
7192 (unsigned long long) nr64(LDG_NUM(ldn)));
7193 return -EINVAL;
7194 }
7195 } else
7196 nw64(LDG_NUM(ldn), ldg);
7197
7198 return 0;
7199}
7200
7201static int niu_set_ldg_timer_res(struct niu *np, int res)
7202{
7203 if (res < 0 || res > LDG_TIMER_RES_VAL)
7204 return -EINVAL;
7205
7206
7207 nw64(LDG_TIMER_RES, res);
7208
7209 return 0;
7210}
7211
7212static int niu_set_ldg_sid(struct niu *np, int ldg, int func, int vector)
7213{
7214 if ((ldg < NIU_LDG_MIN || ldg > NIU_LDG_MAX) ||
7215 (func < 0 || func > 3) ||
7216 (vector < 0 || vector > 0x1f))
7217 return -EINVAL;
7218
7219 nw64(SID(ldg), (func << SID_FUNC_SHIFT) | vector);
7220
7221 return 0;
7222}
7223
7224static int __devinit niu_pci_eeprom_read(struct niu *np, u32 addr)
7225{
7226 u64 frame, frame_base = (ESPC_PIO_STAT_READ_START |
7227 (addr << ESPC_PIO_STAT_ADDR_SHIFT));
7228 int limit;
7229
7230 if (addr > (ESPC_PIO_STAT_ADDR >> ESPC_PIO_STAT_ADDR_SHIFT))
7231 return -EINVAL;
7232
7233 frame = frame_base;
7234 nw64(ESPC_PIO_STAT, frame);
7235 limit = 64;
7236 do {
7237 udelay(5);
7238 frame = nr64(ESPC_PIO_STAT);
7239 if (frame & ESPC_PIO_STAT_READ_END)
7240 break;
7241 } while (limit--);
7242 if (!(frame & ESPC_PIO_STAT_READ_END)) {
7243 dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
7244 (unsigned long long) frame);
7245 return -ENODEV;
7246 }
7247
7248 frame = frame_base;
7249 nw64(ESPC_PIO_STAT, frame);
7250 limit = 64;
7251 do {
7252 udelay(5);
7253 frame = nr64(ESPC_PIO_STAT);
7254 if (frame & ESPC_PIO_STAT_READ_END)
7255 break;
7256 } while (limit--);
7257 if (!(frame & ESPC_PIO_STAT_READ_END)) {
7258 dev_err(np->device, PFX "EEPROM read timeout frame[%llx]\n",
7259 (unsigned long long) frame);
7260 return -ENODEV;
7261 }
7262
7263 frame = nr64(ESPC_PIO_STAT);
7264 return (frame & ESPC_PIO_STAT_DATA) >> ESPC_PIO_STAT_DATA_SHIFT;
7265}
7266
7267static int __devinit niu_pci_eeprom_read16(struct niu *np, u32 off)
7268{
7269 int err = niu_pci_eeprom_read(np, off);
7270 u16 val;
7271
7272 if (err < 0)
7273 return err;
7274 val = (err << 8);
7275 err = niu_pci_eeprom_read(np, off + 1);
7276 if (err < 0)
7277 return err;
7278 val |= (err & 0xff);
7279
7280 return val;
7281}
7282
7283static int __devinit niu_pci_eeprom_read16_swp(struct niu *np, u32 off)
7284{
7285 int err = niu_pci_eeprom_read(np, off);
7286 u16 val;
7287
7288 if (err < 0)
7289 return err;
7290
7291 val = (err & 0xff);
7292 err = niu_pci_eeprom_read(np, off + 1);
7293 if (err < 0)
7294 return err;
7295
7296 val |= (err & 0xff) << 8;
7297
7298 return val;
7299}
7300
7301static int __devinit niu_pci_vpd_get_propname(struct niu *np,
7302 u32 off,
7303 char *namebuf,
7304 int namebuf_len)
7305{
7306 int i;
7307
7308 for (i = 0; i < namebuf_len; i++) {
7309 int err = niu_pci_eeprom_read(np, off + i);
7310 if (err < 0)
7311 return err;
7312 *namebuf++ = err;
7313 if (!err)
7314 break;
7315 }
7316 if (i >= namebuf_len)
7317 return -EINVAL;
7318
7319 return i + 1;
7320}
7321
7322static void __devinit niu_vpd_parse_version(struct niu *np)
7323{
7324 struct niu_vpd *vpd = &np->vpd;
7325 int len = strlen(vpd->version) + 1;
7326 const char *s = vpd->version;
7327 int i;
7328
7329 for (i = 0; i < len - 5; i++) {
7330 if (!strncmp(s + i, "FCode ", 5))
7331 break;
7332 }
7333 if (i >= len - 5)
7334 return;
7335
7336 s += i + 5;
7337 sscanf(s, "%d.%d", &vpd->fcode_major, &vpd->fcode_minor);
7338
7339 niudbg(PROBE, "VPD_SCAN: FCODE major(%d) minor(%d)\n",
7340 vpd->fcode_major, vpd->fcode_minor);
7341 if (vpd->fcode_major > NIU_VPD_MIN_MAJOR ||
7342 (vpd->fcode_major == NIU_VPD_MIN_MAJOR &&
7343 vpd->fcode_minor >= NIU_VPD_MIN_MINOR))
7344 np->flags |= NIU_FLAGS_VPD_VALID;
7345}
7346
7347/* ESPC_PIO_EN_ENABLE must be set */
7348static int __devinit niu_pci_vpd_scan_props(struct niu *np,
7349 u32 start, u32 end)
7350{
7351 unsigned int found_mask = 0;
7352#define FOUND_MASK_MODEL 0x00000001
7353#define FOUND_MASK_BMODEL 0x00000002
7354#define FOUND_MASK_VERS 0x00000004
7355#define FOUND_MASK_MAC 0x00000008
7356#define FOUND_MASK_NMAC 0x00000010
7357#define FOUND_MASK_PHY 0x00000020
7358#define FOUND_MASK_ALL 0x0000003f
7359
7360 niudbg(PROBE, "VPD_SCAN: start[%x] end[%x]\n",
7361 start, end);
7362 while (start < end) {
7363 int len, err, instance, type, prop_len;
7364 char namebuf[64];
7365 u8 *prop_buf;
7366 int max_len;
7367
7368 if (found_mask == FOUND_MASK_ALL) {
7369 niu_vpd_parse_version(np);
7370 return 1;
7371 }
7372
7373 err = niu_pci_eeprom_read(np, start + 2);
7374 if (err < 0)
7375 return err;
7376 len = err;
7377 start += 3;
7378
7379 instance = niu_pci_eeprom_read(np, start);
7380 type = niu_pci_eeprom_read(np, start + 3);
7381 prop_len = niu_pci_eeprom_read(np, start + 4);
7382 err = niu_pci_vpd_get_propname(np, start + 5, namebuf, 64);
7383 if (err < 0)
7384 return err;
7385
7386 prop_buf = NULL;
7387 max_len = 0;
7388 if (!strcmp(namebuf, "model")) {
7389 prop_buf = np->vpd.model;
7390 max_len = NIU_VPD_MODEL_MAX;
7391 found_mask |= FOUND_MASK_MODEL;
7392 } else if (!strcmp(namebuf, "board-model")) {
7393 prop_buf = np->vpd.board_model;
7394 max_len = NIU_VPD_BD_MODEL_MAX;
7395 found_mask |= FOUND_MASK_BMODEL;
7396 } else if (!strcmp(namebuf, "version")) {
7397 prop_buf = np->vpd.version;
7398 max_len = NIU_VPD_VERSION_MAX;
7399 found_mask |= FOUND_MASK_VERS;
7400 } else if (!strcmp(namebuf, "local-mac-address")) {
7401 prop_buf = np->vpd.local_mac;
7402 max_len = ETH_ALEN;
7403 found_mask |= FOUND_MASK_MAC;
7404 } else if (!strcmp(namebuf, "num-mac-addresses")) {
7405 prop_buf = &np->vpd.mac_num;
7406 max_len = 1;
7407 found_mask |= FOUND_MASK_NMAC;
7408 } else if (!strcmp(namebuf, "phy-type")) {
7409 prop_buf = np->vpd.phy_type;
7410 max_len = NIU_VPD_PHY_TYPE_MAX;
7411 found_mask |= FOUND_MASK_PHY;
7412 }
7413
7414 if (max_len && prop_len > max_len) {
7415 dev_err(np->device, PFX "Property '%s' length (%d) is "
7416 "too long.\n", namebuf, prop_len);
7417 return -EINVAL;
7418 }
7419
7420 if (prop_buf) {
7421 u32 off = start + 5 + err;
7422 int i;
7423
7424 niudbg(PROBE, "VPD_SCAN: Reading in property [%s] "
7425 "len[%d]\n", namebuf, prop_len);
7426 for (i = 0; i < prop_len; i++)
7427 *prop_buf++ = niu_pci_eeprom_read(np, off + i);
7428 }
7429
7430 start += len;
7431 }
7432
7433 return 0;
7434}
7435
7436/* ESPC_PIO_EN_ENABLE must be set */
7437static void __devinit niu_pci_vpd_fetch(struct niu *np, u32 start)
7438{
7439 u32 offset;
7440 int err;
7441
7442 err = niu_pci_eeprom_read16_swp(np, start + 1);
7443 if (err < 0)
7444 return;
7445
7446 offset = err + 3;
7447
7448 while (start + offset < ESPC_EEPROM_SIZE) {
7449 u32 here = start + offset;
7450 u32 end;
7451
7452 err = niu_pci_eeprom_read(np, here);
7453 if (err != 0x90)
7454 return;
7455
7456 err = niu_pci_eeprom_read16_swp(np, here + 1);
7457 if (err < 0)
7458 return;
7459
7460 here = start + offset + 3;
7461 end = start + offset + err;
7462
7463 offset += err;
7464
7465 err = niu_pci_vpd_scan_props(np, here, end);
7466 if (err < 0 || err == 1)
7467 return;
7468 }
7469}
7470
7471/* ESPC_PIO_EN_ENABLE must be set */
7472static u32 __devinit niu_pci_vpd_offset(struct niu *np)
7473{
7474 u32 start = 0, end = ESPC_EEPROM_SIZE, ret;
7475 int err;
7476
7477 while (start < end) {
7478 ret = start;
7479
7480 /* ROM header signature? */
7481 err = niu_pci_eeprom_read16(np, start + 0);
7482 if (err != 0x55aa)
7483 return 0;
7484
7485 /* Apply offset to PCI data structure. */
7486 err = niu_pci_eeprom_read16(np, start + 23);
7487 if (err < 0)
7488 return 0;
7489 start += err;
7490
7491 /* Check for "PCIR" signature. */
7492 err = niu_pci_eeprom_read16(np, start + 0);
7493 if (err != 0x5043)
7494 return 0;
7495 err = niu_pci_eeprom_read16(np, start + 2);
7496 if (err != 0x4952)
7497 return 0;
7498
7499 /* Check for OBP image type. */
7500 err = niu_pci_eeprom_read(np, start + 20);
7501 if (err < 0)
7502 return 0;
7503 if (err != 0x01) {
7504 err = niu_pci_eeprom_read(np, ret + 2);
7505 if (err < 0)
7506 return 0;
7507
7508 start = ret + (err * 512);
7509 continue;
7510 }
7511
7512 err = niu_pci_eeprom_read16_swp(np, start + 8);
7513 if (err < 0)
7514 return err;
7515 ret += err;
7516
7517 err = niu_pci_eeprom_read(np, ret + 0);
7518 if (err != 0x82)
7519 return 0;
7520
7521 return ret;
7522 }
7523
7524 return 0;
7525}
7526
7527static int __devinit niu_phy_type_prop_decode(struct niu *np,
7528 const char *phy_prop)
7529{
7530 if (!strcmp(phy_prop, "mif")) {
7531 /* 1G copper, MII */
7532 np->flags &= ~(NIU_FLAGS_FIBER |
7533 NIU_FLAGS_10G);
7534 np->mac_xcvr = MAC_XCVR_MII;
7535 } else if (!strcmp(phy_prop, "xgf")) {
7536 /* 10G fiber, XPCS */
7537 np->flags |= (NIU_FLAGS_10G |
7538 NIU_FLAGS_FIBER);
7539 np->mac_xcvr = MAC_XCVR_XPCS;
7540 } else if (!strcmp(phy_prop, "pcs")) {
7541 /* 1G fiber, PCS */
7542 np->flags &= ~NIU_FLAGS_10G;
7543 np->flags |= NIU_FLAGS_FIBER;
7544 np->mac_xcvr = MAC_XCVR_PCS;
7545 } else if (!strcmp(phy_prop, "xgc")) {
7546 /* 10G copper, XPCS */
7547 np->flags |= NIU_FLAGS_10G;
7548 np->flags &= ~NIU_FLAGS_FIBER;
7549 np->mac_xcvr = MAC_XCVR_XPCS;
Santwona Beherae3e081e2008-11-14 14:44:08 -08007550 } else if (!strcmp(phy_prop, "xgsd") || !strcmp(phy_prop, "gsd")) {
7551 /* 10G Serdes or 1G Serdes, default to 10G */
7552 np->flags |= NIU_FLAGS_10G;
7553 np->flags &= ~NIU_FLAGS_FIBER;
7554 np->flags |= NIU_FLAGS_XCVR_SERDES;
7555 np->mac_xcvr = MAC_XCVR_XPCS;
David S. Millera3138df2007-10-09 01:54:01 -07007556 } else {
7557 return -EINVAL;
7558 }
7559 return 0;
7560}
7561
Matheos Worku7f7c4072008-04-24 21:02:37 -07007562static int niu_pci_vpd_get_nports(struct niu *np)
7563{
7564 int ports = 0;
7565
Matheos Workuf9af8572008-05-12 03:10:59 -07007566 if ((!strcmp(np->vpd.model, NIU_QGC_LP_MDL_STR)) ||
7567 (!strcmp(np->vpd.model, NIU_QGC_PEM_MDL_STR)) ||
7568 (!strcmp(np->vpd.model, NIU_MARAMBA_MDL_STR)) ||
7569 (!strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) ||
7570 (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR))) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07007571 ports = 4;
Matheos Workuf9af8572008-05-12 03:10:59 -07007572 } else if ((!strcmp(np->vpd.model, NIU_2XGF_LP_MDL_STR)) ||
7573 (!strcmp(np->vpd.model, NIU_2XGF_PEM_MDL_STR)) ||
7574 (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) ||
7575 (!strcmp(np->vpd.model, NIU_2XGF_MRVL_MDL_STR))) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07007576 ports = 2;
7577 }
7578
7579 return ports;
7580}
7581
David S. Millera3138df2007-10-09 01:54:01 -07007582static void __devinit niu_pci_vpd_validate(struct niu *np)
7583{
7584 struct net_device *dev = np->dev;
7585 struct niu_vpd *vpd = &np->vpd;
7586 u8 val8;
7587
7588 if (!is_valid_ether_addr(&vpd->local_mac[0])) {
7589 dev_err(np->device, PFX "VPD MAC invalid, "
7590 "falling back to SPROM.\n");
7591
7592 np->flags &= ~NIU_FLAGS_VPD_VALID;
7593 return;
7594 }
7595
Matheos Workuf9af8572008-05-12 03:10:59 -07007596 if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
7597 !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08007598 np->flags |= NIU_FLAGS_10G;
7599 np->flags &= ~NIU_FLAGS_FIBER;
7600 np->flags |= NIU_FLAGS_XCVR_SERDES;
7601 np->mac_xcvr = MAC_XCVR_PCS;
7602 if (np->port > 1) {
7603 np->flags |= NIU_FLAGS_FIBER;
7604 np->flags &= ~NIU_FLAGS_10G;
7605 }
7606 if (np->flags & NIU_FLAGS_10G)
7607 np->mac_xcvr = MAC_XCVR_XPCS;
Matheos Workuf9af8572008-05-12 03:10:59 -07007608 } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
Matheos Workua5d6ab52008-04-24 21:09:20 -07007609 np->flags |= (NIU_FLAGS_10G | NIU_FLAGS_FIBER |
7610 NIU_FLAGS_HOTPLUG_PHY);
Matheos Worku5fbd7e22008-02-28 21:25:43 -08007611 } else if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
David S. Millera3138df2007-10-09 01:54:01 -07007612 dev_err(np->device, PFX "Illegal phy string [%s].\n",
7613 np->vpd.phy_type);
7614 dev_err(np->device, PFX "Falling back to SPROM.\n");
7615 np->flags &= ~NIU_FLAGS_VPD_VALID;
7616 return;
7617 }
7618
7619 memcpy(dev->perm_addr, vpd->local_mac, ETH_ALEN);
7620
7621 val8 = dev->perm_addr[5];
7622 dev->perm_addr[5] += np->port;
7623 if (dev->perm_addr[5] < val8)
7624 dev->perm_addr[4]++;
7625
7626 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
7627}
7628
7629static int __devinit niu_pci_probe_sprom(struct niu *np)
7630{
7631 struct net_device *dev = np->dev;
7632 int len, i;
7633 u64 val, sum;
7634 u8 val8;
7635
7636 val = (nr64(ESPC_VER_IMGSZ) & ESPC_VER_IMGSZ_IMGSZ);
7637 val >>= ESPC_VER_IMGSZ_IMGSZ_SHIFT;
7638 len = val / 4;
7639
7640 np->eeprom_len = len;
7641
7642 niudbg(PROBE, "SPROM: Image size %llu\n", (unsigned long long) val);
7643
7644 sum = 0;
7645 for (i = 0; i < len; i++) {
7646 val = nr64(ESPC_NCR(i));
7647 sum += (val >> 0) & 0xff;
7648 sum += (val >> 8) & 0xff;
7649 sum += (val >> 16) & 0xff;
7650 sum += (val >> 24) & 0xff;
7651 }
7652 niudbg(PROBE, "SPROM: Checksum %x\n", (int)(sum & 0xff));
7653 if ((sum & 0xff) != 0xab) {
7654 dev_err(np->device, PFX "Bad SPROM checksum "
7655 "(%x, should be 0xab)\n", (int) (sum & 0xff));
7656 return -EINVAL;
7657 }
7658
7659 val = nr64(ESPC_PHY_TYPE);
7660 switch (np->port) {
7661 case 0:
Al Viroa9d41192007-10-15 01:42:31 -07007662 val8 = (val & ESPC_PHY_TYPE_PORT0) >>
David S. Millera3138df2007-10-09 01:54:01 -07007663 ESPC_PHY_TYPE_PORT0_SHIFT;
7664 break;
7665 case 1:
Al Viroa9d41192007-10-15 01:42:31 -07007666 val8 = (val & ESPC_PHY_TYPE_PORT1) >>
David S. Millera3138df2007-10-09 01:54:01 -07007667 ESPC_PHY_TYPE_PORT1_SHIFT;
7668 break;
7669 case 2:
Al Viroa9d41192007-10-15 01:42:31 -07007670 val8 = (val & ESPC_PHY_TYPE_PORT2) >>
David S. Millera3138df2007-10-09 01:54:01 -07007671 ESPC_PHY_TYPE_PORT2_SHIFT;
7672 break;
7673 case 3:
Al Viroa9d41192007-10-15 01:42:31 -07007674 val8 = (val & ESPC_PHY_TYPE_PORT3) >>
David S. Millera3138df2007-10-09 01:54:01 -07007675 ESPC_PHY_TYPE_PORT3_SHIFT;
7676 break;
7677 default:
7678 dev_err(np->device, PFX "Bogus port number %u\n",
7679 np->port);
7680 return -EINVAL;
7681 }
Al Viroa9d41192007-10-15 01:42:31 -07007682 niudbg(PROBE, "SPROM: PHY type %x\n", val8);
David S. Millera3138df2007-10-09 01:54:01 -07007683
Al Viroa9d41192007-10-15 01:42:31 -07007684 switch (val8) {
David S. Millera3138df2007-10-09 01:54:01 -07007685 case ESPC_PHY_TYPE_1G_COPPER:
7686 /* 1G copper, MII */
7687 np->flags &= ~(NIU_FLAGS_FIBER |
7688 NIU_FLAGS_10G);
7689 np->mac_xcvr = MAC_XCVR_MII;
7690 break;
7691
7692 case ESPC_PHY_TYPE_1G_FIBER:
7693 /* 1G fiber, PCS */
7694 np->flags &= ~NIU_FLAGS_10G;
7695 np->flags |= NIU_FLAGS_FIBER;
7696 np->mac_xcvr = MAC_XCVR_PCS;
7697 break;
7698
7699 case ESPC_PHY_TYPE_10G_COPPER:
7700 /* 10G copper, XPCS */
7701 np->flags |= NIU_FLAGS_10G;
7702 np->flags &= ~NIU_FLAGS_FIBER;
7703 np->mac_xcvr = MAC_XCVR_XPCS;
7704 break;
7705
7706 case ESPC_PHY_TYPE_10G_FIBER:
7707 /* 10G fiber, XPCS */
7708 np->flags |= (NIU_FLAGS_10G |
7709 NIU_FLAGS_FIBER);
7710 np->mac_xcvr = MAC_XCVR_XPCS;
7711 break;
7712
7713 default:
Al Viroa9d41192007-10-15 01:42:31 -07007714 dev_err(np->device, PFX "Bogus SPROM phy type %u\n", val8);
David S. Millera3138df2007-10-09 01:54:01 -07007715 return -EINVAL;
7716 }
7717
7718 val = nr64(ESPC_MAC_ADDR0);
7719 niudbg(PROBE, "SPROM: MAC_ADDR0[%08llx]\n",
7720 (unsigned long long) val);
7721 dev->perm_addr[0] = (val >> 0) & 0xff;
7722 dev->perm_addr[1] = (val >> 8) & 0xff;
7723 dev->perm_addr[2] = (val >> 16) & 0xff;
7724 dev->perm_addr[3] = (val >> 24) & 0xff;
7725
7726 val = nr64(ESPC_MAC_ADDR1);
7727 niudbg(PROBE, "SPROM: MAC_ADDR1[%08llx]\n",
7728 (unsigned long long) val);
7729 dev->perm_addr[4] = (val >> 0) & 0xff;
7730 dev->perm_addr[5] = (val >> 8) & 0xff;
7731
7732 if (!is_valid_ether_addr(&dev->perm_addr[0])) {
7733 dev_err(np->device, PFX "SPROM MAC address invalid\n");
7734 dev_err(np->device, PFX "[ \n");
7735 for (i = 0; i < 6; i++)
7736 printk("%02x ", dev->perm_addr[i]);
7737 printk("]\n");
7738 return -EINVAL;
7739 }
7740
7741 val8 = dev->perm_addr[5];
7742 dev->perm_addr[5] += np->port;
7743 if (dev->perm_addr[5] < val8)
7744 dev->perm_addr[4]++;
7745
7746 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
7747
7748 val = nr64(ESPC_MOD_STR_LEN);
7749 niudbg(PROBE, "SPROM: MOD_STR_LEN[%llu]\n",
7750 (unsigned long long) val);
David S. Millere6a5fdf2007-10-15 01:36:24 -07007751 if (val >= 8 * 4)
David S. Millera3138df2007-10-09 01:54:01 -07007752 return -EINVAL;
7753
7754 for (i = 0; i < val; i += 4) {
7755 u64 tmp = nr64(ESPC_NCR(5 + (i / 4)));
7756
7757 np->vpd.model[i + 3] = (tmp >> 0) & 0xff;
7758 np->vpd.model[i + 2] = (tmp >> 8) & 0xff;
7759 np->vpd.model[i + 1] = (tmp >> 16) & 0xff;
7760 np->vpd.model[i + 0] = (tmp >> 24) & 0xff;
7761 }
7762 np->vpd.model[val] = '\0';
7763
7764 val = nr64(ESPC_BD_MOD_STR_LEN);
7765 niudbg(PROBE, "SPROM: BD_MOD_STR_LEN[%llu]\n",
7766 (unsigned long long) val);
David S. Millere6a5fdf2007-10-15 01:36:24 -07007767 if (val >= 4 * 4)
David S. Millera3138df2007-10-09 01:54:01 -07007768 return -EINVAL;
7769
7770 for (i = 0; i < val; i += 4) {
7771 u64 tmp = nr64(ESPC_NCR(14 + (i / 4)));
7772
7773 np->vpd.board_model[i + 3] = (tmp >> 0) & 0xff;
7774 np->vpd.board_model[i + 2] = (tmp >> 8) & 0xff;
7775 np->vpd.board_model[i + 1] = (tmp >> 16) & 0xff;
7776 np->vpd.board_model[i + 0] = (tmp >> 24) & 0xff;
7777 }
7778 np->vpd.board_model[val] = '\0';
7779
7780 np->vpd.mac_num =
7781 nr64(ESPC_NUM_PORTS_MACS) & ESPC_NUM_PORTS_MACS_VAL;
7782 niudbg(PROBE, "SPROM: NUM_PORTS_MACS[%d]\n",
7783 np->vpd.mac_num);
7784
7785 return 0;
7786}
7787
7788static int __devinit niu_get_and_validate_port(struct niu *np)
7789{
7790 struct niu_parent *parent = np->parent;
7791
7792 if (np->port <= 1)
7793 np->flags |= NIU_FLAGS_XMAC;
7794
7795 if (!parent->num_ports) {
7796 if (parent->plat_type == PLAT_TYPE_NIU) {
7797 parent->num_ports = 2;
7798 } else {
Matheos Worku7f7c4072008-04-24 21:02:37 -07007799 parent->num_ports = niu_pci_vpd_get_nports(np);
7800 if (!parent->num_ports) {
7801 /* Fall back to SPROM as last resort.
7802 * This will fail on most cards.
7803 */
7804 parent->num_ports = nr64(ESPC_NUM_PORTS_MACS) &
7805 ESPC_NUM_PORTS_MACS_VAL;
David S. Millera3138df2007-10-09 01:54:01 -07007806
David S. Millerbe0c0072008-05-04 01:34:31 -07007807 /* All of the current probing methods fail on
7808 * Maramba on-board parts.
7809 */
Matheos Worku7f7c4072008-04-24 21:02:37 -07007810 if (!parent->num_ports)
David S. Millerbe0c0072008-05-04 01:34:31 -07007811 parent->num_ports = 4;
Matheos Worku7f7c4072008-04-24 21:02:37 -07007812 }
David S. Millera3138df2007-10-09 01:54:01 -07007813 }
7814 }
7815
7816 niudbg(PROBE, "niu_get_and_validate_port: port[%d] num_ports[%d]\n",
7817 np->port, parent->num_ports);
7818 if (np->port >= parent->num_ports)
7819 return -ENODEV;
7820
7821 return 0;
7822}
7823
7824static int __devinit phy_record(struct niu_parent *parent,
7825 struct phy_probe_info *p,
7826 int dev_id_1, int dev_id_2, u8 phy_port,
7827 int type)
7828{
7829 u32 id = (dev_id_1 << 16) | dev_id_2;
7830 u8 idx;
7831
7832 if (dev_id_1 < 0 || dev_id_2 < 0)
7833 return 0;
7834 if (type == PHY_TYPE_PMA_PMD || type == PHY_TYPE_PCS) {
Mirko Lindnerb0de8e42008-01-10 02:12:44 -08007835 if (((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8704) &&
Matheos Workua5d6ab52008-04-24 21:09:20 -07007836 ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_MRVL88X2011) &&
7837 ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM8706))
David S. Millera3138df2007-10-09 01:54:01 -07007838 return 0;
7839 } else {
7840 if ((id & NIU_PHY_ID_MASK) != NIU_PHY_ID_BCM5464R)
7841 return 0;
7842 }
7843
7844 pr_info("niu%d: Found PHY %08x type %s at phy_port %u\n",
7845 parent->index, id,
7846 (type == PHY_TYPE_PMA_PMD ?
7847 "PMA/PMD" :
7848 (type == PHY_TYPE_PCS ?
7849 "PCS" : "MII")),
7850 phy_port);
7851
7852 if (p->cur[type] >= NIU_MAX_PORTS) {
7853 printk(KERN_ERR PFX "Too many PHY ports.\n");
7854 return -EINVAL;
7855 }
7856 idx = p->cur[type];
7857 p->phy_id[type][idx] = id;
7858 p->phy_port[type][idx] = phy_port;
7859 p->cur[type] = idx + 1;
7860 return 0;
7861}
7862
7863static int __devinit port_has_10g(struct phy_probe_info *p, int port)
7864{
7865 int i;
7866
7867 for (i = 0; i < p->cur[PHY_TYPE_PMA_PMD]; i++) {
7868 if (p->phy_port[PHY_TYPE_PMA_PMD][i] == port)
7869 return 1;
7870 }
7871 for (i = 0; i < p->cur[PHY_TYPE_PCS]; i++) {
7872 if (p->phy_port[PHY_TYPE_PCS][i] == port)
7873 return 1;
7874 }
7875
7876 return 0;
7877}
7878
7879static int __devinit count_10g_ports(struct phy_probe_info *p, int *lowest)
7880{
7881 int port, cnt;
7882
7883 cnt = 0;
7884 *lowest = 32;
7885 for (port = 8; port < 32; port++) {
7886 if (port_has_10g(p, port)) {
7887 if (!cnt)
7888 *lowest = port;
7889 cnt++;
7890 }
7891 }
7892
7893 return cnt;
7894}
7895
7896static int __devinit count_1g_ports(struct phy_probe_info *p, int *lowest)
7897{
7898 *lowest = 32;
7899 if (p->cur[PHY_TYPE_MII])
7900 *lowest = p->phy_port[PHY_TYPE_MII][0];
7901
7902 return p->cur[PHY_TYPE_MII];
7903}
7904
7905static void __devinit niu_n2_divide_channels(struct niu_parent *parent)
7906{
7907 int num_ports = parent->num_ports;
7908 int i;
7909
7910 for (i = 0; i < num_ports; i++) {
7911 parent->rxchan_per_port[i] = (16 / num_ports);
7912 parent->txchan_per_port[i] = (16 / num_ports);
7913
7914 pr_info(PFX "niu%d: Port %u [%u RX chans] "
7915 "[%u TX chans]\n",
7916 parent->index, i,
7917 parent->rxchan_per_port[i],
7918 parent->txchan_per_port[i]);
7919 }
7920}
7921
7922static void __devinit niu_divide_channels(struct niu_parent *parent,
7923 int num_10g, int num_1g)
7924{
7925 int num_ports = parent->num_ports;
7926 int rx_chans_per_10g, rx_chans_per_1g;
7927 int tx_chans_per_10g, tx_chans_per_1g;
7928 int i, tot_rx, tot_tx;
7929
7930 if (!num_10g || !num_1g) {
7931 rx_chans_per_10g = rx_chans_per_1g =
7932 (NIU_NUM_RXCHAN / num_ports);
7933 tx_chans_per_10g = tx_chans_per_1g =
7934 (NIU_NUM_TXCHAN / num_ports);
7935 } else {
7936 rx_chans_per_1g = NIU_NUM_RXCHAN / 8;
7937 rx_chans_per_10g = (NIU_NUM_RXCHAN -
7938 (rx_chans_per_1g * num_1g)) /
7939 num_10g;
7940
7941 tx_chans_per_1g = NIU_NUM_TXCHAN / 6;
7942 tx_chans_per_10g = (NIU_NUM_TXCHAN -
7943 (tx_chans_per_1g * num_1g)) /
7944 num_10g;
7945 }
7946
7947 tot_rx = tot_tx = 0;
7948 for (i = 0; i < num_ports; i++) {
7949 int type = phy_decode(parent->port_phy, i);
7950
7951 if (type == PORT_TYPE_10G) {
7952 parent->rxchan_per_port[i] = rx_chans_per_10g;
7953 parent->txchan_per_port[i] = tx_chans_per_10g;
7954 } else {
7955 parent->rxchan_per_port[i] = rx_chans_per_1g;
7956 parent->txchan_per_port[i] = tx_chans_per_1g;
7957 }
7958 pr_info(PFX "niu%d: Port %u [%u RX chans] "
7959 "[%u TX chans]\n",
7960 parent->index, i,
7961 parent->rxchan_per_port[i],
7962 parent->txchan_per_port[i]);
7963 tot_rx += parent->rxchan_per_port[i];
7964 tot_tx += parent->txchan_per_port[i];
7965 }
7966
7967 if (tot_rx > NIU_NUM_RXCHAN) {
7968 printk(KERN_ERR PFX "niu%d: Too many RX channels (%d), "
7969 "resetting to one per port.\n",
7970 parent->index, tot_rx);
7971 for (i = 0; i < num_ports; i++)
7972 parent->rxchan_per_port[i] = 1;
7973 }
7974 if (tot_tx > NIU_NUM_TXCHAN) {
7975 printk(KERN_ERR PFX "niu%d: Too many TX channels (%d), "
7976 "resetting to one per port.\n",
7977 parent->index, tot_tx);
7978 for (i = 0; i < num_ports; i++)
7979 parent->txchan_per_port[i] = 1;
7980 }
7981 if (tot_rx < NIU_NUM_RXCHAN || tot_tx < NIU_NUM_TXCHAN) {
7982 printk(KERN_WARNING PFX "niu%d: Driver bug, wasted channels, "
7983 "RX[%d] TX[%d]\n",
7984 parent->index, tot_rx, tot_tx);
7985 }
7986}
7987
7988static void __devinit niu_divide_rdc_groups(struct niu_parent *parent,
7989 int num_10g, int num_1g)
7990{
7991 int i, num_ports = parent->num_ports;
7992 int rdc_group, rdc_groups_per_port;
7993 int rdc_channel_base;
7994
7995 rdc_group = 0;
7996 rdc_groups_per_port = NIU_NUM_RDC_TABLES / num_ports;
7997
7998 rdc_channel_base = 0;
7999
8000 for (i = 0; i < num_ports; i++) {
8001 struct niu_rdc_tables *tp = &parent->rdc_group_cfg[i];
8002 int grp, num_channels = parent->rxchan_per_port[i];
8003 int this_channel_offset;
8004
8005 tp->first_table_num = rdc_group;
8006 tp->num_tables = rdc_groups_per_port;
8007 this_channel_offset = 0;
8008 for (grp = 0; grp < tp->num_tables; grp++) {
8009 struct rdc_table *rt = &tp->tables[grp];
8010 int slot;
8011
8012 pr_info(PFX "niu%d: Port %d RDC tbl(%d) [ ",
8013 parent->index, i, tp->first_table_num + grp);
8014 for (slot = 0; slot < NIU_RDC_TABLE_SLOTS; slot++) {
8015 rt->rxdma_channel[slot] =
8016 rdc_channel_base + this_channel_offset;
8017
8018 printk("%d ", rt->rxdma_channel[slot]);
8019
8020 if (++this_channel_offset == num_channels)
8021 this_channel_offset = 0;
8022 }
8023 printk("]\n");
8024 }
8025
8026 parent->rdc_default[i] = rdc_channel_base;
8027
8028 rdc_channel_base += num_channels;
8029 rdc_group += rdc_groups_per_port;
8030 }
8031}
8032
8033static int __devinit fill_phy_probe_info(struct niu *np,
8034 struct niu_parent *parent,
8035 struct phy_probe_info *info)
8036{
8037 unsigned long flags;
8038 int port, err;
8039
8040 memset(info, 0, sizeof(*info));
8041
8042 /* Port 0 to 7 are reserved for onboard Serdes, probe the rest. */
8043 niu_lock_parent(np, flags);
8044 err = 0;
8045 for (port = 8; port < 32; port++) {
8046 int dev_id_1, dev_id_2;
8047
8048 dev_id_1 = mdio_read(np, port,
8049 NIU_PMA_PMD_DEV_ADDR, MII_PHYSID1);
8050 dev_id_2 = mdio_read(np, port,
8051 NIU_PMA_PMD_DEV_ADDR, MII_PHYSID2);
8052 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8053 PHY_TYPE_PMA_PMD);
8054 if (err)
8055 break;
8056 dev_id_1 = mdio_read(np, port,
8057 NIU_PCS_DEV_ADDR, MII_PHYSID1);
8058 dev_id_2 = mdio_read(np, port,
8059 NIU_PCS_DEV_ADDR, MII_PHYSID2);
8060 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8061 PHY_TYPE_PCS);
8062 if (err)
8063 break;
8064 dev_id_1 = mii_read(np, port, MII_PHYSID1);
8065 dev_id_2 = mii_read(np, port, MII_PHYSID2);
8066 err = phy_record(parent, info, dev_id_1, dev_id_2, port,
8067 PHY_TYPE_MII);
8068 if (err)
8069 break;
8070 }
8071 niu_unlock_parent(np, flags);
8072
8073 return err;
8074}
8075
8076static int __devinit walk_phys(struct niu *np, struct niu_parent *parent)
8077{
8078 struct phy_probe_info *info = &parent->phy_probe_info;
8079 int lowest_10g, lowest_1g;
8080 int num_10g, num_1g;
8081 u32 val;
8082 int err;
8083
Santwona Beherae3e081e2008-11-14 14:44:08 -08008084 num_10g = num_1g = 0;
8085
Matheos Workuf9af8572008-05-12 03:10:59 -07008086 if (!strcmp(np->vpd.model, NIU_ALONSO_MDL_STR) ||
8087 !strcmp(np->vpd.model, NIU_KIMI_MDL_STR)) {
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008088 num_10g = 0;
8089 num_1g = 2;
8090 parent->plat_type = PLAT_TYPE_ATCA_CP3220;
8091 parent->num_ports = 4;
David S. Millera3138df2007-10-09 01:54:01 -07008092 val = (phy_encode(PORT_TYPE_1G, 0) |
8093 phy_encode(PORT_TYPE_1G, 1) |
8094 phy_encode(PORT_TYPE_1G, 2) |
8095 phy_encode(PORT_TYPE_1G, 3));
Matheos Workuf9af8572008-05-12 03:10:59 -07008096 } else if (!strcmp(np->vpd.model, NIU_FOXXY_MDL_STR)) {
Matheos Workua5d6ab52008-04-24 21:09:20 -07008097 num_10g = 2;
8098 num_1g = 0;
8099 parent->num_ports = 2;
8100 val = (phy_encode(PORT_TYPE_10G, 0) |
8101 phy_encode(PORT_TYPE_10G, 1));
Santwona Beherae3e081e2008-11-14 14:44:08 -08008102 } else if ((np->flags & NIU_FLAGS_XCVR_SERDES) &&
8103 (parent->plat_type == PLAT_TYPE_NIU)) {
8104 /* this is the Monza case */
8105 if (np->flags & NIU_FLAGS_10G) {
8106 val = (phy_encode(PORT_TYPE_10G, 0) |
8107 phy_encode(PORT_TYPE_10G, 1));
8108 } else {
8109 val = (phy_encode(PORT_TYPE_1G, 0) |
8110 phy_encode(PORT_TYPE_1G, 1));
8111 }
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008112 } else {
8113 err = fill_phy_probe_info(np, parent, info);
8114 if (err)
8115 return err;
David S. Millera3138df2007-10-09 01:54:01 -07008116
Matheos Worku5fbd7e22008-02-28 21:25:43 -08008117 num_10g = count_10g_ports(info, &lowest_10g);
8118 num_1g = count_1g_ports(info, &lowest_1g);
8119
8120 switch ((num_10g << 4) | num_1g) {
8121 case 0x24:
8122 if (lowest_1g == 10)
8123 parent->plat_type = PLAT_TYPE_VF_P0;
8124 else if (lowest_1g == 26)
8125 parent->plat_type = PLAT_TYPE_VF_P1;
8126 else
8127 goto unknown_vg_1g_port;
8128
8129 /* fallthru */
8130 case 0x22:
8131 val = (phy_encode(PORT_TYPE_10G, 0) |
8132 phy_encode(PORT_TYPE_10G, 1) |
8133 phy_encode(PORT_TYPE_1G, 2) |
8134 phy_encode(PORT_TYPE_1G, 3));
8135 break;
8136
8137 case 0x20:
8138 val = (phy_encode(PORT_TYPE_10G, 0) |
8139 phy_encode(PORT_TYPE_10G, 1));
8140 break;
8141
8142 case 0x10:
8143 val = phy_encode(PORT_TYPE_10G, np->port);
8144 break;
8145
8146 case 0x14:
8147 if (lowest_1g == 10)
8148 parent->plat_type = PLAT_TYPE_VF_P0;
8149 else if (lowest_1g == 26)
8150 parent->plat_type = PLAT_TYPE_VF_P1;
8151 else
8152 goto unknown_vg_1g_port;
8153
8154 /* fallthru */
8155 case 0x13:
8156 if ((lowest_10g & 0x7) == 0)
8157 val = (phy_encode(PORT_TYPE_10G, 0) |
8158 phy_encode(PORT_TYPE_1G, 1) |
8159 phy_encode(PORT_TYPE_1G, 2) |
8160 phy_encode(PORT_TYPE_1G, 3));
8161 else
8162 val = (phy_encode(PORT_TYPE_1G, 0) |
8163 phy_encode(PORT_TYPE_10G, 1) |
8164 phy_encode(PORT_TYPE_1G, 2) |
8165 phy_encode(PORT_TYPE_1G, 3));
8166 break;
8167
8168 case 0x04:
8169 if (lowest_1g == 10)
8170 parent->plat_type = PLAT_TYPE_VF_P0;
8171 else if (lowest_1g == 26)
8172 parent->plat_type = PLAT_TYPE_VF_P1;
8173 else
8174 goto unknown_vg_1g_port;
8175
8176 val = (phy_encode(PORT_TYPE_1G, 0) |
8177 phy_encode(PORT_TYPE_1G, 1) |
8178 phy_encode(PORT_TYPE_1G, 2) |
8179 phy_encode(PORT_TYPE_1G, 3));
8180 break;
8181
8182 default:
8183 printk(KERN_ERR PFX "Unsupported port config "
8184 "10G[%d] 1G[%d]\n",
8185 num_10g, num_1g);
8186 return -EINVAL;
8187 }
David S. Millera3138df2007-10-09 01:54:01 -07008188 }
8189
8190 parent->port_phy = val;
8191
8192 if (parent->plat_type == PLAT_TYPE_NIU)
8193 niu_n2_divide_channels(parent);
8194 else
8195 niu_divide_channels(parent, num_10g, num_1g);
8196
8197 niu_divide_rdc_groups(parent, num_10g, num_1g);
8198
8199 return 0;
8200
8201unknown_vg_1g_port:
8202 printk(KERN_ERR PFX "Cannot identify platform type, 1gport=%d\n",
8203 lowest_1g);
8204 return -EINVAL;
8205}
8206
8207static int __devinit niu_probe_ports(struct niu *np)
8208{
8209 struct niu_parent *parent = np->parent;
8210 int err, i;
8211
8212 niudbg(PROBE, "niu_probe_ports(): port_phy[%08x]\n",
8213 parent->port_phy);
8214
8215 if (parent->port_phy == PORT_PHY_UNKNOWN) {
8216 err = walk_phys(np, parent);
8217 if (err)
8218 return err;
8219
8220 niu_set_ldg_timer_res(np, 2);
8221 for (i = 0; i <= LDN_MAX; i++)
8222 niu_ldn_irq_enable(np, i, 0);
8223 }
8224
8225 if (parent->port_phy == PORT_PHY_INVALID)
8226 return -EINVAL;
8227
8228 return 0;
8229}
8230
8231static int __devinit niu_classifier_swstate_init(struct niu *np)
8232{
8233 struct niu_classifier *cp = &np->clas;
8234
8235 niudbg(PROBE, "niu_classifier_swstate_init: num_tcam(%d)\n",
8236 np->parent->tcam_num_entries);
8237
8238 cp->tcam_index = (u16) np->port;
8239 cp->h1_init = 0xffffffff;
8240 cp->h2_init = 0xffff;
8241
8242 return fflp_early_init(np);
8243}
8244
8245static void __devinit niu_link_config_init(struct niu *np)
8246{
8247 struct niu_link_config *lp = &np->link_config;
8248
8249 lp->advertising = (ADVERTISED_10baseT_Half |
8250 ADVERTISED_10baseT_Full |
8251 ADVERTISED_100baseT_Half |
8252 ADVERTISED_100baseT_Full |
8253 ADVERTISED_1000baseT_Half |
8254 ADVERTISED_1000baseT_Full |
8255 ADVERTISED_10000baseT_Full |
8256 ADVERTISED_Autoneg);
8257 lp->speed = lp->active_speed = SPEED_INVALID;
8258 lp->duplex = lp->active_duplex = DUPLEX_INVALID;
8259#if 0
8260 lp->loopback_mode = LOOPBACK_MAC;
8261 lp->active_speed = SPEED_10000;
8262 lp->active_duplex = DUPLEX_FULL;
8263#else
8264 lp->loopback_mode = LOOPBACK_DISABLED;
8265#endif
8266}
8267
8268static int __devinit niu_init_mac_ipp_pcs_base(struct niu *np)
8269{
8270 switch (np->port) {
8271 case 0:
8272 np->mac_regs = np->regs + XMAC_PORT0_OFF;
8273 np->ipp_off = 0x00000;
8274 np->pcs_off = 0x04000;
8275 np->xpcs_off = 0x02000;
8276 break;
8277
8278 case 1:
8279 np->mac_regs = np->regs + XMAC_PORT1_OFF;
8280 np->ipp_off = 0x08000;
8281 np->pcs_off = 0x0a000;
8282 np->xpcs_off = 0x08000;
8283 break;
8284
8285 case 2:
8286 np->mac_regs = np->regs + BMAC_PORT2_OFF;
8287 np->ipp_off = 0x04000;
8288 np->pcs_off = 0x0e000;
8289 np->xpcs_off = ~0UL;
8290 break;
8291
8292 case 3:
8293 np->mac_regs = np->regs + BMAC_PORT3_OFF;
8294 np->ipp_off = 0x0c000;
8295 np->pcs_off = 0x12000;
8296 np->xpcs_off = ~0UL;
8297 break;
8298
8299 default:
8300 dev_err(np->device, PFX "Port %u is invalid, cannot "
8301 "compute MAC block offset.\n", np->port);
8302 return -EINVAL;
8303 }
8304
8305 return 0;
8306}
8307
8308static void __devinit niu_try_msix(struct niu *np, u8 *ldg_num_map)
8309{
8310 struct msix_entry msi_vec[NIU_NUM_LDG];
8311 struct niu_parent *parent = np->parent;
8312 struct pci_dev *pdev = np->pdev;
8313 int i, num_irqs, err;
8314 u8 first_ldg;
8315
8316 first_ldg = (NIU_NUM_LDG / parent->num_ports) * np->port;
8317 for (i = 0; i < (NIU_NUM_LDG / parent->num_ports); i++)
8318 ldg_num_map[i] = first_ldg + i;
8319
8320 num_irqs = (parent->rxchan_per_port[np->port] +
8321 parent->txchan_per_port[np->port] +
8322 (np->port == 0 ? 3 : 1));
8323 BUG_ON(num_irqs > (NIU_NUM_LDG / parent->num_ports));
8324
8325retry:
8326 for (i = 0; i < num_irqs; i++) {
8327 msi_vec[i].vector = 0;
8328 msi_vec[i].entry = i;
8329 }
8330
8331 err = pci_enable_msix(pdev, msi_vec, num_irqs);
8332 if (err < 0) {
8333 np->flags &= ~NIU_FLAGS_MSIX;
8334 return;
8335 }
8336 if (err > 0) {
8337 num_irqs = err;
8338 goto retry;
8339 }
8340
8341 np->flags |= NIU_FLAGS_MSIX;
8342 for (i = 0; i < num_irqs; i++)
8343 np->ldg[i].irq = msi_vec[i].vector;
8344 np->num_ldg = num_irqs;
8345}
8346
8347static int __devinit niu_n2_irq_init(struct niu *np, u8 *ldg_num_map)
8348{
8349#ifdef CONFIG_SPARC64
8350 struct of_device *op = np->op;
8351 const u32 *int_prop;
8352 int i;
8353
8354 int_prop = of_get_property(op->node, "interrupts", NULL);
8355 if (!int_prop)
8356 return -ENODEV;
8357
8358 for (i = 0; i < op->num_irqs; i++) {
8359 ldg_num_map[i] = int_prop[i];
8360 np->ldg[i].irq = op->irqs[i];
8361 }
8362
8363 np->num_ldg = op->num_irqs;
8364
8365 return 0;
8366#else
8367 return -EINVAL;
8368#endif
8369}
8370
8371static int __devinit niu_ldg_init(struct niu *np)
8372{
8373 struct niu_parent *parent = np->parent;
8374 u8 ldg_num_map[NIU_NUM_LDG];
8375 int first_chan, num_chan;
8376 int i, err, ldg_rotor;
8377 u8 port;
8378
8379 np->num_ldg = 1;
8380 np->ldg[0].irq = np->dev->irq;
8381 if (parent->plat_type == PLAT_TYPE_NIU) {
8382 err = niu_n2_irq_init(np, ldg_num_map);
8383 if (err)
8384 return err;
8385 } else
8386 niu_try_msix(np, ldg_num_map);
8387
8388 port = np->port;
8389 for (i = 0; i < np->num_ldg; i++) {
8390 struct niu_ldg *lp = &np->ldg[i];
8391
8392 netif_napi_add(np->dev, &lp->napi, niu_poll, 64);
8393
8394 lp->np = np;
8395 lp->ldg_num = ldg_num_map[i];
8396 lp->timer = 2; /* XXX */
8397
8398 /* On N2 NIU the firmware has setup the SID mappings so they go
8399 * to the correct values that will route the LDG to the proper
8400 * interrupt in the NCU interrupt table.
8401 */
8402 if (np->parent->plat_type != PLAT_TYPE_NIU) {
8403 err = niu_set_ldg_sid(np, lp->ldg_num, port, i);
8404 if (err)
8405 return err;
8406 }
8407 }
8408
8409 /* We adopt the LDG assignment ordering used by the N2 NIU
8410 * 'interrupt' properties because that simplifies a lot of
8411 * things. This ordering is:
8412 *
8413 * MAC
8414 * MIF (if port zero)
8415 * SYSERR (if port zero)
8416 * RX channels
8417 * TX channels
8418 */
8419
8420 ldg_rotor = 0;
8421
8422 err = niu_ldg_assign_ldn(np, parent, ldg_num_map[ldg_rotor],
8423 LDN_MAC(port));
8424 if (err)
8425 return err;
8426
8427 ldg_rotor++;
8428 if (ldg_rotor == np->num_ldg)
8429 ldg_rotor = 0;
8430
8431 if (port == 0) {
8432 err = niu_ldg_assign_ldn(np, parent,
8433 ldg_num_map[ldg_rotor],
8434 LDN_MIF);
8435 if (err)
8436 return err;
8437
8438 ldg_rotor++;
8439 if (ldg_rotor == np->num_ldg)
8440 ldg_rotor = 0;
8441
8442 err = niu_ldg_assign_ldn(np, parent,
8443 ldg_num_map[ldg_rotor],
8444 LDN_DEVICE_ERROR);
8445 if (err)
8446 return err;
8447
8448 ldg_rotor++;
8449 if (ldg_rotor == np->num_ldg)
8450 ldg_rotor = 0;
8451
8452 }
8453
8454 first_chan = 0;
8455 for (i = 0; i < port; i++)
8456 first_chan += parent->rxchan_per_port[port];
8457 num_chan = parent->rxchan_per_port[port];
8458
8459 for (i = first_chan; i < (first_chan + num_chan); i++) {
8460 err = niu_ldg_assign_ldn(np, parent,
8461 ldg_num_map[ldg_rotor],
8462 LDN_RXDMA(i));
8463 if (err)
8464 return err;
8465 ldg_rotor++;
8466 if (ldg_rotor == np->num_ldg)
8467 ldg_rotor = 0;
8468 }
8469
8470 first_chan = 0;
8471 for (i = 0; i < port; i++)
8472 first_chan += parent->txchan_per_port[port];
8473 num_chan = parent->txchan_per_port[port];
8474 for (i = first_chan; i < (first_chan + num_chan); i++) {
8475 err = niu_ldg_assign_ldn(np, parent,
8476 ldg_num_map[ldg_rotor],
8477 LDN_TXDMA(i));
8478 if (err)
8479 return err;
8480 ldg_rotor++;
8481 if (ldg_rotor == np->num_ldg)
8482 ldg_rotor = 0;
8483 }
8484
8485 return 0;
8486}
8487
8488static void __devexit niu_ldg_free(struct niu *np)
8489{
8490 if (np->flags & NIU_FLAGS_MSIX)
8491 pci_disable_msix(np->pdev);
8492}
8493
8494static int __devinit niu_get_of_props(struct niu *np)
8495{
8496#ifdef CONFIG_SPARC64
8497 struct net_device *dev = np->dev;
8498 struct device_node *dp;
8499 const char *phy_type;
8500 const u8 *mac_addr;
Matheos Workuf9af8572008-05-12 03:10:59 -07008501 const char *model;
David S. Millera3138df2007-10-09 01:54:01 -07008502 int prop_len;
8503
8504 if (np->parent->plat_type == PLAT_TYPE_NIU)
8505 dp = np->op->node;
8506 else
8507 dp = pci_device_to_OF_node(np->pdev);
8508
8509 phy_type = of_get_property(dp, "phy-type", &prop_len);
8510 if (!phy_type) {
8511 dev_err(np->device, PFX "%s: OF node lacks "
8512 "phy-type property\n",
8513 dp->full_name);
8514 return -EINVAL;
8515 }
8516
8517 if (!strcmp(phy_type, "none"))
8518 return -ENODEV;
8519
8520 strcpy(np->vpd.phy_type, phy_type);
8521
8522 if (niu_phy_type_prop_decode(np, np->vpd.phy_type)) {
8523 dev_err(np->device, PFX "%s: Illegal phy string [%s].\n",
8524 dp->full_name, np->vpd.phy_type);
8525 return -EINVAL;
8526 }
8527
8528 mac_addr = of_get_property(dp, "local-mac-address", &prop_len);
8529 if (!mac_addr) {
8530 dev_err(np->device, PFX "%s: OF node lacks "
8531 "local-mac-address property\n",
8532 dp->full_name);
8533 return -EINVAL;
8534 }
8535 if (prop_len != dev->addr_len) {
8536 dev_err(np->device, PFX "%s: OF MAC address prop len (%d) "
8537 "is wrong.\n",
8538 dp->full_name, prop_len);
8539 }
8540 memcpy(dev->perm_addr, mac_addr, dev->addr_len);
8541 if (!is_valid_ether_addr(&dev->perm_addr[0])) {
8542 int i;
8543
8544 dev_err(np->device, PFX "%s: OF MAC address is invalid\n",
8545 dp->full_name);
8546 dev_err(np->device, PFX "%s: [ \n",
8547 dp->full_name);
8548 for (i = 0; i < 6; i++)
8549 printk("%02x ", dev->perm_addr[i]);
8550 printk("]\n");
8551 return -EINVAL;
8552 }
8553
8554 memcpy(dev->dev_addr, dev->perm_addr, dev->addr_len);
8555
Matheos Workuf9af8572008-05-12 03:10:59 -07008556 model = of_get_property(dp, "model", &prop_len);
8557
8558 if (model)
8559 strcpy(np->vpd.model, model);
8560
David S. Millera3138df2007-10-09 01:54:01 -07008561 return 0;
8562#else
8563 return -EINVAL;
8564#endif
8565}
8566
8567static int __devinit niu_get_invariants(struct niu *np)
8568{
8569 int err, have_props;
8570 u32 offset;
8571
8572 err = niu_get_of_props(np);
8573 if (err == -ENODEV)
8574 return err;
8575
8576 have_props = !err;
8577
David S. Millera3138df2007-10-09 01:54:01 -07008578 err = niu_init_mac_ipp_pcs_base(np);
8579 if (err)
8580 return err;
8581
Matheos Worku7f7c4072008-04-24 21:02:37 -07008582 if (have_props) {
8583 err = niu_get_and_validate_port(np);
8584 if (err)
8585 return err;
8586
8587 } else {
David S. Millera3138df2007-10-09 01:54:01 -07008588 if (np->parent->plat_type == PLAT_TYPE_NIU)
8589 return -EINVAL;
8590
8591 nw64(ESPC_PIO_EN, ESPC_PIO_EN_ENABLE);
8592 offset = niu_pci_vpd_offset(np);
8593 niudbg(PROBE, "niu_get_invariants: VPD offset [%08x]\n",
8594 offset);
8595 if (offset)
8596 niu_pci_vpd_fetch(np, offset);
8597 nw64(ESPC_PIO_EN, 0);
8598
Matheos Worku7f7c4072008-04-24 21:02:37 -07008599 if (np->flags & NIU_FLAGS_VPD_VALID) {
David S. Millera3138df2007-10-09 01:54:01 -07008600 niu_pci_vpd_validate(np);
Matheos Worku7f7c4072008-04-24 21:02:37 -07008601 err = niu_get_and_validate_port(np);
8602 if (err)
8603 return err;
8604 }
David S. Millera3138df2007-10-09 01:54:01 -07008605
8606 if (!(np->flags & NIU_FLAGS_VPD_VALID)) {
Matheos Worku7f7c4072008-04-24 21:02:37 -07008607 err = niu_get_and_validate_port(np);
8608 if (err)
8609 return err;
David S. Millera3138df2007-10-09 01:54:01 -07008610 err = niu_pci_probe_sprom(np);
8611 if (err)
8612 return err;
8613 }
8614 }
8615
8616 err = niu_probe_ports(np);
8617 if (err)
8618 return err;
8619
8620 niu_ldg_init(np);
8621
8622 niu_classifier_swstate_init(np);
8623 niu_link_config_init(np);
8624
8625 err = niu_determine_phy_disposition(np);
8626 if (!err)
8627 err = niu_init_link(np);
8628
8629 return err;
8630}
8631
8632static LIST_HEAD(niu_parent_list);
8633static DEFINE_MUTEX(niu_parent_lock);
8634static int niu_parent_index;
8635
8636static ssize_t show_port_phy(struct device *dev,
8637 struct device_attribute *attr, char *buf)
8638{
8639 struct platform_device *plat_dev = to_platform_device(dev);
8640 struct niu_parent *p = plat_dev->dev.platform_data;
8641 u32 port_phy = p->port_phy;
8642 char *orig_buf = buf;
8643 int i;
8644
8645 if (port_phy == PORT_PHY_UNKNOWN ||
8646 port_phy == PORT_PHY_INVALID)
8647 return 0;
8648
8649 for (i = 0; i < p->num_ports; i++) {
8650 const char *type_str;
8651 int type;
8652
8653 type = phy_decode(port_phy, i);
8654 if (type == PORT_TYPE_10G)
8655 type_str = "10G";
8656 else
8657 type_str = "1G";
8658 buf += sprintf(buf,
8659 (i == 0) ? "%s" : " %s",
8660 type_str);
8661 }
8662 buf += sprintf(buf, "\n");
8663 return buf - orig_buf;
8664}
8665
8666static ssize_t show_plat_type(struct device *dev,
8667 struct device_attribute *attr, char *buf)
8668{
8669 struct platform_device *plat_dev = to_platform_device(dev);
8670 struct niu_parent *p = plat_dev->dev.platform_data;
8671 const char *type_str;
8672
8673 switch (p->plat_type) {
8674 case PLAT_TYPE_ATLAS:
8675 type_str = "atlas";
8676 break;
8677 case PLAT_TYPE_NIU:
8678 type_str = "niu";
8679 break;
8680 case PLAT_TYPE_VF_P0:
8681 type_str = "vf_p0";
8682 break;
8683 case PLAT_TYPE_VF_P1:
8684 type_str = "vf_p1";
8685 break;
8686 default:
8687 type_str = "unknown";
8688 break;
8689 }
8690
8691 return sprintf(buf, "%s\n", type_str);
8692}
8693
8694static ssize_t __show_chan_per_port(struct device *dev,
8695 struct device_attribute *attr, char *buf,
8696 int rx)
8697{
8698 struct platform_device *plat_dev = to_platform_device(dev);
8699 struct niu_parent *p = plat_dev->dev.platform_data;
8700 char *orig_buf = buf;
8701 u8 *arr;
8702 int i;
8703
8704 arr = (rx ? p->rxchan_per_port : p->txchan_per_port);
8705
8706 for (i = 0; i < p->num_ports; i++) {
8707 buf += sprintf(buf,
8708 (i == 0) ? "%d" : " %d",
8709 arr[i]);
8710 }
8711 buf += sprintf(buf, "\n");
8712
8713 return buf - orig_buf;
8714}
8715
8716static ssize_t show_rxchan_per_port(struct device *dev,
8717 struct device_attribute *attr, char *buf)
8718{
8719 return __show_chan_per_port(dev, attr, buf, 1);
8720}
8721
8722static ssize_t show_txchan_per_port(struct device *dev,
8723 struct device_attribute *attr, char *buf)
8724{
8725 return __show_chan_per_port(dev, attr, buf, 1);
8726}
8727
8728static ssize_t show_num_ports(struct device *dev,
8729 struct device_attribute *attr, char *buf)
8730{
8731 struct platform_device *plat_dev = to_platform_device(dev);
8732 struct niu_parent *p = plat_dev->dev.platform_data;
8733
8734 return sprintf(buf, "%d\n", p->num_ports);
8735}
8736
8737static struct device_attribute niu_parent_attributes[] = {
8738 __ATTR(port_phy, S_IRUGO, show_port_phy, NULL),
8739 __ATTR(plat_type, S_IRUGO, show_plat_type, NULL),
8740 __ATTR(rxchan_per_port, S_IRUGO, show_rxchan_per_port, NULL),
8741 __ATTR(txchan_per_port, S_IRUGO, show_txchan_per_port, NULL),
8742 __ATTR(num_ports, S_IRUGO, show_num_ports, NULL),
8743 {}
8744};
8745
8746static struct niu_parent * __devinit niu_new_parent(struct niu *np,
8747 union niu_parent_id *id,
8748 u8 ptype)
8749{
8750 struct platform_device *plat_dev;
8751 struct niu_parent *p;
8752 int i;
8753
8754 niudbg(PROBE, "niu_new_parent: Creating new parent.\n");
8755
8756 plat_dev = platform_device_register_simple("niu", niu_parent_index,
8757 NULL, 0);
8758 if (!plat_dev)
8759 return NULL;
8760
8761 for (i = 0; attr_name(niu_parent_attributes[i]); i++) {
8762 int err = device_create_file(&plat_dev->dev,
8763 &niu_parent_attributes[i]);
8764 if (err)
8765 goto fail_unregister;
8766 }
8767
8768 p = kzalloc(sizeof(*p), GFP_KERNEL);
8769 if (!p)
8770 goto fail_unregister;
8771
8772 p->index = niu_parent_index++;
8773
8774 plat_dev->dev.platform_data = p;
8775 p->plat_dev = plat_dev;
8776
8777 memcpy(&p->id, id, sizeof(*id));
8778 p->plat_type = ptype;
8779 INIT_LIST_HEAD(&p->list);
8780 atomic_set(&p->refcnt, 0);
8781 list_add(&p->list, &niu_parent_list);
8782 spin_lock_init(&p->lock);
8783
8784 p->rxdma_clock_divider = 7500;
8785
8786 p->tcam_num_entries = NIU_PCI_TCAM_ENTRIES;
8787 if (p->plat_type == PLAT_TYPE_NIU)
8788 p->tcam_num_entries = NIU_NONPCI_TCAM_ENTRIES;
8789
8790 for (i = CLASS_CODE_USER_PROG1; i <= CLASS_CODE_SCTP_IPV6; i++) {
8791 int index = i - CLASS_CODE_USER_PROG1;
8792
8793 p->tcam_key[index] = TCAM_KEY_TSEL;
8794 p->flow_key[index] = (FLOW_KEY_IPSA |
8795 FLOW_KEY_IPDA |
8796 FLOW_KEY_PROTO |
8797 (FLOW_KEY_L4_BYTE12 <<
8798 FLOW_KEY_L4_0_SHIFT) |
8799 (FLOW_KEY_L4_BYTE12 <<
8800 FLOW_KEY_L4_1_SHIFT));
8801 }
8802
8803 for (i = 0; i < LDN_MAX + 1; i++)
8804 p->ldg_map[i] = LDG_INVALID;
8805
8806 return p;
8807
8808fail_unregister:
8809 platform_device_unregister(plat_dev);
8810 return NULL;
8811}
8812
8813static struct niu_parent * __devinit niu_get_parent(struct niu *np,
8814 union niu_parent_id *id,
8815 u8 ptype)
8816{
8817 struct niu_parent *p, *tmp;
8818 int port = np->port;
8819
8820 niudbg(PROBE, "niu_get_parent: platform_type[%u] port[%u]\n",
8821 ptype, port);
8822
8823 mutex_lock(&niu_parent_lock);
8824 p = NULL;
8825 list_for_each_entry(tmp, &niu_parent_list, list) {
8826 if (!memcmp(id, &tmp->id, sizeof(*id))) {
8827 p = tmp;
8828 break;
8829 }
8830 }
8831 if (!p)
8832 p = niu_new_parent(np, id, ptype);
8833
8834 if (p) {
8835 char port_name[6];
8836 int err;
8837
8838 sprintf(port_name, "port%d", port);
8839 err = sysfs_create_link(&p->plat_dev->dev.kobj,
8840 &np->device->kobj,
8841 port_name);
8842 if (!err) {
8843 p->ports[port] = np;
8844 atomic_inc(&p->refcnt);
8845 }
8846 }
8847 mutex_unlock(&niu_parent_lock);
8848
8849 return p;
8850}
8851
8852static void niu_put_parent(struct niu *np)
8853{
8854 struct niu_parent *p = np->parent;
8855 u8 port = np->port;
8856 char port_name[6];
8857
8858 BUG_ON(!p || p->ports[port] != np);
8859
8860 niudbg(PROBE, "niu_put_parent: port[%u]\n", port);
8861
8862 sprintf(port_name, "port%d", port);
8863
8864 mutex_lock(&niu_parent_lock);
8865
8866 sysfs_remove_link(&p->plat_dev->dev.kobj, port_name);
8867
8868 p->ports[port] = NULL;
8869 np->parent = NULL;
8870
8871 if (atomic_dec_and_test(&p->refcnt)) {
8872 list_del(&p->list);
8873 platform_device_unregister(p->plat_dev);
8874 }
8875
8876 mutex_unlock(&niu_parent_lock);
8877}
8878
8879static void *niu_pci_alloc_coherent(struct device *dev, size_t size,
8880 u64 *handle, gfp_t flag)
8881{
8882 dma_addr_t dh;
8883 void *ret;
8884
8885 ret = dma_alloc_coherent(dev, size, &dh, flag);
8886 if (ret)
8887 *handle = dh;
8888 return ret;
8889}
8890
8891static void niu_pci_free_coherent(struct device *dev, size_t size,
8892 void *cpu_addr, u64 handle)
8893{
8894 dma_free_coherent(dev, size, cpu_addr, handle);
8895}
8896
8897static u64 niu_pci_map_page(struct device *dev, struct page *page,
8898 unsigned long offset, size_t size,
8899 enum dma_data_direction direction)
8900{
8901 return dma_map_page(dev, page, offset, size, direction);
8902}
8903
8904static void niu_pci_unmap_page(struct device *dev, u64 dma_address,
8905 size_t size, enum dma_data_direction direction)
8906{
8907 return dma_unmap_page(dev, dma_address, size, direction);
8908}
8909
8910static u64 niu_pci_map_single(struct device *dev, void *cpu_addr,
8911 size_t size,
8912 enum dma_data_direction direction)
8913{
8914 return dma_map_single(dev, cpu_addr, size, direction);
8915}
8916
8917static void niu_pci_unmap_single(struct device *dev, u64 dma_address,
8918 size_t size,
8919 enum dma_data_direction direction)
8920{
8921 dma_unmap_single(dev, dma_address, size, direction);
8922}
8923
8924static const struct niu_ops niu_pci_ops = {
8925 .alloc_coherent = niu_pci_alloc_coherent,
8926 .free_coherent = niu_pci_free_coherent,
8927 .map_page = niu_pci_map_page,
8928 .unmap_page = niu_pci_unmap_page,
8929 .map_single = niu_pci_map_single,
8930 .unmap_single = niu_pci_unmap_single,
8931};
8932
8933static void __devinit niu_driver_version(void)
8934{
8935 static int niu_version_printed;
8936
8937 if (niu_version_printed++ == 0)
8938 pr_info("%s", version);
8939}
8940
8941static struct net_device * __devinit niu_alloc_and_init(
8942 struct device *gen_dev, struct pci_dev *pdev,
8943 struct of_device *op, const struct niu_ops *ops,
8944 u8 port)
8945{
David S. Millerb4c21632008-07-15 03:48:19 -07008946 struct net_device *dev;
David S. Millera3138df2007-10-09 01:54:01 -07008947 struct niu *np;
8948
David S. Millerb4c21632008-07-15 03:48:19 -07008949 dev = alloc_etherdev_mq(sizeof(struct niu), NIU_NUM_TXCHAN);
David S. Millera3138df2007-10-09 01:54:01 -07008950 if (!dev) {
8951 dev_err(gen_dev, PFX "Etherdev alloc failed, aborting.\n");
8952 return NULL;
8953 }
8954
8955 SET_NETDEV_DEV(dev, gen_dev);
8956
8957 np = netdev_priv(dev);
8958 np->dev = dev;
8959 np->pdev = pdev;
8960 np->op = op;
8961 np->device = gen_dev;
8962 np->ops = ops;
8963
8964 np->msg_enable = niu_debug;
8965
8966 spin_lock_init(&np->lock);
8967 INIT_WORK(&np->reset_task, niu_reset_task);
8968
8969 np->port = port;
8970
8971 return dev;
8972}
8973
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08008974static const struct net_device_ops niu_netdev_ops = {
8975 .ndo_open = niu_open,
8976 .ndo_stop = niu_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08008977 .ndo_start_xmit = niu_start_xmit,
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08008978 .ndo_get_stats = niu_get_stats,
8979 .ndo_set_multicast_list = niu_set_rx_mode,
8980 .ndo_validate_addr = eth_validate_addr,
8981 .ndo_set_mac_address = niu_set_mac_addr,
8982 .ndo_do_ioctl = niu_ioctl,
8983 .ndo_tx_timeout = niu_tx_timeout,
8984 .ndo_change_mtu = niu_change_mtu,
8985};
8986
David S. Millera3138df2007-10-09 01:54:01 -07008987static void __devinit niu_assign_netdev_ops(struct net_device *dev)
8988{
Stephen Hemminger2c9171d2008-11-19 22:27:43 -08008989 dev->netdev_ops = &niu_netdev_ops;
David S. Millera3138df2007-10-09 01:54:01 -07008990 dev->ethtool_ops = &niu_ethtool_ops;
8991 dev->watchdog_timeo = NIU_TX_TIMEOUT;
David S. Millera3138df2007-10-09 01:54:01 -07008992}
8993
8994static void __devinit niu_device_announce(struct niu *np)
8995{
8996 struct net_device *dev = np->dev;
David S. Millera3138df2007-10-09 01:54:01 -07008997
Johannes Berge1749612008-10-27 15:59:26 -07008998 pr_info("%s: NIU Ethernet %pM\n", dev->name, dev->dev_addr);
David S. Millera3138df2007-10-09 01:54:01 -07008999
Matheos Worku5fbd7e22008-02-28 21:25:43 -08009000 if (np->parent->plat_type == PLAT_TYPE_ATCA_CP3220) {
9001 pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9002 dev->name,
9003 (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9004 (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
9005 (np->flags & NIU_FLAGS_FIBER ? "RGMII FIBER" : "SERDES"),
9006 (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9007 (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9008 np->vpd.phy_type);
9009 } else {
9010 pr_info("%s: Port type[%s] mode[%s:%s] XCVR[%s] phy[%s]\n",
9011 dev->name,
9012 (np->flags & NIU_FLAGS_XMAC ? "XMAC" : "BMAC"),
9013 (np->flags & NIU_FLAGS_10G ? "10G" : "1G"),
Santwona Beherae3e081e2008-11-14 14:44:08 -08009014 (np->flags & NIU_FLAGS_FIBER ? "FIBER" :
9015 (np->flags & NIU_FLAGS_XCVR_SERDES ? "SERDES" :
9016 "COPPER")),
Matheos Worku5fbd7e22008-02-28 21:25:43 -08009017 (np->mac_xcvr == MAC_XCVR_MII ? "MII" :
9018 (np->mac_xcvr == MAC_XCVR_PCS ? "PCS" : "XPCS")),
9019 np->vpd.phy_type);
9020 }
David S. Millera3138df2007-10-09 01:54:01 -07009021}
9022
9023static int __devinit niu_pci_init_one(struct pci_dev *pdev,
9024 const struct pci_device_id *ent)
9025{
David S. Millera3138df2007-10-09 01:54:01 -07009026 union niu_parent_id parent_id;
9027 struct net_device *dev;
9028 struct niu *np;
9029 int err, pos;
9030 u64 dma_mask;
9031 u16 val16;
9032
9033 niu_driver_version();
9034
9035 err = pci_enable_device(pdev);
9036 if (err) {
9037 dev_err(&pdev->dev, PFX "Cannot enable PCI device, "
9038 "aborting.\n");
9039 return err;
9040 }
9041
9042 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM) ||
9043 !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
9044 dev_err(&pdev->dev, PFX "Cannot find proper PCI device "
9045 "base addresses, aborting.\n");
9046 err = -ENODEV;
9047 goto err_out_disable_pdev;
9048 }
9049
9050 err = pci_request_regions(pdev, DRV_MODULE_NAME);
9051 if (err) {
9052 dev_err(&pdev->dev, PFX "Cannot obtain PCI resources, "
9053 "aborting.\n");
9054 goto err_out_disable_pdev;
9055 }
9056
9057 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
9058 if (pos <= 0) {
9059 dev_err(&pdev->dev, PFX "Cannot find PCI Express capability, "
9060 "aborting.\n");
9061 goto err_out_free_res;
9062 }
9063
9064 dev = niu_alloc_and_init(&pdev->dev, pdev, NULL,
9065 &niu_pci_ops, PCI_FUNC(pdev->devfn));
9066 if (!dev) {
9067 err = -ENOMEM;
9068 goto err_out_free_res;
9069 }
9070 np = netdev_priv(dev);
9071
9072 memset(&parent_id, 0, sizeof(parent_id));
9073 parent_id.pci.domain = pci_domain_nr(pdev->bus);
9074 parent_id.pci.bus = pdev->bus->number;
9075 parent_id.pci.device = PCI_SLOT(pdev->devfn);
9076
9077 np->parent = niu_get_parent(np, &parent_id,
9078 PLAT_TYPE_ATLAS);
9079 if (!np->parent) {
9080 err = -ENOMEM;
9081 goto err_out_free_dev;
9082 }
9083
9084 pci_read_config_word(pdev, pos + PCI_EXP_DEVCTL, &val16);
9085 val16 &= ~PCI_EXP_DEVCTL_NOSNOOP_EN;
9086 val16 |= (PCI_EXP_DEVCTL_CERE |
9087 PCI_EXP_DEVCTL_NFERE |
9088 PCI_EXP_DEVCTL_FERE |
9089 PCI_EXP_DEVCTL_URRE |
9090 PCI_EXP_DEVCTL_RELAX_EN);
9091 pci_write_config_word(pdev, pos + PCI_EXP_DEVCTL, val16);
9092
9093 dma_mask = DMA_44BIT_MASK;
9094 err = pci_set_dma_mask(pdev, dma_mask);
9095 if (!err) {
9096 dev->features |= NETIF_F_HIGHDMA;
9097 err = pci_set_consistent_dma_mask(pdev, dma_mask);
9098 if (err) {
9099 dev_err(&pdev->dev, PFX "Unable to obtain 44 bit "
9100 "DMA for consistent allocations, "
9101 "aborting.\n");
9102 goto err_out_release_parent;
9103 }
9104 }
9105 if (err || dma_mask == DMA_32BIT_MASK) {
9106 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
9107 if (err) {
9108 dev_err(&pdev->dev, PFX "No usable DMA configuration, "
9109 "aborting.\n");
9110 goto err_out_release_parent;
9111 }
9112 }
9113
9114 dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
9115
David S. Miller19ecb6b2008-11-03 17:05:16 -08009116 np->regs = pci_ioremap_bar(pdev, 0);
David S. Millera3138df2007-10-09 01:54:01 -07009117 if (!np->regs) {
9118 dev_err(&pdev->dev, PFX "Cannot map device registers, "
9119 "aborting.\n");
9120 err = -ENOMEM;
9121 goto err_out_release_parent;
9122 }
9123
9124 pci_set_master(pdev);
9125 pci_save_state(pdev);
9126
9127 dev->irq = pdev->irq;
9128
9129 niu_assign_netdev_ops(dev);
9130
9131 err = niu_get_invariants(np);
9132 if (err) {
9133 if (err != -ENODEV)
9134 dev_err(&pdev->dev, PFX "Problem fetching invariants "
9135 "of chip, aborting.\n");
9136 goto err_out_iounmap;
9137 }
9138
9139 err = register_netdev(dev);
9140 if (err) {
9141 dev_err(&pdev->dev, PFX "Cannot register net device, "
9142 "aborting.\n");
9143 goto err_out_iounmap;
9144 }
9145
9146 pci_set_drvdata(pdev, dev);
9147
9148 niu_device_announce(np);
9149
9150 return 0;
9151
9152err_out_iounmap:
9153 if (np->regs) {
9154 iounmap(np->regs);
9155 np->regs = NULL;
9156 }
9157
9158err_out_release_parent:
9159 niu_put_parent(np);
9160
9161err_out_free_dev:
9162 free_netdev(dev);
9163
9164err_out_free_res:
9165 pci_release_regions(pdev);
9166
9167err_out_disable_pdev:
9168 pci_disable_device(pdev);
9169 pci_set_drvdata(pdev, NULL);
9170
9171 return err;
9172}
9173
9174static void __devexit niu_pci_remove_one(struct pci_dev *pdev)
9175{
9176 struct net_device *dev = pci_get_drvdata(pdev);
9177
9178 if (dev) {
9179 struct niu *np = netdev_priv(dev);
9180
9181 unregister_netdev(dev);
9182 if (np->regs) {
9183 iounmap(np->regs);
9184 np->regs = NULL;
9185 }
9186
9187 niu_ldg_free(np);
9188
9189 niu_put_parent(np);
9190
9191 free_netdev(dev);
9192 pci_release_regions(pdev);
9193 pci_disable_device(pdev);
9194 pci_set_drvdata(pdev, NULL);
9195 }
9196}
9197
9198static int niu_suspend(struct pci_dev *pdev, pm_message_t state)
9199{
9200 struct net_device *dev = pci_get_drvdata(pdev);
9201 struct niu *np = netdev_priv(dev);
9202 unsigned long flags;
9203
9204 if (!netif_running(dev))
9205 return 0;
9206
9207 flush_scheduled_work();
9208 niu_netif_stop(np);
9209
9210 del_timer_sync(&np->timer);
9211
9212 spin_lock_irqsave(&np->lock, flags);
9213 niu_enable_interrupts(np, 0);
9214 spin_unlock_irqrestore(&np->lock, flags);
9215
9216 netif_device_detach(dev);
9217
9218 spin_lock_irqsave(&np->lock, flags);
9219 niu_stop_hw(np);
9220 spin_unlock_irqrestore(&np->lock, flags);
9221
9222 pci_save_state(pdev);
9223
9224 return 0;
9225}
9226
9227static int niu_resume(struct pci_dev *pdev)
9228{
9229 struct net_device *dev = pci_get_drvdata(pdev);
9230 struct niu *np = netdev_priv(dev);
9231 unsigned long flags;
9232 int err;
9233
9234 if (!netif_running(dev))
9235 return 0;
9236
9237 pci_restore_state(pdev);
9238
9239 netif_device_attach(dev);
9240
9241 spin_lock_irqsave(&np->lock, flags);
9242
9243 err = niu_init_hw(np);
9244 if (!err) {
9245 np->timer.expires = jiffies + HZ;
9246 add_timer(&np->timer);
9247 niu_netif_start(np);
9248 }
9249
9250 spin_unlock_irqrestore(&np->lock, flags);
9251
9252 return err;
9253}
9254
9255static struct pci_driver niu_pci_driver = {
9256 .name = DRV_MODULE_NAME,
9257 .id_table = niu_pci_tbl,
9258 .probe = niu_pci_init_one,
9259 .remove = __devexit_p(niu_pci_remove_one),
9260 .suspend = niu_suspend,
9261 .resume = niu_resume,
9262};
9263
9264#ifdef CONFIG_SPARC64
9265static void *niu_phys_alloc_coherent(struct device *dev, size_t size,
9266 u64 *dma_addr, gfp_t flag)
9267{
9268 unsigned long order = get_order(size);
9269 unsigned long page = __get_free_pages(flag, order);
9270
9271 if (page == 0UL)
9272 return NULL;
9273 memset((char *)page, 0, PAGE_SIZE << order);
9274 *dma_addr = __pa(page);
9275
9276 return (void *) page;
9277}
9278
9279static void niu_phys_free_coherent(struct device *dev, size_t size,
9280 void *cpu_addr, u64 handle)
9281{
9282 unsigned long order = get_order(size);
9283
9284 free_pages((unsigned long) cpu_addr, order);
9285}
9286
9287static u64 niu_phys_map_page(struct device *dev, struct page *page,
9288 unsigned long offset, size_t size,
9289 enum dma_data_direction direction)
9290{
9291 return page_to_phys(page) + offset;
9292}
9293
9294static void niu_phys_unmap_page(struct device *dev, u64 dma_address,
9295 size_t size, enum dma_data_direction direction)
9296{
9297 /* Nothing to do. */
9298}
9299
9300static u64 niu_phys_map_single(struct device *dev, void *cpu_addr,
9301 size_t size,
9302 enum dma_data_direction direction)
9303{
9304 return __pa(cpu_addr);
9305}
9306
9307static void niu_phys_unmap_single(struct device *dev, u64 dma_address,
9308 size_t size,
9309 enum dma_data_direction direction)
9310{
9311 /* Nothing to do. */
9312}
9313
9314static const struct niu_ops niu_phys_ops = {
9315 .alloc_coherent = niu_phys_alloc_coherent,
9316 .free_coherent = niu_phys_free_coherent,
9317 .map_page = niu_phys_map_page,
9318 .unmap_page = niu_phys_unmap_page,
9319 .map_single = niu_phys_map_single,
9320 .unmap_single = niu_phys_unmap_single,
9321};
9322
9323static unsigned long res_size(struct resource *r)
9324{
9325 return r->end - r->start + 1UL;
9326}
9327
9328static int __devinit niu_of_probe(struct of_device *op,
9329 const struct of_device_id *match)
9330{
9331 union niu_parent_id parent_id;
9332 struct net_device *dev;
9333 struct niu *np;
9334 const u32 *reg;
9335 int err;
9336
9337 niu_driver_version();
9338
9339 reg = of_get_property(op->node, "reg", NULL);
9340 if (!reg) {
9341 dev_err(&op->dev, PFX "%s: No 'reg' property, aborting.\n",
9342 op->node->full_name);
9343 return -ENODEV;
9344 }
9345
9346 dev = niu_alloc_and_init(&op->dev, NULL, op,
9347 &niu_phys_ops, reg[0] & 0x1);
9348 if (!dev) {
9349 err = -ENOMEM;
9350 goto err_out;
9351 }
9352 np = netdev_priv(dev);
9353
9354 memset(&parent_id, 0, sizeof(parent_id));
9355 parent_id.of = of_get_parent(op->node);
9356
9357 np->parent = niu_get_parent(np, &parent_id,
9358 PLAT_TYPE_NIU);
9359 if (!np->parent) {
9360 err = -ENOMEM;
9361 goto err_out_free_dev;
9362 }
9363
9364 dev->features |= (NETIF_F_SG | NETIF_F_HW_CSUM);
9365
9366 np->regs = of_ioremap(&op->resource[1], 0,
9367 res_size(&op->resource[1]),
9368 "niu regs");
9369 if (!np->regs) {
9370 dev_err(&op->dev, PFX "Cannot map device registers, "
9371 "aborting.\n");
9372 err = -ENOMEM;
9373 goto err_out_release_parent;
9374 }
9375
9376 np->vir_regs_1 = of_ioremap(&op->resource[2], 0,
9377 res_size(&op->resource[2]),
9378 "niu vregs-1");
9379 if (!np->vir_regs_1) {
9380 dev_err(&op->dev, PFX "Cannot map device vir registers 1, "
9381 "aborting.\n");
9382 err = -ENOMEM;
9383 goto err_out_iounmap;
9384 }
9385
9386 np->vir_regs_2 = of_ioremap(&op->resource[3], 0,
9387 res_size(&op->resource[3]),
9388 "niu vregs-2");
9389 if (!np->vir_regs_2) {
9390 dev_err(&op->dev, PFX "Cannot map device vir registers 2, "
9391 "aborting.\n");
9392 err = -ENOMEM;
9393 goto err_out_iounmap;
9394 }
9395
9396 niu_assign_netdev_ops(dev);
9397
9398 err = niu_get_invariants(np);
9399 if (err) {
9400 if (err != -ENODEV)
9401 dev_err(&op->dev, PFX "Problem fetching invariants "
9402 "of chip, aborting.\n");
9403 goto err_out_iounmap;
9404 }
9405
9406 err = register_netdev(dev);
9407 if (err) {
9408 dev_err(&op->dev, PFX "Cannot register net device, "
9409 "aborting.\n");
9410 goto err_out_iounmap;
9411 }
9412
9413 dev_set_drvdata(&op->dev, dev);
9414
9415 niu_device_announce(np);
9416
9417 return 0;
9418
9419err_out_iounmap:
9420 if (np->vir_regs_1) {
9421 of_iounmap(&op->resource[2], np->vir_regs_1,
9422 res_size(&op->resource[2]));
9423 np->vir_regs_1 = NULL;
9424 }
9425
9426 if (np->vir_regs_2) {
9427 of_iounmap(&op->resource[3], np->vir_regs_2,
9428 res_size(&op->resource[3]));
9429 np->vir_regs_2 = NULL;
9430 }
9431
9432 if (np->regs) {
9433 of_iounmap(&op->resource[1], np->regs,
9434 res_size(&op->resource[1]));
9435 np->regs = NULL;
9436 }
9437
9438err_out_release_parent:
9439 niu_put_parent(np);
9440
9441err_out_free_dev:
9442 free_netdev(dev);
9443
9444err_out:
9445 return err;
9446}
9447
9448static int __devexit niu_of_remove(struct of_device *op)
9449{
9450 struct net_device *dev = dev_get_drvdata(&op->dev);
9451
9452 if (dev) {
9453 struct niu *np = netdev_priv(dev);
9454
9455 unregister_netdev(dev);
9456
9457 if (np->vir_regs_1) {
9458 of_iounmap(&op->resource[2], np->vir_regs_1,
9459 res_size(&op->resource[2]));
9460 np->vir_regs_1 = NULL;
9461 }
9462
9463 if (np->vir_regs_2) {
9464 of_iounmap(&op->resource[3], np->vir_regs_2,
9465 res_size(&op->resource[3]));
9466 np->vir_regs_2 = NULL;
9467 }
9468
9469 if (np->regs) {
9470 of_iounmap(&op->resource[1], np->regs,
9471 res_size(&op->resource[1]));
9472 np->regs = NULL;
9473 }
9474
9475 niu_ldg_free(np);
9476
9477 niu_put_parent(np);
9478
9479 free_netdev(dev);
9480 dev_set_drvdata(&op->dev, NULL);
9481 }
9482 return 0;
9483}
9484
David S. Millerfd098312008-08-31 01:23:17 -07009485static const struct of_device_id niu_match[] = {
David S. Millera3138df2007-10-09 01:54:01 -07009486 {
9487 .name = "network",
9488 .compatible = "SUNW,niusl",
9489 },
9490 {},
9491};
9492MODULE_DEVICE_TABLE(of, niu_match);
9493
9494static struct of_platform_driver niu_of_driver = {
9495 .name = "niu",
9496 .match_table = niu_match,
9497 .probe = niu_of_probe,
9498 .remove = __devexit_p(niu_of_remove),
9499};
9500
9501#endif /* CONFIG_SPARC64 */
9502
9503static int __init niu_init(void)
9504{
9505 int err = 0;
9506
Olof Johansson81429972007-10-21 16:32:58 -07009507 BUILD_BUG_ON(PAGE_SIZE < 4 * 1024);
David S. Millera3138df2007-10-09 01:54:01 -07009508
9509 niu_debug = netif_msg_init(debug, NIU_MSG_DEFAULT);
9510
9511#ifdef CONFIG_SPARC64
9512 err = of_register_driver(&niu_of_driver, &of_bus_type);
9513#endif
9514
9515 if (!err) {
9516 err = pci_register_driver(&niu_pci_driver);
9517#ifdef CONFIG_SPARC64
9518 if (err)
9519 of_unregister_driver(&niu_of_driver);
9520#endif
9521 }
9522
9523 return err;
9524}
9525
9526static void __exit niu_exit(void)
9527{
9528 pci_unregister_driver(&niu_pci_driver);
9529#ifdef CONFIG_SPARC64
9530 of_unregister_driver(&niu_of_driver);
9531#endif
9532}
9533
9534module_init(niu_init);
9535module_exit(niu_exit);