blob: 6e6dc4c78a10085e2202c265374b66456f78f8ec [file] [log] [blame]
Krzysztof Halasa82a96f52008-01-01 21:55:23 +01001/*
2 * Intel IXP4xx Queue Manager driver for Linux
3 *
4 * Copyright (C) 2007 Krzysztof Halasa <khc@pm.waw.pl>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of version 2 of the GNU General Public License
8 * as published by the Free Software Foundation.
9 */
10
11#include <linux/ioport.h>
12#include <linux/interrupt.h>
13#include <linux/kernel.h>
14#include <linux/module.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010015#include <mach/qmgr.h>
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010016
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010017struct qmgr_regs __iomem *qmgr_regs;
18static struct resource *mem_res;
19static spinlock_t qmgr_lock;
20static u32 used_sram_bitmap[4]; /* 128 16-dword pages */
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +010021static void (*irq_handlers[QUEUES])(void *pdev);
22static void *irq_pdevs[QUEUES];
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010023
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +010024#if DEBUG_QMGR
25char qmgr_queue_descs[QUEUES][32];
26#endif
27
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010028void qmgr_set_irq(unsigned int queue, int src,
29 void (*handler)(void *pdev), void *pdev)
30{
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010031 unsigned long flags;
32
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010033 spin_lock_irqsave(&qmgr_lock, flags);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +010034 if (queue < HALF_QUEUES) {
35 u32 __iomem *reg;
36 int bit;
37 BUG_ON(src > QUEUE_IRQ_SRC_NOT_FULL);
38 reg = &qmgr_regs->irqsrc[queue >> 3]; /* 8 queues per u32 */
39 bit = (queue % 8) * 4; /* 3 bits + 1 reserved bit per queue */
40 __raw_writel((__raw_readl(reg) & ~(7 << bit)) | (src << bit),
41 reg);
42 } else
43 /* IRQ source for queues 32-63 is fixed */
44 BUG_ON(src != QUEUE_IRQ_SRC_NOT_NEARLY_EMPTY);
45
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010046 irq_handlers[queue] = handler;
47 irq_pdevs[queue] = pdev;
48 spin_unlock_irqrestore(&qmgr_lock, flags);
49}
50
51
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +020052static irqreturn_t qmgr_irq1_a0(int irq, void *pdev)
53{
54 int i, ret = 0;
55
56 /* ACK - it may clear any bits so don't rely on it */
57 __raw_writel(0xFFFFFFFF, &qmgr_regs->irqstat[0]);
58
59 for (i = 0; i < HALF_QUEUES; i++) {
60 u32 src, stat;
61 if (!(qmgr_regs->irqen[0] & BIT(i)))
62 continue;
63 src = qmgr_regs->irqsrc[i >> 3];
64 stat = qmgr_regs->stat1[i >> 3];
65 if (src & 4) /* the IRQ condition is inverted */
66 stat = ~stat;
67 if (stat & BIT(src & 3)) {
68 irq_handlers[i](irq_pdevs[i]);
69 ret = IRQ_HANDLED;
70 }
71 }
72 return ret;
73}
74
75
76static irqreturn_t qmgr_irq2_a0(int irq, void *pdev)
77{
78 int i, ret = 0;
79 u32 req_bitmap;
80
81 /* ACK - it may clear any bits so don't rely on it */
82 __raw_writel(0xFFFFFFFF, &qmgr_regs->irqstat[1]);
83
84 req_bitmap = qmgr_regs->irqen[1] & qmgr_regs->statne_h;
85 for (i = 0; i < HALF_QUEUES; i++) {
86 if (!(req_bitmap & BIT(i)))
87 continue;
88 irq_handlers[HALF_QUEUES + i](irq_pdevs[HALF_QUEUES + i]);
89 ret = IRQ_HANDLED;
90 }
91 return ret;
92}
93
94
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +010095static irqreturn_t qmgr_irq(int irq, void *pdev)
Krzysztof Halasa82a96f52008-01-01 21:55:23 +010096{
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +010097 int i, half = (irq == IRQ_IXP4XX_QM1 ? 0 : 1);
98 u32 val = __raw_readl(&qmgr_regs->irqstat[half]);
99 __raw_writel(val, &qmgr_regs->irqstat[half]); /* ACK */
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100100
101 for (i = 0; i < HALF_QUEUES; i++)
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100102 if (val & (1 << i)) {
103 int irq = half * HALF_QUEUES + i;
104 irq_handlers[irq](irq_pdevs[irq]);
105 }
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100106 return val ? IRQ_HANDLED : 0;
107}
108
109
110void qmgr_enable_irq(unsigned int queue)
111{
112 unsigned long flags;
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100113 int half = queue / 32;
114 u32 mask = 1 << (queue & (HALF_QUEUES - 1));
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100115
116 spin_lock_irqsave(&qmgr_lock, flags);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100117 __raw_writel(__raw_readl(&qmgr_regs->irqen[half]) | mask,
118 &qmgr_regs->irqen[half]);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100119 spin_unlock_irqrestore(&qmgr_lock, flags);
120}
121
122void qmgr_disable_irq(unsigned int queue)
123{
124 unsigned long flags;
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100125 int half = queue / 32;
126 u32 mask = 1 << (queue & (HALF_QUEUES - 1));
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100127
128 spin_lock_irqsave(&qmgr_lock, flags);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100129 __raw_writel(__raw_readl(&qmgr_regs->irqen[half]) & ~mask,
130 &qmgr_regs->irqen[half]);
131 __raw_writel(mask, &qmgr_regs->irqstat[half]); /* clear */
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100132 spin_unlock_irqrestore(&qmgr_lock, flags);
133}
134
135static inline void shift_mask(u32 *mask)
136{
137 mask[3] = mask[3] << 1 | mask[2] >> 31;
138 mask[2] = mask[2] << 1 | mask[1] >> 31;
139 mask[1] = mask[1] << 1 | mask[0] >> 31;
140 mask[0] <<= 1;
141}
142
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100143#if DEBUG_QMGR
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100144int qmgr_request_queue(unsigned int queue, unsigned int len /* dwords */,
145 unsigned int nearly_empty_watermark,
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100146 unsigned int nearly_full_watermark,
147 const char *desc_format, const char* name)
148#else
149int __qmgr_request_queue(unsigned int queue, unsigned int len /* dwords */,
150 unsigned int nearly_empty_watermark,
151 unsigned int nearly_full_watermark)
152#endif
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100153{
154 u32 cfg, addr = 0, mask[4]; /* in 16-dwords */
155 int err;
156
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100157 BUG_ON(queue >= QUEUES);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100158
159 if ((nearly_empty_watermark | nearly_full_watermark) & ~7)
160 return -EINVAL;
161
162 switch (len) {
163 case 16:
164 cfg = 0 << 24;
165 mask[0] = 0x1;
166 break;
167 case 32:
168 cfg = 1 << 24;
169 mask[0] = 0x3;
170 break;
171 case 64:
172 cfg = 2 << 24;
173 mask[0] = 0xF;
174 break;
175 case 128:
176 cfg = 3 << 24;
177 mask[0] = 0xFF;
178 break;
179 default:
180 return -EINVAL;
181 }
182
183 cfg |= nearly_empty_watermark << 26;
184 cfg |= nearly_full_watermark << 29;
185 len /= 16; /* in 16-dwords: 1, 2, 4 or 8 */
186 mask[1] = mask[2] = mask[3] = 0;
187
188 if (!try_module_get(THIS_MODULE))
189 return -ENODEV;
190
191 spin_lock_irq(&qmgr_lock);
192 if (__raw_readl(&qmgr_regs->sram[queue])) {
193 err = -EBUSY;
194 goto err;
195 }
196
197 while (1) {
198 if (!(used_sram_bitmap[0] & mask[0]) &&
199 !(used_sram_bitmap[1] & mask[1]) &&
200 !(used_sram_bitmap[2] & mask[2]) &&
201 !(used_sram_bitmap[3] & mask[3]))
202 break; /* found free space */
203
204 addr++;
205 shift_mask(mask);
206 if (addr + len > ARRAY_SIZE(qmgr_regs->sram)) {
207 printk(KERN_ERR "qmgr: no free SRAM space for"
208 " queue %i\n", queue);
209 err = -ENOMEM;
210 goto err;
211 }
212 }
213
214 used_sram_bitmap[0] |= mask[0];
215 used_sram_bitmap[1] |= mask[1];
216 used_sram_bitmap[2] |= mask[2];
217 used_sram_bitmap[3] |= mask[3];
218 __raw_writel(cfg | (addr << 14), &qmgr_regs->sram[queue]);
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100219#if DEBUG_QMGR
220 snprintf(qmgr_queue_descs[queue], sizeof(qmgr_queue_descs[0]),
221 desc_format, name);
222 printk(KERN_DEBUG "qmgr: requested queue %s(%i) addr = 0x%02X\n",
223 qmgr_queue_descs[queue], queue, addr);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100224#endif
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100225 spin_unlock_irq(&qmgr_lock);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100226 return 0;
227
228err:
229 spin_unlock_irq(&qmgr_lock);
230 module_put(THIS_MODULE);
231 return err;
232}
233
234void qmgr_release_queue(unsigned int queue)
235{
236 u32 cfg, addr, mask[4];
237
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100238 BUG_ON(queue >= QUEUES); /* not in valid range */
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100239
240 spin_lock_irq(&qmgr_lock);
241 cfg = __raw_readl(&qmgr_regs->sram[queue]);
242 addr = (cfg >> 14) & 0xFF;
243
244 BUG_ON(!addr); /* not requested */
245
246 switch ((cfg >> 24) & 3) {
247 case 0: mask[0] = 0x1; break;
248 case 1: mask[0] = 0x3; break;
249 case 2: mask[0] = 0xF; break;
250 case 3: mask[0] = 0xFF; break;
251 }
252
Krzysztof Halasadac2f832008-04-20 19:06:39 +0200253 mask[1] = mask[2] = mask[3] = 0;
254
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100255 while (addr--)
256 shift_mask(mask);
257
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100258#if DEBUG_QMGR
259 printk(KERN_DEBUG "qmgr: releasing queue %s(%i)\n",
260 qmgr_queue_descs[queue], queue);
261 qmgr_queue_descs[queue][0] = '\x0';
262#endif
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100263 __raw_writel(0, &qmgr_regs->sram[queue]);
264
265 used_sram_bitmap[0] &= ~mask[0];
266 used_sram_bitmap[1] &= ~mask[1];
267 used_sram_bitmap[2] &= ~mask[2];
268 used_sram_bitmap[3] &= ~mask[3];
269 irq_handlers[queue] = NULL; /* catch IRQ bugs */
270 spin_unlock_irq(&qmgr_lock);
271
272 module_put(THIS_MODULE);
Krzysztof Hałasa3edcfb22008-05-08 23:18:31 +0200273
274 while ((addr = qmgr_get_entry(queue)))
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100275 printk(KERN_ERR "qmgr: released queue %i not empty: 0x%08X\n",
Krzysztof Hałasa3edcfb22008-05-08 23:18:31 +0200276 queue, addr);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100277}
278
279static int qmgr_init(void)
280{
281 int i, err;
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +0200282 irq_handler_t handler1, handler2;
283
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100284 mem_res = request_mem_region(IXP4XX_QMGR_BASE_PHYS,
285 IXP4XX_QMGR_REGION_SIZE,
286 "IXP4xx Queue Manager");
287 if (mem_res == NULL)
288 return -EBUSY;
289
290 qmgr_regs = ioremap(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
291 if (qmgr_regs == NULL) {
292 err = -ENOMEM;
293 goto error_map;
294 }
295
296 /* reset qmgr registers */
297 for (i = 0; i < 4; i++) {
298 __raw_writel(0x33333333, &qmgr_regs->stat1[i]);
299 __raw_writel(0, &qmgr_regs->irqsrc[i]);
300 }
301 for (i = 0; i < 2; i++) {
302 __raw_writel(0, &qmgr_regs->stat2[i]);
303 __raw_writel(0xFFFFFFFF, &qmgr_regs->irqstat[i]); /* clear */
304 __raw_writel(0, &qmgr_regs->irqen[i]);
305 }
306
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100307 __raw_writel(0xFFFFFFFF, &qmgr_regs->statne_h);
308 __raw_writel(0, &qmgr_regs->statf_h);
309
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100310 for (i = 0; i < QUEUES; i++)
311 __raw_writel(0, &qmgr_regs->sram[i]);
312
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +0200313 if (cpu_is_ixp42x_rev_a0()) {
314 handler1 = qmgr_irq1_a0;
315 handler2 = qmgr_irq2_a0;
316 } else
317 handler1 = handler2 = qmgr_irq;
318
319 err = request_irq(IRQ_IXP4XX_QM1, handler1, 0, "IXP4xx Queue Manager",
320 NULL);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100321 if (err) {
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +0200322 printk(KERN_ERR "qmgr: failed to request IRQ%i (%i)\n",
323 IRQ_IXP4XX_QM1, err);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100324 goto error_irq;
325 }
326
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +0200327 err = request_irq(IRQ_IXP4XX_QM2, handler2, 0, "IXP4xx Queue Manager",
328 NULL);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100329 if (err) {
Krzysztof Hałasad4c9e9f2009-05-23 23:36:03 +0200330 printk(KERN_ERR "qmgr: failed to request IRQ%i (%i)\n",
331 IRQ_IXP4XX_QM2, err);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100332 goto error_irq2;
333 }
334
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100335 used_sram_bitmap[0] = 0xF; /* 4 first pages reserved for config */
336 spin_lock_init(&qmgr_lock);
337
338 printk(KERN_INFO "IXP4xx Queue Manager initialized.\n");
339 return 0;
340
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100341error_irq2:
342 free_irq(IRQ_IXP4XX_QM1, NULL);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100343error_irq:
344 iounmap(qmgr_regs);
345error_map:
346 release_mem_region(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
347 return err;
348}
349
350static void qmgr_remove(void)
351{
352 free_irq(IRQ_IXP4XX_QM1, NULL);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100353 free_irq(IRQ_IXP4XX_QM2, NULL);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100354 synchronize_irq(IRQ_IXP4XX_QM1);
Krzysztof Hałasaa6a9fb82009-02-20 01:01:33 +0100355 synchronize_irq(IRQ_IXP4XX_QM2);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100356 iounmap(qmgr_regs);
357 release_mem_region(IXP4XX_QMGR_BASE_PHYS, IXP4XX_QMGR_REGION_SIZE);
358}
359
360module_init(qmgr_init);
361module_exit(qmgr_remove);
362
363MODULE_LICENSE("GPL v2");
364MODULE_AUTHOR("Krzysztof Halasa");
365
366EXPORT_SYMBOL(qmgr_regs);
367EXPORT_SYMBOL(qmgr_set_irq);
368EXPORT_SYMBOL(qmgr_enable_irq);
369EXPORT_SYMBOL(qmgr_disable_irq);
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100370#if DEBUG_QMGR
371EXPORT_SYMBOL(qmgr_queue_descs);
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100372EXPORT_SYMBOL(qmgr_request_queue);
Krzysztof Hałasae6da96a2008-12-22 00:26:38 +0100373#else
374EXPORT_SYMBOL(__qmgr_request_queue);
375#endif
Krzysztof Halasa82a96f52008-01-01 21:55:23 +0100376EXPORT_SYMBOL(qmgr_release_queue);