blob: 9bc50cebf9ec978b6ed6851dda837cd674dd393d [file] [log] [blame]
Hollis Blanchard75f74f02008-11-05 09:36:16 -06001/*
2 * This program is free software; you can redistribute it and/or modify
3 * it under the terms of the GNU General Public License, version 2, as
4 * published by the Free Software Foundation.
5 *
6 * This program is distributed in the hope that it will be useful,
7 * but WITHOUT ANY WARRANTY; without even the implied warranty of
8 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
9 * GNU General Public License for more details.
10 *
11 * You should have received a copy of the GNU General Public License
12 * along with this program; if not, write to the Free Software
13 * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
14 *
15 * Copyright IBM Corp. 2008
16 *
17 * Authors: Hollis Blanchard <hollisb@us.ibm.com>
18 */
19
20#include <asm/kvm_ppc.h>
21#include <asm/dcr.h>
22#include <asm/dcr-regs.h>
23#include <asm/disassemble.h>
24
25#include "booke.h"
26#include "44x_tlb.h"
27
28#define OP_RFI 19
29
30#define XOP_RFI 50
31#define XOP_MFMSR 83
32#define XOP_WRTEE 131
33#define XOP_MTMSR 146
34#define XOP_WRTEEI 163
35#define XOP_MFDCR 323
36#define XOP_MTDCR 451
37#define XOP_TLBSX 914
38#define XOP_ICCCI 966
39#define XOP_TLBWE 978
40
41static inline void kvmppc_set_pid(struct kvm_vcpu *vcpu, u32 new_pid)
42{
43 if (vcpu->arch.pid != new_pid) {
44 vcpu->arch.pid = new_pid;
45 vcpu->arch.swap_pid = 1;
46 }
47}
48
49static void kvmppc_emul_rfi(struct kvm_vcpu *vcpu)
50{
51 vcpu->arch.pc = vcpu->arch.srr0;
52 kvmppc_set_msr(vcpu, vcpu->arch.srr1);
53}
54
55int kvmppc_core_emulate_op(struct kvm_run *run, struct kvm_vcpu *vcpu,
56 unsigned int inst, int *advance)
57{
58 int emulated = EMULATE_DONE;
59 int dcrn;
60 int ra;
61 int rb;
62 int rc;
63 int rs;
64 int rt;
65 int ws;
66
67 switch (get_op(inst)) {
68
69 case OP_RFI:
70 switch (get_xop(inst)) {
71 case XOP_RFI:
72 kvmppc_emul_rfi(vcpu);
73 *advance = 0;
74 break;
75
76 default:
77 emulated = EMULATE_FAIL;
78 break;
79 }
80 break;
81
82 case 31:
83 switch (get_xop(inst)) {
84
85 case XOP_MFMSR:
86 rt = get_rt(inst);
87 vcpu->arch.gpr[rt] = vcpu->arch.msr;
88 break;
89
90 case XOP_MTMSR:
91 rs = get_rs(inst);
92 kvmppc_set_msr(vcpu, vcpu->arch.gpr[rs]);
93 break;
94
95 case XOP_WRTEE:
96 rs = get_rs(inst);
97 vcpu->arch.msr = (vcpu->arch.msr & ~MSR_EE)
98 | (vcpu->arch.gpr[rs] & MSR_EE);
99 break;
100
101 case XOP_WRTEEI:
102 vcpu->arch.msr = (vcpu->arch.msr & ~MSR_EE)
103 | (inst & MSR_EE);
104 break;
105
106 case XOP_MFDCR:
107 dcrn = get_dcrn(inst);
108 rt = get_rt(inst);
109
110 /* The guest may access CPR0 registers to determine the timebase
111 * frequency, and it must know the real host frequency because it
112 * can directly access the timebase registers.
113 *
114 * It would be possible to emulate those accesses in userspace,
115 * but userspace can really only figure out the end frequency.
116 * We could decompose that into the factors that compute it, but
117 * that's tricky math, and it's easier to just report the real
118 * CPR0 values.
119 */
120 switch (dcrn) {
121 case DCRN_CPR0_CONFIG_ADDR:
122 vcpu->arch.gpr[rt] = vcpu->arch.cpr0_cfgaddr;
123 break;
124 case DCRN_CPR0_CONFIG_DATA:
125 local_irq_disable();
126 mtdcr(DCRN_CPR0_CONFIG_ADDR,
127 vcpu->arch.cpr0_cfgaddr);
128 vcpu->arch.gpr[rt] = mfdcr(DCRN_CPR0_CONFIG_DATA);
129 local_irq_enable();
130 break;
131 default:
132 run->dcr.dcrn = dcrn;
133 run->dcr.data = 0;
134 run->dcr.is_write = 0;
135 vcpu->arch.io_gpr = rt;
136 vcpu->arch.dcr_needed = 1;
137 emulated = EMULATE_DO_DCR;
138 }
139
140 break;
141
142 case XOP_MTDCR:
143 dcrn = get_dcrn(inst);
144 rs = get_rs(inst);
145
146 /* emulate some access in kernel */
147 switch (dcrn) {
148 case DCRN_CPR0_CONFIG_ADDR:
149 vcpu->arch.cpr0_cfgaddr = vcpu->arch.gpr[rs];
150 break;
151 default:
152 run->dcr.dcrn = dcrn;
153 run->dcr.data = vcpu->arch.gpr[rs];
154 run->dcr.is_write = 1;
155 vcpu->arch.dcr_needed = 1;
156 emulated = EMULATE_DO_DCR;
157 }
158
159 break;
160
161 case XOP_TLBWE:
162 ra = get_ra(inst);
163 rs = get_rs(inst);
164 ws = get_ws(inst);
165 emulated = kvmppc_44x_emul_tlbwe(vcpu, ra, rs, ws);
166 break;
167
168 case XOP_TLBSX:
169 rt = get_rt(inst);
170 ra = get_ra(inst);
171 rb = get_rb(inst);
172 rc = get_rc(inst);
173 emulated = kvmppc_44x_emul_tlbsx(vcpu, rt, ra, rb, rc);
174 break;
175
176 case XOP_ICCCI:
177 break;
178
179 default:
180 emulated = EMULATE_FAIL;
181 }
182
183 break;
184
185 default:
186 emulated = EMULATE_FAIL;
187 }
188
189 return emulated;
190}
191
192int kvmppc_core_emulate_mtspr(struct kvm_vcpu *vcpu, int sprn, int rs)
193{
194 switch (sprn) {
195 case SPRN_MMUCR:
196 vcpu->arch.mmucr = vcpu->arch.gpr[rs]; break;
197 case SPRN_PID:
198 kvmppc_set_pid(vcpu, vcpu->arch.gpr[rs]); break;
199 case SPRN_CCR0:
200 vcpu->arch.ccr0 = vcpu->arch.gpr[rs]; break;
201 case SPRN_CCR1:
202 vcpu->arch.ccr1 = vcpu->arch.gpr[rs]; break;
203 case SPRN_DEAR:
204 vcpu->arch.dear = vcpu->arch.gpr[rs]; break;
205 case SPRN_ESR:
206 vcpu->arch.esr = vcpu->arch.gpr[rs]; break;
207 case SPRN_DBCR0:
208 vcpu->arch.dbcr0 = vcpu->arch.gpr[rs]; break;
209 case SPRN_DBCR1:
210 vcpu->arch.dbcr1 = vcpu->arch.gpr[rs]; break;
211 case SPRN_TSR:
212 vcpu->arch.tsr &= ~vcpu->arch.gpr[rs]; break;
213 case SPRN_TCR:
214 vcpu->arch.tcr = vcpu->arch.gpr[rs];
215 kvmppc_emulate_dec(vcpu);
216 break;
217
218 /* Note: SPRG4-7 are user-readable. These values are
219 * loaded into the real SPRGs when resuming the
220 * guest. */
221 case SPRN_SPRG4:
222 vcpu->arch.sprg4 = vcpu->arch.gpr[rs]; break;
223 case SPRN_SPRG5:
224 vcpu->arch.sprg5 = vcpu->arch.gpr[rs]; break;
225 case SPRN_SPRG6:
226 vcpu->arch.sprg6 = vcpu->arch.gpr[rs]; break;
227 case SPRN_SPRG7:
228 vcpu->arch.sprg7 = vcpu->arch.gpr[rs]; break;
229
230 case SPRN_IVPR:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600231 vcpu->arch.ivpr = vcpu->arch.gpr[rs];
232 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600233 case SPRN_IVOR0:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600234 vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL] = vcpu->arch.gpr[rs];
235 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600236 case SPRN_IVOR1:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600237 vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK] = vcpu->arch.gpr[rs];
238 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600239 case SPRN_IVOR2:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600240 vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE] = vcpu->arch.gpr[rs];
241 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600242 case SPRN_IVOR3:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600243 vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE] = vcpu->arch.gpr[rs];
244 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600245 case SPRN_IVOR4:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600246 vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL] = vcpu->arch.gpr[rs];
247 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600248 case SPRN_IVOR5:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600249 vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT] = vcpu->arch.gpr[rs];
250 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600251 case SPRN_IVOR6:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600252 vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM] = vcpu->arch.gpr[rs];
253 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600254 case SPRN_IVOR7:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600255 vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL] = vcpu->arch.gpr[rs];
256 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600257 case SPRN_IVOR8:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600258 vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL] = vcpu->arch.gpr[rs];
259 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600260 case SPRN_IVOR9:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600261 vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL] = vcpu->arch.gpr[rs];
262 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600263 case SPRN_IVOR10:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600264 vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER] = vcpu->arch.gpr[rs];
265 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600266 case SPRN_IVOR11:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600267 vcpu->arch.ivor[BOOKE_IRQPRIO_FIT] = vcpu->arch.gpr[rs];
268 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600269 case SPRN_IVOR12:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600270 vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG] = vcpu->arch.gpr[rs];
271 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600272 case SPRN_IVOR13:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600273 vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS] = vcpu->arch.gpr[rs];
274 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600275 case SPRN_IVOR14:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600276 vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS] = vcpu->arch.gpr[rs];
277 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600278 case SPRN_IVOR15:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600279 vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG] = vcpu->arch.gpr[rs];
280 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600281
282 default:
283 return EMULATE_FAIL;
284 }
285
286 return EMULATE_DONE;
287}
288
289int kvmppc_core_emulate_mfspr(struct kvm_vcpu *vcpu, int sprn, int rt)
290{
291 switch (sprn) {
292 /* 440 */
293 case SPRN_MMUCR:
294 vcpu->arch.gpr[rt] = vcpu->arch.mmucr; break;
295 case SPRN_CCR0:
296 vcpu->arch.gpr[rt] = vcpu->arch.ccr0; break;
297 case SPRN_CCR1:
298 vcpu->arch.gpr[rt] = vcpu->arch.ccr1; break;
299
300 /* Book E */
301 case SPRN_PID:
302 vcpu->arch.gpr[rt] = vcpu->arch.pid; break;
303 case SPRN_IVPR:
304 vcpu->arch.gpr[rt] = vcpu->arch.ivpr; break;
305 case SPRN_DEAR:
306 vcpu->arch.gpr[rt] = vcpu->arch.dear; break;
307 case SPRN_ESR:
308 vcpu->arch.gpr[rt] = vcpu->arch.esr; break;
309 case SPRN_DBCR0:
310 vcpu->arch.gpr[rt] = vcpu->arch.dbcr0; break;
311 case SPRN_DBCR1:
312 vcpu->arch.gpr[rt] = vcpu->arch.dbcr1; break;
313
314 case SPRN_IVOR0:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600315 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_CRITICAL];
316 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600317 case SPRN_IVOR1:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600318 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_MACHINE_CHECK];
319 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600320 case SPRN_IVOR2:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600321 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_DATA_STORAGE];
322 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600323 case SPRN_IVOR3:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600324 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_INST_STORAGE];
325 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600326 case SPRN_IVOR4:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600327 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_EXTERNAL];
328 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600329 case SPRN_IVOR5:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600330 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_ALIGNMENT];
331 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600332 case SPRN_IVOR6:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600333 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_PROGRAM];
334 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600335 case SPRN_IVOR7:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600336 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_FP_UNAVAIL];
337 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600338 case SPRN_IVOR8:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600339 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_SYSCALL];
340 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600341 case SPRN_IVOR9:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600342 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_AP_UNAVAIL];
343 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600344 case SPRN_IVOR10:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600345 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_DECREMENTER];
346 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600347 case SPRN_IVOR11:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600348 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_FIT];
349 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600350 case SPRN_IVOR12:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600351 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_WATCHDOG];
352 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600353 case SPRN_IVOR13:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600354 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_DTLB_MISS];
355 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600356 case SPRN_IVOR14:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600357 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_ITLB_MISS];
358 break;
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600359 case SPRN_IVOR15:
Hollis Blanchardd4cf3892008-11-05 09:36:23 -0600360 vcpu->arch.gpr[rt] = vcpu->arch.ivor[BOOKE_IRQPRIO_DEBUG];
361 break;
362
Hollis Blanchard75f74f02008-11-05 09:36:16 -0600363 default:
364 return EMULATE_FAIL;
365 }
366
367 return EMULATE_DONE;
368}
369