blob: 70c74b8db875438b1ab40b9a28ecf156857edcee [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_SYSTEM_H
2#define _ASM_X86_SYSTEM_H
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +01003
4#include <asm/asm.h>
Glauber de Oliveira Costad46d7d72008-01-30 13:31:08 +01005#include <asm/segment.h>
6#include <asm/cpufeature.h>
7#include <asm/cmpxchg.h>
Andi Kleenfde1b3f2008-01-30 13:32:38 +01008#include <asm/nops.h>
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +01009
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +010010#include <linux/kernel.h>
Glauber de Oliveira Costad46d7d72008-01-30 13:31:08 +010011#include <linux/irqflags.h>
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +010012
Jan Beulichded9aa02008-01-30 13:31:24 +010013/* entries in ARCH_DLINFO: */
14#ifdef CONFIG_IA32_EMULATION
15# define AT_VECTOR_SIZE_ARCH 2
16#else
17# define AT_VECTOR_SIZE_ARCH 1
18#endif
19
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +010020struct task_struct; /* one of the stranger aspects of C forward declarations */
Harvey Harrison599db4f2008-02-04 16:48:03 +010021struct task_struct *__switch_to(struct task_struct *prev,
22 struct task_struct *next);
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +010023
Jaswinder Singhaab02f02008-12-15 22:23:54 +053024#ifdef CONFIG_X86_32
25
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +010026/*
27 * Saving eflags is important. It switches not only IOPL between tasks,
28 * it also protects other tasks from NT leaking through sysenter etc.
29 */
Ingo Molnar23b55bd2008-03-05 10:24:37 +010030#define switch_to(prev, next, last) \
31do { \
Ingo Molnar8b6451f2008-03-05 10:46:38 +010032 /* \
33 * Context-switching clobbers all registers, so we clobber \
34 * them explicitly, via unused output variables. \
35 * (EAX and EBP is not listed because EBP is saved/restored \
36 * explicitly for wchan access and EAX is the return value of \
37 * __switch_to()) \
38 */ \
39 unsigned long ebx, ecx, edx, esi, edi; \
Ingo Molnar23b55bd2008-03-05 10:24:37 +010040 \
Joe Perchesc5386c22008-03-23 01:03:39 -070041 asm volatile("pushfl\n\t" /* save flags */ \
42 "pushl %%ebp\n\t" /* save EBP */ \
43 "movl %%esp,%[prev_sp]\n\t" /* save ESP */ \
44 "movl %[next_sp],%%esp\n\t" /* restore ESP */ \
45 "movl $1f,%[prev_ip]\n\t" /* save EIP */ \
46 "pushl %[next_ip]\n\t" /* restore EIP */ \
47 "jmp __switch_to\n" /* regparm call */ \
48 "1:\t" \
49 "popl %%ebp\n\t" /* restore EBP */ \
50 "popfl\n" /* restore flags */ \
Ingo Molnar23b55bd2008-03-05 10:24:37 +010051 \
Joe Perchesc5386c22008-03-23 01:03:39 -070052 /* output parameters */ \
53 : [prev_sp] "=m" (prev->thread.sp), \
54 [prev_ip] "=m" (prev->thread.ip), \
55 "=a" (last), \
Ingo Molnar23b55bd2008-03-05 10:24:37 +010056 \
Joe Perchesc5386c22008-03-23 01:03:39 -070057 /* clobbered output registers: */ \
58 "=b" (ebx), "=c" (ecx), "=d" (edx), \
59 "=S" (esi), "=D" (edi) \
60 \
61 /* input parameters: */ \
62 : [next_sp] "m" (next->thread.sp), \
63 [next_ip] "m" (next->thread.ip), \
64 \
65 /* regparm parameters for __switch_to(): */ \
66 [prev] "a" (prev), \
Vegard Nossum33f8c402008-09-14 19:03:53 +020067 [next] "d" (next) \
68 \
69 : /* reloaded segment registers */ \
70 "memory"); \
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +010071} while (0)
72
Glauber de Oliveira Costad46d7d72008-01-30 13:31:08 +010073/*
74 * disable hlt during certain critical i/o operations
75 */
76#define HAVE_DISABLE_HLT
Thomas Gleixner96a388d2007-10-11 11:20:03 +020077#else
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +010078#define __SAVE(reg, offset) "movq %%" #reg ",(14-" #offset ")*8(%%rsp)\n\t"
79#define __RESTORE(reg, offset) "movq (14-" #offset ")*8(%%rsp),%%" #reg "\n\t"
80
81/* frame pointer must be last for get_wchan */
82#define SAVE_CONTEXT "pushf ; pushq %%rbp ; movq %%rsi,%%rbp\n\t"
83#define RESTORE_CONTEXT "movq %%rbp,%%rsi ; popq %%rbp ; popf\t"
84
85#define __EXTRA_CLOBBER \
86 , "rcx", "rbx", "rdx", "r8", "r9", "r10", "r11", \
87 "r12", "r13", "r14", "r15"
88
Tejun Heob4a8f7a2009-01-20 12:29:19 +090089#ifdef CONFIG_CC_STACKPROTECTOR
90#define __switch_canary \
91 "movq %P[task_canary](%%rsi),%%r8\n\t" \
Tejun Heo67e68bd2009-01-21 17:26:05 +090092 "movq %%r8,"__percpu_arg([gs_canary])"\n\t"
93#define __switch_canary_oparam \
94 , [gs_canary] "=m" (per_cpu_var(irq_stack_union.stack_canary))
95#define __switch_canary_iparam \
96 , [task_canary] "i" (offsetof(struct task_struct, stack_canary))
Tejun Heob4a8f7a2009-01-20 12:29:19 +090097#else /* CC_STACKPROTECTOR */
98#define __switch_canary
Tejun Heo67e68bd2009-01-21 17:26:05 +090099#define __switch_canary_oparam
100#define __switch_canary_iparam
Tejun Heob4a8f7a2009-01-20 12:29:19 +0900101#endif /* CC_STACKPROTECTOR */
102
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +0100103/* Save restore flags to clear handle leaking NT */
104#define switch_to(prev, next, last) \
Tejun Heob4a8f7a2009-01-20 12:29:19 +0900105 asm volatile(SAVE_CONTEXT \
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +0100106 "movq %%rsp,%P[threadrsp](%[prev])\n\t" /* save RSP */ \
107 "movq %P[threadrsp](%[next]),%%rsp\n\t" /* restore RSP */ \
108 "call __switch_to\n\t" \
109 ".globl thread_return\n" \
110 "thread_return:\n\t" \
Brian Gerst87b26402009-01-19 00:38:59 +0900111 "movq "__percpu_arg([current_task])",%%rsi\n\t" \
Tejun Heob4a8f7a2009-01-20 12:29:19 +0900112 __switch_canary \
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +0100113 "movq %P[thread_info](%%rsi),%%r8\n\t" \
114 LOCK_PREFIX "btr %[tif_fork],%P[ti_flags](%%r8)\n\t" \
115 "movq %%rax,%%rdi\n\t" \
116 "jc ret_from_fork\n\t" \
117 RESTORE_CONTEXT \
118 : "=a" (last) \
Tejun Heo67e68bd2009-01-21 17:26:05 +0900119 __switch_canary_oparam \
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +0100120 : [next] "S" (next), [prev] "D" (prev), \
121 [threadrsp] "i" (offsetof(struct task_struct, thread.sp)), \
122 [ti_flags] "i" (offsetof(struct thread_info, flags)), \
123 [tif_fork] "i" (TIF_FORK), \
124 [thread_info] "i" (offsetof(struct task_struct, stack)), \
Tejun Heob4a8f7a2009-01-20 12:29:19 +0900125 [current_task] "m" (per_cpu_var(current_task)) \
Tejun Heo67e68bd2009-01-21 17:26:05 +0900126 __switch_canary_iparam \
Glauber de Oliveira Costa0a3b4d12008-01-30 13:31:08 +0100127 : "memory", "cc" __EXTRA_CLOBBER)
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200128#endif
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100129
130#ifdef __KERNEL__
131#define _set_base(addr, base) do { unsigned long __pr; \
132__asm__ __volatile__ ("movw %%dx,%1\n\t" \
133 "rorl $16,%%edx\n\t" \
134 "movb %%dl,%2\n\t" \
135 "movb %%dh,%3" \
136 :"=&d" (__pr) \
137 :"m" (*((addr)+2)), \
138 "m" (*((addr)+4)), \
139 "m" (*((addr)+7)), \
140 "0" (base) \
141 ); } while (0)
142
143#define _set_limit(addr, limit) do { unsigned long __lr; \
144__asm__ __volatile__ ("movw %%dx,%1\n\t" \
145 "rorl $16,%%edx\n\t" \
146 "movb %2,%%dh\n\t" \
147 "andb $0xf0,%%dh\n\t" \
148 "orb %%dh,%%dl\n\t" \
149 "movb %%dl,%2" \
150 :"=&d" (__lr) \
151 :"m" (*(addr)), \
152 "m" (*((addr)+6)), \
153 "0" (limit) \
154 ); } while (0)
155
156#define set_base(ldt, base) _set_base(((char *)&(ldt)) , (base))
157#define set_limit(ldt, limit) _set_limit(((char *)&(ldt)) , ((limit)-1))
158
Jeremy Fitzhardinge9f9d4892008-06-25 00:19:32 -0400159extern void native_load_gs_index(unsigned);
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100160
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100161/*
Glauber de Oliveira Costaa6b46552008-01-30 13:31:08 +0100162 * Load a segment. Fall back on loading the zero
163 * segment if something goes wrong..
164 */
165#define loadsegment(seg, value) \
166 asm volatile("\n" \
Joe Perchesc5386c22008-03-23 01:03:39 -0700167 "1:\t" \
168 "movl %k0,%%" #seg "\n" \
169 "2:\n" \
170 ".section .fixup,\"ax\"\n" \
171 "3:\t" \
172 "movl %k1, %%" #seg "\n\t" \
173 "jmp 2b\n" \
174 ".previous\n" \
175 _ASM_EXTABLE(1b,3b) \
Jeremy Fitzhardinged338c732008-06-25 00:18:58 -0400176 : :"r" (value), "r" (0) : "memory")
Glauber de Oliveira Costaa6b46552008-01-30 13:31:08 +0100177
178
179/*
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100180 * Save a segment register away
181 */
Joe Perchesc5386c22008-03-23 01:03:39 -0700182#define savesegment(seg, value) \
Ingo Molnard9fc3fd2008-07-11 19:41:19 +0200183 asm("mov %%" #seg ",%0":"=r" (value) : : "memory")
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100184
Tejun Heod9a89a22009-02-09 22:17:40 +0900185/*
186 * x86_32 user gs accessors.
187 */
188#ifdef CONFIG_X86_32
189#define get_user_gs(regs) (u16)({unsigned long v; savesegment(gs, v); v;})
190#define set_user_gs(regs, v) loadsegment(gs, (unsigned long)(v))
191#define task_user_gs(tsk) ((tsk)->thread.gs)
192#endif
193
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100194static inline unsigned long get_limit(unsigned long segment)
195{
196 unsigned long __limit;
Joe Perchesc5386c22008-03-23 01:03:39 -0700197 asm("lsll %1,%0" : "=r" (__limit) : "r" (segment));
198 return __limit + 1;
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100199}
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100200
201static inline void native_clts(void)
202{
Joe Perchesc5386c22008-03-23 01:03:39 -0700203 asm volatile("clts");
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100204}
205
206/*
207 * Volatile isn't enough to prevent the compiler from reordering the
208 * read/write functions for the control registers and messing everything up.
209 * A memory clobber would solve the problem, but would prevent reordering of
210 * all loads stores around it, which can hurt performance. Solution is to
211 * use a variable and mimic reads and writes to it to enforce serialization
212 */
213static unsigned long __force_order;
214
215static inline unsigned long native_read_cr0(void)
216{
217 unsigned long val;
Joe Perchesc5386c22008-03-23 01:03:39 -0700218 asm volatile("mov %%cr0,%0\n\t" : "=r" (val), "=m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100219 return val;
220}
221
222static inline void native_write_cr0(unsigned long val)
223{
Joe Perchesc5386c22008-03-23 01:03:39 -0700224 asm volatile("mov %0,%%cr0": : "r" (val), "m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100225}
226
227static inline unsigned long native_read_cr2(void)
228{
229 unsigned long val;
Joe Perchesc5386c22008-03-23 01:03:39 -0700230 asm volatile("mov %%cr2,%0\n\t" : "=r" (val), "=m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100231 return val;
232}
233
234static inline void native_write_cr2(unsigned long val)
235{
Joe Perchesc5386c22008-03-23 01:03:39 -0700236 asm volatile("mov %0,%%cr2": : "r" (val), "m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100237}
238
239static inline unsigned long native_read_cr3(void)
240{
241 unsigned long val;
Joe Perchesc5386c22008-03-23 01:03:39 -0700242 asm volatile("mov %%cr3,%0\n\t" : "=r" (val), "=m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100243 return val;
244}
245
246static inline void native_write_cr3(unsigned long val)
247{
Joe Perchesc5386c22008-03-23 01:03:39 -0700248 asm volatile("mov %0,%%cr3": : "r" (val), "m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100249}
250
251static inline unsigned long native_read_cr4(void)
252{
253 unsigned long val;
Joe Perchesc5386c22008-03-23 01:03:39 -0700254 asm volatile("mov %%cr4,%0\n\t" : "=r" (val), "=m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100255 return val;
256}
257
258static inline unsigned long native_read_cr4_safe(void)
259{
260 unsigned long val;
261 /* This could fault if %cr4 does not exist. In x86_64, a cr4 always
262 * exists, so it will never fail. */
263#ifdef CONFIG_X86_32
H. Peter Anvin88976ee2008-02-04 16:47:58 +0100264 asm volatile("1: mov %%cr4, %0\n"
265 "2:\n"
Joe Perchesc5386c22008-03-23 01:03:39 -0700266 _ASM_EXTABLE(1b, 2b)
H. Peter Anvin88976ee2008-02-04 16:47:58 +0100267 : "=r" (val), "=m" (__force_order) : "0" (0));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100268#else
269 val = native_read_cr4();
270#endif
271 return val;
272}
273
274static inline void native_write_cr4(unsigned long val)
275{
Joe Perchesc5386c22008-03-23 01:03:39 -0700276 asm volatile("mov %0,%%cr4": : "r" (val), "m" (__force_order));
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100277}
278
Glauber de Oliveira Costa94ea03c2008-01-30 13:33:19 +0100279#ifdef CONFIG_X86_64
280static inline unsigned long native_read_cr8(void)
281{
282 unsigned long cr8;
283 asm volatile("movq %%cr8,%0" : "=r" (cr8));
284 return cr8;
285}
286
287static inline void native_write_cr8(unsigned long val)
288{
289 asm volatile("movq %0,%%cr8" :: "r" (val) : "memory");
290}
291#endif
292
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100293static inline void native_wbinvd(void)
294{
295 asm volatile("wbinvd": : :"memory");
296}
Joe Perchesc5386c22008-03-23 01:03:39 -0700297
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100298#ifdef CONFIG_PARAVIRT
299#include <asm/paravirt.h>
300#else
301#define read_cr0() (native_read_cr0())
302#define write_cr0(x) (native_write_cr0(x))
303#define read_cr2() (native_read_cr2())
304#define write_cr2(x) (native_write_cr2(x))
305#define read_cr3() (native_read_cr3())
306#define write_cr3(x) (native_write_cr3(x))
307#define read_cr4() (native_read_cr4())
308#define read_cr4_safe() (native_read_cr4_safe())
309#define write_cr4(x) (native_write_cr4(x))
310#define wbinvd() (native_wbinvd())
Glauber de Oliveira Costad46d7d72008-01-30 13:31:08 +0100311#ifdef CONFIG_X86_64
Glauber de Oliveira Costa94ea03c2008-01-30 13:33:19 +0100312#define read_cr8() (native_read_cr8())
313#define write_cr8(x) (native_write_cr8(x))
Jeremy Fitzhardinge9f9d4892008-06-25 00:19:32 -0400314#define load_gs_index native_load_gs_index
Glauber de Oliveira Costad46d7d72008-01-30 13:31:08 +0100315#endif
316
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100317/* Clear the 'TS' bit */
318#define clts() (native_clts())
319
320#endif/* CONFIG_PARAVIRT */
321
Jeremy Fitzhardinge4e09e212008-05-26 23:31:03 +0100322#define stts() write_cr0(read_cr0() | X86_CR0_TS)
Glauber de Oliveira Costad3ca9012008-01-30 13:31:08 +0100323
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100324#endif /* __KERNEL__ */
325
H. Peter Anvin84fb1442008-02-04 16:48:00 +0100326static inline void clflush(volatile void *__p)
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100327{
H. Peter Anvin84fb1442008-02-04 16:48:00 +0100328 asm volatile("clflush %0" : "+m" (*(volatile char __force *)__p));
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100329}
330
Joe Perchesc5386c22008-03-23 01:03:39 -0700331#define nop() asm volatile ("nop")
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100332
333void disable_hlt(void);
334void enable_hlt(void);
335
Glauber de Oliveira Costad8954222008-01-30 13:31:08 +0100336void cpu_idle_wait(void);
337
338extern unsigned long arch_align_stack(unsigned long sp);
339extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
340
341void default_idle(void);
342
Ivan Vecerad3ec5ca2008-11-11 14:33:44 +0100343void stop_this_cpu(void *dummy);
344
Glauber de Oliveira Costa833d8462008-01-30 13:31:08 +0100345/*
346 * Force strict CPU ordering.
347 * And yes, this is required on UP too when we're talking
348 * to devices.
349 */
350#ifdef CONFIG_X86_32
351/*
Pavel Machek0d7a1812008-03-03 12:49:09 +0100352 * Some non-Intel clones support out of order store. wmb() ceases to be a
Glauber de Oliveira Costa833d8462008-01-30 13:31:08 +0100353 * nop for these.
354 */
355#define mb() alternative("lock; addl $0,0(%%esp)", "mfence", X86_FEATURE_XMM2)
356#define rmb() alternative("lock; addl $0,0(%%esp)", "lfence", X86_FEATURE_XMM2)
357#define wmb() alternative("lock; addl $0,0(%%esp)", "sfence", X86_FEATURE_XMM)
358#else
359#define mb() asm volatile("mfence":::"memory")
360#define rmb() asm volatile("lfence":::"memory")
361#define wmb() asm volatile("sfence" ::: "memory")
362#endif
363
364/**
365 * read_barrier_depends - Flush all pending reads that subsequents reads
366 * depend on.
367 *
368 * No data-dependent reads from memory-like regions are ever reordered
369 * over this barrier. All reads preceding this primitive are guaranteed
370 * to access memory (but not necessarily other CPUs' caches) before any
371 * reads following this primitive that depend on the data return by
372 * any of the preceding reads. This primitive is much lighter weight than
373 * rmb() on most CPUs, and is never heavier weight than is
374 * rmb().
375 *
376 * These ordering constraints are respected by both the local CPU
377 * and the compiler.
378 *
379 * Ordering is not guaranteed by anything other than these primitives,
380 * not even by data dependencies. See the documentation for
381 * memory_barrier() for examples and URLs to more information.
382 *
383 * For example, the following code would force ordering (the initial
384 * value of "a" is zero, "b" is one, and "p" is "&a"):
385 *
386 * <programlisting>
387 * CPU 0 CPU 1
388 *
389 * b = 2;
390 * memory_barrier();
391 * p = &b; q = p;
392 * read_barrier_depends();
393 * d = *q;
394 * </programlisting>
395 *
396 * because the read of "*q" depends on the read of "p" and these
397 * two reads are separated by a read_barrier_depends(). However,
398 * the following code, with the same initial values for "a" and "b":
399 *
400 * <programlisting>
401 * CPU 0 CPU 1
402 *
403 * a = 2;
404 * memory_barrier();
405 * b = 3; y = b;
406 * read_barrier_depends();
407 * x = a;
408 * </programlisting>
409 *
410 * does not enforce ordering, since there is no data dependency between
411 * the read of "a" and the read of "b". Therefore, on some CPUs, such
412 * as Alpha, "y" could be set to 3 and "x" to 0. Use rmb()
413 * in cases like this where there are no data dependencies.
414 **/
415
416#define read_barrier_depends() do { } while (0)
417
418#ifdef CONFIG_SMP
419#define smp_mb() mb()
420#ifdef CONFIG_X86_PPRO_FENCE
421# define smp_rmb() rmb()
422#else
423# define smp_rmb() barrier()
424#endif
425#ifdef CONFIG_X86_OOSTORE
426# define smp_wmb() wmb()
427#else
428# define smp_wmb() barrier()
429#endif
430#define smp_read_barrier_depends() read_barrier_depends()
Joe Perchesc5386c22008-03-23 01:03:39 -0700431#define set_mb(var, value) do { (void)xchg(&var, value); } while (0)
Glauber de Oliveira Costa833d8462008-01-30 13:31:08 +0100432#else
433#define smp_mb() barrier()
434#define smp_rmb() barrier()
435#define smp_wmb() barrier()
436#define smp_read_barrier_depends() do { } while (0)
437#define set_mb(var, value) do { var = value; barrier(); } while (0)
438#endif
439
Andi Kleenfde1b3f2008-01-30 13:32:38 +0100440/*
441 * Stop RDTSC speculation. This is needed when you need to use RDTSC
442 * (or get_cycles or vread that possibly accesses the TSC) in a defined
443 * code region.
444 *
445 * (Could use an alternative three way for this if there was one.)
446 */
447static inline void rdtsc_barrier(void)
448{
449 alternative(ASM_NOP3, "mfence", X86_FEATURE_MFENCE_RDTSC);
450 alternative(ASM_NOP3, "lfence", X86_FEATURE_LFENCE_RDTSC);
451}
Glauber de Oliveira Costa833d8462008-01-30 13:31:08 +0100452
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700453#endif /* _ASM_X86_SYSTEM_H */