blob: f6e8eec879c8c7220d53cae850c2316af267122a [file] [log] [blame]
Russell Kinga09e64f2008-08-05 16:14:15 +01001/* arch/arm/mach-s3c2410/include/mach/regs-gpio.h
2 *
3 * Copyright (c) 2003,2004 Simtec Electronics <linux@simtec.co.uk>
4 * http://www.simtec.co.uk/products/SWLINUX/
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 *
10 * S3C2410 GPIO register definitions
11*/
12
13
14#ifndef __ASM_ARCH_REGS_GPIO_H
Adrian Bunk66bfa2f2008-08-10 15:25:55 +010015#define __ASM_ARCH_REGS_GPIO_H
Russell Kinga09e64f2008-08-05 16:14:15 +010016
Ben Dooks67c2add2008-12-12 00:24:29 +000017#include <mach/gpio-nrs.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010018
19#ifdef CONFIG_CPU_S3C2400
20#define S3C24XX_GPIO_BASE(x) S3C2400_GPIO_BASE(x)
21#define S3C24XX_MISCCR S3C2400_MISCCR
22#else
23#define S3C24XX_GPIO_BASE(x) S3C2410_GPIO_BASE(x)
24#define S3C24XX_MISCCR S3C24XX_GPIOREG2(0x80)
25#endif /* CONFIG_CPU_S3C2400 */
26
27
28/* S3C2400 doesn't have a 1:1 mapping to S3C2410 gpio base pins */
29
30#define S3C2400_BANKNUM(pin) (((pin) & ~31) / 32)
31#define S3C2400_BASEA2B(pin) ((((pin) & ~31) >> 2))
32#define S3C2400_BASEC2H(pin) ((S3C2400_BANKNUM(pin) * 10) + \
33 (2 * (S3C2400_BANKNUM(pin)-2)))
34
35#define S3C2400_GPIO_BASE(pin) (pin < S3C2410_GPIO_BANKC ? \
36 S3C2400_BASEA2B(pin)+S3C24XX_VA_GPIO : \
37 S3C2400_BASEC2H(pin)+S3C24XX_VA_GPIO)
38
39
40#define S3C2410_GPIO_BASE(pin) ((((pin) & ~31) >> 1) + S3C24XX_VA_GPIO)
41#define S3C2410_GPIO_OFFSET(pin) ((pin) & 31)
42
43/* general configuration options */
44
45#define S3C2410_GPIO_LEAVE (0xFFFFFFFF)
46#define S3C2410_GPIO_INPUT (0xFFFFFFF0) /* not available on A */
47#define S3C2410_GPIO_OUTPUT (0xFFFFFFF1)
48#define S3C2410_GPIO_IRQ (0xFFFFFFF2) /* not available for all */
49#define S3C2410_GPIO_SFN2 (0xFFFFFFF2) /* bank A => addr/cs/nand */
50#define S3C2410_GPIO_SFN3 (0xFFFFFFF3) /* not available on A */
51
52/* register address for the GPIO registers.
53 * S3C24XX_GPIOREG2 is for the second set of registers in the
54 * GPIO which move between s3c2410 and s3c2412 type systems */
55
56#define S3C2410_GPIOREG(x) ((x) + S3C24XX_VA_GPIO)
57#define S3C24XX_GPIOREG2(x) ((x) + S3C24XX_VA_GPIO2)
58
59
60/* configure GPIO ports A..G */
61
62/* port A - S3C2410: 22bits, zero in bit X makes pin X output
63 * S3C2400: 18bits, zero in bit X makes pin X output
64 * 1 makes port special function, this is default
65*/
66#define S3C2410_GPACON S3C2410_GPIOREG(0x00)
67#define S3C2410_GPADAT S3C2410_GPIOREG(0x04)
68
69#define S3C2400_GPACON S3C2410_GPIOREG(0x00)
70#define S3C2400_GPADAT S3C2410_GPIOREG(0x04)
71
Russell Kinga09e64f2008-08-05 16:14:15 +010072#define S3C2410_GPA0_ADDR0 (1<<0)
73
Russell Kinga09e64f2008-08-05 16:14:15 +010074#define S3C2410_GPA1_ADDR16 (1<<1)
75
Russell Kinga09e64f2008-08-05 16:14:15 +010076#define S3C2410_GPA2_ADDR17 (1<<2)
77
Russell Kinga09e64f2008-08-05 16:14:15 +010078#define S3C2410_GPA3_ADDR18 (1<<3)
79
Russell Kinga09e64f2008-08-05 16:14:15 +010080#define S3C2410_GPA4_ADDR19 (1<<4)
81
Russell Kinga09e64f2008-08-05 16:14:15 +010082#define S3C2410_GPA5_ADDR20 (1<<5)
83
Russell Kinga09e64f2008-08-05 16:14:15 +010084#define S3C2410_GPA6_ADDR21 (1<<6)
85
Russell Kinga09e64f2008-08-05 16:14:15 +010086#define S3C2410_GPA7_ADDR22 (1<<7)
87
Russell Kinga09e64f2008-08-05 16:14:15 +010088#define S3C2410_GPA8_ADDR23 (1<<8)
89
Russell Kinga09e64f2008-08-05 16:14:15 +010090#define S3C2410_GPA9_ADDR24 (1<<9)
91
Russell Kinga09e64f2008-08-05 16:14:15 +010092#define S3C2410_GPA10_ADDR25 (1<<10)
93#define S3C2400_GPA10_SCKE (1<<10)
94
Russell Kinga09e64f2008-08-05 16:14:15 +010095#define S3C2410_GPA11_ADDR26 (1<<11)
96#define S3C2400_GPA11_nCAS0 (1<<11)
97
Russell Kinga09e64f2008-08-05 16:14:15 +010098#define S3C2410_GPA12_nGCS1 (1<<12)
99#define S3C2400_GPA12_nCAS1 (1<<12)
100
Russell Kinga09e64f2008-08-05 16:14:15 +0100101#define S3C2410_GPA13_nGCS2 (1<<13)
102#define S3C2400_GPA13_nGCS1 (1<<13)
103
Russell Kinga09e64f2008-08-05 16:14:15 +0100104#define S3C2410_GPA14_nGCS3 (1<<14)
105#define S3C2400_GPA14_nGCS2 (1<<14)
106
Russell Kinga09e64f2008-08-05 16:14:15 +0100107#define S3C2410_GPA15_nGCS4 (1<<15)
108#define S3C2400_GPA15_nGCS3 (1<<15)
109
Russell Kinga09e64f2008-08-05 16:14:15 +0100110#define S3C2410_GPA16_nGCS5 (1<<16)
111#define S3C2400_GPA16_nGCS4 (1<<16)
112
Russell Kinga09e64f2008-08-05 16:14:15 +0100113#define S3C2410_GPA17_CLE (1<<17)
114#define S3C2400_GPA17_nGCS5 (1<<17)
115
Russell Kinga09e64f2008-08-05 16:14:15 +0100116#define S3C2410_GPA18_ALE (1<<18)
117
Russell Kinga09e64f2008-08-05 16:14:15 +0100118#define S3C2410_GPA19_nFWE (1<<19)
119
Russell Kinga09e64f2008-08-05 16:14:15 +0100120#define S3C2410_GPA20_nFRE (1<<20)
121
Russell Kinga09e64f2008-08-05 16:14:15 +0100122#define S3C2410_GPA21_nRSTOUT (1<<21)
123
Russell Kinga09e64f2008-08-05 16:14:15 +0100124#define S3C2410_GPA22_nFCE (1<<22)
125
126/* 0x08 and 0x0c are reserved on S3C2410 */
127
128/* S3C2410:
129 * GPB is 10 IO pins, each configured by 2 bits each in GPBCON.
130 * 00 = input, 01 = output, 10=special function, 11=reserved
131
132 * S3C2400:
133 * GPB is 16 IO pins, each configured by 2 bits each in GPBCON.
134 * 00 = input, 01 = output, 10=data, 11=special function
135
136 * bit 0,1 = pin 0, 2,3= pin 1...
137 *
138 * CPBUP = pull up resistor control, 1=disabled, 0=enabled
139*/
140
141#define S3C2410_GPBCON S3C2410_GPIOREG(0x10)
142#define S3C2410_GPBDAT S3C2410_GPIOREG(0x14)
143#define S3C2410_GPBUP S3C2410_GPIOREG(0x18)
144
145#define S3C2400_GPBCON S3C2410_GPIOREG(0x08)
146#define S3C2400_GPBDAT S3C2410_GPIOREG(0x0C)
147#define S3C2400_GPBUP S3C2410_GPIOREG(0x10)
148
149/* no i/o pin in port b can have value 3 (unless it is a s3c2443) ! */
150
Russell Kinga09e64f2008-08-05 16:14:15 +0100151#define S3C2410_GPB0_TOUT0 (0x02 << 0)
152#define S3C2400_GPB0_DATA16 (0x02 << 0)
153
Russell Kinga09e64f2008-08-05 16:14:15 +0100154#define S3C2410_GPB1_TOUT1 (0x02 << 2)
155#define S3C2400_GPB1_DATA17 (0x02 << 2)
156
Russell Kinga09e64f2008-08-05 16:14:15 +0100157#define S3C2410_GPB2_TOUT2 (0x02 << 4)
158#define S3C2400_GPB2_DATA18 (0x02 << 4)
159#define S3C2400_GPB2_TCLK1 (0x03 << 4)
160
Russell Kinga09e64f2008-08-05 16:14:15 +0100161#define S3C2410_GPB3_TOUT3 (0x02 << 6)
162#define S3C2400_GPB3_DATA19 (0x02 << 6)
163#define S3C2400_GPB3_TXD1 (0x03 << 6)
164
Russell Kinga09e64f2008-08-05 16:14:15 +0100165#define S3C2410_GPB4_TCLK0 (0x02 << 8)
166#define S3C2400_GPB4_DATA20 (0x02 << 8)
167#define S3C2410_GPB4_MASK (0x03 << 8)
168#define S3C2400_GPB4_RXD1 (0x03 << 8)
169#define S3C2400_GPB4_MASK (0x03 << 8)
170
Russell Kinga09e64f2008-08-05 16:14:15 +0100171#define S3C2410_GPB5_nXBACK (0x02 << 10)
172#define S3C2443_GPB5_XBACK (0x03 << 10)
173#define S3C2400_GPB5_DATA21 (0x02 << 10)
174#define S3C2400_GPB5_nCTS1 (0x03 << 10)
175
Russell Kinga09e64f2008-08-05 16:14:15 +0100176#define S3C2410_GPB6_nXBREQ (0x02 << 12)
177#define S3C2443_GPB6_XBREQ (0x03 << 12)
178#define S3C2400_GPB6_DATA22 (0x02 << 12)
179#define S3C2400_GPB6_nRTS1 (0x03 << 12)
180
Russell Kinga09e64f2008-08-05 16:14:15 +0100181#define S3C2410_GPB7_nXDACK1 (0x02 << 14)
182#define S3C2443_GPB7_XDACK1 (0x03 << 14)
183#define S3C2400_GPB7_DATA23 (0x02 << 14)
184
Russell Kinga09e64f2008-08-05 16:14:15 +0100185#define S3C2410_GPB8_nXDREQ1 (0x02 << 16)
186#define S3C2400_GPB8_DATA24 (0x02 << 16)
187
Russell Kinga09e64f2008-08-05 16:14:15 +0100188#define S3C2410_GPB9_nXDACK0 (0x02 << 18)
189#define S3C2443_GPB9_XDACK0 (0x03 << 18)
190#define S3C2400_GPB9_DATA25 (0x02 << 18)
191#define S3C2400_GPB9_I2SSDI (0x03 << 18)
192
Russell Kinga09e64f2008-08-05 16:14:15 +0100193#define S3C2410_GPB10_nXDRE0 (0x02 << 20)
194#define S3C2443_GPB10_XDREQ0 (0x03 << 20)
195#define S3C2400_GPB10_DATA26 (0x02 << 20)
196#define S3C2400_GPB10_nSS (0x03 << 20)
197
Russell Kinga09e64f2008-08-05 16:14:15 +0100198#define S3C2400_GPB11_INP (0x00 << 22)
199#define S3C2400_GPB11_OUTP (0x01 << 22)
200#define S3C2400_GPB11_DATA27 (0x02 << 22)
201
Russell Kinga09e64f2008-08-05 16:14:15 +0100202#define S3C2400_GPB12_INP (0x00 << 24)
203#define S3C2400_GPB12_OUTP (0x01 << 24)
204#define S3C2400_GPB12_DATA28 (0x02 << 24)
205
Russell Kinga09e64f2008-08-05 16:14:15 +0100206#define S3C2400_GPB13_INP (0x00 << 26)
207#define S3C2400_GPB13_OUTP (0x01 << 26)
208#define S3C2400_GPB13_DATA29 (0x02 << 26)
209
Russell Kinga09e64f2008-08-05 16:14:15 +0100210#define S3C2400_GPB14_INP (0x00 << 28)
211#define S3C2400_GPB14_OUTP (0x01 << 28)
212#define S3C2400_GPB14_DATA30 (0x02 << 28)
213
Russell Kinga09e64f2008-08-05 16:14:15 +0100214#define S3C2400_GPB15_INP (0x00 << 30)
215#define S3C2400_GPB15_OUTP (0x01 << 30)
216#define S3C2400_GPB15_DATA31 (0x02 << 30)
217
218#define S3C2410_GPB_PUPDIS(x) (1<<(x))
219
220/* Port C consits of 16 GPIO/Special function
221 *
222 * almost identical setup to port b, but the special functions are mostly
223 * to do with the video system's sync/etc.
224*/
225
226#define S3C2410_GPCCON S3C2410_GPIOREG(0x20)
227#define S3C2410_GPCDAT S3C2410_GPIOREG(0x24)
228#define S3C2410_GPCUP S3C2410_GPIOREG(0x28)
229
230#define S3C2400_GPCCON S3C2410_GPIOREG(0x14)
231#define S3C2400_GPCDAT S3C2410_GPIOREG(0x18)
232#define S3C2400_GPCUP S3C2410_GPIOREG(0x1C)
233
Russell Kinga09e64f2008-08-05 16:14:15 +0100234#define S3C2410_GPC0_LEND (0x02 << 0)
235#define S3C2400_GPC0_VD0 (0x02 << 0)
236
Russell Kinga09e64f2008-08-05 16:14:15 +0100237#define S3C2410_GPC1_VCLK (0x02 << 2)
238#define S3C2400_GPC1_VD1 (0x02 << 2)
239
Russell Kinga09e64f2008-08-05 16:14:15 +0100240#define S3C2410_GPC2_VLINE (0x02 << 4)
241#define S3C2400_GPC2_VD2 (0x02 << 4)
242
Russell Kinga09e64f2008-08-05 16:14:15 +0100243#define S3C2410_GPC3_VFRAME (0x02 << 6)
244#define S3C2400_GPC3_VD3 (0x02 << 6)
245
Russell Kinga09e64f2008-08-05 16:14:15 +0100246#define S3C2410_GPC4_VM (0x02 << 8)
247#define S3C2400_GPC4_VD4 (0x02 << 8)
248
Russell Kinga09e64f2008-08-05 16:14:15 +0100249#define S3C2410_GPC5_LCDVF0 (0x02 << 10)
250#define S3C2400_GPC5_VD5 (0x02 << 10)
251
Russell Kinga09e64f2008-08-05 16:14:15 +0100252#define S3C2410_GPC6_LCDVF1 (0x02 << 12)
253#define S3C2400_GPC6_VD6 (0x02 << 12)
254
Russell Kinga09e64f2008-08-05 16:14:15 +0100255#define S3C2410_GPC7_LCDVF2 (0x02 << 14)
256#define S3C2400_GPC7_VD7 (0x02 << 14)
257
Russell Kinga09e64f2008-08-05 16:14:15 +0100258#define S3C2410_GPC8_VD0 (0x02 << 16)
259#define S3C2400_GPC8_VD8 (0x02 << 16)
260
Russell Kinga09e64f2008-08-05 16:14:15 +0100261#define S3C2410_GPC9_VD1 (0x02 << 18)
262#define S3C2400_GPC9_VD9 (0x02 << 18)
263
Russell Kinga09e64f2008-08-05 16:14:15 +0100264#define S3C2410_GPC10_VD2 (0x02 << 20)
265#define S3C2400_GPC10_VD10 (0x02 << 20)
266
Russell Kinga09e64f2008-08-05 16:14:15 +0100267#define S3C2410_GPC11_VD3 (0x02 << 22)
268#define S3C2400_GPC11_VD11 (0x02 << 22)
269
Russell Kinga09e64f2008-08-05 16:14:15 +0100270#define S3C2410_GPC12_VD4 (0x02 << 24)
271#define S3C2400_GPC12_VD12 (0x02 << 24)
272
Russell Kinga09e64f2008-08-05 16:14:15 +0100273#define S3C2410_GPC13_VD5 (0x02 << 26)
274#define S3C2400_GPC13_VD13 (0x02 << 26)
275
Russell Kinga09e64f2008-08-05 16:14:15 +0100276#define S3C2410_GPC14_VD6 (0x02 << 28)
277#define S3C2400_GPC14_VD14 (0x02 << 28)
278
Russell Kinga09e64f2008-08-05 16:14:15 +0100279#define S3C2410_GPC15_VD7 (0x02 << 30)
280#define S3C2400_GPC15_VD15 (0x02 << 30)
281
282#define S3C2410_GPC_PUPDIS(x) (1<<(x))
283
284/*
285 * S3C2410: Port D consists of 16 GPIO/Special function
286 *
287 * almost identical setup to port b, but the special functions are mostly
288 * to do with the video system's data.
289 *
290 * S3C2400: Port D consists of 11 GPIO/Special function
291 *
292 * almost identical setup to port c
293*/
294
295#define S3C2410_GPDCON S3C2410_GPIOREG(0x30)
296#define S3C2410_GPDDAT S3C2410_GPIOREG(0x34)
297#define S3C2410_GPDUP S3C2410_GPIOREG(0x38)
298
299#define S3C2400_GPDCON S3C2410_GPIOREG(0x20)
300#define S3C2400_GPDDAT S3C2410_GPIOREG(0x24)
301#define S3C2400_GPDUP S3C2410_GPIOREG(0x28)
302
Russell Kinga09e64f2008-08-05 16:14:15 +0100303#define S3C2410_GPD0_VD8 (0x02 << 0)
304#define S3C2400_GPD0_VFRAME (0x02 << 0)
305#define S3C2442_GPD0_nSPICS1 (0x03 << 0)
306
Russell Kinga09e64f2008-08-05 16:14:15 +0100307#define S3C2410_GPD1_VD9 (0x02 << 2)
308#define S3C2400_GPD1_VM (0x02 << 2)
309#define S3C2442_GPD1_SPICLK1 (0x03 << 2)
310
Russell Kinga09e64f2008-08-05 16:14:15 +0100311#define S3C2410_GPD2_VD10 (0x02 << 4)
312#define S3C2400_GPD2_VLINE (0x02 << 4)
313
Russell Kinga09e64f2008-08-05 16:14:15 +0100314#define S3C2410_GPD3_VD11 (0x02 << 6)
315#define S3C2400_GPD3_VCLK (0x02 << 6)
316
Russell Kinga09e64f2008-08-05 16:14:15 +0100317#define S3C2410_GPD4_VD12 (0x02 << 8)
318#define S3C2400_GPD4_LEND (0x02 << 8)
319
Russell Kinga09e64f2008-08-05 16:14:15 +0100320#define S3C2410_GPD5_VD13 (0x02 << 10)
321#define S3C2400_GPD5_TOUT0 (0x02 << 10)
322
Russell Kinga09e64f2008-08-05 16:14:15 +0100323#define S3C2410_GPD6_VD14 (0x02 << 12)
324#define S3C2400_GPD6_TOUT1 (0x02 << 12)
325
Russell Kinga09e64f2008-08-05 16:14:15 +0100326#define S3C2410_GPD7_VD15 (0x02 << 14)
327#define S3C2400_GPD7_TOUT2 (0x02 << 14)
328
Russell Kinga09e64f2008-08-05 16:14:15 +0100329#define S3C2410_GPD8_VD16 (0x02 << 16)
330#define S3C2400_GPD8_TOUT3 (0x02 << 16)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100331#define S3C2440_GPD8_SPIMISO1 (0x03 << 16)
Russell Kinga09e64f2008-08-05 16:14:15 +0100332
Russell Kinga09e64f2008-08-05 16:14:15 +0100333#define S3C2410_GPD9_VD17 (0x02 << 18)
334#define S3C2400_GPD9_TCLK0 (0x02 << 18)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100335#define S3C2440_GPD9_SPIMOSI1 (0x03 << 18)
Russell Kinga09e64f2008-08-05 16:14:15 +0100336
Russell Kinga09e64f2008-08-05 16:14:15 +0100337#define S3C2410_GPD10_VD18 (0x02 << 20)
338#define S3C2400_GPD10_nWAIT (0x02 << 20)
Ben Dooksa2c195f2009-08-03 17:26:50 +0100339#define S3C2440_GPD10_SPICLK1 (0x03 << 20)
Russell Kinga09e64f2008-08-05 16:14:15 +0100340
Russell Kinga09e64f2008-08-05 16:14:15 +0100341#define S3C2410_GPD11_VD19 (0x02 << 22)
342
Russell Kinga09e64f2008-08-05 16:14:15 +0100343#define S3C2410_GPD12_VD20 (0x02 << 24)
344
Russell Kinga09e64f2008-08-05 16:14:15 +0100345#define S3C2410_GPD13_VD21 (0x02 << 26)
346
Russell Kinga09e64f2008-08-05 16:14:15 +0100347#define S3C2410_GPD14_VD22 (0x02 << 28)
348#define S3C2410_GPD14_nSS1 (0x03 << 28)
349
Russell Kinga09e64f2008-08-05 16:14:15 +0100350#define S3C2410_GPD15_VD23 (0x02 << 30)
351#define S3C2410_GPD15_nSS0 (0x03 << 30)
352
353#define S3C2410_GPD_PUPDIS(x) (1<<(x))
354
355/* S3C2410:
356 * Port E consists of 16 GPIO/Special function
357 *
358 * again, the same as port B, but dealing with I2S, SDI, and
359 * more miscellaneous functions
360 *
361 * S3C2400:
362 * Port E consists of 12 GPIO/Special function
363 *
364 * GPIO / interrupt inputs
365*/
366
367#define S3C2410_GPECON S3C2410_GPIOREG(0x40)
368#define S3C2410_GPEDAT S3C2410_GPIOREG(0x44)
369#define S3C2410_GPEUP S3C2410_GPIOREG(0x48)
370
371#define S3C2400_GPECON S3C2410_GPIOREG(0x2C)
372#define S3C2400_GPEDAT S3C2410_GPIOREG(0x30)
373#define S3C2400_GPEUP S3C2410_GPIOREG(0x34)
374
Russell Kinga09e64f2008-08-05 16:14:15 +0100375#define S3C2410_GPE0_I2SLRCK (0x02 << 0)
376#define S3C2443_GPE0_AC_nRESET (0x03 << 0)
377#define S3C2400_GPE0_EINT0 (0x02 << 0)
378#define S3C2410_GPE0_MASK (0x03 << 0)
379
Russell Kinga09e64f2008-08-05 16:14:15 +0100380#define S3C2410_GPE1_I2SSCLK (0x02 << 2)
381#define S3C2443_GPE1_AC_SYNC (0x03 << 2)
382#define S3C2400_GPE1_EINT1 (0x02 << 2)
383#define S3C2400_GPE1_nSS (0x03 << 2)
384#define S3C2410_GPE1_MASK (0x03 << 2)
385
Russell Kinga09e64f2008-08-05 16:14:15 +0100386#define S3C2410_GPE2_CDCLK (0x02 << 4)
387#define S3C2443_GPE2_AC_BITCLK (0x03 << 4)
388#define S3C2400_GPE2_EINT2 (0x02 << 4)
389#define S3C2400_GPE2_I2SSDI (0x03 << 4)
390
Russell Kinga09e64f2008-08-05 16:14:15 +0100391#define S3C2410_GPE3_I2SSDI (0x02 << 6)
392#define S3C2443_GPE3_AC_SDI (0x03 << 6)
393#define S3C2400_GPE3_EINT3 (0x02 << 6)
394#define S3C2400_GPE3_nCTS1 (0x03 << 6)
395#define S3C2410_GPE3_nSS0 (0x03 << 6)
396#define S3C2410_GPE3_MASK (0x03 << 6)
397
Russell Kinga09e64f2008-08-05 16:14:15 +0100398#define S3C2410_GPE4_I2SSDO (0x02 << 8)
399#define S3C2443_GPE4_AC_SDO (0x03 << 8)
400#define S3C2400_GPE4_EINT4 (0x02 << 8)
401#define S3C2400_GPE4_nRTS1 (0x03 << 8)
402#define S3C2410_GPE4_I2SSDI (0x03 << 8)
403#define S3C2410_GPE4_MASK (0x03 << 8)
404
Russell Kinga09e64f2008-08-05 16:14:15 +0100405#define S3C2410_GPE5_SDCLK (0x02 << 10)
406#define S3C2443_GPE5_SD1_CLK (0x02 << 10)
407#define S3C2400_GPE5_EINT5 (0x02 << 10)
408#define S3C2400_GPE5_TCLK1 (0x03 << 10)
409
Russell Kinga09e64f2008-08-05 16:14:15 +0100410#define S3C2410_GPE6_SDCMD (0x02 << 12)
411#define S3C2443_GPE6_SD1_CMD (0x02 << 12)
412#define S3C2443_GPE6_AC_BITCLK (0x03 << 12)
413#define S3C2400_GPE6_EINT6 (0x02 << 12)
414
Russell Kinga09e64f2008-08-05 16:14:15 +0100415#define S3C2410_GPE7_SDDAT0 (0x02 << 14)
416#define S3C2443_GPE5_SD1_DAT0 (0x02 << 14)
417#define S3C2443_GPE7_AC_SDI (0x03 << 14)
418#define S3C2400_GPE7_EINT7 (0x02 << 14)
419
Russell Kinga09e64f2008-08-05 16:14:15 +0100420#define S3C2410_GPE8_SDDAT1 (0x02 << 16)
421#define S3C2443_GPE8_SD1_DAT1 (0x02 << 16)
422#define S3C2443_GPE8_AC_SDO (0x03 << 16)
423#define S3C2400_GPE8_nXDACK0 (0x02 << 16)
424
Russell Kinga09e64f2008-08-05 16:14:15 +0100425#define S3C2410_GPE9_SDDAT2 (0x02 << 18)
426#define S3C2443_GPE9_SD1_DAT2 (0x02 << 18)
427#define S3C2443_GPE9_AC_SYNC (0x03 << 18)
428#define S3C2400_GPE9_nXDACK1 (0x02 << 18)
429#define S3C2400_GPE9_nXBACK (0x03 << 18)
430
Russell Kinga09e64f2008-08-05 16:14:15 +0100431#define S3C2410_GPE10_SDDAT3 (0x02 << 20)
432#define S3C2443_GPE10_SD1_DAT3 (0x02 << 20)
433#define S3C2443_GPE10_AC_nRESET (0x03 << 20)
434#define S3C2400_GPE10_nXDREQ0 (0x02 << 20)
435
Russell Kinga09e64f2008-08-05 16:14:15 +0100436#define S3C2410_GPE11_SPIMISO0 (0x02 << 22)
437#define S3C2400_GPE11_nXDREQ1 (0x02 << 22)
438#define S3C2400_GPE11_nXBREQ (0x03 << 22)
439
Russell Kinga09e64f2008-08-05 16:14:15 +0100440#define S3C2410_GPE12_SPIMOSI0 (0x02 << 24)
441
Russell Kinga09e64f2008-08-05 16:14:15 +0100442#define S3C2410_GPE13_SPICLK0 (0x02 << 26)
443
Russell Kinga09e64f2008-08-05 16:14:15 +0100444#define S3C2410_GPE14_IICSCL (0x02 << 28)
445#define S3C2410_GPE14_MASK (0x03 << 28)
446
Russell Kinga09e64f2008-08-05 16:14:15 +0100447#define S3C2410_GPE15_IICSDA (0x02 << 30)
448#define S3C2410_GPE15_MASK (0x03 << 30)
449
450#define S3C2440_GPE0_ACSYNC (0x03 << 0)
451#define S3C2440_GPE1_ACBITCLK (0x03 << 2)
452#define S3C2440_GPE2_ACRESET (0x03 << 4)
453#define S3C2440_GPE3_ACIN (0x03 << 6)
454#define S3C2440_GPE4_ACOUT (0x03 << 8)
455
456#define S3C2410_GPE_PUPDIS(x) (1<<(x))
457
458/* S3C2410:
459 * Port F consists of 8 GPIO/Special function
460 *
461 * GPIO / interrupt inputs
462 *
463 * GPFCON has 2 bits for each of the input pins on port F
464 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 undefined
465 *
466 * pull up works like all other ports.
467 *
468 * S3C2400:
469 * Port F consists of 7 GPIO/Special function
470 *
471 * GPIO/serial/misc pins
472*/
473
474#define S3C2410_GPFCON S3C2410_GPIOREG(0x50)
475#define S3C2410_GPFDAT S3C2410_GPIOREG(0x54)
476#define S3C2410_GPFUP S3C2410_GPIOREG(0x58)
477
478#define S3C2400_GPFCON S3C2410_GPIOREG(0x38)
479#define S3C2400_GPFDAT S3C2410_GPIOREG(0x3C)
480#define S3C2400_GPFUP S3C2410_GPIOREG(0x40)
481
Russell Kinga09e64f2008-08-05 16:14:15 +0100482#define S3C2410_GPF0_EINT0 (0x02 << 0)
483#define S3C2400_GPF0_RXD0 (0x02 << 0)
484
Russell Kinga09e64f2008-08-05 16:14:15 +0100485#define S3C2410_GPF1_EINT1 (0x02 << 2)
486#define S3C2400_GPF1_RXD1 (0x02 << 2)
487#define S3C2400_GPF1_IICSDA (0x03 << 2)
488
Russell Kinga09e64f2008-08-05 16:14:15 +0100489#define S3C2410_GPF2_EINT2 (0x02 << 4)
490#define S3C2400_GPF2_TXD0 (0x02 << 4)
491
Russell Kinga09e64f2008-08-05 16:14:15 +0100492#define S3C2410_GPF3_EINT3 (0x02 << 6)
493#define S3C2400_GPF3_TXD1 (0x02 << 6)
494#define S3C2400_GPF3_IICSCL (0x03 << 6)
495
Russell Kinga09e64f2008-08-05 16:14:15 +0100496#define S3C2410_GPF4_EINT4 (0x02 << 8)
497#define S3C2400_GPF4_nRTS0 (0x02 << 8)
498#define S3C2400_GPF4_nXBACK (0x03 << 8)
499
Russell Kinga09e64f2008-08-05 16:14:15 +0100500#define S3C2410_GPF5_EINT5 (0x02 << 10)
501#define S3C2400_GPF5_nCTS0 (0x02 << 10)
502#define S3C2400_GPF5_nXBREQ (0x03 << 10)
503
Russell Kinga09e64f2008-08-05 16:14:15 +0100504#define S3C2410_GPF6_EINT6 (0x02 << 12)
505#define S3C2400_GPF6_CLKOUT (0x02 << 12)
506
Russell Kinga09e64f2008-08-05 16:14:15 +0100507#define S3C2410_GPF7_EINT7 (0x02 << 14)
508
509#define S3C2410_GPF_PUPDIS(x) (1<<(x))
510
511/* S3C2410:
512 * Port G consists of 8 GPIO/IRQ/Special function
513 *
514 * GPGCON has 2 bits for each of the input pins on port F
515 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
516 *
517 * pull up works like all other ports.
518 *
519 * S3C2400:
520 * Port G consists of 10 GPIO/Special function
521*/
522
523#define S3C2410_GPGCON S3C2410_GPIOREG(0x60)
524#define S3C2410_GPGDAT S3C2410_GPIOREG(0x64)
525#define S3C2410_GPGUP S3C2410_GPIOREG(0x68)
526
527#define S3C2400_GPGCON S3C2410_GPIOREG(0x44)
528#define S3C2400_GPGDAT S3C2410_GPIOREG(0x48)
529#define S3C2400_GPGUP S3C2410_GPIOREG(0x4C)
530
Russell Kinga09e64f2008-08-05 16:14:15 +0100531#define S3C2410_GPG0_EINT8 (0x02 << 0)
532#define S3C2400_GPG0_I2SLRCK (0x02 << 0)
533
Russell Kinga09e64f2008-08-05 16:14:15 +0100534#define S3C2410_GPG1_EINT9 (0x02 << 2)
535#define S3C2400_GPG1_I2SSCLK (0x02 << 2)
536
Russell Kinga09e64f2008-08-05 16:14:15 +0100537#define S3C2410_GPG2_EINT10 (0x02 << 4)
538#define S3C2410_GPG2_nSS0 (0x03 << 4)
539#define S3C2400_GPG2_CDCLK (0x02 << 4)
540
Russell Kinga09e64f2008-08-05 16:14:15 +0100541#define S3C2410_GPG3_EINT11 (0x02 << 6)
542#define S3C2410_GPG3_nSS1 (0x03 << 6)
543#define S3C2400_GPG3_I2SSDO (0x02 << 6)
544#define S3C2400_GPG3_I2SSDI (0x03 << 6)
545
Russell Kinga09e64f2008-08-05 16:14:15 +0100546#define S3C2410_GPG4_EINT12 (0x02 << 8)
547#define S3C2400_GPG4_MMCCLK (0x02 << 8)
548#define S3C2400_GPG4_I2SSDI (0x03 << 8)
549#define S3C2410_GPG4_LCDPWREN (0x03 << 8)
550#define S3C2443_GPG4_LCDPWRDN (0x03 << 8)
551
Russell Kinga09e64f2008-08-05 16:14:15 +0100552#define S3C2410_GPG5_EINT13 (0x02 << 10)
553#define S3C2400_GPG5_MMCCMD (0x02 << 10)
554#define S3C2400_GPG5_IICSDA (0x03 << 10)
555#define S3C2410_GPG5_SPIMISO1 (0x03 << 10) /* not s3c2443 */
556
Russell Kinga09e64f2008-08-05 16:14:15 +0100557#define S3C2410_GPG6_EINT14 (0x02 << 12)
558#define S3C2400_GPG6_MMCDAT (0x02 << 12)
559#define S3C2400_GPG6_IICSCL (0x03 << 12)
560#define S3C2410_GPG6_SPIMOSI1 (0x03 << 12)
561
Russell Kinga09e64f2008-08-05 16:14:15 +0100562#define S3C2410_GPG7_EINT15 (0x02 << 14)
563#define S3C2410_GPG7_SPICLK1 (0x03 << 14)
564#define S3C2400_GPG7_SPIMISO (0x02 << 14)
565#define S3C2400_GPG7_IICSDA (0x03 << 14)
566
Russell Kinga09e64f2008-08-05 16:14:15 +0100567#define S3C2410_GPG8_EINT16 (0x02 << 16)
568#define S3C2400_GPG8_SPIMOSI (0x02 << 16)
569#define S3C2400_GPG8_IICSCL (0x03 << 16)
570
Russell Kinga09e64f2008-08-05 16:14:15 +0100571#define S3C2410_GPG9_EINT17 (0x02 << 18)
572#define S3C2400_GPG9_SPICLK (0x02 << 18)
573#define S3C2400_GPG9_MMCCLK (0x03 << 18)
574
Russell Kinga09e64f2008-08-05 16:14:15 +0100575#define S3C2410_GPG10_EINT18 (0x02 << 20)
576
Russell Kinga09e64f2008-08-05 16:14:15 +0100577#define S3C2410_GPG11_EINT19 (0x02 << 22)
578#define S3C2410_GPG11_TCLK1 (0x03 << 22)
579#define S3C2443_GPG11_CF_nIREQ (0x03 << 22)
580
Russell Kinga09e64f2008-08-05 16:14:15 +0100581#define S3C2410_GPG12_EINT20 (0x02 << 24)
582#define S3C2410_GPG12_XMON (0x03 << 24)
583#define S3C2442_GPG12_nSPICS0 (0x03 << 24)
584#define S3C2443_GPG12_nINPACK (0x03 << 24)
585
Russell Kinga09e64f2008-08-05 16:14:15 +0100586#define S3C2410_GPG13_EINT21 (0x02 << 26)
587#define S3C2410_GPG13_nXPON (0x03 << 26)
588#define S3C2443_GPG13_CF_nREG (0x03 << 26)
589
Russell Kinga09e64f2008-08-05 16:14:15 +0100590#define S3C2410_GPG14_EINT22 (0x02 << 28)
591#define S3C2410_GPG14_YMON (0x03 << 28)
592#define S3C2443_GPG14_CF_RESET (0x03 << 28)
593
Russell Kinga09e64f2008-08-05 16:14:15 +0100594#define S3C2410_GPG15_EINT23 (0x02 << 30)
595#define S3C2410_GPG15_nYPON (0x03 << 30)
596#define S3C2443_GPG15_CF_PWR (0x03 << 30)
597
598#define S3C2410_GPG_PUPDIS(x) (1<<(x))
599
600/* Port H consists of11 GPIO/serial/Misc pins
601 *
602 * GPGCON has 2 bits for each of the input pins on port F
603 * 00 = 0 input, 1 output, 2 interrupt (EINT0..7), 3 special func
604 *
605 * pull up works like all other ports.
606*/
607
608#define S3C2410_GPHCON S3C2410_GPIOREG(0x70)
609#define S3C2410_GPHDAT S3C2410_GPIOREG(0x74)
610#define S3C2410_GPHUP S3C2410_GPIOREG(0x78)
611
Russell Kinga09e64f2008-08-05 16:14:15 +0100612#define S3C2410_GPH0_nCTS0 (0x02 << 0)
613
Russell Kinga09e64f2008-08-05 16:14:15 +0100614#define S3C2410_GPH1_nRTS0 (0x02 << 2)
615
Russell Kinga09e64f2008-08-05 16:14:15 +0100616#define S3C2410_GPH2_TXD0 (0x02 << 4)
617
Russell Kinga09e64f2008-08-05 16:14:15 +0100618#define S3C2410_GPH3_RXD0 (0x02 << 6)
619
Russell Kinga09e64f2008-08-05 16:14:15 +0100620#define S3C2410_GPH4_TXD1 (0x02 << 8)
621
Russell Kinga09e64f2008-08-05 16:14:15 +0100622#define S3C2410_GPH5_RXD1 (0x02 << 10)
623
Russell Kinga09e64f2008-08-05 16:14:15 +0100624#define S3C2410_GPH6_TXD2 (0x02 << 12)
625#define S3C2410_GPH6_nRTS1 (0x03 << 12)
626
Russell Kinga09e64f2008-08-05 16:14:15 +0100627#define S3C2410_GPH7_RXD2 (0x02 << 14)
628#define S3C2410_GPH7_nCTS1 (0x03 << 14)
629
Russell Kinga09e64f2008-08-05 16:14:15 +0100630#define S3C2410_GPH8_UCLK (0x02 << 16)
631
Russell Kinga09e64f2008-08-05 16:14:15 +0100632#define S3C2410_GPH9_CLKOUT0 (0x02 << 18)
633#define S3C2442_GPH9_nSPICS0 (0x03 << 18)
634
Russell Kinga09e64f2008-08-05 16:14:15 +0100635#define S3C2410_GPH10_CLKOUT1 (0x02 << 20)
636
637/* The S3C2412 and S3C2413 move the GPJ register set to after
638 * GPH, which means all registers after 0x80 are now offset by 0x10
639 * for the 2412/2413 from the 2410/2440/2442
640*/
641
642/* miscellaneous control */
643#define S3C2400_MISCCR S3C2410_GPIOREG(0x54)
644#define S3C2410_MISCCR S3C2410_GPIOREG(0x80)
645#define S3C2410_DCLKCON S3C2410_GPIOREG(0x84)
646
647#define S3C24XX_DCLKCON S3C24XX_GPIOREG2(0x84)
648
649/* see clock.h for dclk definitions */
650
651/* pullup control on databus */
652#define S3C2410_MISCCR_SPUCR_HEN (0<<0)
653#define S3C2410_MISCCR_SPUCR_HDIS (1<<0)
654#define S3C2410_MISCCR_SPUCR_LEN (0<<1)
655#define S3C2410_MISCCR_SPUCR_LDIS (1<<1)
656
657#define S3C2400_MISCCR_SPUCR_LEN (0<<0)
658#define S3C2400_MISCCR_SPUCR_LDIS (1<<0)
659#define S3C2400_MISCCR_SPUCR_HEN (0<<1)
660#define S3C2400_MISCCR_SPUCR_HDIS (1<<1)
661
662#define S3C2400_MISCCR_HZ_STOPEN (0<<2)
663#define S3C2400_MISCCR_HZ_STOPPREV (1<<2)
664
665#define S3C2410_MISCCR_USBDEV (0<<3)
666#define S3C2410_MISCCR_USBHOST (1<<3)
667
668#define S3C2410_MISCCR_CLK0_MPLL (0<<4)
669#define S3C2410_MISCCR_CLK0_UPLL (1<<4)
670#define S3C2410_MISCCR_CLK0_FCLK (2<<4)
671#define S3C2410_MISCCR_CLK0_HCLK (3<<4)
672#define S3C2410_MISCCR_CLK0_PCLK (4<<4)
673#define S3C2410_MISCCR_CLK0_DCLK0 (5<<4)
674#define S3C2410_MISCCR_CLK0_MASK (7<<4)
675
676#define S3C2412_MISCCR_CLK0_RTC (2<<4)
677
678#define S3C2410_MISCCR_CLK1_MPLL (0<<8)
679#define S3C2410_MISCCR_CLK1_UPLL (1<<8)
680#define S3C2410_MISCCR_CLK1_FCLK (2<<8)
681#define S3C2410_MISCCR_CLK1_HCLK (3<<8)
682#define S3C2410_MISCCR_CLK1_PCLK (4<<8)
683#define S3C2410_MISCCR_CLK1_DCLK1 (5<<8)
684#define S3C2410_MISCCR_CLK1_MASK (7<<8)
685
686#define S3C2412_MISCCR_CLK1_CLKsrc (0<<8)
687
688#define S3C2410_MISCCR_USBSUSPND0 (1<<12)
689#define S3C2410_MISCCR_USBSUSPND1 (1<<13)
690
691#define S3C2410_MISCCR_nRSTCON (1<<16)
692
693#define S3C2410_MISCCR_nEN_SCLK0 (1<<17)
694#define S3C2410_MISCCR_nEN_SCLK1 (1<<18)
695#define S3C2410_MISCCR_nEN_SCLKE (1<<19) /* not 2412 */
696#define S3C2410_MISCCR_SDSLEEP (7<<17)
697
698/* external interrupt control... */
699/* S3C2410_EXTINT0 -> irq sense control for EINT0..EINT7
700 * S3C2410_EXTINT1 -> irq sense control for EINT8..EINT15
701 * S3C2410_EXTINT2 -> irq sense control for EINT16..EINT23
702 *
703 * note S3C2410_EXTINT2 has filtering options for EINT16..EINT23
704 *
705 * Samsung datasheet p9-25
706*/
707#define S3C2400_EXTINT0 S3C2410_GPIOREG(0x58)
708#define S3C2410_EXTINT0 S3C2410_GPIOREG(0x88)
709#define S3C2410_EXTINT1 S3C2410_GPIOREG(0x8C)
710#define S3C2410_EXTINT2 S3C2410_GPIOREG(0x90)
711
712#define S3C24XX_EXTINT0 S3C24XX_GPIOREG2(0x88)
713#define S3C24XX_EXTINT1 S3C24XX_GPIOREG2(0x8C)
714#define S3C24XX_EXTINT2 S3C24XX_GPIOREG2(0x90)
715
Russell Kinga09e64f2008-08-05 16:14:15 +0100716/* interrupt filtering conrrol for EINT16..EINT23 */
717#define S3C2410_EINFLT0 S3C2410_GPIOREG(0x94)
718#define S3C2410_EINFLT1 S3C2410_GPIOREG(0x98)
719#define S3C2410_EINFLT2 S3C2410_GPIOREG(0x9C)
720#define S3C2410_EINFLT3 S3C2410_GPIOREG(0xA0)
721
722#define S3C24XX_EINFLT0 S3C24XX_GPIOREG2(0x94)
723#define S3C24XX_EINFLT1 S3C24XX_GPIOREG2(0x98)
724#define S3C24XX_EINFLT2 S3C24XX_GPIOREG2(0x9C)
725#define S3C24XX_EINFLT3 S3C24XX_GPIOREG2(0xA0)
726
727/* values for interrupt filtering */
728#define S3C2410_EINTFLT_PCLK (0x00)
729#define S3C2410_EINTFLT_EXTCLK (1<<7)
730#define S3C2410_EINTFLT_WIDTHMSK(x) ((x) & 0x3f)
731
732/* removed EINTxxxx defs from here, not meant for this */
733
734/* GSTATUS have miscellaneous information in them
735 *
736 * These move between s3c2410 and s3c2412 style systems.
737 */
738
739#define S3C2410_GSTATUS0 S3C2410_GPIOREG(0x0AC)
740#define S3C2410_GSTATUS1 S3C2410_GPIOREG(0x0B0)
741#define S3C2410_GSTATUS2 S3C2410_GPIOREG(0x0B4)
742#define S3C2410_GSTATUS3 S3C2410_GPIOREG(0x0B8)
743#define S3C2410_GSTATUS4 S3C2410_GPIOREG(0x0BC)
744
745#define S3C2412_GSTATUS0 S3C2410_GPIOREG(0x0BC)
746#define S3C2412_GSTATUS1 S3C2410_GPIOREG(0x0C0)
747#define S3C2412_GSTATUS2 S3C2410_GPIOREG(0x0C4)
748#define S3C2412_GSTATUS3 S3C2410_GPIOREG(0x0C8)
749#define S3C2412_GSTATUS4 S3C2410_GPIOREG(0x0CC)
750
751#define S3C24XX_GSTATUS0 S3C24XX_GPIOREG2(0x0AC)
752#define S3C24XX_GSTATUS1 S3C24XX_GPIOREG2(0x0B0)
753#define S3C24XX_GSTATUS2 S3C24XX_GPIOREG2(0x0B4)
754#define S3C24XX_GSTATUS3 S3C24XX_GPIOREG2(0x0B8)
755#define S3C24XX_GSTATUS4 S3C24XX_GPIOREG2(0x0BC)
756
757#define S3C2410_GSTATUS0_nWAIT (1<<3)
758#define S3C2410_GSTATUS0_NCON (1<<2)
759#define S3C2410_GSTATUS0_RnB (1<<1)
760#define S3C2410_GSTATUS0_nBATTFLT (1<<0)
761
762#define S3C2410_GSTATUS1_IDMASK (0xffff0000)
763#define S3C2410_GSTATUS1_2410 (0x32410000)
764#define S3C2410_GSTATUS1_2412 (0x32412001)
765#define S3C2410_GSTATUS1_2440 (0x32440000)
766#define S3C2410_GSTATUS1_2442 (0x32440aaa)
767
768#define S3C2410_GSTATUS2_WTRESET (1<<2)
769#define S3C2410_GSTATUS2_OFFRESET (1<<1)
770#define S3C2410_GSTATUS2_PONRESET (1<<0)
771
772/* open drain control register */
773#define S3C2400_OPENCR S3C2410_GPIOREG(0x50)
774
775#define S3C2400_OPENCR_OPC_RXD1DIS (0<<0)
776#define S3C2400_OPENCR_OPC_RXD1EN (1<<0)
777#define S3C2400_OPENCR_OPC_TXD1DIS (0<<1)
778#define S3C2400_OPENCR_OPC_TXD1EN (1<<1)
779#define S3C2400_OPENCR_OPC_CMDDIS (0<<2)
780#define S3C2400_OPENCR_OPC_CMDEN (1<<2)
781#define S3C2400_OPENCR_OPC_DATDIS (0<<3)
782#define S3C2400_OPENCR_OPC_DATEN (1<<3)
783#define S3C2400_OPENCR_OPC_MISODIS (0<<4)
784#define S3C2400_OPENCR_OPC_MISOEN (1<<4)
785#define S3C2400_OPENCR_OPC_MOSIDIS (0<<5)
786#define S3C2400_OPENCR_OPC_MOSIEN (1<<5)
787
788/* 2412/2413 sleep configuration registers */
789
790#define S3C2412_GPBSLPCON S3C2410_GPIOREG(0x1C)
791#define S3C2412_GPCSLPCON S3C2410_GPIOREG(0x2C)
792#define S3C2412_GPDSLPCON S3C2410_GPIOREG(0x3C)
793#define S3C2412_GPFSLPCON S3C2410_GPIOREG(0x5C)
794#define S3C2412_GPGSLPCON S3C2410_GPIOREG(0x6C)
795#define S3C2412_GPHSLPCON S3C2410_GPIOREG(0x7C)
796
797/* definitions for each pin bit */
798#define S3C2412_GPIO_SLPCON_LOW ( 0x00 )
799#define S3C2412_GPIO_SLPCON_HIGH ( 0x01 )
800#define S3C2412_GPIO_SLPCON_IN ( 0x02 )
801#define S3C2412_GPIO_SLPCON_PULL ( 0x03 )
802
803#define S3C2412_SLPCON_LOW(x) ( 0x00 << ((x) * 2))
804#define S3C2412_SLPCON_HIGH(x) ( 0x01 << ((x) * 2))
805#define S3C2412_SLPCON_IN(x) ( 0x02 << ((x) * 2))
806#define S3C2412_SLPCON_PULL(x) ( 0x03 << ((x) * 2))
807#define S3C2412_SLPCON_EINT(x) ( 0x02 << ((x) * 2)) /* only IRQ pins */
808#define S3C2412_SLPCON_MASK(x) ( 0x03 << ((x) * 2))
809
810#define S3C2412_SLPCON_ALL_LOW (0x0)
811#define S3C2412_SLPCON_ALL_HIGH (0x11111111 | 0x44444444)
812#define S3C2412_SLPCON_ALL_IN (0x22222222 | 0x88888888)
813#define S3C2412_SLPCON_ALL_PULL (0x33333333)
814
815#endif /* __ASM_ARCH_REGS_GPIO_H */
816