blob: 647c9adb018fabbc0721b5c5fe7d1b9fed572c4b [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* linux/arch/arm/mach-s3c2410/mach-bast.c
2 *
Ben Dooks042cf0f2008-07-03 11:24:41 +01003 * Copyright (c) 2003-2005,2008 Simtec Electronics
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * http://www.simtec.co.uk/products/EB2410ITX/
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
Linus Torvalds1da177e2005-04-16 15:20:36 -070011*/
12
13#include <linux/kernel.h>
14#include <linux/types.h>
15#include <linux/interrupt.h>
16#include <linux/list.h>
17#include <linux/timer.h>
18#include <linux/init.h>
Ben Dooksec976d62009-05-13 22:52:24 +010019#include <linux/gpio.h>
Ben Dooks6ddc4b02008-04-16 00:06:14 +010020#include <linux/sysdev.h>
Ben Dooksb6d1f542006-12-17 23:22:26 +010021#include <linux/serial_core.h>
Russell Kingd052d1b2005-10-29 19:07:23 +010022#include <linux/platform_device.h>
Ben Dooksd97a6662005-06-23 21:56:47 +010023#include <linux/dm9000.h>
Ben Dooksb7a12d12008-07-03 11:24:37 +010024#include <linux/ata_platform.h>
Ben Dooks042cf0f2008-07-03 11:24:41 +010025#include <linux/i2c.h>
Russell Kingfced80c2008-09-06 12:10:45 +010026#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027
Ben Dooks5ce4b1f2007-07-12 10:44:53 +010028#include <net/ax88796.h>
29
Linus Torvalds1da177e2005-04-16 15:20:36 -070030#include <asm/mach/arch.h>
31#include <asm/mach/map.h>
32#include <asm/mach/irq.h>
33
Russell Kinga09e64f2008-08-05 16:14:15 +010034#include <mach/bast-map.h>
35#include <mach/bast-irq.h>
36#include <mach/bast-cpld.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Russell Kinga09e64f2008-08-05 16:14:15 +010038#include <mach/hardware.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <asm/irq.h>
40#include <asm/mach-types.h>
41
42//#include <asm/debug-ll.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010043#include <plat/regs-serial.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010044#include <mach/regs-gpio.h>
45#include <mach/regs-mem.h>
46#include <mach/regs-lcd.h>
Ben Dooks58c8d572005-10-28 15:31:46 +010047
Ben Dooks885f9eb2009-07-18 10:12:26 +010048#include <plat/hwmon.h>
Ben Dooks7926b5a2008-10-30 10:14:35 +000049#include <plat/nand.h>
Ben Dooks9498cb72008-10-30 10:14:33 +000050#include <plat/iic.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010051#include <mach/fb.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070052
53#include <linux/mtd/mtd.h>
54#include <linux/mtd/nand.h>
55#include <linux/mtd/nand_ecc.h>
56#include <linux/mtd/partitions.h>
57
Ben Dooks65cc3372005-07-18 10:24:32 +010058#include <linux/serial_8250.h>
59
Ben Dooksd5120ae2008-10-07 23:09:51 +010060#include <plat/clock.h>
Ben Dooksa2b7ba92008-10-07 22:26:09 +010061#include <plat/devs.h>
62#include <plat/cpu.h>
Ben Dooksca0b4902009-07-30 23:23:39 +010063#include <plat/cpu-freq.h>
Ben Dooks9d529c62008-07-03 11:24:39 +010064
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#include "usb-simtec.h"
Ben Dooks9d529c62008-07-03 11:24:39 +010066#include "nor-simtec.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
68#define COPYRIGHT ", (c) 2004-2005 Simtec Electronics"
69
70/* macros for virtual address mods for the io space entries */
71#define VA_C5(item) ((unsigned long)(item) + BAST_VAM_CS5)
72#define VA_C4(item) ((unsigned long)(item) + BAST_VAM_CS4)
73#define VA_C3(item) ((unsigned long)(item) + BAST_VAM_CS3)
74#define VA_C2(item) ((unsigned long)(item) + BAST_VAM_CS2)
75
76/* macros to modify the physical addresses for io space */
77
Ben Dooks1d23b652005-11-08 19:15:31 +000078#define PA_CS2(item) (__phys_to_pfn((item) + S3C2410_CS2))
79#define PA_CS3(item) (__phys_to_pfn((item) + S3C2410_CS3))
80#define PA_CS4(item) (__phys_to_pfn((item) + S3C2410_CS4))
81#define PA_CS5(item) (__phys_to_pfn((item) + S3C2410_CS5))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83static struct map_desc bast_iodesc[] __initdata = {
84 /* ISA IO areas */
Ben Dooks1d23b652005-11-08 19:15:31 +000085 {
86 .virtual = (u32)S3C24XX_VA_ISA_BYTE,
87 .pfn = PA_CS2(BAST_PA_ISAIO),
88 .length = SZ_16M,
89 .type = MT_DEVICE,
90 }, {
91 .virtual = (u32)S3C24XX_VA_ISA_WORD,
92 .pfn = PA_CS3(BAST_PA_ISAIO),
93 .length = SZ_16M,
94 .type = MT_DEVICE,
95 },
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 /* bast CPLD control registers, and external interrupt controls */
Ben Dooks1d23b652005-11-08 19:15:31 +000097 {
98 .virtual = (u32)BAST_VA_CTRL1,
99 .pfn = __phys_to_pfn(BAST_PA_CTRL1),
100 .length = SZ_1M,
101 .type = MT_DEVICE,
102 }, {
103 .virtual = (u32)BAST_VA_CTRL2,
104 .pfn = __phys_to_pfn(BAST_PA_CTRL2),
105 .length = SZ_1M,
106 .type = MT_DEVICE,
107 }, {
108 .virtual = (u32)BAST_VA_CTRL3,
109 .pfn = __phys_to_pfn(BAST_PA_CTRL3),
110 .length = SZ_1M,
111 .type = MT_DEVICE,
112 }, {
113 .virtual = (u32)BAST_VA_CTRL4,
114 .pfn = __phys_to_pfn(BAST_PA_CTRL4),
115 .length = SZ_1M,
116 .type = MT_DEVICE,
117 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 /* PC104 IRQ mux */
Ben Dooks1d23b652005-11-08 19:15:31 +0000119 {
120 .virtual = (u32)BAST_VA_PC104_IRQREQ,
121 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQREQ),
122 .length = SZ_1M,
123 .type = MT_DEVICE,
124 }, {
125 .virtual = (u32)BAST_VA_PC104_IRQRAW,
126 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQRAW),
127 .length = SZ_1M,
128 .type = MT_DEVICE,
129 }, {
130 .virtual = (u32)BAST_VA_PC104_IRQMASK,
131 .pfn = __phys_to_pfn(BAST_PA_PC104_IRQMASK),
132 .length = SZ_1M,
133 .type = MT_DEVICE,
134 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135
136 /* peripheral space... one for each of fast/slow/byte/16bit */
137 /* note, ide is only decoded in word space, even though some registers
138 * are only 8bit */
139
140 /* slow, byte */
141 { VA_C2(BAST_VA_ISAIO), PA_CS2(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
142 { VA_C2(BAST_VA_ISAMEM), PA_CS2(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 { VA_C2(BAST_VA_SUPERIO), PA_CS2(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144
145 /* slow, word */
146 { VA_C3(BAST_VA_ISAIO), PA_CS3(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
147 { VA_C3(BAST_VA_ISAMEM), PA_CS3(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 { VA_C3(BAST_VA_SUPERIO), PA_CS3(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
150 /* fast, byte */
151 { VA_C4(BAST_VA_ISAIO), PA_CS4(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
152 { VA_C4(BAST_VA_ISAMEM), PA_CS4(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153 { VA_C4(BAST_VA_SUPERIO), PA_CS4(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700154
155 /* fast, word */
156 { VA_C5(BAST_VA_ISAIO), PA_CS5(BAST_PA_ISAIO), SZ_16M, MT_DEVICE },
157 { VA_C5(BAST_VA_ISAMEM), PA_CS5(BAST_PA_ISAMEM), SZ_16M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 { VA_C5(BAST_VA_SUPERIO), PA_CS5(BAST_PA_SUPERIO), SZ_1M, MT_DEVICE },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700159};
160
161#define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
162#define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
163#define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
164
165static struct s3c24xx_uart_clksrc bast_serial_clocks[] = {
166 [0] = {
167 .name = "uclk",
168 .divisor = 1,
169 .min_baud = 0,
170 .max_baud = 0,
171 },
172 [1] = {
173 .name = "pclk",
174 .divisor = 1,
175 .min_baud = 0,
Ben Dooksb526bf22005-11-16 15:05:12 +0000176 .max_baud = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177 }
178};
179
180
Ben Dooks66a9b492006-06-18 23:04:05 +0100181static struct s3c2410_uartcfg bast_uartcfgs[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 [0] = {
183 .hwport = 0,
184 .flags = 0,
185 .ucon = UCON,
186 .ulcon = ULCON,
187 .ufcon = UFCON,
188 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000189 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 },
191 [1] = {
192 .hwport = 1,
193 .flags = 0,
194 .ucon = UCON,
195 .ulcon = ULCON,
196 .ufcon = UFCON,
197 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000198 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199 },
200 /* port 2 is not actually used */
201 [2] = {
202 .hwport = 2,
203 .flags = 0,
204 .ucon = UCON,
205 .ulcon = ULCON,
206 .ufcon = UFCON,
207 .clocks = bast_serial_clocks,
Ben Dooksb526bf22005-11-16 15:05:12 +0000208 .clocks_size = ARRAY_SIZE(bast_serial_clocks),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700209 }
210};
211
Linus Torvalds1da177e2005-04-16 15:20:36 -0700212/* NAND Flash on BAST board */
213
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100214#ifdef CONFIG_PM
215static int bast_pm_suspend(struct sys_device *sd, pm_message_t state)
216{
217 /* ensure that an nRESET is not generated on resume. */
Ben Dooks070276d2009-05-17 22:32:23 +0100218 s3c2410_gpio_setpin(S3C2410_GPA(21), 1);
219 s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPIO_OUTPUT);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100220
221 return 0;
222}
223
224static int bast_pm_resume(struct sys_device *sd)
225{
Ben Dooks070276d2009-05-17 22:32:23 +0100226 s3c2410_gpio_cfgpin(S3C2410_GPA(21), S3C2410_GPA21_nRSTOUT);
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100227 return 0;
228}
229
230#else
231#define bast_pm_suspend NULL
232#define bast_pm_resume NULL
233#endif
234
235static struct sysdev_class bast_pm_sysclass = {
Ben Dooks140749e2008-04-19 13:08:43 +0100236 .name = "mach-bast",
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100237 .suspend = bast_pm_suspend,
238 .resume = bast_pm_resume,
239};
240
241static struct sys_device bast_pm_sysdev = {
242 .cls = &bast_pm_sysclass,
243};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700244
245static int smartmedia_map[] = { 0 };
246static int chip0_map[] = { 1 };
247static int chip1_map[] = { 2 };
248static int chip2_map[] = { 3 };
249
Ben Dooks9f693d72005-10-12 19:58:07 +0100250static struct mtd_partition bast_default_nand_part[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700251 [0] = {
252 .name = "Boot Agent",
253 .size = SZ_16K,
Ben Dooksb526bf22005-11-16 15:05:12 +0000254 .offset = 0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 },
256 [1] = {
257 .name = "/boot",
258 .size = SZ_4M - SZ_16K,
259 .offset = SZ_16K,
260 },
261 [2] = {
262 .name = "user",
263 .offset = SZ_4M,
264 .size = MTDPART_SIZ_FULL,
265 }
266};
267
268/* the bast has 4 selectable slots for nand-flash, the three
269 * on-board chip areas, as well as the external SmartMedia
270 * slot.
271 *
272 * Note, there is no current hot-plug support for the SmartMedia
273 * socket.
274*/
275
276static struct s3c2410_nand_set bast_nand_sets[] = {
277 [0] = {
278 .name = "SmartMedia",
279 .nr_chips = 1,
280 .nr_map = smartmedia_map,
281 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000282 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 },
284 [1] = {
285 .name = "chip0",
286 .nr_chips = 1,
287 .nr_map = chip0_map,
288 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000289 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290 },
291 [2] = {
292 .name = "chip1",
293 .nr_chips = 1,
294 .nr_map = chip1_map,
295 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000296 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 },
298 [3] = {
299 .name = "chip2",
300 .nr_chips = 1,
301 .nr_map = chip2_map,
302 .nr_partitions = ARRAY_SIZE(bast_default_nand_part),
Ben Dooksb526bf22005-11-16 15:05:12 +0000303 .partitions = bast_default_nand_part,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
305};
306
307static void bast_nand_select(struct s3c2410_nand_set *set, int slot)
308{
309 unsigned int tmp;
310
311 slot = set->nr_map[slot] & 3;
312
313 pr_debug("bast_nand: selecting slot %d (set %p,%p)\n",
314 slot, set, set->nr_map);
315
316 tmp = __raw_readb(BAST_VA_CTRL2);
317 tmp &= BAST_CPLD_CTLR2_IDERST;
318 tmp |= slot;
319 tmp |= BAST_CPLD_CTRL2_WNAND;
320
321 pr_debug("bast_nand: ctrl2 now %02x\n", tmp);
322
323 __raw_writeb(tmp, BAST_VA_CTRL2);
324}
325
326static struct s3c2410_platform_nand bast_nand_info = {
Ben Dooksb048dbf2005-10-20 23:21:19 +0100327 .tacls = 30,
328 .twrph0 = 60,
329 .twrph1 = 60,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330 .nr_sets = ARRAY_SIZE(bast_nand_sets),
331 .sets = bast_nand_sets,
332 .select_chip = bast_nand_select,
333};
334
Ben Dooksd97a6662005-06-23 21:56:47 +0100335/* DM9000 */
336
337static struct resource bast_dm9k_resource[] = {
338 [0] = {
339 .start = S3C2410_CS5 + BAST_PA_DM9000,
340 .end = S3C2410_CS5 + BAST_PA_DM9000 + 3,
Ben Dooksb526bf22005-11-16 15:05:12 +0000341 .flags = IORESOURCE_MEM,
Ben Dooksd97a6662005-06-23 21:56:47 +0100342 },
343 [1] = {
344 .start = S3C2410_CS5 + BAST_PA_DM9000 + 0x40,
345 .end = S3C2410_CS5 + BAST_PA_DM9000 + 0x40 + 0x3f,
Ben Dooksb526bf22005-11-16 15:05:12 +0000346 .flags = IORESOURCE_MEM,
Ben Dooksd97a6662005-06-23 21:56:47 +0100347 },
348 [2] = {
349 .start = IRQ_DM9000,
350 .end = IRQ_DM9000,
Ben Dooks9cf345e2008-07-03 11:24:22 +0100351 .flags = IORESOURCE_IRQ | IORESOURCE_IRQ_HIGHLEVEL,
Ben Dooksd97a6662005-06-23 21:56:47 +0100352 }
353
354};
355
356/* for the moment we limit ourselves to 16bit IO until some
357 * better IO routines can be written and tested
358*/
359
Ben Dooks9f693d72005-10-12 19:58:07 +0100360static struct dm9000_plat_data bast_dm9k_platdata = {
Ben Dooksb526bf22005-11-16 15:05:12 +0000361 .flags = DM9000_PLATF_16BITONLY,
Ben Dooksd97a6662005-06-23 21:56:47 +0100362};
363
364static struct platform_device bast_device_dm9k = {
365 .name = "dm9000",
366 .id = 0,
367 .num_resources = ARRAY_SIZE(bast_dm9k_resource),
368 .resource = bast_dm9k_resource,
369 .dev = {
370 .platform_data = &bast_dm9k_platdata,
371 }
372};
373
Ben Dooks65cc3372005-07-18 10:24:32 +0100374/* serial devices */
375
376#define SERIAL_BASE (S3C2410_CS2 + BAST_PA_SUPERIO)
377#define SERIAL_FLAGS (UPF_BOOT_AUTOCONF | UPF_IOREMAP | UPF_SHARE_IRQ)
378#define SERIAL_CLK (1843200)
379
380static struct plat_serial8250_port bast_sio_data[] = {
381 [0] = {
382 .mapbase = SERIAL_BASE + 0x2f8,
383 .irq = IRQ_PCSERIAL1,
384 .flags = SERIAL_FLAGS,
385 .iotype = UPIO_MEM,
386 .regshift = 0,
387 .uartclk = SERIAL_CLK,
388 },
389 [1] = {
390 .mapbase = SERIAL_BASE + 0x3f8,
391 .irq = IRQ_PCSERIAL2,
392 .flags = SERIAL_FLAGS,
393 .iotype = UPIO_MEM,
394 .regshift = 0,
395 .uartclk = SERIAL_CLK,
396 },
397 { }
398};
399
400static struct platform_device bast_sio = {
401 .name = "serial8250",
Russell King6df29de2005-09-08 16:04:41 +0100402 .id = PLAT8250_DEV_PLATFORM,
Ben Dooks65cc3372005-07-18 10:24:32 +0100403 .dev = {
404 .platform_data = &bast_sio_data,
405 },
406};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
Ben Dooks1fcf8442005-08-03 19:49:16 +0100408/* we have devices on the bus which cannot work much over the
409 * standard 100KHz i2c bus frequency
410*/
411
Ben Dooks3e1b7762008-10-31 16:14:40 +0000412static struct s3c2410_platform_i2c __initdata bast_i2c_info = {
Ben Dooks1fcf8442005-08-03 19:49:16 +0100413 .flags = 0,
414 .slave_addr = 0x10,
Daniel Silverstonec564e6a2009-03-13 13:53:46 +0000415 .frequency = 100*1000,
Ben Dooks1fcf8442005-08-03 19:49:16 +0100416};
417
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100418/* Asix AX88796 10/100 ethernet controller */
419
420static struct ax_plat_data bast_asix_platdata = {
421 .flags = AXFLG_MAC_FROMDEV,
422 .wordlength = 2,
423 .dcr_val = 0x48,
424 .rcr_val = 0x40,
425};
426
427static struct resource bast_asix_resource[] = {
428 [0] = {
429 .start = S3C2410_CS5 + BAST_PA_ASIXNET,
430 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20) - 1,
431 .flags = IORESOURCE_MEM,
432 },
433 [1] = {
434 .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
435 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1f * 0x20),
436 .flags = IORESOURCE_MEM,
437 },
438 [2] = {
439 .start = IRQ_ASIX,
440 .end = IRQ_ASIX,
441 .flags = IORESOURCE_IRQ
442 }
443};
444
445static struct platform_device bast_device_asix = {
446 .name = "ax88796",
447 .id = 0,
448 .num_resources = ARRAY_SIZE(bast_asix_resource),
449 .resource = bast_asix_resource,
450 .dev = {
451 .platform_data = &bast_asix_platdata
452 }
453};
454
455/* Asix AX88796 10/100 ethernet controller parallel port */
456
457static struct resource bast_asixpp_resource[] = {
458 [0] = {
459 .start = S3C2410_CS5 + BAST_PA_ASIXNET + (0x18 * 0x20),
460 .end = S3C2410_CS5 + BAST_PA_ASIXNET + (0x1b * 0x20) - 1,
461 .flags = IORESOURCE_MEM,
462 }
463};
464
465static struct platform_device bast_device_axpp = {
466 .name = "ax88796-pp",
467 .id = 0,
468 .num_resources = ARRAY_SIZE(bast_asixpp_resource),
469 .resource = bast_asixpp_resource,
470};
471
472/* LCD/VGA controller */
Ben Dooks58c8d572005-10-28 15:31:46 +0100473
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700474static struct s3c2410fb_display __initdata bast_lcd_info[] = {
475 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700476 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700477 .width = 640,
478 .height = 480,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700479
Krzysztof Helt69816692007-10-16 01:29:06 -0700480 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700481 .xres = 640,
482 .yres = 480,
483 .bpp = 4,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700484 .left_margin = 40,
485 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700486 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700487 .upper_margin = 30,
488 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700489 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700490
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700491 .lcdcon5 = 0x00014b02,
Ben Dooks58c8d572005-10-28 15:31:46 +0100492 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700493 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700494 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700495 .width = 640,
496 .height = 480,
Ben Dooks58c8d572005-10-28 15:31:46 +0100497
Krzysztof Helt69816692007-10-16 01:29:06 -0700498 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700499 .xres = 640,
500 .yres = 480,
501 .bpp = 8,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700502 .left_margin = 40,
503 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700504 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700505 .upper_margin = 30,
506 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700507 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700508
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700509 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700510 },
511 {
Krzysztof Helt1f411532007-10-16 01:28:57 -0700512 .type = S3C2410_LCDCON1_TFT,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700513 .width = 640,
514 .height = 480,
515
Krzysztof Helt69816692007-10-16 01:29:06 -0700516 .pixclock = 33333,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700517 .xres = 640,
518 .yres = 480,
519 .bpp = 16,
Krzysztof Helt1f411532007-10-16 01:28:57 -0700520 .left_margin = 40,
521 .right_margin = 20,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700522 .hsync_len = 88,
Krzysztof Helt5f20f692007-10-16 01:28:59 -0700523 .upper_margin = 30,
524 .lower_margin = 32,
Krzysztof Helt93d11f52007-10-16 01:29:00 -0700525 .vsync_len = 3,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700526
Krzysztof Heltf28ef572007-10-16 01:28:58 -0700527 .lcdcon5 = 0x00014b02,
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700528 },
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700529};
530
531/* LCD/VGA controller */
532
533static struct s3c2410fb_mach_info __initdata bast_fb_info = {
534
535 .displays = bast_lcd_info,
536 .num_displays = ARRAY_SIZE(bast_lcd_info),
Ben Dooks9cbae122007-12-23 03:09:38 +0100537 .default_display = 1,
Ben Dooks58c8d572005-10-28 15:31:46 +0100538};
539
Ben Dooks042cf0f2008-07-03 11:24:41 +0100540/* I2C devices fitted. */
541
542static struct i2c_board_info bast_i2c_devs[] __initdata = {
543 {
544 I2C_BOARD_INFO("tlv320aic23", 0x1a),
545 }, {
546 I2C_BOARD_INFO("simtec-pmu", 0x6b),
547 }, {
548 I2C_BOARD_INFO("ch7013", 0x75),
549 },
550};
Ben Dooksb7a12d12008-07-03 11:24:37 +0100551
Ben Dooks885f9eb2009-07-18 10:12:26 +0100552static struct s3c_hwmon_pdata bast_hwmon_info = {
553 /* LCD contrast (0-6.6V) */
554 .in[0] = &(struct s3c_hwmon_chcfg) {
555 .name = "lcd-contrast",
556 .mult = 3300,
557 .div = 512,
558 },
559 /* LED current feedback */
560 .in[1] = &(struct s3c_hwmon_chcfg) {
561 .name = "led-feedback",
562 .mult = 3300,
563 .div = 1024,
564 },
565 /* LCD feedback (0-6.6V) */
566 .in[2] = &(struct s3c_hwmon_chcfg) {
567 .name = "lcd-feedback",
568 .mult = 3300,
569 .div = 512,
570 },
571 /* Vcore (1.8-2.0V), Vref 3.3V */
572 .in[3] = &(struct s3c_hwmon_chcfg) {
573 .name = "vcore",
574 .mult = 3300,
575 .div = 1024,
576 },
577};
578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579/* Standard BAST devices */
Ben Dooks885f9eb2009-07-18 10:12:26 +0100580// cat /sys/devices/platform/s3c24xx-adc/s3c-hwmon/in_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
582static struct platform_device *bast_devices[] __initdata = {
583 &s3c_device_usb,
584 &s3c_device_lcd,
585 &s3c_device_wdt,
Ben Dooks3e1b7762008-10-31 16:14:40 +0000586 &s3c_device_i2c0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 &s3c_device_rtc,
588 &s3c_device_nand,
Ben Dooks885f9eb2009-07-18 10:12:26 +0100589 &s3c_device_adc,
590 &s3c_device_hwmon,
Ben Dooksd97a6662005-06-23 21:56:47 +0100591 &bast_device_dm9k,
Ben Dooks5ce4b1f2007-07-12 10:44:53 +0100592 &bast_device_asix,
593 &bast_device_axpp,
Ben Dooks65cc3372005-07-18 10:24:32 +0100594 &bast_sio,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
Ben Dooks2bc75092008-07-15 17:17:48 +0100597static struct clk *bast_clocks[] __initdata = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 &s3c24xx_dclk0,
599 &s3c24xx_dclk1,
600 &s3c24xx_clkout0,
601 &s3c24xx_clkout1,
602 &s3c24xx_uclk,
603};
604
Ben Dooksca0b4902009-07-30 23:23:39 +0100605static struct s3c_cpufreq_board __initdata bast_cpufreq = {
606 .refresh = 7800, /* 7.8usec */
607 .auto_io = 1,
608 .need_io = 1,
609};
610
Ben Dooks5fe10ab2005-09-20 17:24:33 +0100611static void __init bast_map_io(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700612{
613 /* initialise the clocks */
614
Ben Dooksd96a9802008-04-16 00:12:39 +0100615 s3c24xx_dclk0.parent = &clk_upll;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 s3c24xx_dclk0.rate = 12*1000*1000;
617
Ben Dooksd96a9802008-04-16 00:12:39 +0100618 s3c24xx_dclk1.parent = &clk_upll;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 s3c24xx_dclk1.rate = 24*1000*1000;
620
621 s3c24xx_clkout0.parent = &s3c24xx_dclk0;
622 s3c24xx_clkout1.parent = &s3c24xx_dclk1;
623
624 s3c24xx_uclk.parent = &s3c24xx_clkout1;
625
Ben Dooksce89c202007-04-20 11:15:27 +0100626 s3c24xx_register_clocks(bast_clocks, ARRAY_SIZE(bast_clocks));
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 s3c_device_nand.dev.platform_data = &bast_nand_info;
Ben Dooks885f9eb2009-07-18 10:12:26 +0100629 s3c_device_hwmon.dev.platform_data = &bast_hwmon_info;
Ben Dooks3e1b7762008-10-31 16:14:40 +0000630
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));
632 s3c24xx_init_clocks(0);
633 s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634}
635
Ben Dooks58c8d572005-10-28 15:31:46 +0100636static void __init bast_init(void)
637{
Ben Dooks6ddc4b02008-04-16 00:06:14 +0100638 sysdev_class_register(&bast_pm_sysclass);
639 sysdev_register(&bast_pm_sysdev);
640
Ben Dooksa8af6de2009-05-15 14:57:09 +0100641 s3c_i2c0_set_platdata(&bast_i2c_info);
Krzysztof Helt09fe75f2007-10-16 01:28:56 -0700642 s3c24xx_fb_set_platdata(&bast_fb_info);
Ben Dooks57e51712007-04-20 11:19:16 +0100643 platform_add_devices(bast_devices, ARRAY_SIZE(bast_devices));
Ben Dooks9d529c62008-07-03 11:24:39 +0100644
Ben Dooks042cf0f2008-07-03 11:24:41 +0100645 i2c_register_board_info(0, bast_i2c_devs,
646 ARRAY_SIZE(bast_i2c_devs));
647
Ben Dooks7a05a2c2009-05-18 20:15:01 +0100648 usb_simtec_init();
Ben Dooks9d529c62008-07-03 11:24:39 +0100649 nor_simtec_init();
Ben Dooksca0b4902009-07-30 23:23:39 +0100650
651 s3c_cpufreq_setboard(&bast_cpufreq);
Ben Dooks58c8d572005-10-28 15:31:46 +0100652}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653
654MACHINE_START(BAST, "Simtec-BAST")
Russell Kinge9dea0c2005-07-03 17:38:58 +0100655 /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
Russell Kinge9dea0c2005-07-03 17:38:58 +0100656 .phys_io = S3C2410_PA_UART,
657 .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
658 .boot_params = S3C2410_SDRAM_PA + 0x100,
Ben Dooksf705b1a2005-06-29 11:09:15 +0100659 .map_io = bast_map_io,
660 .init_irq = s3c24xx_init_irq,
Ben Dooks58c8d572005-10-28 15:31:46 +0100661 .init_machine = bast_init,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 .timer = &s3c24xx_timer,
663MACHINE_END