blob: e95d54f9af6c008075cb9529b47e066ac376cc4d [file] [log] [blame]
Graf Yang5be36d22008-04-25 03:09:15 +08001/*
2 * file: include/asm-blackfin/mach-bf537/bfin_serial_5xx.h
3 * based on:
4 * author:
5 *
6 * created:
7 * description:
8 * blackfin serial driver header files
9 * rev:
10 *
11 * modified:
12 *
13 *
14 * bugs: enter bugs at http://blackfin.uclinux.org/
15 *
16 * this program is free software; you can redistribute it and/or modify
17 * it under the terms of the gnu general public license as published by
18 * the free software foundation; either version 2, or (at your option)
19 * any later version.
20 *
21 * this program is distributed in the hope that it will be useful,
22 * but without any warranty; without even the implied warranty of
23 * merchantability or fitness for a particular purpose. see the
24 * gnu general public license for more details.
25 *
26 * you should have received a copy of the gnu general public license
27 * along with this program; see the file copying.
28 * if not, write to the free software foundation,
29 * 59 temple place - suite 330, boston, ma 02111-1307, usa.
30 */
31
Bryan Wu1394f032007-05-06 14:50:22 -070032#include <linux/serial.h>
33#include <asm/dma.h>
Michael Hennerichc58c2142007-10-04 00:35:05 +080034#include <asm/portmux.h>
Bryan Wu1394f032007-05-06 14:50:22 -070035
Bryan Wu1394f032007-05-06 14:50:22 -070036#define UART_GET_CHAR(uart) bfin_read16(((uart)->port.membase + OFFSET_RBR))
37#define UART_GET_DLL(uart) bfin_read16(((uart)->port.membase + OFFSET_DLL))
38#define UART_GET_IER(uart) bfin_read16(((uart)->port.membase + OFFSET_IER))
39#define UART_GET_DLH(uart) bfin_read16(((uart)->port.membase + OFFSET_DLH))
40#define UART_GET_IIR(uart) bfin_read16(((uart)->port.membase + OFFSET_IIR))
41#define UART_GET_LCR(uart) bfin_read16(((uart)->port.membase + OFFSET_LCR))
Bryan Wu1394f032007-05-06 14:50:22 -070042#define UART_GET_GCTL(uart) bfin_read16(((uart)->port.membase + OFFSET_GCTL))
43
44#define UART_PUT_CHAR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_THR),v)
45#define UART_PUT_DLL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLL),v)
46#define UART_PUT_IER(uart,v) bfin_write16(((uart)->port.membase + OFFSET_IER),v)
Mike Frysinger89bf6dc2008-05-07 11:41:26 +080047#define UART_SET_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) | (v))
48#define UART_CLEAR_IER(uart,v) UART_PUT_IER(uart, UART_GET_IER(uart) & ~(v))
Bryan Wu1394f032007-05-06 14:50:22 -070049#define UART_PUT_DLH(uart,v) bfin_write16(((uart)->port.membase + OFFSET_DLH),v)
50#define UART_PUT_LCR(uart,v) bfin_write16(((uart)->port.membase + OFFSET_LCR),v)
51#define UART_PUT_GCTL(uart,v) bfin_write16(((uart)->port.membase + OFFSET_GCTL),v)
52
Mike Frysinger45828b82008-05-07 11:41:26 +080053#define UART_SET_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) | DLAB); SSYNC(); } while (0)
54#define UART_CLEAR_DLAB(uart) do { UART_PUT_LCR(uart, UART_GET_LCR(uart) & ~DLAB); SSYNC(); } while (0)
55
Sonic Zhang0ecf24e2009-07-20 16:05:37 +010056#define UART_GET_CTS(x) gpio_get_value(x->cts_pin)
Sonic Zhangd307d362009-04-07 16:52:26 +010057#define UART_DISABLE_RTS(x) gpio_set_value(x->rts_pin, 1)
58#define UART_ENABLE_RTS(x) gpio_set_value(x->rts_pin, 0)
Sonic Zhang1feaa512008-06-03 12:19:45 +080059#define UART_ENABLE_INTS(x, v) UART_PUT_IER(x, v)
60#define UART_DISABLE_INTS(x) UART_PUT_IER(x, 0)
61
Bryan Wu1394f032007-05-06 14:50:22 -070062#if defined(CONFIG_BFIN_UART0_CTSRTS) || defined(CONFIG_BFIN_UART1_CTSRTS)
63# define CONFIG_SERIAL_BFIN_CTSRTS
64
65# ifndef CONFIG_UART0_CTS_PIN
66# define CONFIG_UART0_CTS_PIN -1
67# endif
68
69# ifndef CONFIG_UART0_RTS_PIN
70# define CONFIG_UART0_RTS_PIN -1
71# endif
72
73# ifndef CONFIG_UART1_CTS_PIN
74# define CONFIG_UART1_CTS_PIN -1
75# endif
76
77# ifndef CONFIG_UART1_RTS_PIN
78# define CONFIG_UART1_RTS_PIN -1
79# endif
80#endif
Graf Yangb3ef5ab2008-10-13 10:33:42 +010081
82#define BFIN_UART_TX_FIFO_SIZE 2
83
Bryan Wu1394f032007-05-06 14:50:22 -070084/*
85 * The pin configuration is different from schematic
86 */
87struct bfin_serial_port {
88 struct uart_port port;
89 unsigned int old_status;
Sonic Zhangd307d362009-04-07 16:52:26 +010090 int status_irq;
Mike Frysinger0bcfd702007-12-24 19:40:05 +080091 unsigned int lsr;
Bryan Wu1394f032007-05-06 14:50:22 -070092#ifdef CONFIG_SERIAL_BFIN_DMA
93 int tx_done;
94 int tx_count;
95 struct circ_buf rx_dma_buf;
96 struct timer_list rx_dma_timer;
97 int rx_dma_nrows;
98 unsigned int tx_dma_channel;
99 unsigned int rx_dma_channel;
100 struct work_struct tx_dma_workqueue;
Bryan Wu1394f032007-05-06 14:50:22 -0700101#endif
102#ifdef CONFIG_SERIAL_BFIN_CTSRTS
103 int cts_pin;
104 int rts_pin;
105#endif
106};
107
Mike Frysinger0bcfd702007-12-24 19:40:05 +0800108/* The hardware clears the LSR bits upon read, so we need to cache
109 * some of the more fun bits in software so they don't get lost
110 * when checking the LSR in other code paths (TX).
111 */
112static inline unsigned int UART_GET_LSR(struct bfin_serial_port *uart)
113{
114 unsigned int lsr = bfin_read16(uart->port.membase + OFFSET_LSR);
115 uart->lsr |= (lsr & (BI|FE|PE|OE));
116 return lsr | uart->lsr;
117}
118
119static inline void UART_CLEAR_LSR(struct bfin_serial_port *uart)
120{
121 uart->lsr = 0;
122 bfin_write16(uart->port.membase + OFFSET_LSR, -1);
123}
124
Bryan Wu1394f032007-05-06 14:50:22 -0700125struct bfin_serial_res {
126 unsigned long uart_base_addr;
127 int uart_irq;
Sonic Zhangd307d362009-04-07 16:52:26 +0100128 int uart_status_irq;
Bryan Wu1394f032007-05-06 14:50:22 -0700129#ifdef CONFIG_SERIAL_BFIN_DMA
130 unsigned int uart_tx_dma_channel;
131 unsigned int uart_rx_dma_channel;
132#endif
133#ifdef CONFIG_SERIAL_BFIN_CTSRTS
134 int uart_cts_pin;
135 int uart_rts_pin;
136#endif
137};
138
139struct bfin_serial_res bfin_serial_resource[] = {
140#ifdef CONFIG_SERIAL_BFIN_UART0
141 {
142 0xFFC00400,
143 IRQ_UART0_RX,
Sonic Zhangd307d362009-04-07 16:52:26 +0100144 IRQ_UART0_ERROR,
Bryan Wu1394f032007-05-06 14:50:22 -0700145#ifdef CONFIG_SERIAL_BFIN_DMA
146 CH_UART0_TX,
147 CH_UART0_RX,
148#endif
Tom Parker97d4b352009-03-03 17:59:39 +0800149#ifdef CONFIG_SERIAL_BFIN_CTSRTS
Bryan Wu1394f032007-05-06 14:50:22 -0700150 CONFIG_UART0_CTS_PIN,
151 CONFIG_UART0_RTS_PIN,
152#endif
153 },
154#endif
155#ifdef CONFIG_SERIAL_BFIN_UART1
156 {
157 0xFFC02000,
158 IRQ_UART1_RX,
Sonic Zhangd307d362009-04-07 16:52:26 +0100159 IRQ_UART1_ERROR,
Bryan Wu1394f032007-05-06 14:50:22 -0700160#ifdef CONFIG_SERIAL_BFIN_DMA
161 CH_UART1_TX,
162 CH_UART1_RX,
163#endif
Tom Parker97d4b352009-03-03 17:59:39 +0800164#ifdef CONFIG_SERIAL_BFIN_CTSRTS
Bryan Wu1394f032007-05-06 14:50:22 -0700165 CONFIG_UART1_CTS_PIN,
166 CONFIG_UART1_RTS_PIN,
167#endif
168 },
169#endif
170};
171
Michael Hennerichc58c2142007-10-04 00:35:05 +0800172#define DRIVER_NAME "bfin-uart"