blob: 908844327db0ef3bb7dbf389d6d9e983a747ffe7 [file] [log] [blame]
Anton Vorontsov3085e9c2009-03-17 00:14:05 +03001/*
2 * OpenFirmware bindings for Secure Digital Host Controller Interface.
3 *
4 * Copyright (c) 2007 Freescale Semiconductor, Inc.
5 * Copyright (c) 2009 MontaVista Software, Inc.
6 *
7 * Authors: Xiaobo Xie <X.Xie@freescale.com>
8 * Anton Vorontsov <avorontsov@ru.mvista.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License as published by
12 * the Free Software Foundation; either version 2 of the License, or (at
13 * your option) any later version.
14 */
15
16#include <linux/module.h>
17#include <linux/init.h>
18#include <linux/io.h>
19#include <linux/interrupt.h>
20#include <linux/delay.h>
21#include <linux/of.h>
22#include <linux/of_platform.h>
23#include <linux/mmc/host.h>
24#include "sdhci.h"
25
26struct sdhci_of_data {
27 unsigned int quirks;
28 struct sdhci_ops ops;
29};
30
31struct sdhci_of_host {
32 unsigned int clock;
33 u16 xfer_mode_shadow;
34};
35
36/*
37 * Ops and quirks for the Freescale eSDHC controller.
38 */
39
40#define ESDHC_DMA_SYSCTL 0x40c
41#define ESDHC_DMA_SNOOP 0x00000040
42
43#define ESDHC_SYSTEM_CONTROL 0x2c
44#define ESDHC_CLOCK_MASK 0x0000fff0
45#define ESDHC_PREDIV_SHIFT 8
46#define ESDHC_DIVIDER_SHIFT 4
47#define ESDHC_CLOCK_PEREN 0x00000004
48#define ESDHC_CLOCK_HCKEN 0x00000002
49#define ESDHC_CLOCK_IPGEN 0x00000001
50
51static u32 esdhc_readl(struct sdhci_host *host, int reg)
52{
53 return in_be32(host->ioaddr + reg);
54}
55
56static u16 esdhc_readw(struct sdhci_host *host, int reg)
57{
Dave Liufbf6a5f2009-05-06 18:40:07 +080058 u16 ret;
59
60 if (unlikely(reg == SDHCI_HOST_VERSION))
61 ret = in_be16(host->ioaddr + reg);
62 else
63 ret = in_be16(host->ioaddr + (reg ^ 0x2));
64 return ret;
Anton Vorontsov3085e9c2009-03-17 00:14:05 +030065}
66
67static u8 esdhc_readb(struct sdhci_host *host, int reg)
68{
69 return in_8(host->ioaddr + (reg ^ 0x3));
70}
71
72static void esdhc_writel(struct sdhci_host *host, u32 val, int reg)
73{
74 out_be32(host->ioaddr + reg, val);
75}
76
77static void esdhc_writew(struct sdhci_host *host, u16 val, int reg)
78{
79 struct sdhci_of_host *of_host = sdhci_priv(host);
80 int base = reg & ~0x3;
81 int shift = (reg & 0x2) * 8;
82
83 switch (reg) {
84 case SDHCI_TRANSFER_MODE:
85 /*
86 * Postpone this write, we must do it together with a
87 * command write that is down below.
88 */
89 of_host->xfer_mode_shadow = val;
90 return;
91 case SDHCI_COMMAND:
92 esdhc_writel(host, val << 16 | of_host->xfer_mode_shadow,
93 SDHCI_TRANSFER_MODE);
94 return;
95 case SDHCI_BLOCK_SIZE:
96 /*
97 * Two last DMA bits are reserved, and first one is used for
98 * non-standard blksz of 4096 bytes that we don't support
99 * yet. So clear the DMA boundary bits.
100 */
101 val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
102 /* fall through */
103 }
104 clrsetbits_be32(host->ioaddr + base, 0xffff << shift, val << shift);
105}
106
107static void esdhc_writeb(struct sdhci_host *host, u8 val, int reg)
108{
109 int base = reg & ~0x3;
110 int shift = (reg & 0x3) * 8;
111
112 clrsetbits_be32(host->ioaddr + base , 0xff << shift, val << shift);
113}
114
115static void esdhc_set_clock(struct sdhci_host *host, unsigned int clock)
116{
117 int div;
118 int pre_div = 2;
119
120 clrbits32(host->ioaddr + ESDHC_SYSTEM_CONTROL, ESDHC_CLOCK_IPGEN |
121 ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN | ESDHC_CLOCK_MASK);
122
123 if (clock == 0)
124 goto out;
125
126 if (host->max_clk / 16 > clock) {
127 for (; pre_div < 256; pre_div *= 2) {
128 if (host->max_clk / pre_div < clock * 16)
129 break;
130 }
131 }
132
133 for (div = 1; div <= 16; div++) {
134 if (host->max_clk / (div * pre_div) <= clock)
135 break;
136 }
137
138 pre_div >>= 1;
139
140 setbits32(host->ioaddr + ESDHC_SYSTEM_CONTROL, ESDHC_CLOCK_IPGEN |
141 ESDHC_CLOCK_HCKEN | ESDHC_CLOCK_PEREN |
142 div << ESDHC_DIVIDER_SHIFT | pre_div << ESDHC_PREDIV_SHIFT);
143 mdelay(100);
144out:
145 host->clock = clock;
146}
147
148static int esdhc_enable_dma(struct sdhci_host *host)
149{
150 setbits32(host->ioaddr + ESDHC_DMA_SYSCTL, ESDHC_DMA_SNOOP);
151 return 0;
152}
153
154static unsigned int esdhc_get_max_clock(struct sdhci_host *host)
155{
156 struct sdhci_of_host *of_host = sdhci_priv(host);
157
158 return of_host->clock;
159}
160
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700161static unsigned int esdhc_get_min_clock(struct sdhci_host *host)
162{
163 struct sdhci_of_host *of_host = sdhci_priv(host);
164
165 return of_host->clock / 256 / 16;
166}
167
Anton Vorontsov3085e9c2009-03-17 00:14:05 +0300168static unsigned int esdhc_get_timeout_clock(struct sdhci_host *host)
169{
170 struct sdhci_of_host *of_host = sdhci_priv(host);
171
172 return of_host->clock / 1000;
173}
174
175static struct sdhci_of_data sdhci_esdhc = {
176 .quirks = SDHCI_QUIRK_FORCE_BLK_SZ_2048 |
177 SDHCI_QUIRK_BROKEN_CARD_DETECTION |
178 SDHCI_QUIRK_INVERTED_WRITE_PROTECT |
179 SDHCI_QUIRK_NO_BUSY_IRQ |
180 SDHCI_QUIRK_NONSTANDARD_CLOCK |
181 SDHCI_QUIRK_PIO_NEEDS_DELAY |
182 SDHCI_QUIRK_RESTORE_IRQS_AFTER_RESET |
183 SDHCI_QUIRK_NO_CARD_NO_RESET,
184 .ops = {
185 .readl = esdhc_readl,
186 .readw = esdhc_readw,
187 .readb = esdhc_readb,
188 .writel = esdhc_writel,
189 .writew = esdhc_writew,
190 .writeb = esdhc_writeb,
191 .set_clock = esdhc_set_clock,
192 .enable_dma = esdhc_enable_dma,
193 .get_max_clock = esdhc_get_max_clock,
Anton Vorontsova9e58f22009-07-29 15:04:16 -0700194 .get_min_clock = esdhc_get_min_clock,
Anton Vorontsov3085e9c2009-03-17 00:14:05 +0300195 .get_timeout_clock = esdhc_get_timeout_clock,
196 },
197};
198
199#ifdef CONFIG_PM
200
201static int sdhci_of_suspend(struct of_device *ofdev, pm_message_t state)
202{
203 struct sdhci_host *host = dev_get_drvdata(&ofdev->dev);
204
205 return mmc_suspend_host(host->mmc, state);
206}
207
208static int sdhci_of_resume(struct of_device *ofdev)
209{
210 struct sdhci_host *host = dev_get_drvdata(&ofdev->dev);
211
212 return mmc_resume_host(host->mmc);
213}
214
215#else
216
217#define sdhci_of_suspend NULL
218#define sdhci_of_resume NULL
219
220#endif
221
222static int __devinit sdhci_of_probe(struct of_device *ofdev,
223 const struct of_device_id *match)
224{
225 struct device_node *np = ofdev->node;
226 struct sdhci_of_data *sdhci_of_data = match->data;
227 struct sdhci_host *host;
228 struct sdhci_of_host *of_host;
229 const u32 *clk;
230 int size;
231 int ret;
232
233 if (!of_device_is_available(np))
234 return -ENODEV;
235
236 host = sdhci_alloc_host(&ofdev->dev, sizeof(*of_host));
237 if (!host)
238 return -ENOMEM;
239
240 of_host = sdhci_priv(host);
241 dev_set_drvdata(&ofdev->dev, host);
242
243 host->ioaddr = of_iomap(np, 0);
244 if (!host->ioaddr) {
245 ret = -ENOMEM;
246 goto err_addr_map;
247 }
248
249 host->irq = irq_of_parse_and_map(np, 0);
250 if (!host->irq) {
251 ret = -EINVAL;
252 goto err_no_irq;
253 }
254
255 host->hw_name = dev_name(&ofdev->dev);
256 if (sdhci_of_data) {
257 host->quirks = sdhci_of_data->quirks;
258 host->ops = &sdhci_of_data->ops;
259 }
260
Anton Vorontsov5fe23c72009-06-18 00:14:08 +0400261 if (of_get_property(np, "sdhci,1-bit-only", NULL))
262 host->quirks |= SDHCI_QUIRK_FORCE_1_BIT_DATA;
263
Anton Vorontsov3085e9c2009-03-17 00:14:05 +0300264 clk = of_get_property(np, "clock-frequency", &size);
265 if (clk && size == sizeof(*clk) && *clk)
266 of_host->clock = *clk;
267
268 ret = sdhci_add_host(host);
269 if (ret)
270 goto err_add_host;
271
272 return 0;
273
274err_add_host:
275 irq_dispose_mapping(host->irq);
276err_no_irq:
277 iounmap(host->ioaddr);
278err_addr_map:
279 sdhci_free_host(host);
280 return ret;
281}
282
283static int __devexit sdhci_of_remove(struct of_device *ofdev)
284{
285 struct sdhci_host *host = dev_get_drvdata(&ofdev->dev);
286
287 sdhci_remove_host(host, 0);
288 sdhci_free_host(host);
289 irq_dispose_mapping(host->irq);
290 iounmap(host->ioaddr);
291 return 0;
292}
293
294static const struct of_device_id sdhci_of_match[] = {
295 { .compatible = "fsl,mpc8379-esdhc", .data = &sdhci_esdhc, },
296 { .compatible = "fsl,mpc8536-esdhc", .data = &sdhci_esdhc, },
Kumar Gala992697e2009-05-08 08:52:49 -0500297 { .compatible = "fsl,esdhc", .data = &sdhci_esdhc, },
Anton Vorontsov3085e9c2009-03-17 00:14:05 +0300298 { .compatible = "generic-sdhci", },
299 {},
300};
301MODULE_DEVICE_TABLE(of, sdhci_of_match);
302
303static struct of_platform_driver sdhci_of_driver = {
304 .driver.name = "sdhci-of",
305 .match_table = sdhci_of_match,
306 .probe = sdhci_of_probe,
307 .remove = __devexit_p(sdhci_of_remove),
308 .suspend = sdhci_of_suspend,
309 .resume = sdhci_of_resume,
310};
311
312static int __init sdhci_of_init(void)
313{
314 return of_register_platform_driver(&sdhci_of_driver);
315}
316module_init(sdhci_of_init);
317
318static void __exit sdhci_of_exit(void)
319{
320 of_unregister_platform_driver(&sdhci_of_driver);
321}
322module_exit(sdhci_of_exit);
323
324MODULE_DESCRIPTION("Secure Digital Host Controller Interface OF driver");
325MODULE_AUTHOR("Xiaobo Xie <X.Xie@freescale.com>, "
326 "Anton Vorontsov <avorontsov@ru.mvista.com>");
327MODULE_LICENSE("GPL");