blob: ed7058fe94cd7f2d0d37f58b3075acc1d119b33d [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 */
13
14#ifndef BNX2X_H
15#define BNX2X_H
16
Eilon Greenstein34f80b02008-06-23 20:33:01 -070017/* compilation time flags */
18
19/* define this to make the driver freeze on error to allow getting debug info
20 * (you will need to reboot afterwards) */
21/* #define BNX2X_STOP_ON_ERROR */
22
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000023#define DRV_MODULE_VERSION "1.52.53-1"
24#define DRV_MODULE_RELDATE "2010/18/04"
25#define BNX2X_BC_VER 0x040200
26
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080027#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
28#define BCM_VLAN 1
29#endif
30
Eilon Greenstein555f6c72009-02-12 08:36:11 +000031#define BNX2X_MULTI_QUEUE
32
33#define BNX2X_NEW_NAPI
34
Eilon Greenstein359d8b12009-02-12 08:38:25 +000035
Eilon Greenstein01cd4522009-08-12 08:23:08 +000036
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000037#if defined(CONFIG_CNIC) || defined(CONFIG_CNIC_MODULE)
38#define BCM_CNIC 1
Dmitry Kravkov5d1e8592010-07-27 12:31:10 +000039#include "../cnic_if.h"
Vladislav Zolotarov1ac218c2010-04-19 01:14:18 +000040#endif
41
42
43#ifdef BCM_CNIC
44#define BNX2X_MIN_MSIX_VEC_CNT 3
45#define BNX2X_MSIX_VEC_FP_START 2
46#else
47#define BNX2X_MIN_MSIX_VEC_CNT 2
48#define BNX2X_MSIX_VEC_FP_START 1
49#endif
50
Eilon Greenstein01cd4522009-08-12 08:23:08 +000051#include <linux/mdio.h>
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000052#include <linux/pci.h>
Eilon Greenstein359d8b12009-02-12 08:38:25 +000053#include "bnx2x_reg.h"
54#include "bnx2x_fw_defs.h"
55#include "bnx2x_hsi.h"
56#include "bnx2x_link.h"
57
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058/* error/debug prints */
59
Eilon Greenstein34f80b02008-06-23 20:33:01 -070060#define DRV_MODULE_NAME "bnx2x"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020061
62/* for messages that are currently off */
Eilon Greenstein34f80b02008-06-23 20:33:01 -070063#define BNX2X_MSG_OFF 0
64#define BNX2X_MSG_MCP 0x010000 /* was: NETIF_MSG_HW */
65#define BNX2X_MSG_STATS 0x020000 /* was: NETIF_MSG_TIMER */
66#define BNX2X_MSG_NVM 0x040000 /* was: NETIF_MSG_HW */
67#define BNX2X_MSG_DMAE 0x080000 /* was: NETIF_MSG_HW */
Eliezer Tamirf1410642008-02-28 11:51:50 -080068#define BNX2X_MSG_SP 0x100000 /* was: NETIF_MSG_INTR */
69#define BNX2X_MSG_FP 0x200000 /* was: NETIF_MSG_INTR */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020070
Eilon Greenstein34f80b02008-06-23 20:33:01 -070071#define DP_LEVEL KERN_NOTICE /* was: KERN_DEBUG */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020072
73/* regular debug print */
Joe Perches7995c642010-02-17 15:01:52 +000074#define DP(__mask, __fmt, __args...) \
75do { \
76 if (bp->msg_enable & (__mask)) \
77 printk(DP_LEVEL "[%s:%d(%s)]" __fmt, \
78 __func__, __LINE__, \
79 bp->dev ? (bp->dev->name) : "?", \
80 ##__args); \
81} while (0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070082
83/* errors debug print */
Joe Perches7995c642010-02-17 15:01:52 +000084#define BNX2X_DBG_ERR(__fmt, __args...) \
85do { \
86 if (netif_msg_probe(bp)) \
87 pr_err("[%s:%d(%s)]" __fmt, \
88 __func__, __LINE__, \
89 bp->dev ? (bp->dev->name) : "?", \
90 ##__args); \
91} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020092
93/* for errors (never masked) */
Joe Perches7995c642010-02-17 15:01:52 +000094#define BNX2X_ERR(__fmt, __args...) \
95do { \
96 pr_err("[%s:%d(%s)]" __fmt, \
97 __func__, __LINE__, \
98 bp->dev ? (bp->dev->name) : "?", \
99 ##__args); \
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000100 } while (0)
101
102#define BNX2X_ERROR(__fmt, __args...) do { \
103 pr_err("[%s:%d]" __fmt, __func__, __LINE__, ##__args); \
104 } while (0)
105
Eliezer Tamirf1410642008-02-28 11:51:50 -0800106
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200107/* before we have a dev->name use dev_info() */
Joe Perches7995c642010-02-17 15:01:52 +0000108#define BNX2X_DEV_INFO(__fmt, __args...) \
109do { \
110 if (netif_msg_probe(bp)) \
111 dev_info(&bp->pdev->dev, __fmt, ##__args); \
112} while (0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200113
114
115#ifdef BNX2X_STOP_ON_ERROR
116#define bnx2x_panic() do { \
117 bp->panic = 1; \
118 BNX2X_ERR("driver assert\n"); \
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700119 bnx2x_int_disable(bp); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200120 bnx2x_panic_dump(bp); \
121 } while (0)
122#else
123#define bnx2x_panic() do { \
Eilon Greensteine3553b22009-08-12 08:23:31 +0000124 bp->panic = 1; \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200125 BNX2X_ERR("driver assert\n"); \
126 bnx2x_panic_dump(bp); \
127 } while (0)
128#endif
129
130
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700131#define U64_LO(x) (u32)(((u64)(x)) & 0xffffffff)
132#define U64_HI(x) (u32)(((u64)(x)) >> 32)
133#define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700136#define REG_ADDR(bp, offset) (bp->regview + offset)
137
138#define REG_RD(bp, offset) readl(REG_ADDR(bp, offset))
139#define REG_RD8(bp, offset) readb(REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700140
141#define REG_WR(bp, offset, val) writel((u32)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200142#define REG_WR8(bp, offset, val) writeb((u8)val, REG_ADDR(bp, offset))
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700143#define REG_WR16(bp, offset, val) writew((u16)val, REG_ADDR(bp, offset))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200144
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700145#define REG_RD_IND(bp, offset) bnx2x_reg_rd_ind(bp, offset)
146#define REG_WR_IND(bp, offset, val) bnx2x_reg_wr_ind(bp, offset, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200147
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700148#define REG_RD_DMAE(bp, offset, valp, len32) \
149 do { \
150 bnx2x_read_dmae(bp, offset, len32);\
Eilon Greenstein573f2032009-08-12 08:24:14 +0000151 memcpy(valp, bnx2x_sp(bp, wb_data[0]), (len32) * 4); \
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700152 } while (0)
153
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700154#define REG_WR_DMAE(bp, offset, valp, len32) \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200155 do { \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000156 memcpy(bnx2x_sp(bp, wb_data[0]), valp, (len32) * 4); \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data), \
158 offset, len32); \
159 } while (0)
160
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -0800161#define VIRT_WR_DMAE_LEN(bp, data, addr, len32, le32_swap) \
Eilon Greenstein573f2032009-08-12 08:24:14 +0000162 do { \
163 memcpy(GUNZIP_BUF(bp), data, (len32) * 4); \
164 bnx2x_write_big_buf_wb(bp, addr, len32); \
165 } while (0)
166
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700167#define SHMEM_ADDR(bp, field) (bp->common.shmem_base + \
168 offsetof(struct shmem_region, field))
169#define SHMEM_RD(bp, field) REG_RD(bp, SHMEM_ADDR(bp, field))
170#define SHMEM_WR(bp, field, val) REG_WR(bp, SHMEM_ADDR(bp, field), val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200171
Eilon Greenstein2691d512009-08-12 08:22:08 +0000172#define SHMEM2_ADDR(bp, field) (bp->common.shmem2_base + \
173 offsetof(struct shmem2_region, field))
174#define SHMEM2_RD(bp, field) REG_RD(bp, SHMEM2_ADDR(bp, field))
175#define SHMEM2_WR(bp, field, val) REG_WR(bp, SHMEM2_ADDR(bp, field), val)
176
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000177#define MF_CFG_RD(bp, field) SHMEM_RD(bp, mf_cfg.field)
178#define MF_CFG_WR(bp, field, val) SHMEM_WR(bp, mf_cfg.field, val)
179
Eilon Greenstein345b5d52008-08-13 15:58:12 -0700180#define EMAC_RD(bp, reg) REG_RD(bp, emac_base + reg)
Eilon Greenstein3196a882008-08-13 15:58:49 -0700181#define EMAC_WR(bp, reg, val) REG_WR(bp, emac_base + reg, val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200182
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000183#define AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR \
184 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR
185
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700187/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200188
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200189struct sw_rx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700190 struct sk_buff *skb;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000191 DEFINE_DMA_UNMAP_ADDR(mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200192};
193
194struct sw_tx_bd {
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700195 struct sk_buff *skb;
196 u16 first_bd;
Eilon Greensteinca003922009-08-12 22:53:28 -0700197 u8 flags;
198/* Set on the first BD descriptor when there is a split BD */
199#define BNX2X_TSO_SPLIT_BD (1<<0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200200};
201
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700202struct sw_rx_page {
203 struct page *page;
FUJITA Tomonori1a983142010-04-04 01:51:03 +0000204 DEFINE_DMA_UNMAP_ADDR(mapping);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700205};
206
Eilon Greensteinca003922009-08-12 22:53:28 -0700207union db_prod {
208 struct doorbell_set_prod data;
209 u32 raw;
210};
211
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700212
213/* MC hsi */
214#define BCM_PAGE_SHIFT 12
215#define BCM_PAGE_SIZE (1 << BCM_PAGE_SHIFT)
216#define BCM_PAGE_MASK (~(BCM_PAGE_SIZE - 1))
217#define BCM_PAGE_ALIGN(addr) (((addr) + BCM_PAGE_SIZE - 1) & BCM_PAGE_MASK)
218
219#define PAGES_PER_SGE_SHIFT 0
220#define PAGES_PER_SGE (1 << PAGES_PER_SGE_SHIFT)
Eilon Greenstein4f40f2c2009-01-14 21:24:17 -0800221#define SGE_PAGE_SIZE PAGE_SIZE
222#define SGE_PAGE_SHIFT PAGE_SHIFT
Eilon Greenstein5b6402d2009-07-21 05:47:51 +0000223#define SGE_PAGE_ALIGN(addr) PAGE_ALIGN((typeof(PAGE_SIZE))(addr))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700224
225/* SGE ring related macros */
226#define NUM_RX_SGE_PAGES 2
227#define RX_SGE_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_sge))
228#define MAX_RX_SGE_CNT (RX_SGE_CNT - 2)
Eilon Greenstein33471622008-08-13 15:59:08 -0700229/* RX_SGE_CNT is promised to be a power of 2 */
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700230#define RX_SGE_MASK (RX_SGE_CNT - 1)
231#define NUM_RX_SGE (RX_SGE_CNT * NUM_RX_SGE_PAGES)
232#define MAX_RX_SGE (NUM_RX_SGE - 1)
233#define NEXT_SGE_IDX(x) ((((x) & RX_SGE_MASK) == \
234 (MAX_RX_SGE_CNT - 1)) ? (x) + 3 : (x) + 1)
235#define RX_SGE(x) ((x) & MAX_RX_SGE)
236
237/* SGE producer mask related macros */
238/* Number of bits in one sge_mask array element */
239#define RX_SGE_MASK_ELEM_SZ 64
240#define RX_SGE_MASK_ELEM_SHIFT 6
241#define RX_SGE_MASK_ELEM_MASK ((u64)RX_SGE_MASK_ELEM_SZ - 1)
242
243/* Creates a bitmask of all ones in less significant bits.
244 idx - index of the most significant bit in the created mask */
245#define RX_SGE_ONES_MASK(idx) \
246 (((u64)0x1 << (((idx) & RX_SGE_MASK_ELEM_MASK) + 1)) - 1)
247#define RX_SGE_MASK_ELEM_ONE_MASK ((u64)(~0))
248
249/* Number of u64 elements in SGE mask array */
250#define RX_SGE_MASK_LEN ((NUM_RX_SGE_PAGES * RX_SGE_CNT) / \
251 RX_SGE_MASK_ELEM_SZ)
252#define RX_SGE_MASK_LEN_MASK (RX_SGE_MASK_LEN - 1)
253#define NEXT_SGE_MASK_ELEM(el) (((el) + 1) & RX_SGE_MASK_LEN_MASK)
254
255
Eilon Greensteinde832a52009-02-12 08:36:33 +0000256struct bnx2x_eth_q_stats {
257 u32 total_bytes_received_hi;
258 u32 total_bytes_received_lo;
259 u32 total_bytes_transmitted_hi;
260 u32 total_bytes_transmitted_lo;
261 u32 total_unicast_packets_received_hi;
262 u32 total_unicast_packets_received_lo;
263 u32 total_multicast_packets_received_hi;
264 u32 total_multicast_packets_received_lo;
265 u32 total_broadcast_packets_received_hi;
266 u32 total_broadcast_packets_received_lo;
267 u32 total_unicast_packets_transmitted_hi;
268 u32 total_unicast_packets_transmitted_lo;
269 u32 total_multicast_packets_transmitted_hi;
270 u32 total_multicast_packets_transmitted_lo;
271 u32 total_broadcast_packets_transmitted_hi;
272 u32 total_broadcast_packets_transmitted_lo;
273 u32 valid_bytes_received_hi;
274 u32 valid_bytes_received_lo;
275
276 u32 error_bytes_received_hi;
277 u32 error_bytes_received_lo;
278 u32 etherstatsoverrsizepkts_hi;
279 u32 etherstatsoverrsizepkts_lo;
280 u32 no_buff_discard_hi;
281 u32 no_buff_discard_lo;
282
283 u32 driver_xoff;
284 u32 rx_err_discard_pkt;
285 u32 rx_skb_alloc_failed;
286 u32 hw_csum_err;
287};
288
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +0000289#define BNX2X_NUM_Q_STATS 13
Eilon Greensteinde832a52009-02-12 08:36:33 +0000290#define Q_STATS_OFFSET32(stat_name) \
291 (offsetof(struct bnx2x_eth_q_stats, stat_name) / 4)
292
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200293struct bnx2x_fastpath {
294
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700295 struct napi_struct napi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200296 struct host_status_block *status_blk;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700297 dma_addr_t status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200298
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700299 struct sw_tx_bd *tx_buf_ring;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200300
Eilon Greensteinca003922009-08-12 22:53:28 -0700301 union eth_tx_bd_types *tx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700302 dma_addr_t tx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200303
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700304 struct sw_rx_bd *rx_buf_ring; /* BDs mappings ring */
305 struct sw_rx_page *rx_page_ring; /* SGE pages mappings ring */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200306
307 struct eth_rx_bd *rx_desc_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700308 dma_addr_t rx_desc_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200309
310 union eth_rx_cqe *rx_comp_ring;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700311 dma_addr_t rx_comp_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200312
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700313 /* SGE ring */
314 struct eth_rx_sge *rx_sge_ring;
315 dma_addr_t rx_sge_mapping;
316
317 u64 sge_mask[RX_SGE_MASK_LEN];
318
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700319 int state;
320#define BNX2X_FP_STATE_CLOSED 0
321#define BNX2X_FP_STATE_IRQ 0x80000
322#define BNX2X_FP_STATE_OPENING 0x90000
323#define BNX2X_FP_STATE_OPEN 0xa0000
324#define BNX2X_FP_STATE_HALTING 0xb0000
325#define BNX2X_FP_STATE_HALTED 0xc0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200326
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700327 u8 index; /* number in fp array */
328 u8 cl_id; /* eth client id */
329 u8 sb_id; /* status block number in HW */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200330
Eilon Greensteinca003922009-08-12 22:53:28 -0700331 union db_prod tx_db;
332
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700333 u16 tx_pkt_prod;
334 u16 tx_pkt_cons;
335 u16 tx_bd_prod;
336 u16 tx_bd_cons;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000337 __le16 *tx_cons_sb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200338
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000339 __le16 fp_c_idx;
340 __le16 fp_u_idx;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200341
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700342 u16 rx_bd_prod;
343 u16 rx_bd_cons;
344 u16 rx_comp_prod;
345 u16 rx_comp_cons;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700346 u16 rx_sge_prod;
347 /* The last maximal completed SGE */
348 u16 last_max_sge;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000349 __le16 *rx_cons_sb;
350 __le16 *rx_bd_cons_sb;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200351
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000352
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700353 unsigned long tx_pkt,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200354 rx_pkt,
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700355 rx_calls;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +0000356
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700357 /* TPA related */
358 struct sw_rx_bd tpa_pool[ETH_MAX_AGGREGATION_QUEUES_E1H];
359 u8 tpa_state[ETH_MAX_AGGREGATION_QUEUES_E1H];
360#define BNX2X_TPA_START 1
361#define BNX2X_TPA_STOP 2
362 u8 disable_tpa;
363#ifdef BNX2X_STOP_ON_ERROR
364 u64 tpa_queue_used;
365#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200366
Eilon Greensteinde832a52009-02-12 08:36:33 +0000367 struct tstorm_per_client_stats old_tclient;
368 struct ustorm_per_client_stats old_uclient;
369 struct xstorm_per_client_stats old_xclient;
370 struct bnx2x_eth_q_stats eth_q_stats;
371
Eilon Greensteinca003922009-08-12 22:53:28 -0700372 /* The size is calculated using the following:
373 sizeof name field from netdev structure +
374 4 ('-Xx-' string) +
375 4 (for the digits and to make it DWORD aligned) */
376#define FP_NAME_SIZE (sizeof(((struct net_device *)0)->name) + 8)
377 char name[FP_NAME_SIZE];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700378 struct bnx2x *bp; /* parent */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200379};
380
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700381#define bnx2x_fp(bp, nr, var) (bp->fp[nr].var)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700382
383
384/* MC hsi */
385#define MAX_FETCH_BD 13 /* HW max BDs per packet */
386#define RX_COPY_THRESH 92
387
388#define NUM_TX_RINGS 16
Eilon Greensteinca003922009-08-12 22:53:28 -0700389#define TX_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_tx_bd_types))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700390#define MAX_TX_DESC_CNT (TX_DESC_CNT - 1)
391#define NUM_TX_BD (TX_DESC_CNT * NUM_TX_RINGS)
392#define MAX_TX_BD (NUM_TX_BD - 1)
393#define MAX_TX_AVAIL (MAX_TX_DESC_CNT * NUM_TX_RINGS - 2)
394#define NEXT_TX_IDX(x) ((((x) & MAX_TX_DESC_CNT) == \
395 (MAX_TX_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
396#define TX_BD(x) ((x) & MAX_TX_BD)
397#define TX_BD_POFF(x) ((x) & MAX_TX_DESC_CNT)
398
399/* The RX BD ring is special, each bd is 8 bytes but the last one is 16 */
400#define NUM_RX_RINGS 8
401#define RX_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_rx_bd))
402#define MAX_RX_DESC_CNT (RX_DESC_CNT - 2)
403#define RX_DESC_MASK (RX_DESC_CNT - 1)
404#define NUM_RX_BD (RX_DESC_CNT * NUM_RX_RINGS)
405#define MAX_RX_BD (NUM_RX_BD - 1)
406#define MAX_RX_AVAIL (MAX_RX_DESC_CNT * NUM_RX_RINGS - 2)
407#define NEXT_RX_IDX(x) ((((x) & RX_DESC_MASK) == \
408 (MAX_RX_DESC_CNT - 1)) ? (x) + 3 : (x) + 1)
409#define RX_BD(x) ((x) & MAX_RX_BD)
410
411/* As long as CQE is 4 times bigger than BD entry we have to allocate
412 4 times more pages for CQ ring in order to keep it balanced with
413 BD ring */
414#define NUM_RCQ_RINGS (NUM_RX_RINGS * 4)
415#define RCQ_DESC_CNT (BCM_PAGE_SIZE / sizeof(union eth_rx_cqe))
416#define MAX_RCQ_DESC_CNT (RCQ_DESC_CNT - 1)
417#define NUM_RCQ_BD (RCQ_DESC_CNT * NUM_RCQ_RINGS)
418#define MAX_RCQ_BD (NUM_RCQ_BD - 1)
419#define MAX_RCQ_AVAIL (MAX_RCQ_DESC_CNT * NUM_RCQ_RINGS - 2)
420#define NEXT_RCQ_IDX(x) ((((x) & MAX_RCQ_DESC_CNT) == \
421 (MAX_RCQ_DESC_CNT - 1)) ? (x) + 2 : (x) + 1)
422#define RCQ_BD(x) ((x) & MAX_RCQ_BD)
423
424
Eilon Greenstein33471622008-08-13 15:59:08 -0700425/* This is needed for determining of last_max */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700426#define SUB_S16(a, b) (s16)((s16)(a) - (s16)(b))
427
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700428#define __SGE_MASK_SET_BIT(el, bit) \
429 do { \
430 el = ((el) | ((u64)0x1 << (bit))); \
431 } while (0)
432
433#define __SGE_MASK_CLEAR_BIT(el, bit) \
434 do { \
435 el = ((el) & (~((u64)0x1 << (bit)))); \
436 } while (0)
437
438#define SGE_MASK_SET_BIT(fp, idx) \
439 __SGE_MASK_SET_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
440 ((idx) & RX_SGE_MASK_ELEM_MASK))
441
442#define SGE_MASK_CLEAR_BIT(fp, idx) \
443 __SGE_MASK_CLEAR_BIT(fp->sge_mask[(idx) >> RX_SGE_MASK_ELEM_SHIFT], \
444 ((idx) & RX_SGE_MASK_ELEM_MASK))
445
446
447/* used on a CID received from the HW */
448#define SW_CID(x) (le32_to_cpu(x) & \
449 (COMMON_RAMROD_ETH_RX_CQE_CID >> 7))
450#define CQE_CMD(x) (le32_to_cpu(x) >> \
451 COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT)
452
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700453#define BD_UNMAP_ADDR(bd) HILO_U64(le32_to_cpu((bd)->addr_hi), \
454 le32_to_cpu((bd)->addr_lo))
455#define BD_UNMAP_LEN(bd) (le16_to_cpu((bd)->nbytes))
456
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700457
458#define DPM_TRIGER_TYPE 0x40
459#define DOORBELL(bp, cid, val) \
460 do { \
Eilon Greensteinca003922009-08-12 22:53:28 -0700461 writel((u32)(val), bp->doorbells + (BCM_PAGE_SIZE * (cid)) + \
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700462 DPM_TRIGER_TYPE); \
463 } while (0)
464
465
466/* TX CSUM helpers */
467#define SKB_CS_OFF(skb) (offsetof(struct tcphdr, check) - \
468 skb->csum_offset)
469#define SKB_CS(skb) (*(u16 *)(skb_transport_header(skb) + \
470 skb->csum_offset))
471
472#define pbd_tcp_flags(skb) (ntohl(tcp_flag_word(tcp_hdr(skb)))>>16 & 0xff)
473
474#define XMIT_PLAIN 0
475#define XMIT_CSUM_V4 0x1
476#define XMIT_CSUM_V6 0x2
477#define XMIT_CSUM_TCP 0x4
478#define XMIT_GSO_V4 0x8
479#define XMIT_GSO_V6 0x10
480
481#define XMIT_CSUM (XMIT_CSUM_V4 | XMIT_CSUM_V6)
482#define XMIT_GSO (XMIT_GSO_V4 | XMIT_GSO_V6)
483
484
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700485/* stuff added to make the code fit 80Col */
486
487#define CQE_TYPE(cqe_fp_flags) ((cqe_fp_flags) & ETH_FAST_PATH_RX_CQE_TYPE)
488
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700489#define TPA_TYPE_START ETH_FAST_PATH_RX_CQE_START_FLG
490#define TPA_TYPE_END ETH_FAST_PATH_RX_CQE_END_FLG
491#define TPA_TYPE(cqe_fp_flags) ((cqe_fp_flags) & \
492 (TPA_TYPE_START | TPA_TYPE_END))
493
Eilon Greenstein1adcd8b2008-08-13 15:48:29 -0700494#define ETH_RX_ERROR_FALGS ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG
495
496#define BNX2X_IP_CSUM_ERR(cqe) \
497 (!((cqe)->fast_path_cqe.status_flags & \
498 ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG) && \
499 ((cqe)->fast_path_cqe.type_error_flags & \
500 ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG))
501
502#define BNX2X_L4_CSUM_ERR(cqe) \
503 (!((cqe)->fast_path_cqe.status_flags & \
504 ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG) && \
505 ((cqe)->fast_path_cqe.type_error_flags & \
506 ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG))
507
508#define BNX2X_RX_CSUM_OK(cqe) \
509 (!(BNX2X_L4_CSUM_ERR(cqe) || BNX2X_IP_CSUM_ERR(cqe)))
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700510
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000511#define BNX2X_PRS_FLAG_OVERETH_IPV4(flags) \
512 (((le16_to_cpu(flags) & \
513 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL) >> \
514 PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT) \
515 == PRS_FLAG_OVERETH_IPV4)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700516#define BNX2X_RX_SUM_FIX(cqe) \
Eilon Greenstein052a38e2009-02-12 08:37:16 +0000517 BNX2X_PRS_FLAG_OVERETH_IPV4(cqe->fast_path_cqe.pars_flags.flags)
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700518
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200519
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700520#define FP_USB_FUNC_OFF (2 + 2*HC_USTORM_SB_NUM_INDICES)
521#define FP_CSB_FUNC_OFF (2 + 2*HC_CSTORM_SB_NUM_INDICES)
522
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700523#define U_SB_ETH_RX_CQ_INDEX HC_INDEX_U_ETH_RX_CQ_CONS
524#define U_SB_ETH_RX_BD_INDEX HC_INDEX_U_ETH_RX_BD_CONS
525#define C_SB_ETH_TX_CQ_INDEX HC_INDEX_C_ETH_TX_CQ_CONS
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200526
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700527#define BNX2X_RX_SB_INDEX \
528 (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_CQ_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200529
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700530#define BNX2X_RX_SB_BD_INDEX \
531 (&fp->status_blk->u_status_block.index_values[U_SB_ETH_RX_BD_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200532
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700533#define BNX2X_RX_SB_INDEX_NUM \
534 (((U_SB_ETH_RX_CQ_INDEX << \
535 USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT) & \
536 USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER) | \
537 ((U_SB_ETH_RX_BD_INDEX << \
538 USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT) & \
539 USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200540
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700541#define BNX2X_TX_SB_INDEX \
542 (&fp->status_blk->c_status_block.index_values[C_SB_ETH_TX_CQ_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200543
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700544
545/* end of fast path */
546
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700547/* common */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200548
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700549struct bnx2x_common {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200550
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700551 u32 chip_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200552/* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700553#define CHIP_ID(bp) (bp->common.chip_id & 0xfffffff0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200554
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700555#define CHIP_NUM(bp) (bp->common.chip_id >> 16)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700556#define CHIP_NUM_57710 0x164e
557#define CHIP_NUM_57711 0x164f
558#define CHIP_NUM_57711E 0x1650
559#define CHIP_IS_E1(bp) (CHIP_NUM(bp) == CHIP_NUM_57710)
560#define CHIP_IS_57711(bp) (CHIP_NUM(bp) == CHIP_NUM_57711)
561#define CHIP_IS_57711E(bp) (CHIP_NUM(bp) == CHIP_NUM_57711E)
562#define CHIP_IS_E1H(bp) (CHIP_IS_57711(bp) || \
563 CHIP_IS_57711E(bp))
564#define IS_E1H_OFFSET CHIP_IS_E1H(bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200565
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700566#define CHIP_REV(bp) (bp->common.chip_id & 0x0000f000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700567#define CHIP_REV_Ax 0x00000000
568/* assume maximum 5 revisions */
569#define CHIP_REV_IS_SLOW(bp) (CHIP_REV(bp) > 0x00005000)
570/* Emul versions are A=>0xe, B=>0xc, C=>0xa, D=>8, E=>6 */
571#define CHIP_REV_IS_EMUL(bp) ((CHIP_REV_IS_SLOW(bp)) && \
572 !(CHIP_REV(bp) & 0x00001000))
573/* FPGA versions are A=>0xf, B=>0xd, C=>0xb, D=>9, E=>7 */
574#define CHIP_REV_IS_FPGA(bp) ((CHIP_REV_IS_SLOW(bp)) && \
575 (CHIP_REV(bp) & 0x00001000))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200576
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700577#define CHIP_TIME(bp) ((CHIP_REV_IS_EMUL(bp)) ? 2000 : \
578 ((CHIP_REV_IS_FPGA(bp)) ? 200 : 1))
579
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700580#define CHIP_METAL(bp) (bp->common.chip_id & 0x00000ff0)
581#define CHIP_BOND_ID(bp) (bp->common.chip_id & 0x0000000f)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200582
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700583 int flash_size;
584#define NVRAM_1MB_SIZE 0x20000 /* 1M bit in bytes */
585#define NVRAM_TIMEOUT_COUNT 30000
586#define NVRAM_PAGE_SIZE 256
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200587
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700588 u32 shmem_base;
Eilon Greenstein2691d512009-08-12 08:22:08 +0000589 u32 shmem2_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700590
591 u32 hw_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700593 u32 bc_ver;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700594};
595
596
597/* end of common */
598
599/* port */
600
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700601struct nig_stats {
602 u32 brb_discard;
603 u32 brb_packet;
604 u32 brb_truncate;
605 u32 flow_ctrl_discard;
606 u32 flow_ctrl_octets;
607 u32 flow_ctrl_packet;
608 u32 mng_discard;
609 u32 mng_octet_inp;
610 u32 mng_octet_out;
611 u32 mng_packet_inp;
612 u32 mng_packet_out;
613 u32 pbf_octets;
614 u32 pbf_packet;
615 u32 safc_inp;
616 u32 egress_mac_pkt0_lo;
617 u32 egress_mac_pkt0_hi;
618 u32 egress_mac_pkt1_lo;
619 u32 egress_mac_pkt1_hi;
620};
621
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700622struct bnx2x_port {
623 u32 pmf;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200624
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700625 u32 link_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200626
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700627 u32 supported;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200628/* link settings - missing defines */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700629#define SUPPORTED_2500baseX_Full (1 << 15)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200630
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700631 u32 advertising;
632/* link settings - missing defines */
633#define ADVERTISED_2500baseX_Full (1 << 15)
634
635 u32 phy_addr;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700636
637 /* used to synchronize phy accesses */
638 struct mutex phy_mutex;
Eilon Greenstein46c6a672009-02-12 08:36:58 +0000639 int need_hw_lock;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700640
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700641 u32 port_stx;
642
643 struct nig_stats old_nig_stats;
644};
645
646/* end of port */
647
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700648
649enum bnx2x_stats_event {
650 STATS_EVENT_PMF = 0,
651 STATS_EVENT_LINK_UP,
652 STATS_EVENT_UPDATE,
653 STATS_EVENT_STOP,
654 STATS_EVENT_MAX
655};
656
657enum bnx2x_stats_state {
658 STATS_STATE_DISABLED = 0,
659 STATS_STATE_ENABLED,
660 STATS_STATE_MAX
661};
662
663struct bnx2x_eth_stats {
664 u32 total_bytes_received_hi;
665 u32 total_bytes_received_lo;
666 u32 total_bytes_transmitted_hi;
667 u32 total_bytes_transmitted_lo;
668 u32 total_unicast_packets_received_hi;
669 u32 total_unicast_packets_received_lo;
670 u32 total_multicast_packets_received_hi;
671 u32 total_multicast_packets_received_lo;
672 u32 total_broadcast_packets_received_hi;
673 u32 total_broadcast_packets_received_lo;
674 u32 total_unicast_packets_transmitted_hi;
675 u32 total_unicast_packets_transmitted_lo;
676 u32 total_multicast_packets_transmitted_hi;
677 u32 total_multicast_packets_transmitted_lo;
678 u32 total_broadcast_packets_transmitted_hi;
679 u32 total_broadcast_packets_transmitted_lo;
680 u32 valid_bytes_received_hi;
681 u32 valid_bytes_received_lo;
682
683 u32 error_bytes_received_hi;
684 u32 error_bytes_received_lo;
Eilon Greensteinde832a52009-02-12 08:36:33 +0000685 u32 etherstatsoverrsizepkts_hi;
686 u32 etherstatsoverrsizepkts_lo;
687 u32 no_buff_discard_hi;
688 u32 no_buff_discard_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700689
690 u32 rx_stat_ifhcinbadoctets_hi;
691 u32 rx_stat_ifhcinbadoctets_lo;
692 u32 tx_stat_ifhcoutbadoctets_hi;
693 u32 tx_stat_ifhcoutbadoctets_lo;
694 u32 rx_stat_dot3statsfcserrors_hi;
695 u32 rx_stat_dot3statsfcserrors_lo;
696 u32 rx_stat_dot3statsalignmenterrors_hi;
697 u32 rx_stat_dot3statsalignmenterrors_lo;
698 u32 rx_stat_dot3statscarriersenseerrors_hi;
699 u32 rx_stat_dot3statscarriersenseerrors_lo;
700 u32 rx_stat_falsecarriererrors_hi;
701 u32 rx_stat_falsecarriererrors_lo;
702 u32 rx_stat_etherstatsundersizepkts_hi;
703 u32 rx_stat_etherstatsundersizepkts_lo;
704 u32 rx_stat_dot3statsframestoolong_hi;
705 u32 rx_stat_dot3statsframestoolong_lo;
706 u32 rx_stat_etherstatsfragments_hi;
707 u32 rx_stat_etherstatsfragments_lo;
708 u32 rx_stat_etherstatsjabbers_hi;
709 u32 rx_stat_etherstatsjabbers_lo;
710 u32 rx_stat_maccontrolframesreceived_hi;
711 u32 rx_stat_maccontrolframesreceived_lo;
712 u32 rx_stat_bmac_xpf_hi;
713 u32 rx_stat_bmac_xpf_lo;
714 u32 rx_stat_bmac_xcf_hi;
715 u32 rx_stat_bmac_xcf_lo;
716 u32 rx_stat_xoffstateentered_hi;
717 u32 rx_stat_xoffstateentered_lo;
718 u32 rx_stat_xonpauseframesreceived_hi;
719 u32 rx_stat_xonpauseframesreceived_lo;
720 u32 rx_stat_xoffpauseframesreceived_hi;
721 u32 rx_stat_xoffpauseframesreceived_lo;
722 u32 tx_stat_outxonsent_hi;
723 u32 tx_stat_outxonsent_lo;
724 u32 tx_stat_outxoffsent_hi;
725 u32 tx_stat_outxoffsent_lo;
726 u32 tx_stat_flowcontroldone_hi;
727 u32 tx_stat_flowcontroldone_lo;
728 u32 tx_stat_etherstatscollisions_hi;
729 u32 tx_stat_etherstatscollisions_lo;
730 u32 tx_stat_dot3statssinglecollisionframes_hi;
731 u32 tx_stat_dot3statssinglecollisionframes_lo;
732 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
733 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
734 u32 tx_stat_dot3statsdeferredtransmissions_hi;
735 u32 tx_stat_dot3statsdeferredtransmissions_lo;
736 u32 tx_stat_dot3statsexcessivecollisions_hi;
737 u32 tx_stat_dot3statsexcessivecollisions_lo;
738 u32 tx_stat_dot3statslatecollisions_hi;
739 u32 tx_stat_dot3statslatecollisions_lo;
740 u32 tx_stat_etherstatspkts64octets_hi;
741 u32 tx_stat_etherstatspkts64octets_lo;
742 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
743 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
744 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
745 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
746 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
747 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
748 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
749 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
750 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
751 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
752 u32 tx_stat_etherstatspktsover1522octets_hi;
753 u32 tx_stat_etherstatspktsover1522octets_lo;
754 u32 tx_stat_bmac_2047_hi;
755 u32 tx_stat_bmac_2047_lo;
756 u32 tx_stat_bmac_4095_hi;
757 u32 tx_stat_bmac_4095_lo;
758 u32 tx_stat_bmac_9216_hi;
759 u32 tx_stat_bmac_9216_lo;
760 u32 tx_stat_bmac_16383_hi;
761 u32 tx_stat_bmac_16383_lo;
762 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
763 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
764 u32 tx_stat_bmac_ufl_hi;
765 u32 tx_stat_bmac_ufl_lo;
766
Eilon Greensteinde832a52009-02-12 08:36:33 +0000767 u32 pause_frames_received_hi;
768 u32 pause_frames_received_lo;
769 u32 pause_frames_sent_hi;
770 u32 pause_frames_sent_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700771
772 u32 etherstatspkts1024octetsto1522octets_hi;
773 u32 etherstatspkts1024octetsto1522octets_lo;
774 u32 etherstatspktsover1522octets_hi;
775 u32 etherstatspktsover1522octets_lo;
776
Eilon Greensteinde832a52009-02-12 08:36:33 +0000777 u32 brb_drop_hi;
778 u32 brb_drop_lo;
779 u32 brb_truncate_hi;
780 u32 brb_truncate_lo;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700781
782 u32 mac_filter_discard;
783 u32 xxoverflow_discard;
784 u32 brb_truncate_discard;
785 u32 mac_discard;
786
787 u32 driver_xoff;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700788 u32 rx_err_discard_pkt;
789 u32 rx_skb_alloc_failed;
790 u32 hw_csum_err;
Eilon Greensteinde832a52009-02-12 08:36:33 +0000791
792 u32 nig_timer_max;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700793};
794
Vladislav Zolotarovdea7aab2010-04-19 01:14:07 +0000795#define BNX2X_NUM_STATS 43
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700796#define STATS_OFFSET32(stat_name) \
797 (offsetof(struct bnx2x_eth_stats, stat_name) / 4)
798
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700799
Michael Chan37b091b2009-10-10 13:46:55 +0000800#ifdef BCM_CNIC
801#define MAX_CONTEXT 15
802#else
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700803#define MAX_CONTEXT 16
Michael Chan37b091b2009-10-10 13:46:55 +0000804#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700805
806union cdu_context {
807 struct eth_context eth;
808 char pad[1024];
809};
810
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700811#define MAX_DMAE_C 8
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700812
813/* DMA memory not used in fastpath */
814struct bnx2x_slowpath {
815 union cdu_context context[MAX_CONTEXT];
816 struct eth_stats_query fw_stats;
817 struct mac_configuration_cmd mac_config;
818 struct mac_configuration_cmd mcast_config;
819
820 /* used by dmae command executer */
821 struct dmae_command dmae[MAX_DMAE_C];
822
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700823 u32 stats_comp;
824 union mac_stats mac_stats;
825 struct nig_stats nig_stats;
826 struct host_port_stats port_stats;
827 struct host_func_stats func_stats;
Eilon Greenstein6fe49bb2009-08-12 08:23:17 +0000828 struct host_func_stats func_stats_base;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700829
830 u32 wb_comp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700831 u32 wb_data[4];
832};
833
834#define bnx2x_sp(bp, var) (&bp->slowpath->var)
835#define bnx2x_sp_mapping(bp, var) \
836 (bp->slowpath_mapping + offsetof(struct bnx2x_slowpath, var))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200837
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200838
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700839/* attn group wiring */
840#define MAX_DYNAMIC_ATTN_GRPS 8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200841
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700842struct attn_route {
843 u32 sig[4];
844};
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200845
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000846typedef enum {
847 BNX2X_RECOVERY_DONE,
848 BNX2X_RECOVERY_INIT,
849 BNX2X_RECOVERY_WAIT,
850} bnx2x_recovery_state_t;
851
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700852struct bnx2x {
853 /* Fields used in the tx and intr/napi performance paths
854 * are grouped together in the beginning of the structure
855 */
856 struct bnx2x_fastpath fp[MAX_CONTEXT];
857 void __iomem *regview;
858 void __iomem *doorbells;
Michael Chan37b091b2009-10-10 13:46:55 +0000859#ifdef BCM_CNIC
860#define BNX2X_DB_SIZE (18*BCM_PAGE_SIZE)
861#else
Eilon Greensteina5f67a042009-01-14 21:28:13 -0800862#define BNX2X_DB_SIZE (16*BCM_PAGE_SIZE)
Michael Chan37b091b2009-10-10 13:46:55 +0000863#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200864
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700865 struct net_device *dev;
866 struct pci_dev *pdev;
867
868 atomic_t intr_sem;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000869
870 bnx2x_recovery_state_t recovery_state;
871 int is_leader;
Michael Chan37b091b2009-10-10 13:46:55 +0000872#ifdef BCM_CNIC
873 struct msix_entry msix_table[MAX_CONTEXT+2];
874#else
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700875 struct msix_entry msix_table[MAX_CONTEXT+1];
Michael Chan37b091b2009-10-10 13:46:55 +0000876#endif
Eilon Greenstein8badd272009-02-12 08:36:15 +0000877#define INT_MODE_INTx 1
878#define INT_MODE_MSI 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700879
880 int tx_ring_size;
881
882#ifdef BCM_VLAN
883 struct vlan_group *vlgrp;
884#endif
885
886 u32 rx_csum;
Eilon Greenstein437cf2f2008-09-03 14:38:00 -0700887 u32 rx_buf_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700888#define ETH_OVREHEAD (ETH_HLEN + 8) /* 8 for CRC + VLAN */
889#define ETH_MIN_PACKET_SIZE 60
890#define ETH_MAX_PACKET_SIZE 1500
891#define ETH_MAX_JUMBO_PACKET_SIZE 9600
892
Eilon Greenstein0f008462009-02-12 08:36:18 +0000893 /* Max supported alignment is 256 (8 shift) */
894#define BNX2X_RX_ALIGN_SHIFT ((L1_CACHE_SHIFT < 8) ? \
895 L1_CACHE_SHIFT : 8)
896#define BNX2X_RX_ALIGN (1 << BNX2X_RX_ALIGN_SHIFT)
897
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700898 struct host_def_status_block *def_status_blk;
899#define DEF_SB_ID 16
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000900 __le16 def_c_idx;
901 __le16 def_u_idx;
902 __le16 def_x_idx;
903 __le16 def_t_idx;
904 __le16 def_att_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700905 u32 attn_state;
906 struct attn_route attn_group[MAX_DYNAMIC_ATTN_GRPS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700907
908 /* slow path ring */
909 struct eth_spe *spq;
910 dma_addr_t spq_mapping;
911 u16 spq_prod_idx;
912 struct eth_spe *spq_prod_bd;
913 struct eth_spe *spq_last_bd;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000914 __le16 *dsb_sp_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700915 u16 spq_left; /* serialize spq */
916 /* used to synchronize spq accesses */
917 spinlock_t spq_lock;
918
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700919 /* Flags for marking that there is a STAT_QUERY or
920 SET_MAC ramrod pending */
Michael Chane665bfd2009-10-10 13:46:54 +0000921 int stats_pending;
922 int set_mac_pending;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700923
Eilon Greenstein33471622008-08-13 15:59:08 -0700924 /* End of fields used in the performance code paths */
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700925
926 int panic;
Joe Perches7995c642010-02-17 15:01:52 +0000927 int msg_enable;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700928
929 u32 flags;
930#define PCIX_FLAG 1
931#define PCI_32BIT_FLAG 2
Eilon Greenstein1c063282009-02-12 08:36:43 +0000932#define ONE_PORT_FLAG 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700933#define NO_WOL_FLAG 8
934#define USING_DAC_FLAG 0x10
935#define USING_MSIX_FLAG 0x20
Eilon Greenstein8badd272009-02-12 08:36:15 +0000936#define USING_MSI_FLAG 0x40
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -0700937#define TPA_ENABLE_FLAG 0x80
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700938#define NO_MCP_FLAG 0x100
939#define BP_NOMCP(bp) (bp->flags & NO_MCP_FLAG)
Eilon Greenstein0c6671b2009-01-14 21:26:51 -0800940#define HW_VLAN_TX_FLAG 0x400
941#define HW_VLAN_RX_FLAG 0x800
Eilon Greensteinf34d28e2009-10-15 00:18:08 -0700942#define MF_FUNC_DIS 0x1000
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700943
944 int func;
945#define BP_PORT(bp) (bp->func % PORT_MAX)
946#define BP_FUNC(bp) (bp->func)
947#define BP_E1HVN(bp) (bp->func >> 1)
948#define BP_L_ID(bp) (BP_E1HVN(bp) << 2)
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700949
Michael Chan37b091b2009-10-10 13:46:55 +0000950#ifdef BCM_CNIC
951#define BCM_CNIC_CID_START 16
952#define BCM_ISCSI_ETH_CL_ID 17
953#endif
954
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700955 int pm_cap;
956 int pcie_cap;
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000957 int mrrs;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700958
Eilon Greenstein1cf167f2009-01-14 21:22:18 -0800959 struct delayed_work sp_task;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +0000960 struct delayed_work reset_task;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700961 struct timer_list timer;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700962 int current_interval;
963
964 u16 fw_seq;
965 u16 fw_drv_pulse_wr_seq;
966 u32 func_stx;
967
968 struct link_params link_params;
969 struct link_vars link_vars;
Eilon Greenstein01cd4522009-08-12 08:23:08 +0000970 struct mdio_if_info mdio;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700971
972 struct bnx2x_common common;
973 struct bnx2x_port port;
974
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +0000975 struct cmng_struct_per_port cmng;
976 u32 vn_weight_sum;
977
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700978 u32 mf_config;
979 u16 e1hov;
980 u8 e1hmf;
Eilon Greenstein3196a882008-08-13 15:58:49 -0700981#define IS_E1HMF(bp) (bp->e1hmf != 0)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200982
Eliezer Tamirf1410642008-02-28 11:51:50 -0800983 u8 wol;
984
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700985 int rx_ring_size;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200986
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700987 u16 tx_quick_cons_trip_int;
988 u16 tx_quick_cons_trip;
989 u16 tx_ticks_int;
990 u16 tx_ticks;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200991
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700992 u16 rx_quick_cons_trip_int;
993 u16 rx_quick_cons_trip;
994 u16 rx_ticks_int;
995 u16 rx_ticks;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000996/* Maximal coalescing timeout in us */
997#define BNX2X_MAX_COALESCE_TOUT (0xf0*12)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200998
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700999 u32 lin_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001001 int state;
Eilon Greenstein356e2382009-02-12 08:38:32 +00001002#define BNX2X_STATE_CLOSED 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001003#define BNX2X_STATE_OPENING_WAIT4_LOAD 0x1000
1004#define BNX2X_STATE_OPENING_WAIT4_PORT 0x2000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001005#define BNX2X_STATE_OPEN 0x3000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001006#define BNX2X_STATE_CLOSING_WAIT4_HALT 0x4000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001007#define BNX2X_STATE_CLOSING_WAIT4_DELETE 0x5000
1008#define BNX2X_STATE_CLOSING_WAIT4_UNLOAD 0x6000
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001009#define BNX2X_STATE_DIAG 0xe000
1010#define BNX2X_STATE_ERROR 0xf000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001011
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001012 int multi_mode;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001013 int num_queues;
Dmitry Kravkov5d7cd492010-07-27 12:32:19 +00001014 int disable_tpa;
1015 int int_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001016
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001017 u32 rx_mode;
1018#define BNX2X_RX_MODE_NONE 0
1019#define BNX2X_RX_MODE_NORMAL 1
1020#define BNX2X_RX_MODE_ALLMULTI 2
1021#define BNX2X_RX_MODE_PROMISC 3
1022#define BNX2X_MAX_MULTICAST 64
1023#define BNX2X_MAX_EMUL_MULTI 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001024
Michael Chan37b091b2009-10-10 13:46:55 +00001025 u32 rx_mode_cl_mask;
1026
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001027 dma_addr_t def_status_blk_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001028
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001029 struct bnx2x_slowpath *slowpath;
1030 dma_addr_t slowpath_mapping;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001031
Eilon Greensteina18f5122009-08-12 08:23:26 +00001032 int dropless_fc;
1033
Michael Chan37b091b2009-10-10 13:46:55 +00001034#ifdef BCM_CNIC
1035 u32 cnic_flags;
1036#define BNX2X_CNIC_FLAG_MAC_SET 1
1037
1038 void *t1;
1039 dma_addr_t t1_mapping;
1040 void *t2;
1041 dma_addr_t t2_mapping;
1042 void *timers;
1043 dma_addr_t timers_mapping;
1044 void *qm;
1045 dma_addr_t qm_mapping;
1046 struct cnic_ops *cnic_ops;
1047 void *cnic_data;
1048 u32 cnic_tag;
1049 struct cnic_eth_dev cnic_eth_dev;
1050 struct host_status_block *cnic_sb;
1051 dma_addr_t cnic_sb_mapping;
1052#define CNIC_SB_ID(bp) BP_L_ID(bp)
1053 struct eth_spe *cnic_kwq;
1054 struct eth_spe *cnic_kwq_prod;
1055 struct eth_spe *cnic_kwq_cons;
1056 struct eth_spe *cnic_kwq_last;
1057 u16 cnic_kwq_pending;
1058 u16 cnic_spq_pending;
1059 struct mutex cnic_mutex;
1060 u8 iscsi_mac[6];
1061#endif
1062
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001063 int dmae_ready;
1064 /* used to synchronize dmae accesses */
1065 struct mutex dmae_mutex;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001066
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07001067 /* used to protect the FW mail box */
1068 struct mutex fw_mb_mutex;
1069
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001070 /* used to synchronize stats collecting */
1071 int stats_state;
1072 /* used by dmae command loader */
1073 struct dmae_command stats_dmae;
1074 int executer_idx;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001075
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001076 u16 stats_counter;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001077 struct bnx2x_eth_stats eth_stats;
1078
1079 struct z_stream_s *strm;
1080 void *gunzip_buf;
1081 dma_addr_t gunzip_mapping;
1082 int gunzip_outlen;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001083#define FW_BUF_SIZE 0x8000
Eilon Greenstein573f2032009-08-12 08:24:14 +00001084#define GUNZIP_BUF(bp) (bp->gunzip_buf)
1085#define GUNZIP_PHYS(bp) (bp->gunzip_mapping)
1086#define GUNZIP_OUTLEN(bp) (bp->gunzip_outlen)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001087
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001088 struct raw_op *init_ops;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001089 /* Init blocks offsets inside init_ops */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001090 u16 *init_ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001091 /* Data blob - has 32 bit granularity */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001092 u32 *init_data;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07001093 /* Zipped PRAM blobs - raw data */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001094 const u8 *tsem_int_table_data;
1095 const u8 *tsem_pram_data;
1096 const u8 *usem_int_table_data;
1097 const u8 *usem_pram_data;
1098 const u8 *xsem_int_table_data;
1099 const u8 *xsem_pram_data;
1100 const u8 *csem_int_table_data;
1101 const u8 *csem_pram_data;
Eilon Greenstein573f2032009-08-12 08:24:14 +00001102#define INIT_OPS(bp) (bp->init_ops)
1103#define INIT_OPS_OFFSETS(bp) (bp->init_ops_offsets)
1104#define INIT_DATA(bp) (bp->init_data)
1105#define INIT_TSEM_INT_TABLE_DATA(bp) (bp->tsem_int_table_data)
1106#define INIT_TSEM_PRAM_DATA(bp) (bp->tsem_pram_data)
1107#define INIT_USEM_INT_TABLE_DATA(bp) (bp->usem_int_table_data)
1108#define INIT_USEM_PRAM_DATA(bp) (bp->usem_pram_data)
1109#define INIT_XSEM_INT_TABLE_DATA(bp) (bp->xsem_int_table_data)
1110#define INIT_XSEM_PRAM_DATA(bp) (bp->xsem_pram_data)
1111#define INIT_CSEM_INT_TABLE_DATA(bp) (bp->csem_int_table_data)
1112#define INIT_CSEM_PRAM_DATA(bp) (bp->csem_pram_data)
1113
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001114 char fw_ver[32];
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001115 const struct firmware *firmware;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001116};
1117
1118
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001119#define BNX2X_MAX_QUEUES(bp) (IS_E1HMF(bp) ? (MAX_CONTEXT/E1HVN_MAX) \
1120 : MAX_CONTEXT)
1121#define BNX2X_NUM_QUEUES(bp) (bp->num_queues)
1122#define is_multi(bp) (BNX2X_NUM_QUEUES(bp) > 1)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001123
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001124#define for_each_queue(bp, var) \
1125 for (var = 0; var < BNX2X_NUM_QUEUES(bp); var++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001126#define for_each_nondefault_queue(bp, var) \
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001127 for (var = 1; var < BNX2X_NUM_QUEUES(bp); var++)
Eilon Greenstein3196a882008-08-13 15:58:49 -07001128
1129
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001130void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32);
1131void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
1132 u32 len32);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001133int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port);
Eilon Greenstein17de50b2008-08-13 15:56:59 -07001134int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001135int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port);
Eilon Greenstein4d295db2009-07-21 05:47:47 +00001136u32 bnx2x_fw_command(struct bnx2x *bp, u32 command);
Eilon Greenstein573f2032009-08-12 08:24:14 +00001137void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val);
1138void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
1139 u32 addr, u32 len);
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001140void bnx2x_calc_fc_adv(struct bnx2x *bp);
1141int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
1142 u32 data_hi, u32 data_lo, int common);
1143void bnx2x_update_coalesce(struct bnx2x *bp);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001144
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001145static inline u32 reg_poll(struct bnx2x *bp, u32 reg, u32 expected, int ms,
1146 int wait)
1147{
1148 u32 val;
1149
1150 do {
1151 val = REG_RD(bp, reg);
1152 if (val == expected)
1153 break;
1154 ms -= wait;
1155 msleep(wait);
1156
1157 } while (ms > 0);
1158
1159 return val;
1160}
1161
1162
1163/* load/unload mode */
1164#define LOAD_NORMAL 0
1165#define LOAD_OPEN 1
1166#define LOAD_DIAG 2
1167#define UNLOAD_NORMAL 0
1168#define UNLOAD_CLOSE 1
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001169#define UNLOAD_RECOVERY 2
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001170
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001171
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001172/* DMAE command defines */
1173#define DMAE_CMD_SRC_PCI 0
1174#define DMAE_CMD_SRC_GRC DMAE_COMMAND_SRC
1175
1176#define DMAE_CMD_DST_PCI (1 << DMAE_COMMAND_DST_SHIFT)
1177#define DMAE_CMD_DST_GRC (2 << DMAE_COMMAND_DST_SHIFT)
1178
1179#define DMAE_CMD_C_DST_PCI 0
1180#define DMAE_CMD_C_DST_GRC (1 << DMAE_COMMAND_C_DST_SHIFT)
1181
1182#define DMAE_CMD_C_ENABLE DMAE_COMMAND_C_TYPE_ENABLE
1183
1184#define DMAE_CMD_ENDIANITY_NO_SWAP (0 << DMAE_COMMAND_ENDIANITY_SHIFT)
1185#define DMAE_CMD_ENDIANITY_B_SWAP (1 << DMAE_COMMAND_ENDIANITY_SHIFT)
1186#define DMAE_CMD_ENDIANITY_DW_SWAP (2 << DMAE_COMMAND_ENDIANITY_SHIFT)
1187#define DMAE_CMD_ENDIANITY_B_DW_SWAP (3 << DMAE_COMMAND_ENDIANITY_SHIFT)
1188
1189#define DMAE_CMD_PORT_0 0
1190#define DMAE_CMD_PORT_1 DMAE_COMMAND_PORT
1191
1192#define DMAE_CMD_SRC_RESET DMAE_COMMAND_SRC_RESET
1193#define DMAE_CMD_DST_RESET DMAE_COMMAND_DST_RESET
1194#define DMAE_CMD_E1HVN_SHIFT DMAE_COMMAND_E1HVN_SHIFT
1195
1196#define DMAE_LEN32_RD_MAX 0x80
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +00001197#define DMAE_LEN32_WR_MAX(bp) (CHIP_IS_E1(bp) ? 0x400 : 0x2000)
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001198
1199#define DMAE_COMP_VAL 0xe0d0d0ae
1200
1201#define MAX_DMAE_C_PER_PORT 8
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001202#define INIT_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001203 BP_E1HVN(bp))
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001204#define PMF_DMAE_C(bp) (BP_PORT(bp) * MAX_DMAE_C_PER_PORT + \
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001205 E1HVN_MAX)
1206
1207
Eliezer Tamir25047952008-02-28 11:50:16 -08001208/* PCIE link and speed */
1209#define PCICFG_LINK_WIDTH 0x1f00000
1210#define PCICFG_LINK_WIDTH_SHIFT 20
1211#define PCICFG_LINK_SPEED 0xf0000
1212#define PCICFG_LINK_SPEED_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001213
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001214
Eilon Greensteind3d4f492009-02-12 08:36:27 +00001215#define BNX2X_NUM_TESTS 7
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001216
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00001217#define BNX2X_PHY_LOOPBACK 0
1218#define BNX2X_MAC_LOOPBACK 1
1219#define BNX2X_PHY_LOOPBACK_FAILED 1
1220#define BNX2X_MAC_LOOPBACK_FAILED 2
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07001221#define BNX2X_LOOPBACK_FAILED (BNX2X_MAC_LOOPBACK_FAILED | \
1222 BNX2X_PHY_LOOPBACK_FAILED)
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001223
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001224
1225#define STROM_ASSERT_ARRAY_SIZE 50
1226
Eliezer Tamir96fc1782008-02-28 11:57:55 -08001227
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001228/* must be used on a CID before placing it on a HW ring */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001229#define HW_CID(bp, x) ((BP_PORT(bp) << 23) | \
1230 (BP_E1HVN(bp) << 17) | (x))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001231
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001232#define SP_DESC_CNT (BCM_PAGE_SIZE / sizeof(struct eth_spe))
1233#define MAX_SP_DESC_CNT (SP_DESC_CNT - 1)
1234
1235
Eilon Greenstein7d323bf2009-11-09 06:09:35 +00001236#define BNX2X_BTR 1
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001237#define MAX_SPQ_PENDING 8
1238
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001239
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001240/* CMNG constants
1241 derived from lab experiments, and not from system spec calculations !!! */
1242#define DEF_MIN_RATE 100
1243/* resolution of the rate shaping timer - 100 usec */
1244#define RS_PERIODIC_TIMEOUT_USEC 100
1245/* resolution of fairness algorithm in usecs -
Eilon Greenstein33471622008-08-13 15:59:08 -07001246 coefficient for calculating the actual t fair */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001247#define T_FAIR_COEF 10000000
1248/* number of bytes in single QM arbitration cycle -
Eilon Greenstein33471622008-08-13 15:59:08 -07001249 coefficient for calculating the fairness timer */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001250#define QM_ARB_BYTES 40000
1251#define FAIR_MEM 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001252
1253
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001254#define ATTN_NIG_FOR_FUNC (1L << 8)
1255#define ATTN_SW_TIMER_4_FUNC (1L << 9)
1256#define GPIO_2_FUNC (1L << 10)
1257#define GPIO_3_FUNC (1L << 11)
1258#define GPIO_4_FUNC (1L << 12)
1259#define ATTN_GENERAL_ATTN_1 (1L << 13)
1260#define ATTN_GENERAL_ATTN_2 (1L << 14)
1261#define ATTN_GENERAL_ATTN_3 (1L << 15)
1262#define ATTN_GENERAL_ATTN_4 (1L << 13)
1263#define ATTN_GENERAL_ATTN_5 (1L << 14)
1264#define ATTN_GENERAL_ATTN_6 (1L << 15)
1265
1266#define ATTN_HARD_WIRED_MASK 0xff00
1267#define ATTENTION_ID 4
1268
1269
1270/* stuff added to make the code fit 80Col */
1271
1272#define BNX2X_PMF_LINK_ASSERT \
1273 GENERAL_ATTEN_OFFSET(LINK_SYNC_ATTENTION_BIT_FUNC_0 + BP_FUNC(bp))
1274
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001275#define BNX2X_MC_ASSERT_BITS \
1276 (GENERAL_ATTEN_OFFSET(TSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1277 GENERAL_ATTEN_OFFSET(USTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1278 GENERAL_ATTEN_OFFSET(CSTORM_FATAL_ASSERT_ATTENTION_BIT) | \
1279 GENERAL_ATTEN_OFFSET(XSTORM_FATAL_ASSERT_ATTENTION_BIT))
1280
1281#define BNX2X_MCP_ASSERT \
1282 GENERAL_ATTEN_OFFSET(MCP_FATAL_ASSERT_ATTENTION_BIT)
1283
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001284#define BNX2X_GRC_TIMEOUT GENERAL_ATTEN_OFFSET(LATCHED_ATTN_TIMEOUT_GRC)
1285#define BNX2X_GRC_RSV (GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCR) | \
1286 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCT) | \
1287 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCN) | \
1288 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCU) | \
1289 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RBCP) | \
1290 GENERAL_ATTEN_OFFSET(LATCHED_ATTN_RSVD_GRC))
1291
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292#define HW_INTERRUT_ASSERT_SET_0 \
1293 (AEU_INPUTS_ATTN_BITS_TSDM_HW_INTERRUPT | \
1294 AEU_INPUTS_ATTN_BITS_TCM_HW_INTERRUPT | \
1295 AEU_INPUTS_ATTN_BITS_TSEMI_HW_INTERRUPT | \
1296 AEU_INPUTS_ATTN_BITS_PBF_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001297#define HW_PRTY_ASSERT_SET_0 (AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001298 AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR | \
1299 AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR | \
1300 AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR |\
1301 AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR)
1302#define HW_INTERRUT_ASSERT_SET_1 \
1303 (AEU_INPUTS_ATTN_BITS_QM_HW_INTERRUPT | \
1304 AEU_INPUTS_ATTN_BITS_TIMERS_HW_INTERRUPT | \
1305 AEU_INPUTS_ATTN_BITS_XSDM_HW_INTERRUPT | \
1306 AEU_INPUTS_ATTN_BITS_XCM_HW_INTERRUPT | \
1307 AEU_INPUTS_ATTN_BITS_XSEMI_HW_INTERRUPT | \
1308 AEU_INPUTS_ATTN_BITS_USDM_HW_INTERRUPT | \
1309 AEU_INPUTS_ATTN_BITS_UCM_HW_INTERRUPT | \
1310 AEU_INPUTS_ATTN_BITS_USEMI_HW_INTERRUPT | \
1311 AEU_INPUTS_ATTN_BITS_UPB_HW_INTERRUPT | \
1312 AEU_INPUTS_ATTN_BITS_CSDM_HW_INTERRUPT | \
1313 AEU_INPUTS_ATTN_BITS_CCM_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001314#define HW_PRTY_ASSERT_SET_1 (AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001315 AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR | \
1316 AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR | \
1317 AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR | \
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00001318 AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR |\
1319 AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR |\
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001320 AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR | \
1321 AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR | \
1322 AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR | \
1323 AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR | \
1324 AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR)
1325#define HW_INTERRUT_ASSERT_SET_2 \
1326 (AEU_INPUTS_ATTN_BITS_CSEMI_HW_INTERRUPT | \
1327 AEU_INPUTS_ATTN_BITS_CDU_HW_INTERRUPT | \
1328 AEU_INPUTS_ATTN_BITS_DMAE_HW_INTERRUPT | \
1329 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_HW_INTERRUPT |\
1330 AEU_INPUTS_ATTN_BITS_MISC_HW_INTERRUPT)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001331#define HW_PRTY_ASSERT_SET_2 (AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR | \
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001332 AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR | \
1333 AEU_INPUTS_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR |\
1334 AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR | \
1335 AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR | \
1336 AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR | \
1337 AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR)
1338
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001339#define HW_PRTY_ASSERT_SET_3 (AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY | \
1340 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY | \
1341 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY | \
1342 AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001343
Tom Herbertc68ed252010-04-23 00:10:52 -07001344#define RSS_FLAGS(bp) \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001345 (TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY | \
1346 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY | \
1347 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY | \
1348 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY | \
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001349 (bp->multi_mode << \
1350 TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001351#define MULTI_MASK 0x7f
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001352
1353
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001354#define DEF_USB_FUNC_OFF (2 + 2*HC_USTORM_DEF_SB_NUM_INDICES)
1355#define DEF_CSB_FUNC_OFF (2 + 2*HC_CSTORM_DEF_SB_NUM_INDICES)
1356#define DEF_XSB_FUNC_OFF (2 + 2*HC_XSTORM_DEF_SB_NUM_INDICES)
1357#define DEF_TSB_FUNC_OFF (2 + 2*HC_TSTORM_DEF_SB_NUM_INDICES)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001358
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001359#define C_DEF_SB_SP_INDEX HC_INDEX_DEF_C_ETH_SLOW_PATH
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001360
1361#define BNX2X_SP_DSB_INDEX \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001362(&bp->def_status_blk->c_def_status_block.index_values[C_DEF_SB_SP_INDEX])
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001363
1364
1365#define CAM_IS_INVALID(x) \
1366(x.target_table_entry.flags == TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
1367
1368#define CAM_INVALIDATE(x) \
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001369 (x.target_table_entry.flags = TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001370
1371
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001372/* Number of u32 elements in MC hash array */
1373#define MC_HASH_SIZE 8
1374#define MC_HASH_OFFSET(bp, i) (BAR_TSTRORM_INTMEM + \
1375 TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(BP_FUNC(bp)) + i*4)
1376
1377
1378#ifndef PXP2_REG_PXP2_INT_STS
1379#define PXP2_REG_PXP2_INT_STS PXP2_REG_PXP2_INT_STS_0
1380#endif
1381
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +00001382#define BNX2X_VPD_LEN 128
1383#define VENDOR_ID_LEN 4
1384
Dmitry Kravkovb0efbb92010-07-27 12:33:43 +00001385#ifdef BNX2X_MAIN
1386#define BNX2X_EXTERN
1387#else
1388#define BNX2X_EXTERN extern
1389#endif
1390
1391BNX2X_EXTERN int load_count[3]; /* 0-common, 1-port0, 2-port1 */
1392
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001393/* MISC_REG_RESET_REG - this is here for the hsi to work don't touch */
1394
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +00001395extern void bnx2x_set_ethtool_ops(struct net_device *netdev);
1396
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001397#endif /* bnx2x.h */