blob: f494bc333f52659421c38e8b8405a6c416473423 [file] [log] [blame]
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001/* bnx2x_hsi.h: Broadcom Everest network driver.
2 *
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08003 * Copyright (c) 2007-2010 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 */
9
Michael Chane2513062009-10-10 13:46:58 +000010struct license_key {
11 u32 reserved[6];
12
13#if defined(__BIG_ENDIAN)
14 u16 max_iscsi_init_conn;
15 u16 max_iscsi_trgt_conn;
16#elif defined(__LITTLE_ENDIAN)
17 u16 max_iscsi_trgt_conn;
18 u16 max_iscsi_init_conn;
19#endif
20
21 u32 reserved_a[6];
22};
23
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020024
Eliezer Tamirf1410642008-02-28 11:51:50 -080025#define PORT_0 0
26#define PORT_1 1
27#define PORT_MAX 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028
29/****************************************************************************
30 * Shared HW configuration *
31 ****************************************************************************/
32struct shared_hw_cfg { /* NVRAM Offset */
33 /* Up to 16 bytes of NULL-terminated string */
34 u8 part_num[16]; /* 0x104 */
35
36 u32 config; /* 0x114 */
37#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK 0x00000001
38#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT 0
39#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V 0x00000000
40#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V 0x00000001
41#define SHARED_HW_CFG_MCP_RST_ON_CORE_RST_EN 0x00000002
42
43#define SHARED_HW_CFG_PORT_SWAP 0x00000004
44
45#define SHARED_HW_CFG_BEACON_WOL_EN 0x00000008
46
47#define SHARED_HW_CFG_MFW_SELECT_MASK 0x00000700
48#define SHARED_HW_CFG_MFW_SELECT_SHIFT 8
49 /* Whatever MFW found in NVM
50 (if multiple found, priority order is: NC-SI, UMP, IPMI) */
51#define SHARED_HW_CFG_MFW_SELECT_DEFAULT 0x00000000
52#define SHARED_HW_CFG_MFW_SELECT_NC_SI 0x00000100
53#define SHARED_HW_CFG_MFW_SELECT_UMP 0x00000200
54#define SHARED_HW_CFG_MFW_SELECT_IPMI 0x00000300
55 /* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
56 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
57#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI 0x00000400
58 /* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
59 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
60#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI 0x00000500
61 /* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
62 (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
63#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP 0x00000600
64
65#define SHARED_HW_CFG_LED_MODE_MASK 0x000f0000
66#define SHARED_HW_CFG_LED_MODE_SHIFT 16
67#define SHARED_HW_CFG_LED_MAC1 0x00000000
68#define SHARED_HW_CFG_LED_PHY1 0x00010000
69#define SHARED_HW_CFG_LED_PHY2 0x00020000
70#define SHARED_HW_CFG_LED_PHY3 0x00030000
71#define SHARED_HW_CFG_LED_MAC2 0x00040000
72#define SHARED_HW_CFG_LED_PHY4 0x00050000
73#define SHARED_HW_CFG_LED_PHY5 0x00060000
74#define SHARED_HW_CFG_LED_PHY6 0x00070000
75#define SHARED_HW_CFG_LED_MAC3 0x00080000
76#define SHARED_HW_CFG_LED_PHY7 0x00090000
77#define SHARED_HW_CFG_LED_PHY9 0x000a0000
78#define SHARED_HW_CFG_LED_PHY11 0x000b0000
79#define SHARED_HW_CFG_LED_MAC4 0x000c0000
80#define SHARED_HW_CFG_LED_PHY8 0x000d0000
81
82#define SHARED_HW_CFG_AN_ENABLE_MASK 0x3f000000
83#define SHARED_HW_CFG_AN_ENABLE_SHIFT 24
84#define SHARED_HW_CFG_AN_ENABLE_CL37 0x01000000
85#define SHARED_HW_CFG_AN_ENABLE_CL73 0x02000000
86#define SHARED_HW_CFG_AN_ENABLE_BAM 0x04000000
87#define SHARED_HW_CFG_AN_ENABLE_PARALLEL_DETECTION 0x08000000
88#define SHARED_HW_CFG_AN_EN_SGMII_FIBER_AUTO_DETECT 0x10000000
89#define SHARED_HW_CFG_AN_ENABLE_REMOTE_PHY 0x20000000
90
91 u32 config2; /* 0x118 */
92 /* one time auto detect grace period (in sec) */
93#define SHARED_HW_CFG_GRACE_PERIOD_MASK 0x000000ff
94#define SHARED_HW_CFG_GRACE_PERIOD_SHIFT 0
95
96#define SHARED_HW_CFG_PCIE_GEN2_ENABLED 0x00000100
97
98 /* The default value for the core clock is 250MHz and it is
99 achieved by setting the clock change to 4 */
100#define SHARED_HW_CFG_CLOCK_CHANGE_MASK 0x00000e00
101#define SHARED_HW_CFG_CLOCK_CHANGE_SHIFT 9
102
103#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ 0x00000000
104#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ 0x00001000
105
Eliezer Tamirf1410642008-02-28 11:51:50 -0800106#define SHARED_HW_CFG_HIDE_PORT1 0x00002000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200107
Eilon Greensteinfd4ef402009-07-21 05:47:27 +0000108 /* The fan failure mechanism is usually related to the PHY type
109 since the power consumption of the board is determined by the PHY.
110 Currently, fan is required for most designs with SFX7101, BCM8727
111 and BCM8481. If a fan is not required for a board which uses one
112 of those PHYs, this field should be set to "Disabled". If a fan is
113 required for a different PHY type, this option should be set to
114 "Enabled".
115 The fan failure indication is expected on
116 SPIO5 */
117#define SHARED_HW_CFG_FAN_FAILURE_MASK 0x00180000
118#define SHARED_HW_CFG_FAN_FAILURE_SHIFT 19
119#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE 0x00000000
120#define SHARED_HW_CFG_FAN_FAILURE_DISABLED 0x00080000
121#define SHARED_HW_CFG_FAN_FAILURE_ENABLED 0x00100000
122
Yaniv Rosnere10bc842010-09-07 11:40:50 +0000123 /* Set the MDC/MDIO access for the first external phy */
124#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK 0x1C000000
125#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT 26
126#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE 0x00000000
127#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0 0x04000000
128#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1 0x08000000
129#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH 0x0c000000
130#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED 0x10000000
131
132 /* Set the MDC/MDIO access for the second external phy */
133#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK 0xE0000000
134#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT 29
135#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE 0x00000000
136#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0 0x20000000
137#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1 0x40000000
138#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH 0x60000000
139#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED 0x80000000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200140 u32 power_dissipated; /* 0x11c */
141#define SHARED_HW_CFG_POWER_DIS_CMN_MASK 0xff000000
142#define SHARED_HW_CFG_POWER_DIS_CMN_SHIFT 24
143
144#define SHARED_HW_CFG_POWER_MGNT_SCALE_MASK 0x00ff0000
145#define SHARED_HW_CFG_POWER_MGNT_SCALE_SHIFT 16
146#define SHARED_HW_CFG_POWER_MGNT_UNKNOWN_SCALE 0x00000000
147#define SHARED_HW_CFG_POWER_MGNT_DOT_1_WATT 0x00010000
148#define SHARED_HW_CFG_POWER_MGNT_DOT_01_WATT 0x00020000
149#define SHARED_HW_CFG_POWER_MGNT_DOT_001_WATT 0x00030000
150
151 u32 ump_nc_si_config; /* 0x120 */
152#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK 0x00000003
153#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT 0
154#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC 0x00000000
155#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY 0x00000001
156#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII 0x00000000
157#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII 0x00000002
158
159#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_MASK 0x00000f00
160#define SHARED_HW_CFG_UMP_NC_SI_NUM_DEVS_SHIFT 8
161
162#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_MASK 0x00ff0000
163#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_SHIFT 16
164#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_NONE 0x00000000
165#define SHARED_HW_CFG_UMP_NC_SI_EXT_PHY_TYPE_BCM5221 0x00010000
166
167 u32 board; /* 0x124 */
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000168#define SHARED_HW_CFG_BOARD_REV_MASK 0x00FF0000
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200169#define SHARED_HW_CFG_BOARD_REV_SHIFT 16
170
Eilon Greenstein35b19ba2009-02-12 08:36:47 +0000171#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK 0x0F000000
172#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT 24
173
174#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK 0xF0000000
175#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT 28
176
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200177 u32 reserved; /* 0x128 */
178
179};
180
Eliezer Tamirf1410642008-02-28 11:51:50 -0800181
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200182/****************************************************************************
183 * Port HW configuration *
184 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800185struct port_hw_cfg { /* port 0: 0x12c port 1: 0x2bc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200186
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200187 u32 pci_id;
188#define PORT_HW_CFG_PCI_VENDOR_ID_MASK 0xffff0000
189#define PORT_HW_CFG_PCI_DEVICE_ID_MASK 0x0000ffff
190
191 u32 pci_sub_id;
192#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK 0xffff0000
193#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK 0x0000ffff
194
195 u32 power_dissipated;
196#define PORT_HW_CFG_POWER_DIS_D3_MASK 0xff000000
197#define PORT_HW_CFG_POWER_DIS_D3_SHIFT 24
198#define PORT_HW_CFG_POWER_DIS_D2_MASK 0x00ff0000
199#define PORT_HW_CFG_POWER_DIS_D2_SHIFT 16
200#define PORT_HW_CFG_POWER_DIS_D1_MASK 0x0000ff00
201#define PORT_HW_CFG_POWER_DIS_D1_SHIFT 8
202#define PORT_HW_CFG_POWER_DIS_D0_MASK 0x000000ff
203#define PORT_HW_CFG_POWER_DIS_D0_SHIFT 0
204
205 u32 power_consumed;
206#define PORT_HW_CFG_POWER_CONS_D3_MASK 0xff000000
207#define PORT_HW_CFG_POWER_CONS_D3_SHIFT 24
208#define PORT_HW_CFG_POWER_CONS_D2_MASK 0x00ff0000
209#define PORT_HW_CFG_POWER_CONS_D2_SHIFT 16
210#define PORT_HW_CFG_POWER_CONS_D1_MASK 0x0000ff00
211#define PORT_HW_CFG_POWER_CONS_D1_SHIFT 8
212#define PORT_HW_CFG_POWER_CONS_D0_MASK 0x000000ff
213#define PORT_HW_CFG_POWER_CONS_D0_SHIFT 0
214
215 u32 mac_upper;
216#define PORT_HW_CFG_UPPERMAC_MASK 0x0000ffff
217#define PORT_HW_CFG_UPPERMAC_SHIFT 0
218 u32 mac_lower;
219
220 u32 iscsi_mac_upper; /* Upper 16 bits are always zeroes */
221 u32 iscsi_mac_lower;
222
223 u32 rdma_mac_upper; /* Upper 16 bits are always zeroes */
224 u32 rdma_mac_lower;
225
226 u32 serdes_config;
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000227#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
228#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200229
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000230#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK 0xFFFF0000
231#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT 16
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200232
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200233
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000234 u32 Reserved0[16]; /* 0x158 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200235
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000236 /* for external PHY, or forced mode or during AN */
237 u16 xgxs_config_rx[4]; /* 0x198 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200238
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000239 u16 xgxs_config_tx[4]; /* 0x1A0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200240
Eilon Greensteinc2c8b032009-02-12 08:37:14 +0000241 u32 Reserved1[64]; /* 0x1A8 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200242
243 u32 lane_config;
244#define PORT_HW_CFG_LANE_SWAP_CFG_MASK 0x0000ffff
245#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT 0
246#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK 0x000000ff
247#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT 0
248#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK 0x0000ff00
249#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT 8
250#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK 0x0000c000
251#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT 14
252 /* AN and forced */
253#define PORT_HW_CFG_LANE_SWAP_CFG_01230123 0x00001b1b
254 /* forced only */
255#define PORT_HW_CFG_LANE_SWAP_CFG_01233210 0x00001be4
256 /* forced only */
257#define PORT_HW_CFG_LANE_SWAP_CFG_31203120 0x0000d8d8
258 /* forced only */
259#define PORT_HW_CFG_LANE_SWAP_CFG_32103210 0x0000e4e4
260
261 u32 external_phy_config;
262#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK 0xff000000
263#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT 24
264#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT 0x00000000
265#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482 0x01000000
266#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN 0xff000000
267
268#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK 0x00ff0000
269#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT 16
270
271#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK 0x0000ff00
272#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT 8
273#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT 0x00000000
274#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071 0x00000100
275#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072 0x00000200
276#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073 0x00000300
277#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705 0x00000400
278#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706 0x00000500
Eilon Greenstein589abe32009-02-12 08:36:55 +0000279#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726 0x00000600
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200280#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481 0x00000700
Eliezer Tamirf1410642008-02-28 11:51:50 -0800281#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101 0x00000800
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000282#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727 0x00000900
283#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC 0x00000a00
Yaniv Rosner4f60dab2009-11-05 19:18:23 +0200284#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823 0x00000b00
Eliezer Tamirf1410642008-02-28 11:51:50 -0800285#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE 0x0000fd00
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200286#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN 0x0000ff00
287
288#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK 0x000000ff
289#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT 0
290
291 u32 speed_capability_mask;
292#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK 0xffff0000
293#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT 16
294#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL 0x00010000
295#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF 0x00020000
296#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF 0x00040000
297#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL 0x00080000
298#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G 0x00100000
299#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G 0x00200000
300#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G 0x00400000
301#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12G 0x00800000
302#define PORT_HW_CFG_SPEED_CAPABILITY_D0_12_5G 0x01000000
303#define PORT_HW_CFG_SPEED_CAPABILITY_D0_13G 0x02000000
304#define PORT_HW_CFG_SPEED_CAPABILITY_D0_15G 0x04000000
305#define PORT_HW_CFG_SPEED_CAPABILITY_D0_16G 0x08000000
306#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED 0xf0000000
307
308#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK 0x0000ffff
309#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT 0
310#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL 0x00000001
311#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF 0x00000002
312#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF 0x00000004
313#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL 0x00000008
314#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G 0x00000010
315#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G 0x00000020
316#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G 0x00000040
317#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12G 0x00000080
318#define PORT_HW_CFG_SPEED_CAPABILITY_D3_12_5G 0x00000100
319#define PORT_HW_CFG_SPEED_CAPABILITY_D3_13G 0x00000200
320#define PORT_HW_CFG_SPEED_CAPABILITY_D3_15G 0x00000400
321#define PORT_HW_CFG_SPEED_CAPABILITY_D3_16G 0x00000800
322#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED 0x0000f000
323
324 u32 reserved[2];
325
326};
327
Eliezer Tamirf1410642008-02-28 11:51:50 -0800328
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200329/****************************************************************************
330 * Shared Feature configuration *
331 ****************************************************************************/
332struct shared_feat_cfg { /* NVRAM Offset */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800333
334 u32 config; /* 0x450 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200335#define SHARED_FEATURE_BMC_ECHO_MODE_EN 0x00000001
Eilon Greenstein589abe32009-02-12 08:36:55 +0000336
337 /* Use the values from options 47 and 48 instead of the HW default
338 values */
339#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED 0x00000000
340#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED 0x00000002
341
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700342#define SHARED_FEATURE_MF_MODE_DISABLED 0x00000100
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200343
344};
345
346
347/****************************************************************************
348 * Port Feature configuration *
349 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800350struct port_feat_cfg { /* port 0: 0x454 port 1: 0x4c8 */
351
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200352 u32 config;
353#define PORT_FEATURE_BAR1_SIZE_MASK 0x0000000f
354#define PORT_FEATURE_BAR1_SIZE_SHIFT 0
355#define PORT_FEATURE_BAR1_SIZE_DISABLED 0x00000000
356#define PORT_FEATURE_BAR1_SIZE_64K 0x00000001
357#define PORT_FEATURE_BAR1_SIZE_128K 0x00000002
358#define PORT_FEATURE_BAR1_SIZE_256K 0x00000003
359#define PORT_FEATURE_BAR1_SIZE_512K 0x00000004
360#define PORT_FEATURE_BAR1_SIZE_1M 0x00000005
361#define PORT_FEATURE_BAR1_SIZE_2M 0x00000006
362#define PORT_FEATURE_BAR1_SIZE_4M 0x00000007
363#define PORT_FEATURE_BAR1_SIZE_8M 0x00000008
364#define PORT_FEATURE_BAR1_SIZE_16M 0x00000009
365#define PORT_FEATURE_BAR1_SIZE_32M 0x0000000a
366#define PORT_FEATURE_BAR1_SIZE_64M 0x0000000b
367#define PORT_FEATURE_BAR1_SIZE_128M 0x0000000c
368#define PORT_FEATURE_BAR1_SIZE_256M 0x0000000d
369#define PORT_FEATURE_BAR1_SIZE_512M 0x0000000e
370#define PORT_FEATURE_BAR1_SIZE_1G 0x0000000f
371#define PORT_FEATURE_BAR2_SIZE_MASK 0x000000f0
372#define PORT_FEATURE_BAR2_SIZE_SHIFT 4
373#define PORT_FEATURE_BAR2_SIZE_DISABLED 0x00000000
374#define PORT_FEATURE_BAR2_SIZE_64K 0x00000010
375#define PORT_FEATURE_BAR2_SIZE_128K 0x00000020
376#define PORT_FEATURE_BAR2_SIZE_256K 0x00000030
377#define PORT_FEATURE_BAR2_SIZE_512K 0x00000040
378#define PORT_FEATURE_BAR2_SIZE_1M 0x00000050
379#define PORT_FEATURE_BAR2_SIZE_2M 0x00000060
380#define PORT_FEATURE_BAR2_SIZE_4M 0x00000070
381#define PORT_FEATURE_BAR2_SIZE_8M 0x00000080
382#define PORT_FEATURE_BAR2_SIZE_16M 0x00000090
383#define PORT_FEATURE_BAR2_SIZE_32M 0x000000a0
384#define PORT_FEATURE_BAR2_SIZE_64M 0x000000b0
385#define PORT_FEATURE_BAR2_SIZE_128M 0x000000c0
386#define PORT_FEATURE_BAR2_SIZE_256M 0x000000d0
387#define PORT_FEATURE_BAR2_SIZE_512M 0x000000e0
388#define PORT_FEATURE_BAR2_SIZE_1G 0x000000f0
389#define PORT_FEATURE_EN_SIZE_MASK 0x07000000
390#define PORT_FEATURE_EN_SIZE_SHIFT 24
391#define PORT_FEATURE_WOL_ENABLED 0x01000000
392#define PORT_FEATURE_MBA_ENABLED 0x02000000
393#define PORT_FEATURE_MFW_ENABLED 0x04000000
394
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000395 /* Reserved bits: 28-29 */
396 /* Check the optic vendor via i2c against a list of approved modules
397 in a separate nvram image */
398#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK 0xE0000000
399#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT 29
400#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT 0x00000000
401#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER 0x20000000
402#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG 0x40000000
403#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN 0x60000000
404
Eilon Greenstein589abe32009-02-12 08:36:55 +0000405
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200406 u32 wol_config;
407 /* Default is used when driver sets to "auto" mode */
408#define PORT_FEATURE_WOL_DEFAULT_MASK 0x00000003
409#define PORT_FEATURE_WOL_DEFAULT_SHIFT 0
410#define PORT_FEATURE_WOL_DEFAULT_DISABLE 0x00000000
411#define PORT_FEATURE_WOL_DEFAULT_MAGIC 0x00000001
412#define PORT_FEATURE_WOL_DEFAULT_ACPI 0x00000002
413#define PORT_FEATURE_WOL_DEFAULT_MAGIC_AND_ACPI 0x00000003
414#define PORT_FEATURE_WOL_RES_PAUSE_CAP 0x00000004
415#define PORT_FEATURE_WOL_RES_ASYM_PAUSE_CAP 0x00000008
416#define PORT_FEATURE_WOL_ACPI_UPON_MGMT 0x00000010
417
418 u32 mba_config;
419#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK 0x00000003
420#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT 0
421#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE 0x00000000
422#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL 0x00000001
423#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP 0x00000002
424#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB 0x00000003
425#define PORT_FEATURE_MBA_RES_PAUSE_CAP 0x00000100
426#define PORT_FEATURE_MBA_RES_ASYM_PAUSE_CAP 0x00000200
427#define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE 0x00000400
428#define PORT_FEATURE_MBA_HOTKEY_CTRL_S 0x00000000
429#define PORT_FEATURE_MBA_HOTKEY_CTRL_B 0x00000800
430#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK 0x000ff000
431#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT 12
432#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED 0x00000000
433#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K 0x00001000
434#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K 0x00002000
435#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K 0x00003000
436#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K 0x00004000
437#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K 0x00005000
438#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K 0x00006000
439#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K 0x00007000
440#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K 0x00008000
441#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K 0x00009000
442#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M 0x0000a000
443#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M 0x0000b000
444#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M 0x0000c000
445#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M 0x0000d000
446#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M 0x0000e000
447#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M 0x0000f000
448#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK 0x00f00000
449#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT 20
450#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK 0x03000000
451#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT 24
452#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO 0x00000000
453#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS 0x01000000
454#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H 0x02000000
455#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H 0x03000000
456#define PORT_FEATURE_MBA_LINK_SPEED_MASK 0x3c000000
457#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT 26
458#define PORT_FEATURE_MBA_LINK_SPEED_AUTO 0x00000000
459#define PORT_FEATURE_MBA_LINK_SPEED_10HD 0x04000000
460#define PORT_FEATURE_MBA_LINK_SPEED_10FD 0x08000000
461#define PORT_FEATURE_MBA_LINK_SPEED_100HD 0x0c000000
462#define PORT_FEATURE_MBA_LINK_SPEED_100FD 0x10000000
463#define PORT_FEATURE_MBA_LINK_SPEED_1GBPS 0x14000000
464#define PORT_FEATURE_MBA_LINK_SPEED_2_5GBPS 0x18000000
465#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_CX4 0x1c000000
466#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KX4 0x20000000
467#define PORT_FEATURE_MBA_LINK_SPEED_10GBPS_KR 0x24000000
468#define PORT_FEATURE_MBA_LINK_SPEED_12GBPS 0x28000000
469#define PORT_FEATURE_MBA_LINK_SPEED_12_5GBPS 0x2c000000
470#define PORT_FEATURE_MBA_LINK_SPEED_13GBPS 0x30000000
471#define PORT_FEATURE_MBA_LINK_SPEED_15GBPS 0x34000000
472#define PORT_FEATURE_MBA_LINK_SPEED_16GBPS 0x38000000
473
474 u32 bmc_config;
475#define PORT_FEATURE_BMC_LINK_OVERRIDE_DEFAULT 0x00000000
476#define PORT_FEATURE_BMC_LINK_OVERRIDE_EN 0x00000001
477
478 u32 mba_vlan_cfg;
479#define PORT_FEATURE_MBA_VLAN_TAG_MASK 0x0000ffff
480#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT 0
481#define PORT_FEATURE_MBA_VLAN_EN 0x00010000
482
483 u32 resource_cfg;
484#define PORT_FEATURE_RESOURCE_CFG_VALID 0x00000001
485#define PORT_FEATURE_RESOURCE_CFG_DIAG 0x00000002
486#define PORT_FEATURE_RESOURCE_CFG_L2 0x00000004
487#define PORT_FEATURE_RESOURCE_CFG_ISCSI 0x00000008
488#define PORT_FEATURE_RESOURCE_CFG_RDMA 0x00000010
489
490 u32 smbus_config;
491 /* Obsolete */
492#define PORT_FEATURE_SMBUS_EN 0x00000001
493#define PORT_FEATURE_SMBUS_ADDR_MASK 0x000000fe
494#define PORT_FEATURE_SMBUS_ADDR_SHIFT 1
495
Eliezer Tamirf1410642008-02-28 11:51:50 -0800496 u32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200497
498 u32 link_config; /* Used as HW defaults for the driver */
499#define PORT_FEATURE_CONNECTED_SWITCH_MASK 0x03000000
500#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT 24
501 /* (forced) low speed switch (< 10G) */
502#define PORT_FEATURE_CON_SWITCH_1G_SWITCH 0x00000000
503 /* (forced) high speed switch (>= 10G) */
504#define PORT_FEATURE_CON_SWITCH_10G_SWITCH 0x01000000
505#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT 0x02000000
506#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT 0x03000000
507
508#define PORT_FEATURE_LINK_SPEED_MASK 0x000f0000
509#define PORT_FEATURE_LINK_SPEED_SHIFT 16
510#define PORT_FEATURE_LINK_SPEED_AUTO 0x00000000
511#define PORT_FEATURE_LINK_SPEED_10M_FULL 0x00010000
512#define PORT_FEATURE_LINK_SPEED_10M_HALF 0x00020000
513#define PORT_FEATURE_LINK_SPEED_100M_HALF 0x00030000
514#define PORT_FEATURE_LINK_SPEED_100M_FULL 0x00040000
515#define PORT_FEATURE_LINK_SPEED_1G 0x00050000
516#define PORT_FEATURE_LINK_SPEED_2_5G 0x00060000
517#define PORT_FEATURE_LINK_SPEED_10G_CX4 0x00070000
518#define PORT_FEATURE_LINK_SPEED_10G_KX4 0x00080000
519#define PORT_FEATURE_LINK_SPEED_10G_KR 0x00090000
520#define PORT_FEATURE_LINK_SPEED_12G 0x000a0000
521#define PORT_FEATURE_LINK_SPEED_12_5G 0x000b0000
522#define PORT_FEATURE_LINK_SPEED_13G 0x000c0000
523#define PORT_FEATURE_LINK_SPEED_15G 0x000d0000
524#define PORT_FEATURE_LINK_SPEED_16G 0x000e0000
525
526#define PORT_FEATURE_FLOW_CONTROL_MASK 0x00000700
527#define PORT_FEATURE_FLOW_CONTROL_SHIFT 8
528#define PORT_FEATURE_FLOW_CONTROL_AUTO 0x00000000
529#define PORT_FEATURE_FLOW_CONTROL_TX 0x00000100
530#define PORT_FEATURE_FLOW_CONTROL_RX 0x00000200
531#define PORT_FEATURE_FLOW_CONTROL_BOTH 0x00000300
532#define PORT_FEATURE_FLOW_CONTROL_NONE 0x00000400
533
534 /* The default for MCP link configuration,
535 uses the same defines as link_config */
536 u32 mfw_wol_link_cfg;
537
538 u32 reserved[19];
539
540};
541
542
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700543/****************************************************************************
544 * Device Information *
545 ****************************************************************************/
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000546struct shm_dev_info { /* size */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800547
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700548 u32 bc_rev; /* 8 bits each: major, minor, build */ /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800549
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700550 struct shared_hw_cfg shared_hw_config; /* 40 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800551
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700552 struct port_hw_cfg port_hw_config[PORT_MAX]; /* 400*2=800 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800553
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700554 struct shared_feat_cfg shared_feature_config; /* 4 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800555
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700556 struct port_feat_cfg port_feature_config[PORT_MAX];/* 116*2=232 */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800557
558};
559
560
561#define FUNC_0 0
562#define FUNC_1 1
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700563#define FUNC_2 2
564#define FUNC_3 3
565#define FUNC_4 4
566#define FUNC_5 5
567#define FUNC_6 6
568#define FUNC_7 7
Eliezer Tamirf1410642008-02-28 11:51:50 -0800569#define E1_FUNC_MAX 2
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700570#define E1H_FUNC_MAX 8
571
572#define VN_0 0
573#define VN_1 1
574#define VN_2 2
575#define VN_3 3
576#define E1VN_MAX 1
577#define E1HVN_MAX 4
Eliezer Tamirf1410642008-02-28 11:51:50 -0800578
579
580/* This value (in milliseconds) determines the frequency of the driver
581 * issuing the PULSE message code. The firmware monitors this periodic
582 * pulse to determine when to switch to an OS-absent mode. */
583#define DRV_PULSE_PERIOD_MS 250
584
585/* This value (in milliseconds) determines how long the driver should
586 * wait for an acknowledgement from the firmware before timing out. Once
587 * the firmware has timed out, the driver will assume there is no firmware
588 * running and there won't be any firmware-driver synchronization during a
589 * driver reset. */
590#define FW_ACK_TIME_OUT_MS 5000
591
592#define FW_ACK_POLL_TIME_MS 1
593
594#define FW_ACK_NUM_OF_POLL (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
595
596/* LED Blink rate that will achieve ~15.9Hz */
597#define LED_BLINK_RATE_VAL 480
598
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599/****************************************************************************
Eliezer Tamirf1410642008-02-28 11:51:50 -0800600 * Driver <-> FW Mailbox *
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200601 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800602struct drv_port_mb {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603
Eliezer Tamirf1410642008-02-28 11:51:50 -0800604 u32 link_status;
605 /* Driver should update this field on any link change event */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200606
Eliezer Tamirf1410642008-02-28 11:51:50 -0800607#define LINK_STATUS_LINK_FLAG_MASK 0x00000001
608#define LINK_STATUS_LINK_UP 0x00000001
609#define LINK_STATUS_SPEED_AND_DUPLEX_MASK 0x0000001E
610#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE (0<<1)
611#define LINK_STATUS_SPEED_AND_DUPLEX_10THD (1<<1)
612#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD (2<<1)
613#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD (3<<1)
614#define LINK_STATUS_SPEED_AND_DUPLEX_100T4 (4<<1)
615#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD (5<<1)
616#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD (6<<1)
617#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD (7<<1)
618#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD (7<<1)
619#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD (8<<1)
620#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD (9<<1)
621#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD (9<<1)
622#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD (10<<1)
623#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD (10<<1)
624#define LINK_STATUS_SPEED_AND_DUPLEX_12GTFD (11<<1)
625#define LINK_STATUS_SPEED_AND_DUPLEX_12GXFD (11<<1)
626#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GTFD (12<<1)
627#define LINK_STATUS_SPEED_AND_DUPLEX_12_5GXFD (12<<1)
628#define LINK_STATUS_SPEED_AND_DUPLEX_13GTFD (13<<1)
629#define LINK_STATUS_SPEED_AND_DUPLEX_13GXFD (13<<1)
630#define LINK_STATUS_SPEED_AND_DUPLEX_15GTFD (14<<1)
631#define LINK_STATUS_SPEED_AND_DUPLEX_15GXFD (14<<1)
632#define LINK_STATUS_SPEED_AND_DUPLEX_16GTFD (15<<1)
633#define LINK_STATUS_SPEED_AND_DUPLEX_16GXFD (15<<1)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200634
Eliezer Tamirf1410642008-02-28 11:51:50 -0800635#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK 0x00000020
636#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED 0x00000020
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200637
Eliezer Tamirf1410642008-02-28 11:51:50 -0800638#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE 0x00000040
639#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK 0x00000080
640#define LINK_STATUS_PARALLEL_DETECTION_USED 0x00000080
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200641
Eliezer Tamirf1410642008-02-28 11:51:50 -0800642#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE 0x00000200
643#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE 0x00000400
644#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE 0x00000800
645#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE 0x00001000
646#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE 0x00002000
647#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE 0x00004000
648#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE 0x00008000
649
650#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK 0x00010000
651#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED 0x00010000
652
653#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK 0x00020000
654#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED 0x00020000
655
656#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK 0x000C0000
657#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE (0<<18)
658#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE (1<<18)
659#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE (2<<18)
660#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE (3<<18)
661
662#define LINK_STATUS_SERDES_LINK 0x00100000
663
664#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE 0x00200000
665#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE 0x00400000
666#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE 0x00800000
667#define LINK_STATUS_LINK_PARTNER_12GXFD_CAPABLE 0x01000000
668#define LINK_STATUS_LINK_PARTNER_12_5GXFD_CAPABLE 0x02000000
669#define LINK_STATUS_LINK_PARTNER_13GXFD_CAPABLE 0x04000000
670#define LINK_STATUS_LINK_PARTNER_15GXFD_CAPABLE 0x08000000
671#define LINK_STATUS_LINK_PARTNER_16GXFD_CAPABLE 0x10000000
672
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700673 u32 port_stx;
674
Eilon Greensteinde832a52009-02-12 08:36:33 +0000675 u32 stat_nig_timer;
676
Eilon Greensteina35da8d2009-02-12 08:37:02 +0000677 /* MCP firmware does not use this field */
678 u32 ext_phy_fw_version;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800679
680};
681
682
683struct drv_func_mb {
684
685 u32 drv_mb_header;
686#define DRV_MSG_CODE_MASK 0xffff0000
687#define DRV_MSG_CODE_LOAD_REQ 0x10000000
688#define DRV_MSG_CODE_LOAD_DONE 0x11000000
689#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN 0x20000000
690#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS 0x20010000
691#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP 0x20020000
692#define DRV_MSG_CODE_UNLOAD_DONE 0x21000000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000693#define DRV_MSG_CODE_DCC_OK 0x30000000
694#define DRV_MSG_CODE_DCC_FAILURE 0x31000000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800695#define DRV_MSG_CODE_DIAG_ENTER_REQ 0x50000000
696#define DRV_MSG_CODE_DIAG_EXIT_REQ 0x60000000
697#define DRV_MSG_CODE_VALIDATE_KEY 0x70000000
698#define DRV_MSG_CODE_GET_CURR_KEY 0x80000000
699#define DRV_MSG_CODE_GET_UPGRADE_KEY 0x81000000
700#define DRV_MSG_CODE_GET_MANUF_KEY 0x82000000
701#define DRV_MSG_CODE_LOAD_L2B_PRAM 0x90000000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000702 /*
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200703 * The optic module verification commands require bootcode
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000704 * v5.0.6 or later
705 */
706#define DRV_MSG_CODE_VRFY_OPT_MDL 0xa0000000
707#define REQ_BC_VER_4_VRFY_OPT_MDL 0x00050006
Eliezer Tamirf1410642008-02-28 11:51:50 -0800708
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700709#define BIOS_MSG_CODE_LIC_CHALLENGE 0xff010000
710#define BIOS_MSG_CODE_LIC_RESPONSE 0xff020000
711#define BIOS_MSG_CODE_VIRT_MAC_PRIM 0xff030000
712#define BIOS_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
713
Eliezer Tamirf1410642008-02-28 11:51:50 -0800714#define DRV_MSG_SEQ_NUMBER_MASK 0x0000ffff
715
716 u32 drv_mb_param;
717
718 u32 fw_mb_header;
719#define FW_MSG_CODE_MASK 0xffff0000
720#define FW_MSG_CODE_DRV_LOAD_COMMON 0x10100000
721#define FW_MSG_CODE_DRV_LOAD_PORT 0x10110000
722#define FW_MSG_CODE_DRV_LOAD_FUNCTION 0x10120000
723#define FW_MSG_CODE_DRV_LOAD_REFUSED 0x10200000
724#define FW_MSG_CODE_DRV_LOAD_DONE 0x11100000
725#define FW_MSG_CODE_DRV_UNLOAD_COMMON 0x20100000
726#define FW_MSG_CODE_DRV_UNLOAD_PORT 0x20110000
727#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION 0x20120000
728#define FW_MSG_CODE_DRV_UNLOAD_DONE 0x21100000
Eilon Greenstein2691d512009-08-12 08:22:08 +0000729#define FW_MSG_CODE_DCC_DONE 0x30100000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800730#define FW_MSG_CODE_DIAG_ENTER_DONE 0x50100000
731#define FW_MSG_CODE_DIAG_REFUSE 0x50200000
732#define FW_MSG_CODE_DIAG_EXIT_DONE 0x60100000
733#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS 0x70100000
734#define FW_MSG_CODE_VALIDATE_KEY_FAILURE 0x70200000
735#define FW_MSG_CODE_GET_KEY_DONE 0x80100000
736#define FW_MSG_CODE_NO_KEY 0x80f00000
737#define FW_MSG_CODE_LIC_INFO_NOT_READY 0x80f80000
738#define FW_MSG_CODE_L2B_PRAM_LOADED 0x90100000
739#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE 0x90210000
740#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE 0x90220000
741#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE 0x90230000
742#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE 0x90240000
Eilon Greenstein4d295db2009-07-21 05:47:47 +0000743#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS 0xa0100000
744#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG 0xa0200000
745#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED 0xa0300000
Eliezer Tamirf1410642008-02-28 11:51:50 -0800746
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700747#define FW_MSG_CODE_LIC_CHALLENGE 0xff010000
748#define FW_MSG_CODE_LIC_RESPONSE 0xff020000
749#define FW_MSG_CODE_VIRT_MAC_PRIM 0xff030000
750#define FW_MSG_CODE_VIRT_MAC_ISCSI 0xff040000
751
Eliezer Tamirf1410642008-02-28 11:51:50 -0800752#define FW_MSG_SEQ_NUMBER_MASK 0x0000ffff
753
754 u32 fw_mb_param;
755
756 u32 drv_pulse_mb;
757#define DRV_PULSE_SEQ_MASK 0x00007fff
758#define DRV_PULSE_SYSTEM_TIME_MASK 0xffff0000
759 /* The system time is in the format of
760 * (year-2001)*12*32 + month*32 + day. */
761#define DRV_PULSE_ALWAYS_ALIVE 0x00008000
762 /* Indicate to the firmware not to go into the
763 * OS-absent when it is not getting driver pulse.
764 * This is used for debugging as well for PXE(MBA). */
765
766 u32 mcp_pulse_mb;
767#define MCP_PULSE_SEQ_MASK 0x00007fff
768#define MCP_PULSE_ALWAYS_ALIVE 0x00008000
769 /* Indicates to the driver not to assert due to lack
770 * of MCP response */
771#define MCP_EVENT_MASK 0xffff0000
772#define MCP_EVENT_OTHER_DRIVER_RESET_REQ 0x00010000
773
774 u32 iscsi_boot_signature;
775 u32 iscsi_boot_block_offset;
776
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700777 u32 drv_status;
778#define DRV_STATUS_PMF 0x00000001
779
Eilon Greenstein2691d512009-08-12 08:22:08 +0000780#define DRV_STATUS_DCC_EVENT_MASK 0x0000ff00
781#define DRV_STATUS_DCC_DISABLE_ENABLE_PF 0x00000100
782#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION 0x00000200
783#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS 0x00000400
784#define DRV_STATUS_DCC_RESERVED1 0x00000800
785#define DRV_STATUS_DCC_SET_PROTOCOL 0x00001000
786#define DRV_STATUS_DCC_SET_PRIORITY 0x00002000
787
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700788 u32 virt_mac_upper;
789#define VIRT_MAC_SIGN_MASK 0xffff0000
790#define VIRT_MAC_SIGNATURE 0x564d0000
791 u32 virt_mac_lower;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200792
793};
794
795
796/****************************************************************************
797 * Management firmware state *
798 ****************************************************************************/
Eliezer Tamirf1410642008-02-28 11:51:50 -0800799/* Allocate 440 bytes for management firmware */
800#define MGMTFW_STATE_WORD_SIZE 110
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200801
802struct mgmtfw_state {
803 u32 opaque[MGMTFW_STATE_WORD_SIZE];
804};
805
806
807/****************************************************************************
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700808 * Multi-Function configuration *
809 ****************************************************************************/
810struct shared_mf_cfg {
811
812 u32 clp_mb;
813#define SHARED_MF_CLP_SET_DEFAULT 0x00000000
814 /* set by CLP */
815#define SHARED_MF_CLP_EXIT 0x00000001
816 /* set by MCP */
817#define SHARED_MF_CLP_EXIT_DONE 0x00010000
818
819};
820
821struct port_mf_cfg {
822
823 u32 dynamic_cfg; /* device control channel */
Eilon Greenstein2691d512009-08-12 08:22:08 +0000824#define PORT_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
825#define PORT_MF_CFG_E1HOV_TAG_SHIFT 0
826#define PORT_MF_CFG_E1HOV_TAG_DEFAULT PORT_MF_CFG_E1HOV_TAG_MASK
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700827
828 u32 reserved[3];
829
830};
831
832struct func_mf_cfg {
833
834 u32 config;
835 /* E/R/I/D */
836 /* function 0 of each port cannot be hidden */
837#define FUNC_MF_CFG_FUNC_HIDE 0x00000001
838
839#define FUNC_MF_CFG_PROTOCOL_MASK 0x00000007
840#define FUNC_MF_CFG_PROTOCOL_ETHERNET 0x00000002
841#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
842#define FUNC_MF_CFG_PROTOCOL_ISCSI 0x00000006
843#define FUNC_MF_CFG_PROTOCOL_DEFAULT\
844 FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
845
846#define FUNC_MF_CFG_FUNC_DISABLED 0x00000008
847
848 /* PRI */
849 /* 0 - low priority, 3 - high priority */
850#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK 0x00000300
851#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT 8
852#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT 0x00000000
853
854 /* MINBW, MAXBW */
855 /* value range - 0..100, increments in 100Mbps */
856#define FUNC_MF_CFG_MIN_BW_MASK 0x00ff0000
857#define FUNC_MF_CFG_MIN_BW_SHIFT 16
858#define FUNC_MF_CFG_MIN_BW_DEFAULT 0x00000000
859#define FUNC_MF_CFG_MAX_BW_MASK 0xff000000
860#define FUNC_MF_CFG_MAX_BW_SHIFT 24
861#define FUNC_MF_CFG_MAX_BW_DEFAULT 0x64000000
862
863 u32 mac_upper; /* MAC */
864#define FUNC_MF_CFG_UPPERMAC_MASK 0x0000ffff
865#define FUNC_MF_CFG_UPPERMAC_SHIFT 0
866#define FUNC_MF_CFG_UPPERMAC_DEFAULT FUNC_MF_CFG_UPPERMAC_MASK
867 u32 mac_lower;
868#define FUNC_MF_CFG_LOWERMAC_DEFAULT 0xffffffff
869
870 u32 e1hov_tag; /* VNI */
871#define FUNC_MF_CFG_E1HOV_TAG_MASK 0x0000ffff
872#define FUNC_MF_CFG_E1HOV_TAG_SHIFT 0
873#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT FUNC_MF_CFG_E1HOV_TAG_MASK
874
875 u32 reserved[2];
876
877};
878
879struct mf_cfg {
880
881 struct shared_mf_cfg shared_mf_config;
882 struct port_mf_cfg port_mf_config[PORT_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700883 struct func_mf_cfg func_mf_config[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700884
885};
886
887
888/****************************************************************************
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200889 * Shared Memory Region *
890 ****************************************************************************/
891struct shmem_region { /* SharedMem Offset (size) */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800892
893 u32 validity_map[PORT_MAX]; /* 0x0 (4*2 = 0x8) */
894#define SHR_MEM_FORMAT_REV_ID ('A'<<24)
895#define SHR_MEM_FORMAT_REV_MASK 0xff000000
896 /* validity bits */
897#define SHR_MEM_VALIDITY_PCI_CFG 0x00100000
898#define SHR_MEM_VALIDITY_MB 0x00200000
899#define SHR_MEM_VALIDITY_DEV_INFO 0x00400000
900#define SHR_MEM_VALIDITY_RESERVED 0x00000007
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200901 /* One licensing bit should be set */
902#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK 0x00000038
903#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT 0x00000008
904#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT 0x00000010
905#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT 0x00000020
Eliezer Tamirf1410642008-02-28 11:51:50 -0800906 /* Active MFW */
907#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN 0x00000000
908#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI 0x00000040
909#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP 0x00000080
910#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI 0x000000c0
911#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE 0x000001c0
912#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK 0x000001c0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200913
Eilon Greenstein5cd65a92009-02-12 08:38:11 +0000914 struct shm_dev_info dev_info; /* 0x8 (0x438) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200915
Michael Chane2513062009-10-10 13:46:58 +0000916 struct license_key drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200917
918 /* FW information (for internal FW use) */
Eliezer Tamirf1410642008-02-28 11:51:50 -0800919 u32 fw_info_fio_offset; /* 0x4a8 (0x4) */
920 struct mgmtfw_state mgmtfw_state; /* 0x4ac (0x1b8) */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200921
Eliezer Tamirf1410642008-02-28 11:51:50 -0800922 struct drv_port_mb port_mb[PORT_MAX]; /* 0x664 (16*2=0x20) */
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700923 struct drv_func_mb func_mb[E1H_FUNC_MAX];
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700924
925 struct mf_cfg mf_cfg;
Eliezer Tamirf1410642008-02-28 11:51:50 -0800926
927}; /* 0x6dc */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200928
929
Eilon Greenstein2691d512009-08-12 08:22:08 +0000930struct shmem2_region {
931
932 u32 size;
933
934 u32 dcc_support;
935#define SHMEM_DCC_SUPPORT_NONE 0x00000000
936#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV 0x00000001
937#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV 0x00000004
938#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV 0x00000008
939#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV 0x00000040
940#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV 0x00000080
941#define SHMEM_DCC_SUPPORT_DEFAULT SHMEM_DCC_SUPPORT_NONE
942
943};
944
945
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -0700946struct emac_stats {
947 u32 rx_stat_ifhcinoctets;
948 u32 rx_stat_ifhcinbadoctets;
949 u32 rx_stat_etherstatsfragments;
950 u32 rx_stat_ifhcinucastpkts;
951 u32 rx_stat_ifhcinmulticastpkts;
952 u32 rx_stat_ifhcinbroadcastpkts;
953 u32 rx_stat_dot3statsfcserrors;
954 u32 rx_stat_dot3statsalignmenterrors;
955 u32 rx_stat_dot3statscarriersenseerrors;
956 u32 rx_stat_xonpauseframesreceived;
957 u32 rx_stat_xoffpauseframesreceived;
958 u32 rx_stat_maccontrolframesreceived;
959 u32 rx_stat_xoffstateentered;
960 u32 rx_stat_dot3statsframestoolong;
961 u32 rx_stat_etherstatsjabbers;
962 u32 rx_stat_etherstatsundersizepkts;
963 u32 rx_stat_etherstatspkts64octets;
964 u32 rx_stat_etherstatspkts65octetsto127octets;
965 u32 rx_stat_etherstatspkts128octetsto255octets;
966 u32 rx_stat_etherstatspkts256octetsto511octets;
967 u32 rx_stat_etherstatspkts512octetsto1023octets;
968 u32 rx_stat_etherstatspkts1024octetsto1522octets;
969 u32 rx_stat_etherstatspktsover1522octets;
970
971 u32 rx_stat_falsecarriererrors;
972
973 u32 tx_stat_ifhcoutoctets;
974 u32 tx_stat_ifhcoutbadoctets;
975 u32 tx_stat_etherstatscollisions;
976 u32 tx_stat_outxonsent;
977 u32 tx_stat_outxoffsent;
978 u32 tx_stat_flowcontroldone;
979 u32 tx_stat_dot3statssinglecollisionframes;
980 u32 tx_stat_dot3statsmultiplecollisionframes;
981 u32 tx_stat_dot3statsdeferredtransmissions;
982 u32 tx_stat_dot3statsexcessivecollisions;
983 u32 tx_stat_dot3statslatecollisions;
984 u32 tx_stat_ifhcoutucastpkts;
985 u32 tx_stat_ifhcoutmulticastpkts;
986 u32 tx_stat_ifhcoutbroadcastpkts;
987 u32 tx_stat_etherstatspkts64octets;
988 u32 tx_stat_etherstatspkts65octetsto127octets;
989 u32 tx_stat_etherstatspkts128octetsto255octets;
990 u32 tx_stat_etherstatspkts256octetsto511octets;
991 u32 tx_stat_etherstatspkts512octetsto1023octets;
992 u32 tx_stat_etherstatspkts1024octetsto1522octets;
993 u32 tx_stat_etherstatspktsover1522octets;
994 u32 tx_stat_dot3statsinternalmactransmiterrors;
995};
996
997
998struct bmac_stats {
999 u32 tx_stat_gtpkt_lo;
1000 u32 tx_stat_gtpkt_hi;
1001 u32 tx_stat_gtxpf_lo;
1002 u32 tx_stat_gtxpf_hi;
1003 u32 tx_stat_gtfcs_lo;
1004 u32 tx_stat_gtfcs_hi;
1005 u32 tx_stat_gtmca_lo;
1006 u32 tx_stat_gtmca_hi;
1007 u32 tx_stat_gtbca_lo;
1008 u32 tx_stat_gtbca_hi;
1009 u32 tx_stat_gtfrg_lo;
1010 u32 tx_stat_gtfrg_hi;
1011 u32 tx_stat_gtovr_lo;
1012 u32 tx_stat_gtovr_hi;
1013 u32 tx_stat_gt64_lo;
1014 u32 tx_stat_gt64_hi;
1015 u32 tx_stat_gt127_lo;
1016 u32 tx_stat_gt127_hi;
1017 u32 tx_stat_gt255_lo;
1018 u32 tx_stat_gt255_hi;
1019 u32 tx_stat_gt511_lo;
1020 u32 tx_stat_gt511_hi;
1021 u32 tx_stat_gt1023_lo;
1022 u32 tx_stat_gt1023_hi;
1023 u32 tx_stat_gt1518_lo;
1024 u32 tx_stat_gt1518_hi;
1025 u32 tx_stat_gt2047_lo;
1026 u32 tx_stat_gt2047_hi;
1027 u32 tx_stat_gt4095_lo;
1028 u32 tx_stat_gt4095_hi;
1029 u32 tx_stat_gt9216_lo;
1030 u32 tx_stat_gt9216_hi;
1031 u32 tx_stat_gt16383_lo;
1032 u32 tx_stat_gt16383_hi;
1033 u32 tx_stat_gtmax_lo;
1034 u32 tx_stat_gtmax_hi;
1035 u32 tx_stat_gtufl_lo;
1036 u32 tx_stat_gtufl_hi;
1037 u32 tx_stat_gterr_lo;
1038 u32 tx_stat_gterr_hi;
1039 u32 tx_stat_gtbyt_lo;
1040 u32 tx_stat_gtbyt_hi;
1041
1042 u32 rx_stat_gr64_lo;
1043 u32 rx_stat_gr64_hi;
1044 u32 rx_stat_gr127_lo;
1045 u32 rx_stat_gr127_hi;
1046 u32 rx_stat_gr255_lo;
1047 u32 rx_stat_gr255_hi;
1048 u32 rx_stat_gr511_lo;
1049 u32 rx_stat_gr511_hi;
1050 u32 rx_stat_gr1023_lo;
1051 u32 rx_stat_gr1023_hi;
1052 u32 rx_stat_gr1518_lo;
1053 u32 rx_stat_gr1518_hi;
1054 u32 rx_stat_gr2047_lo;
1055 u32 rx_stat_gr2047_hi;
1056 u32 rx_stat_gr4095_lo;
1057 u32 rx_stat_gr4095_hi;
1058 u32 rx_stat_gr9216_lo;
1059 u32 rx_stat_gr9216_hi;
1060 u32 rx_stat_gr16383_lo;
1061 u32 rx_stat_gr16383_hi;
1062 u32 rx_stat_grmax_lo;
1063 u32 rx_stat_grmax_hi;
1064 u32 rx_stat_grpkt_lo;
1065 u32 rx_stat_grpkt_hi;
1066 u32 rx_stat_grfcs_lo;
1067 u32 rx_stat_grfcs_hi;
1068 u32 rx_stat_grmca_lo;
1069 u32 rx_stat_grmca_hi;
1070 u32 rx_stat_grbca_lo;
1071 u32 rx_stat_grbca_hi;
1072 u32 rx_stat_grxcf_lo;
1073 u32 rx_stat_grxcf_hi;
1074 u32 rx_stat_grxpf_lo;
1075 u32 rx_stat_grxpf_hi;
1076 u32 rx_stat_grxuo_lo;
1077 u32 rx_stat_grxuo_hi;
1078 u32 rx_stat_grjbr_lo;
1079 u32 rx_stat_grjbr_hi;
1080 u32 rx_stat_grovr_lo;
1081 u32 rx_stat_grovr_hi;
1082 u32 rx_stat_grflr_lo;
1083 u32 rx_stat_grflr_hi;
1084 u32 rx_stat_grmeg_lo;
1085 u32 rx_stat_grmeg_hi;
1086 u32 rx_stat_grmeb_lo;
1087 u32 rx_stat_grmeb_hi;
1088 u32 rx_stat_grbyt_lo;
1089 u32 rx_stat_grbyt_hi;
1090 u32 rx_stat_grund_lo;
1091 u32 rx_stat_grund_hi;
1092 u32 rx_stat_grfrg_lo;
1093 u32 rx_stat_grfrg_hi;
1094 u32 rx_stat_grerb_lo;
1095 u32 rx_stat_grerb_hi;
1096 u32 rx_stat_grfre_lo;
1097 u32 rx_stat_grfre_hi;
1098 u32 rx_stat_gripj_lo;
1099 u32 rx_stat_gripj_hi;
1100};
1101
1102
1103union mac_stats {
1104 struct emac_stats emac_stats;
1105 struct bmac_stats bmac_stats;
1106};
1107
1108
1109struct mac_stx {
1110 /* in_bad_octets */
1111 u32 rx_stat_ifhcinbadoctets_hi;
1112 u32 rx_stat_ifhcinbadoctets_lo;
1113
1114 /* out_bad_octets */
1115 u32 tx_stat_ifhcoutbadoctets_hi;
1116 u32 tx_stat_ifhcoutbadoctets_lo;
1117
1118 /* crc_receive_errors */
1119 u32 rx_stat_dot3statsfcserrors_hi;
1120 u32 rx_stat_dot3statsfcserrors_lo;
1121 /* alignment_errors */
1122 u32 rx_stat_dot3statsalignmenterrors_hi;
1123 u32 rx_stat_dot3statsalignmenterrors_lo;
1124 /* carrier_sense_errors */
1125 u32 rx_stat_dot3statscarriersenseerrors_hi;
1126 u32 rx_stat_dot3statscarriersenseerrors_lo;
1127 /* false_carrier_detections */
1128 u32 rx_stat_falsecarriererrors_hi;
1129 u32 rx_stat_falsecarriererrors_lo;
1130
1131 /* runt_packets_received */
1132 u32 rx_stat_etherstatsundersizepkts_hi;
1133 u32 rx_stat_etherstatsundersizepkts_lo;
1134 /* jabber_packets_received */
1135 u32 rx_stat_dot3statsframestoolong_hi;
1136 u32 rx_stat_dot3statsframestoolong_lo;
1137
1138 /* error_runt_packets_received */
1139 u32 rx_stat_etherstatsfragments_hi;
1140 u32 rx_stat_etherstatsfragments_lo;
1141 /* error_jabber_packets_received */
1142 u32 rx_stat_etherstatsjabbers_hi;
1143 u32 rx_stat_etherstatsjabbers_lo;
1144
1145 /* control_frames_received */
1146 u32 rx_stat_maccontrolframesreceived_hi;
1147 u32 rx_stat_maccontrolframesreceived_lo;
1148 u32 rx_stat_bmac_xpf_hi;
1149 u32 rx_stat_bmac_xpf_lo;
1150 u32 rx_stat_bmac_xcf_hi;
1151 u32 rx_stat_bmac_xcf_lo;
1152
1153 /* xoff_state_entered */
1154 u32 rx_stat_xoffstateentered_hi;
1155 u32 rx_stat_xoffstateentered_lo;
1156 /* pause_xon_frames_received */
1157 u32 rx_stat_xonpauseframesreceived_hi;
1158 u32 rx_stat_xonpauseframesreceived_lo;
1159 /* pause_xoff_frames_received */
1160 u32 rx_stat_xoffpauseframesreceived_hi;
1161 u32 rx_stat_xoffpauseframesreceived_lo;
1162 /* pause_xon_frames_transmitted */
1163 u32 tx_stat_outxonsent_hi;
1164 u32 tx_stat_outxonsent_lo;
1165 /* pause_xoff_frames_transmitted */
1166 u32 tx_stat_outxoffsent_hi;
1167 u32 tx_stat_outxoffsent_lo;
1168 /* flow_control_done */
1169 u32 tx_stat_flowcontroldone_hi;
1170 u32 tx_stat_flowcontroldone_lo;
1171
1172 /* ether_stats_collisions */
1173 u32 tx_stat_etherstatscollisions_hi;
1174 u32 tx_stat_etherstatscollisions_lo;
1175 /* single_collision_transmit_frames */
1176 u32 tx_stat_dot3statssinglecollisionframes_hi;
1177 u32 tx_stat_dot3statssinglecollisionframes_lo;
1178 /* multiple_collision_transmit_frames */
1179 u32 tx_stat_dot3statsmultiplecollisionframes_hi;
1180 u32 tx_stat_dot3statsmultiplecollisionframes_lo;
1181 /* deferred_transmissions */
1182 u32 tx_stat_dot3statsdeferredtransmissions_hi;
1183 u32 tx_stat_dot3statsdeferredtransmissions_lo;
1184 /* excessive_collision_frames */
1185 u32 tx_stat_dot3statsexcessivecollisions_hi;
1186 u32 tx_stat_dot3statsexcessivecollisions_lo;
1187 /* late_collision_frames */
1188 u32 tx_stat_dot3statslatecollisions_hi;
1189 u32 tx_stat_dot3statslatecollisions_lo;
1190
1191 /* frames_transmitted_64_bytes */
1192 u32 tx_stat_etherstatspkts64octets_hi;
1193 u32 tx_stat_etherstatspkts64octets_lo;
1194 /* frames_transmitted_65_127_bytes */
1195 u32 tx_stat_etherstatspkts65octetsto127octets_hi;
1196 u32 tx_stat_etherstatspkts65octetsto127octets_lo;
1197 /* frames_transmitted_128_255_bytes */
1198 u32 tx_stat_etherstatspkts128octetsto255octets_hi;
1199 u32 tx_stat_etherstatspkts128octetsto255octets_lo;
1200 /* frames_transmitted_256_511_bytes */
1201 u32 tx_stat_etherstatspkts256octetsto511octets_hi;
1202 u32 tx_stat_etherstatspkts256octetsto511octets_lo;
1203 /* frames_transmitted_512_1023_bytes */
1204 u32 tx_stat_etherstatspkts512octetsto1023octets_hi;
1205 u32 tx_stat_etherstatspkts512octetsto1023octets_lo;
1206 /* frames_transmitted_1024_1522_bytes */
1207 u32 tx_stat_etherstatspkts1024octetsto1522octets_hi;
1208 u32 tx_stat_etherstatspkts1024octetsto1522octets_lo;
1209 /* frames_transmitted_1523_9022_bytes */
1210 u32 tx_stat_etherstatspktsover1522octets_hi;
1211 u32 tx_stat_etherstatspktsover1522octets_lo;
1212 u32 tx_stat_bmac_2047_hi;
1213 u32 tx_stat_bmac_2047_lo;
1214 u32 tx_stat_bmac_4095_hi;
1215 u32 tx_stat_bmac_4095_lo;
1216 u32 tx_stat_bmac_9216_hi;
1217 u32 tx_stat_bmac_9216_lo;
1218 u32 tx_stat_bmac_16383_hi;
1219 u32 tx_stat_bmac_16383_lo;
1220
1221 /* internal_mac_transmit_errors */
1222 u32 tx_stat_dot3statsinternalmactransmiterrors_hi;
1223 u32 tx_stat_dot3statsinternalmactransmiterrors_lo;
1224
1225 /* if_out_discards */
1226 u32 tx_stat_bmac_ufl_hi;
1227 u32 tx_stat_bmac_ufl_lo;
1228};
1229
1230
1231#define MAC_STX_IDX_MAX 2
1232
1233struct host_port_stats {
1234 u32 host_port_stats_start;
1235
1236 struct mac_stx mac_stx[MAC_STX_IDX_MAX];
1237
1238 u32 brb_drop_hi;
1239 u32 brb_drop_lo;
1240
1241 u32 host_port_stats_end;
1242};
1243
1244
1245struct host_func_stats {
1246 u32 host_func_stats_start;
1247
1248 u32 total_bytes_received_hi;
1249 u32 total_bytes_received_lo;
1250
1251 u32 total_bytes_transmitted_hi;
1252 u32 total_bytes_transmitted_lo;
1253
1254 u32 total_unicast_packets_received_hi;
1255 u32 total_unicast_packets_received_lo;
1256
1257 u32 total_multicast_packets_received_hi;
1258 u32 total_multicast_packets_received_lo;
1259
1260 u32 total_broadcast_packets_received_hi;
1261 u32 total_broadcast_packets_received_lo;
1262
1263 u32 total_unicast_packets_transmitted_hi;
1264 u32 total_unicast_packets_transmitted_lo;
1265
1266 u32 total_multicast_packets_transmitted_hi;
1267 u32 total_multicast_packets_transmitted_lo;
1268
1269 u32 total_broadcast_packets_transmitted_hi;
1270 u32 total_broadcast_packets_transmitted_lo;
1271
1272 u32 valid_bytes_received_hi;
1273 u32 valid_bytes_received_lo;
1274
1275 u32 host_func_stats_end;
1276};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001277
1278
Eilon Greensteinca003922009-08-12 22:53:28 -07001279#define BCM_5710_FW_MAJOR_VERSION 5
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07001280#define BCM_5710_FW_MINOR_VERSION 2
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08001281#define BCM_5710_FW_REVISION_VERSION 13
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001282#define BCM_5710_FW_ENGINEERING_VERSION 0
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001283#define BCM_5710_FW_COMPILE_FLAGS 1
1284
1285
1286/*
1287 * attention bits
1288 */
1289struct atten_def_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001290 __le32 attn_bits;
1291 __le32 attn_bits_ack;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001292 u8 status_block_id;
1293 u8 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001294 __le16 attn_bits_index;
1295 __le32 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001296};
1297
1298
1299/*
1300 * common data for all protocols
1301 */
1302struct doorbell_hdr {
1303 u8 header;
1304#define DOORBELL_HDR_RX (0x1<<0)
1305#define DOORBELL_HDR_RX_SHIFT 0
1306#define DOORBELL_HDR_DB_TYPE (0x1<<1)
1307#define DOORBELL_HDR_DB_TYPE_SHIFT 1
1308#define DOORBELL_HDR_DPM_SIZE (0x3<<2)
1309#define DOORBELL_HDR_DPM_SIZE_SHIFT 2
1310#define DOORBELL_HDR_CONN_TYPE (0xF<<4)
1311#define DOORBELL_HDR_CONN_TYPE_SHIFT 4
1312};
1313
1314/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001315 * doorbell message sent to the chip
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001316 */
1317struct doorbell {
1318#if defined(__BIG_ENDIAN)
1319 u16 zero_fill2;
1320 u8 zero_fill1;
1321 struct doorbell_hdr header;
1322#elif defined(__LITTLE_ENDIAN)
1323 struct doorbell_hdr header;
1324 u8 zero_fill1;
1325 u16 zero_fill2;
1326#endif
1327};
1328
1329
1330/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001331 * doorbell message sent to the chip
1332 */
1333struct doorbell_set_prod {
1334#if defined(__BIG_ENDIAN)
1335 u16 prod;
1336 u8 zero_fill1;
1337 struct doorbell_hdr header;
1338#elif defined(__LITTLE_ENDIAN)
1339 struct doorbell_hdr header;
1340 u8 zero_fill1;
1341 u16 prod;
1342#endif
1343};
1344
1345
1346/*
Eilon Greenstein33471622008-08-13 15:59:08 -07001347 * IGU driver acknowledgement register
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001348 */
1349struct igu_ack_register {
1350#if defined(__BIG_ENDIAN)
1351 u16 sb_id_and_flags;
1352#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1353#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1354#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1355#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1356#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1357#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1358#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1359#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1360#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1361#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1362 u16 status_block_index;
1363#elif defined(__LITTLE_ENDIAN)
1364 u16 status_block_index;
1365 u16 sb_id_and_flags;
1366#define IGU_ACK_REGISTER_STATUS_BLOCK_ID (0x1F<<0)
1367#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT 0
1368#define IGU_ACK_REGISTER_STORM_ID (0x7<<5)
1369#define IGU_ACK_REGISTER_STORM_ID_SHIFT 5
1370#define IGU_ACK_REGISTER_UPDATE_INDEX (0x1<<8)
1371#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT 8
1372#define IGU_ACK_REGISTER_INTERRUPT_MODE (0x3<<9)
1373#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT 9
1374#define IGU_ACK_REGISTER_RESERVED (0x1F<<11)
1375#define IGU_ACK_REGISTER_RESERVED_SHIFT 11
1376#endif
1377};
1378
1379
1380/*
Eilon Greensteinca003922009-08-12 22:53:28 -07001381 * IGU driver acknowledgement register
1382 */
1383struct igu_backward_compatible {
1384 u32 sb_id_and_flags;
1385#define IGU_BACKWARD_COMPATIBLE_SB_INDEX (0xFFFF<<0)
1386#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT 0
1387#define IGU_BACKWARD_COMPATIBLE_SB_SELECT (0x1F<<16)
1388#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT 16
1389#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS (0x7<<21)
1390#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT 21
1391#define IGU_BACKWARD_COMPATIBLE_BUPDATE (0x1<<24)
1392#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT 24
1393#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT (0x3<<25)
1394#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT 25
1395#define IGU_BACKWARD_COMPATIBLE_RESERVED_0 (0x1F<<27)
1396#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT 27
1397 u32 reserved_2;
1398};
1399
1400
1401/*
1402 * IGU driver acknowledgement register
1403 */
1404struct igu_regular {
1405 u32 sb_id_and_flags;
1406#define IGU_REGULAR_SB_INDEX (0xFFFFF<<0)
1407#define IGU_REGULAR_SB_INDEX_SHIFT 0
1408#define IGU_REGULAR_RESERVED0 (0x1<<20)
1409#define IGU_REGULAR_RESERVED0_SHIFT 20
1410#define IGU_REGULAR_SEGMENT_ACCESS (0x7<<21)
1411#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT 21
1412#define IGU_REGULAR_BUPDATE (0x1<<24)
1413#define IGU_REGULAR_BUPDATE_SHIFT 24
1414#define IGU_REGULAR_ENABLE_INT (0x3<<25)
1415#define IGU_REGULAR_ENABLE_INT_SHIFT 25
1416#define IGU_REGULAR_RESERVED_1 (0x1<<27)
1417#define IGU_REGULAR_RESERVED_1_SHIFT 27
1418#define IGU_REGULAR_CLEANUP_TYPE (0x3<<28)
1419#define IGU_REGULAR_CLEANUP_TYPE_SHIFT 28
1420#define IGU_REGULAR_CLEANUP_SET (0x1<<30)
1421#define IGU_REGULAR_CLEANUP_SET_SHIFT 30
1422#define IGU_REGULAR_BCLEANUP (0x1<<31)
1423#define IGU_REGULAR_BCLEANUP_SHIFT 31
1424 u32 reserved_2;
1425};
1426
1427/*
1428 * IGU driver acknowledgement register
1429 */
1430union igu_consprod_reg {
1431 struct igu_regular regular;
1432 struct igu_backward_compatible backward_compatible;
1433};
1434
1435
1436/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001437 * Parser parsing flags field
1438 */
1439struct parsing_flags {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001440 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001441#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE (0x1<<0)
1442#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT 0
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001443#define PARSING_FLAGS_VLAN (0x1<<1)
1444#define PARSING_FLAGS_VLAN_SHIFT 1
1445#define PARSING_FLAGS_EXTRA_VLAN (0x1<<2)
1446#define PARSING_FLAGS_EXTRA_VLAN_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001447#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL (0x3<<3)
1448#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT 3
1449#define PARSING_FLAGS_IP_OPTIONS (0x1<<5)
1450#define PARSING_FLAGS_IP_OPTIONS_SHIFT 5
1451#define PARSING_FLAGS_FRAGMENTATION_STATUS (0x1<<6)
1452#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT 6
1453#define PARSING_FLAGS_OVER_IP_PROTOCOL (0x3<<7)
1454#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT 7
1455#define PARSING_FLAGS_PURE_ACK_INDICATION (0x1<<9)
1456#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT 9
1457#define PARSING_FLAGS_TCP_OPTIONS_EXIST (0x1<<10)
1458#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT 10
1459#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG (0x1<<11)
1460#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT 11
1461#define PARSING_FLAGS_CONNECTION_MATCH (0x1<<12)
1462#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT 12
1463#define PARSING_FLAGS_LLC_SNAP (0x1<<13)
1464#define PARSING_FLAGS_LLC_SNAP_SHIFT 13
1465#define PARSING_FLAGS_RESERVED0 (0x3<<14)
1466#define PARSING_FLAGS_RESERVED0_SHIFT 14
1467};
1468
1469
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001470struct regpair {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001471 __le32 lo;
1472 __le32 hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001473};
1474
1475
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001476/*
1477 * dmae command structure
1478 */
1479struct dmae_command {
1480 u32 opcode;
1481#define DMAE_COMMAND_SRC (0x1<<0)
1482#define DMAE_COMMAND_SRC_SHIFT 0
1483#define DMAE_COMMAND_DST (0x3<<1)
1484#define DMAE_COMMAND_DST_SHIFT 1
1485#define DMAE_COMMAND_C_DST (0x1<<3)
1486#define DMAE_COMMAND_C_DST_SHIFT 3
1487#define DMAE_COMMAND_C_TYPE_ENABLE (0x1<<4)
1488#define DMAE_COMMAND_C_TYPE_ENABLE_SHIFT 4
1489#define DMAE_COMMAND_C_TYPE_CRC_ENABLE (0x1<<5)
1490#define DMAE_COMMAND_C_TYPE_CRC_ENABLE_SHIFT 5
1491#define DMAE_COMMAND_C_TYPE_CRC_OFFSET (0x7<<6)
1492#define DMAE_COMMAND_C_TYPE_CRC_OFFSET_SHIFT 6
1493#define DMAE_COMMAND_ENDIANITY (0x3<<9)
1494#define DMAE_COMMAND_ENDIANITY_SHIFT 9
1495#define DMAE_COMMAND_PORT (0x1<<11)
1496#define DMAE_COMMAND_PORT_SHIFT 11
1497#define DMAE_COMMAND_CRC_RESET (0x1<<12)
1498#define DMAE_COMMAND_CRC_RESET_SHIFT 12
1499#define DMAE_COMMAND_SRC_RESET (0x1<<13)
1500#define DMAE_COMMAND_SRC_RESET_SHIFT 13
1501#define DMAE_COMMAND_DST_RESET (0x1<<14)
1502#define DMAE_COMMAND_DST_RESET_SHIFT 14
Eilon Greensteinad8d3942008-06-23 20:29:02 -07001503#define DMAE_COMMAND_E1HVN (0x3<<15)
1504#define DMAE_COMMAND_E1HVN_SHIFT 15
1505#define DMAE_COMMAND_RESERVED0 (0x7FFF<<17)
1506#define DMAE_COMMAND_RESERVED0_SHIFT 17
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001507 u32 src_addr_lo;
1508 u32 src_addr_hi;
1509 u32 dst_addr_lo;
1510 u32 dst_addr_hi;
1511#if defined(__BIG_ENDIAN)
1512 u16 reserved1;
1513 u16 len;
1514#elif defined(__LITTLE_ENDIAN)
1515 u16 len;
1516 u16 reserved1;
1517#endif
1518 u32 comp_addr_lo;
1519 u32 comp_addr_hi;
1520 u32 comp_val;
1521 u32 crc32;
1522 u32 crc32_c;
1523#if defined(__BIG_ENDIAN)
1524 u16 crc16_c;
1525 u16 crc16;
1526#elif defined(__LITTLE_ENDIAN)
1527 u16 crc16;
1528 u16 crc16_c;
1529#endif
1530#if defined(__BIG_ENDIAN)
1531 u16 reserved2;
1532 u16 crc_t10;
1533#elif defined(__LITTLE_ENDIAN)
1534 u16 crc_t10;
1535 u16 reserved2;
1536#endif
1537#if defined(__BIG_ENDIAN)
1538 u16 xsum8;
1539 u16 xsum16;
1540#elif defined(__LITTLE_ENDIAN)
1541 u16 xsum16;
1542 u16 xsum8;
1543#endif
1544};
1545
1546
1547struct double_regpair {
1548 u32 regpair0_lo;
1549 u32 regpair0_hi;
1550 u32 regpair1_lo;
1551 u32 regpair1_hi;
1552};
1553
1554
1555/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001556 * The eth storm context of Ustorm (configuration part)
1557 */
1558struct ustorm_eth_st_context_config {
1559#if defined(__BIG_ENDIAN)
1560 u8 flags;
1561#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1562#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1563#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1564#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1565#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1566#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
Eilon Greensteinca003922009-08-12 22:53:28 -07001567#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<3)
1568#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 3
1569#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0xF<<4)
1570#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001571 u8 status_block_id;
1572 u8 clientId;
1573 u8 sb_index_numbers;
1574#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1575#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1576#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1577#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1578#elif defined(__LITTLE_ENDIAN)
1579 u8 sb_index_numbers;
1580#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER (0xF<<0)
1581#define USTORM_ETH_ST_CONTEXT_CONFIG_CQE_SB_INDEX_NUMBER_SHIFT 0
1582#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER (0xF<<4)
1583#define USTORM_ETH_ST_CONTEXT_CONFIG_BD_SB_INDEX_NUMBER_SHIFT 4
1584 u8 clientId;
1585 u8 status_block_id;
1586 u8 flags;
1587#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT (0x1<<0)
1588#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_MC_ALIGNMENT_SHIFT 0
1589#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC (0x1<<1)
1590#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_DYNAMIC_HC_SHIFT 1
1591#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA (0x1<<2)
1592#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_TPA_SHIFT 2
Eilon Greensteinca003922009-08-12 22:53:28 -07001593#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS (0x1<<3)
1594#define USTORM_ETH_ST_CONTEXT_CONFIG_ENABLE_STATISTICS_SHIFT 3
1595#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0 (0xF<<4)
1596#define __USTORM_ETH_ST_CONTEXT_CONFIG_RESERVED0_SHIFT 4
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001597#endif
1598#if defined(__BIG_ENDIAN)
1599 u16 bd_buff_size;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001600 u8 statistics_counter_id;
1601 u8 mc_alignment_log_size;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001602#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08001603 u8 mc_alignment_log_size;
1604 u8 statistics_counter_id;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001605 u16 bd_buff_size;
1606#endif
1607#if defined(__BIG_ENDIAN)
1608 u8 __local_sge_prod;
1609 u8 __local_bd_prod;
1610 u16 sge_buff_size;
1611#elif defined(__LITTLE_ENDIAN)
1612 u16 sge_buff_size;
1613 u8 __local_bd_prod;
1614 u8 __local_sge_prod;
1615#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07001616#if defined(__BIG_ENDIAN)
1617 u16 __sdm_bd_expected_counter;
1618 u8 cstorm_agg_int;
1619 u8 __expected_bds_on_ram;
1620#elif defined(__LITTLE_ENDIAN)
1621 u8 __expected_bds_on_ram;
1622 u8 cstorm_agg_int;
1623 u16 __sdm_bd_expected_counter;
1624#endif
1625#if defined(__BIG_ENDIAN)
1626 u16 __ring_data_ram_addr;
1627 u16 __hc_cstorm_ram_addr;
1628#elif defined(__LITTLE_ENDIAN)
1629 u16 __hc_cstorm_ram_addr;
1630 u16 __ring_data_ram_addr;
1631#endif
1632#if defined(__BIG_ENDIAN)
1633 u8 reserved1;
1634 u8 max_sges_for_packet;
1635 u16 __bd_ring_ram_addr;
1636#elif defined(__LITTLE_ENDIAN)
1637 u16 __bd_ring_ram_addr;
1638 u8 max_sges_for_packet;
1639 u8 reserved1;
1640#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001641 u32 bd_page_base_lo;
1642 u32 bd_page_base_hi;
1643 u32 sge_page_base_lo;
1644 u32 sge_page_base_hi;
Eilon Greensteinca003922009-08-12 22:53:28 -07001645 struct regpair reserved2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001646};
1647
1648/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001649 * The eth Rx Buffer Descriptor
1650 */
1651struct eth_rx_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001652 __le32 addr_lo;
1653 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001654};
1655
1656/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001657 * The eth Rx SGE Descriptor
1658 */
1659struct eth_rx_sge {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00001660 __le32 addr_lo;
1661 __le32 addr_hi;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001662};
1663
1664/*
1665 * Local BDs and SGEs rings (in ETH)
1666 */
1667struct eth_local_rx_rings {
Eilon Greensteinca003922009-08-12 22:53:28 -07001668 struct eth_rx_bd __local_bd_ring[8];
1669 struct eth_rx_sge __local_sge_ring[10];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001670};
1671
1672/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001673 * The eth storm context of Ustorm
1674 */
1675struct ustorm_eth_st_context {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001676 struct ustorm_eth_st_context_config common;
1677 struct eth_local_rx_rings __rings;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001678};
1679
1680/*
1681 * The eth storm context of Tstorm
1682 */
1683struct tstorm_eth_st_context {
1684 u32 __reserved0[28];
1685};
1686
1687/*
1688 * The eth aggregative context section of Xstorm
1689 */
1690struct xstorm_eth_extra_ag_context_section {
1691#if defined(__BIG_ENDIAN)
1692 u8 __tcp_agg_vars1;
1693 u8 __reserved50;
1694 u16 __mss;
1695#elif defined(__LITTLE_ENDIAN)
1696 u16 __mss;
1697 u8 __reserved50;
1698 u8 __tcp_agg_vars1;
1699#endif
1700 u32 __snd_nxt;
1701 u32 __tx_wnd;
1702 u32 __snd_una;
1703 u32 __reserved53;
1704#if defined(__BIG_ENDIAN)
1705 u8 __agg_val8_th;
1706 u8 __agg_val8;
1707 u16 __tcp_agg_vars2;
1708#elif defined(__LITTLE_ENDIAN)
1709 u16 __tcp_agg_vars2;
1710 u8 __agg_val8;
1711 u8 __agg_val8_th;
1712#endif
1713 u32 __reserved58;
1714 u32 __reserved59;
1715 u32 __reserved60;
1716 u32 __reserved61;
1717#if defined(__BIG_ENDIAN)
1718 u16 __agg_val7_th;
1719 u16 __agg_val7;
1720#elif defined(__LITTLE_ENDIAN)
1721 u16 __agg_val7;
1722 u16 __agg_val7_th;
1723#endif
1724#if defined(__BIG_ENDIAN)
1725 u8 __tcp_agg_vars5;
1726 u8 __tcp_agg_vars4;
1727 u8 __tcp_agg_vars3;
1728 u8 __reserved62;
1729#elif defined(__LITTLE_ENDIAN)
1730 u8 __reserved62;
1731 u8 __tcp_agg_vars3;
1732 u8 __tcp_agg_vars4;
1733 u8 __tcp_agg_vars5;
1734#endif
1735 u32 __tcp_agg_vars6;
1736#if defined(__BIG_ENDIAN)
1737 u16 __agg_misc6;
1738 u16 __tcp_agg_vars7;
1739#elif defined(__LITTLE_ENDIAN)
1740 u16 __tcp_agg_vars7;
1741 u16 __agg_misc6;
1742#endif
1743 u32 __agg_val10;
1744 u32 __agg_val10_th;
1745#if defined(__BIG_ENDIAN)
1746 u16 __reserved3;
1747 u8 __reserved2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001748 u8 __da_only_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001750 u8 __da_only_cnt;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001751 u8 __reserved2;
1752 u16 __reserved3;
1753#endif
1754};
1755
1756/*
1757 * The eth aggregative context of Xstorm
1758 */
1759struct xstorm_eth_ag_context {
1760#if defined(__BIG_ENDIAN)
Eilon Greensteinca003922009-08-12 22:53:28 -07001761 u16 agg_val1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001762 u8 __agg_vars1;
1763 u8 __state;
1764#elif defined(__LITTLE_ENDIAN)
1765 u8 __state;
1766 u8 __agg_vars1;
Eilon Greensteinca003922009-08-12 22:53:28 -07001767 u16 agg_val1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001768#endif
1769#if defined(__BIG_ENDIAN)
1770 u8 cdu_reserved;
1771 u8 __agg_vars4;
1772 u8 __agg_vars3;
1773 u8 __agg_vars2;
1774#elif defined(__LITTLE_ENDIAN)
1775 u8 __agg_vars2;
1776 u8 __agg_vars3;
1777 u8 __agg_vars4;
1778 u8 cdu_reserved;
1779#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07001780 u32 __bd_prod;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001781#if defined(__BIG_ENDIAN)
1782 u16 __agg_vars5;
1783 u16 __agg_val4_th;
1784#elif defined(__LITTLE_ENDIAN)
1785 u16 __agg_val4_th;
1786 u16 __agg_vars5;
1787#endif
1788 struct xstorm_eth_extra_ag_context_section __extra_section;
1789#if defined(__BIG_ENDIAN)
1790 u16 __agg_vars7;
1791 u8 __agg_val3_th;
1792 u8 __agg_vars6;
1793#elif defined(__LITTLE_ENDIAN)
1794 u8 __agg_vars6;
1795 u8 __agg_val3_th;
1796 u16 __agg_vars7;
1797#endif
1798#if defined(__BIG_ENDIAN)
1799 u16 __agg_val11_th;
1800 u16 __agg_val11;
1801#elif defined(__LITTLE_ENDIAN)
1802 u16 __agg_val11;
1803 u16 __agg_val11_th;
1804#endif
1805#if defined(__BIG_ENDIAN)
1806 u8 __reserved1;
1807 u8 __agg_val6_th;
1808 u16 __agg_val9;
1809#elif defined(__LITTLE_ENDIAN)
1810 u16 __agg_val9;
1811 u8 __agg_val6_th;
1812 u8 __reserved1;
1813#endif
1814#if defined(__BIG_ENDIAN)
1815 u16 __agg_val2_th;
1816 u16 __agg_val2;
1817#elif defined(__LITTLE_ENDIAN)
1818 u16 __agg_val2;
1819 u16 __agg_val2_th;
1820#endif
1821 u32 __agg_vars8;
1822#if defined(__BIG_ENDIAN)
1823 u16 __agg_misc0;
1824 u16 __agg_val4;
1825#elif defined(__LITTLE_ENDIAN)
1826 u16 __agg_val4;
1827 u16 __agg_misc0;
1828#endif
1829#if defined(__BIG_ENDIAN)
1830 u8 __agg_val3;
1831 u8 __agg_val6;
1832 u8 __agg_val5_th;
1833 u8 __agg_val5;
1834#elif defined(__LITTLE_ENDIAN)
1835 u8 __agg_val5;
1836 u8 __agg_val5_th;
1837 u8 __agg_val6;
1838 u8 __agg_val3;
1839#endif
1840#if defined(__BIG_ENDIAN)
1841 u16 __agg_misc1;
1842 u16 __bd_ind_max_val;
1843#elif defined(__LITTLE_ENDIAN)
1844 u16 __bd_ind_max_val;
1845 u16 __agg_misc1;
1846#endif
1847 u32 __reserved57;
1848 u32 __agg_misc4;
1849 u32 __agg_misc5;
1850};
1851
1852/*
Eilon Greensteinf5372252009-02-12 08:38:30 +00001853 * The eth extra aggregative context section of Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001854 */
1855struct tstorm_eth_extra_ag_context_section {
1856 u32 __agg_val1;
1857#if defined(__BIG_ENDIAN)
1858 u8 __tcp_agg_vars2;
1859 u8 __agg_val3;
1860 u16 __agg_val2;
1861#elif defined(__LITTLE_ENDIAN)
1862 u16 __agg_val2;
1863 u8 __agg_val3;
1864 u8 __tcp_agg_vars2;
1865#endif
1866#if defined(__BIG_ENDIAN)
1867 u16 __agg_val5;
1868 u8 __agg_val6;
1869 u8 __tcp_agg_vars3;
1870#elif defined(__LITTLE_ENDIAN)
1871 u8 __tcp_agg_vars3;
1872 u8 __agg_val6;
1873 u16 __agg_val5;
1874#endif
1875 u32 __reserved63;
1876 u32 __reserved64;
1877 u32 __reserved65;
1878 u32 __reserved66;
1879 u32 __reserved67;
1880 u32 __tcp_agg_vars1;
1881 u32 __reserved61;
1882 u32 __reserved62;
1883 u32 __reserved2;
1884};
1885
1886/*
1887 * The eth aggregative context of Tstorm
1888 */
1889struct tstorm_eth_ag_context {
1890#if defined(__BIG_ENDIAN)
1891 u16 __reserved54;
1892 u8 __agg_vars1;
1893 u8 __state;
1894#elif defined(__LITTLE_ENDIAN)
1895 u8 __state;
1896 u8 __agg_vars1;
1897 u16 __reserved54;
1898#endif
1899#if defined(__BIG_ENDIAN)
1900 u16 __agg_val4;
1901 u16 __agg_vars2;
1902#elif defined(__LITTLE_ENDIAN)
1903 u16 __agg_vars2;
1904 u16 __agg_val4;
1905#endif
1906 struct tstorm_eth_extra_ag_context_section __extra_section;
1907};
1908
1909/*
1910 * The eth aggregative context of Cstorm
1911 */
1912struct cstorm_eth_ag_context {
1913 u32 __agg_vars1;
1914#if defined(__BIG_ENDIAN)
1915 u8 __aux1_th;
1916 u8 __aux1_val;
1917 u16 __agg_vars2;
1918#elif defined(__LITTLE_ENDIAN)
1919 u16 __agg_vars2;
1920 u8 __aux1_val;
1921 u8 __aux1_th;
1922#endif
1923 u32 __num_of_treated_packet;
1924 u32 __last_packet_treated;
1925#if defined(__BIG_ENDIAN)
1926 u16 __reserved58;
1927 u16 __reserved57;
1928#elif defined(__LITTLE_ENDIAN)
1929 u16 __reserved57;
1930 u16 __reserved58;
1931#endif
1932#if defined(__BIG_ENDIAN)
1933 u8 __reserved62;
1934 u8 __reserved61;
1935 u8 __reserved60;
1936 u8 __reserved59;
1937#elif defined(__LITTLE_ENDIAN)
1938 u8 __reserved59;
1939 u8 __reserved60;
1940 u8 __reserved61;
1941 u8 __reserved62;
1942#endif
1943#if defined(__BIG_ENDIAN)
1944 u16 __reserved64;
1945 u16 __reserved63;
1946#elif defined(__LITTLE_ENDIAN)
1947 u16 __reserved63;
1948 u16 __reserved64;
1949#endif
1950 u32 __reserved65;
1951#if defined(__BIG_ENDIAN)
1952 u16 __agg_vars3;
1953 u16 __rq_inv_cnt;
1954#elif defined(__LITTLE_ENDIAN)
1955 u16 __rq_inv_cnt;
1956 u16 __agg_vars3;
1957#endif
1958#if defined(__BIG_ENDIAN)
1959 u16 __packet_index_th;
1960 u16 __packet_index;
1961#elif defined(__LITTLE_ENDIAN)
1962 u16 __packet_index;
1963 u16 __packet_index_th;
1964#endif
1965};
1966
1967/*
1968 * The eth aggregative context of Ustorm
1969 */
1970struct ustorm_eth_ag_context {
1971#if defined(__BIG_ENDIAN)
1972 u8 __aux_counter_flags;
1973 u8 __agg_vars2;
1974 u8 __agg_vars1;
1975 u8 __state;
1976#elif defined(__LITTLE_ENDIAN)
1977 u8 __state;
1978 u8 __agg_vars1;
1979 u8 __agg_vars2;
1980 u8 __aux_counter_flags;
1981#endif
1982#if defined(__BIG_ENDIAN)
1983 u8 cdu_usage;
1984 u8 __agg_misc2;
1985 u16 __agg_misc1;
1986#elif defined(__LITTLE_ENDIAN)
1987 u16 __agg_misc1;
1988 u8 __agg_misc2;
1989 u8 cdu_usage;
1990#endif
1991 u32 __agg_misc4;
1992#if defined(__BIG_ENDIAN)
1993 u8 __agg_val3_th;
1994 u8 __agg_val3;
1995 u16 __agg_misc3;
1996#elif defined(__LITTLE_ENDIAN)
1997 u16 __agg_misc3;
1998 u8 __agg_val3;
1999 u8 __agg_val3_th;
2000#endif
2001 u32 __agg_val1;
2002 u32 __agg_misc4_th;
2003#if defined(__BIG_ENDIAN)
2004 u16 __agg_val2_th;
2005 u16 __agg_val2;
2006#elif defined(__LITTLE_ENDIAN)
2007 u16 __agg_val2;
2008 u16 __agg_val2_th;
2009#endif
2010#if defined(__BIG_ENDIAN)
2011 u16 __reserved2;
2012 u8 __decision_rules;
2013 u8 __decision_rule_enable_bits;
2014#elif defined(__LITTLE_ENDIAN)
2015 u8 __decision_rule_enable_bits;
2016 u8 __decision_rules;
2017 u16 __reserved2;
2018#endif
2019};
2020
2021/*
2022 * Timers connection context
2023 */
2024struct timers_block_context {
2025 u32 __reserved_0;
2026 u32 __reserved_1;
2027 u32 __reserved_2;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002028 u32 flags;
2029#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS (0x3<<0)
2030#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT 0
2031#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG (0x1<<2)
2032#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT 2
2033#define __TIMERS_BLOCK_CONTEXT_RESERVED0 (0x1FFFFFFF<<3)
2034#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002035};
2036
2037/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002038 * structure for easy accessibility to assembler
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002039 */
2040struct eth_tx_bd_flags {
2041 u8 as_bitfield;
2042#define ETH_TX_BD_FLAGS_VLAN_TAG (0x1<<0)
2043#define ETH_TX_BD_FLAGS_VLAN_TAG_SHIFT 0
2044#define ETH_TX_BD_FLAGS_IP_CSUM (0x1<<1)
2045#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT 1
Eilon Greensteinca003922009-08-12 22:53:28 -07002046#define ETH_TX_BD_FLAGS_L4_CSUM (0x1<<2)
2047#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT 2
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002048#define ETH_TX_BD_FLAGS_END_BD (0x1<<3)
2049#define ETH_TX_BD_FLAGS_END_BD_SHIFT 3
2050#define ETH_TX_BD_FLAGS_START_BD (0x1<<4)
2051#define ETH_TX_BD_FLAGS_START_BD_SHIFT 4
2052#define ETH_TX_BD_FLAGS_HDR_POOL (0x1<<5)
2053#define ETH_TX_BD_FLAGS_HDR_POOL_SHIFT 5
2054#define ETH_TX_BD_FLAGS_SW_LSO (0x1<<6)
2055#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT 6
2056#define ETH_TX_BD_FLAGS_IPV6 (0x1<<7)
2057#define ETH_TX_BD_FLAGS_IPV6_SHIFT 7
2058};
2059
2060/*
2061 * The eth Tx Buffer Descriptor
2062 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002063struct eth_tx_start_bd {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002064 __le32 addr_lo;
2065 __le32 addr_hi;
2066 __le16 nbd;
2067 __le16 nbytes;
2068 __le16 vlan;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002069 struct eth_tx_bd_flags bd_flags;
2070 u8 general_data;
Eilon Greensteinca003922009-08-12 22:53:28 -07002071#define ETH_TX_START_BD_HDR_NBDS (0x3F<<0)
2072#define ETH_TX_START_BD_HDR_NBDS_SHIFT 0
2073#define ETH_TX_START_BD_ETH_ADDR_TYPE (0x3<<6)
2074#define ETH_TX_START_BD_ETH_ADDR_TYPE_SHIFT 6
2075};
2076
2077/*
2078 * Tx regular BD structure
2079 */
2080struct eth_tx_bd {
2081 u32 addr_lo;
2082 u32 addr_hi;
2083 u16 total_pkt_bytes;
2084 u16 nbytes;
2085 u8 reserved[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002086};
2087
2088/*
2089 * Tx parsing BD structure for ETH,Relevant in START
2090 */
2091struct eth_tx_parse_bd {
2092 u8 global_data;
2093#define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET (0xF<<0)
2094#define ETH_TX_PARSE_BD_IP_HDR_START_OFFSET_SHIFT 0
Eilon Greensteinca003922009-08-12 22:53:28 -07002095#define ETH_TX_PARSE_BD_UDP_CS_FLG (0x1<<4)
2096#define ETH_TX_PARSE_BD_UDP_CS_FLG_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002097#define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN (0x1<<5)
2098#define ETH_TX_PARSE_BD_PSEUDO_CS_WITHOUT_LEN_SHIFT 5
2099#define ETH_TX_PARSE_BD_LLC_SNAP_EN (0x1<<6)
2100#define ETH_TX_PARSE_BD_LLC_SNAP_EN_SHIFT 6
2101#define ETH_TX_PARSE_BD_NS_FLG (0x1<<7)
2102#define ETH_TX_PARSE_BD_NS_FLG_SHIFT 7
2103 u8 tcp_flags;
2104#define ETH_TX_PARSE_BD_FIN_FLG (0x1<<0)
2105#define ETH_TX_PARSE_BD_FIN_FLG_SHIFT 0
2106#define ETH_TX_PARSE_BD_SYN_FLG (0x1<<1)
2107#define ETH_TX_PARSE_BD_SYN_FLG_SHIFT 1
2108#define ETH_TX_PARSE_BD_RST_FLG (0x1<<2)
2109#define ETH_TX_PARSE_BD_RST_FLG_SHIFT 2
2110#define ETH_TX_PARSE_BD_PSH_FLG (0x1<<3)
2111#define ETH_TX_PARSE_BD_PSH_FLG_SHIFT 3
2112#define ETH_TX_PARSE_BD_ACK_FLG (0x1<<4)
2113#define ETH_TX_PARSE_BD_ACK_FLG_SHIFT 4
2114#define ETH_TX_PARSE_BD_URG_FLG (0x1<<5)
2115#define ETH_TX_PARSE_BD_URG_FLG_SHIFT 5
2116#define ETH_TX_PARSE_BD_ECE_FLG (0x1<<6)
2117#define ETH_TX_PARSE_BD_ECE_FLG_SHIFT 6
2118#define ETH_TX_PARSE_BD_CWR_FLG (0x1<<7)
2119#define ETH_TX_PARSE_BD_CWR_FLG_SHIFT 7
2120 u8 ip_hlen;
Eilon Greensteinca003922009-08-12 22:53:28 -07002121 s8 reserved;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002122 __le16 total_hlen;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002123 __le16 tcp_pseudo_csum;
Eilon Greensteinca003922009-08-12 22:53:28 -07002124 __le16 lso_mss;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002125 __le16 ip_id;
2126 __le32 tcp_send_seq;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002127};
2128
2129/*
2130 * The last BD in the BD memory will hold a pointer to the next BD memory
2131 */
2132struct eth_tx_next_bd {
Eilon Greensteinca003922009-08-12 22:53:28 -07002133 __le32 addr_lo;
2134 __le32 addr_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002135 u8 reserved[8];
2136};
2137
2138/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002139 * union for 4 Bd types
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002140 */
2141union eth_tx_bd_types {
Eilon Greensteinca003922009-08-12 22:53:28 -07002142 struct eth_tx_start_bd start_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002143 struct eth_tx_bd reg_bd;
2144 struct eth_tx_parse_bd parse_bd;
2145 struct eth_tx_next_bd next_bd;
2146};
2147
2148/*
2149 * The eth storm context of Xstorm
2150 */
2151struct xstorm_eth_st_context {
2152 u32 tx_bd_page_base_lo;
2153 u32 tx_bd_page_base_hi;
2154#if defined(__BIG_ENDIAN)
2155 u16 tx_bd_cons;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002156 u8 statistics_data;
2157#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
2158#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
2159#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
2160#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002161 u8 __local_tx_bd_prod;
2162#elif defined(__LITTLE_ENDIAN)
2163 u8 __local_tx_bd_prod;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002164 u8 statistics_data;
2165#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID (0x7F<<0)
2166#define XSTORM_ETH_ST_CONTEXT_STATISTICS_COUNTER_ID_SHIFT 0
2167#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE (0x1<<7)
2168#define XSTORM_ETH_ST_CONTEXT_STATISTICS_ENABLE_SHIFT 7
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002169 u16 tx_bd_cons;
2170#endif
Eilon Greensteinca003922009-08-12 22:53:28 -07002171 u32 __reserved1;
2172 u32 __reserved2;
2173#if defined(__BIG_ENDIAN)
2174 u8 __ram_cache_index;
2175 u8 __double_buffer_client;
2176 u16 __pkt_cons;
2177#elif defined(__LITTLE_ENDIAN)
2178 u16 __pkt_cons;
2179 u8 __double_buffer_client;
2180 u8 __ram_cache_index;
2181#endif
2182#if defined(__BIG_ENDIAN)
2183 u16 __statistics_address;
2184 u16 __gso_next;
2185#elif defined(__LITTLE_ENDIAN)
2186 u16 __gso_next;
2187 u16 __statistics_address;
2188#endif
2189#if defined(__BIG_ENDIAN)
2190 u8 __local_tx_bd_cons;
2191 u8 safc_group_num;
2192 u8 safc_group_en;
2193 u8 __is_eth_conn;
2194#elif defined(__LITTLE_ENDIAN)
2195 u8 __is_eth_conn;
2196 u8 safc_group_en;
2197 u8 safc_group_num;
2198 u8 __local_tx_bd_cons;
2199#endif
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002200 union eth_tx_bd_types __bds[13];
2201};
2202
2203/*
2204 * The eth storm context of Cstorm
2205 */
2206struct cstorm_eth_st_context {
2207#if defined(__BIG_ENDIAN)
2208 u16 __reserved0;
2209 u8 sb_index_number;
2210 u8 status_block_id;
2211#elif defined(__LITTLE_ENDIAN)
2212 u8 status_block_id;
2213 u8 sb_index_number;
2214 u16 __reserved0;
2215#endif
2216 u32 __reserved1[3];
2217};
2218
2219/*
2220 * Ethernet connection context
2221 */
2222struct eth_context {
2223 struct ustorm_eth_st_context ustorm_st_context;
2224 struct tstorm_eth_st_context tstorm_st_context;
2225 struct xstorm_eth_ag_context xstorm_ag_context;
2226 struct tstorm_eth_ag_context tstorm_ag_context;
2227 struct cstorm_eth_ag_context cstorm_ag_context;
2228 struct ustorm_eth_ag_context ustorm_ag_context;
2229 struct timers_block_context timers_context;
2230 struct xstorm_eth_st_context xstorm_st_context;
2231 struct cstorm_eth_st_context cstorm_st_context;
2232};
2233
2234
2235/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002236 * Ethernet doorbell
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002237 */
2238struct eth_tx_doorbell {
2239#if defined(__BIG_ENDIAN)
2240 u16 npackets;
2241 u8 params;
2242#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2243#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2244#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2245#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2246#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2247#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2248 struct doorbell_hdr hdr;
2249#elif defined(__LITTLE_ENDIAN)
2250 struct doorbell_hdr hdr;
2251 u8 params;
2252#define ETH_TX_DOORBELL_NUM_BDS (0x3F<<0)
2253#define ETH_TX_DOORBELL_NUM_BDS_SHIFT 0
2254#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG (0x1<<6)
2255#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT 6
2256#define ETH_TX_DOORBELL_SPARE (0x1<<7)
2257#define ETH_TX_DOORBELL_SPARE_SHIFT 7
2258 u16 npackets;
2259#endif
2260};
2261
2262
2263/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002264 * cstorm default status block, generated by ustorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002265 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002266struct cstorm_def_status_block_u {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002267 __le16 index_values[HC_USTORM_DEF_SB_NUM_INDICES];
2268 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002269 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002270 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002271 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002272};
2273
2274/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002275 * cstorm default status block, generated by cstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002276 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002277struct cstorm_def_status_block_c {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002278 __le16 index_values[HC_CSTORM_DEF_SB_NUM_INDICES];
2279 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002280 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002281 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002282 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002283};
2284
2285/*
2286 * xstorm status block
2287 */
2288struct xstorm_def_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002289 __le16 index_values[HC_XSTORM_DEF_SB_NUM_INDICES];
2290 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002291 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002292 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002293 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002294};
2295
2296/*
2297 * tstorm status block
2298 */
2299struct tstorm_def_status_block {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002300 __le16 index_values[HC_TSTORM_DEF_SB_NUM_INDICES];
2301 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002302 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002303 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002304 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002305};
2306
2307/*
2308 * host status block
2309 */
2310struct host_def_status_block {
2311 struct atten_def_status_block atten_status_block;
Eilon Greensteinca003922009-08-12 22:53:28 -07002312 struct cstorm_def_status_block_u u_def_status_block;
2313 struct cstorm_def_status_block_c c_def_status_block;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002314 struct xstorm_def_status_block x_def_status_block;
2315 struct tstorm_def_status_block t_def_status_block;
2316};
2317
2318
2319/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002320 * cstorm status block, generated by ustorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002321 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002322struct cstorm_status_block_u {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002323 __le16 index_values[HC_USTORM_SB_NUM_INDICES];
2324 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002325 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002326 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002327 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002328};
2329
2330/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002331 * cstorm status block, generated by cstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002332 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002333struct cstorm_status_block_c {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002334 __le16 index_values[HC_CSTORM_SB_NUM_INDICES];
2335 __le16 status_block_index;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002336 u8 func;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002337 u8 status_block_id;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002338 __le32 __flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002339};
2340
2341/*
2342 * host status block
2343 */
2344struct host_status_block {
Eilon Greensteinca003922009-08-12 22:53:28 -07002345 struct cstorm_status_block_u u_status_block;
2346 struct cstorm_status_block_c c_status_block;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002347};
2348
2349
2350/*
2351 * The data for RSS setup ramrod
2352 */
2353struct eth_client_setup_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002354 u32 client_id;
2355 u8 is_rdma;
2356 u8 is_fcoe;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002357 u16 reserved1;
2358};
2359
2360
2361/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002362 * regular eth FP CQE parameters struct
2363 */
2364struct eth_fast_path_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002365 u8 type_error_flags;
2366#define ETH_FAST_PATH_RX_CQE_TYPE (0x1<<0)
2367#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT 0
2368#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG (0x1<<1)
2369#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT 1
2370#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG (0x1<<2)
2371#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT 2
2372#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG (0x1<<3)
2373#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT 3
2374#define ETH_FAST_PATH_RX_CQE_START_FLG (0x1<<4)
2375#define ETH_FAST_PATH_RX_CQE_START_FLG_SHIFT 4
2376#define ETH_FAST_PATH_RX_CQE_END_FLG (0x1<<5)
2377#define ETH_FAST_PATH_RX_CQE_END_FLG_SHIFT 5
2378#define ETH_FAST_PATH_RX_CQE_RESERVED0 (0x3<<6)
2379#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT 6
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002380 u8 status_flags;
2381#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE (0x7<<0)
2382#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT 0
2383#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG (0x1<<3)
2384#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT 3
2385#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG (0x1<<4)
2386#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT 4
2387#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG (0x1<<5)
2388#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT 5
2389#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG (0x1<<6)
2390#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT 6
2391#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG (0x1<<7)
2392#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT 7
2393 u8 placement_offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002394 u8 queue_index;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002395 __le32 rss_hash_result;
2396 __le16 vlan_tag;
2397 __le16 pkt_len;
2398 __le16 len_on_bd;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002399 struct parsing_flags pars_flags;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002400 __le16 sgl[8];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002401};
2402
2403
2404/*
2405 * The data for RSS setup ramrod
2406 */
2407struct eth_halt_ramrod_data {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002408 u32 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002409 u32 reserved0;
2410};
2411
2412
2413/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002414 * The data for statistics query ramrod
2415 */
2416struct eth_query_ramrod_data {
2417#if defined(__BIG_ENDIAN)
2418 u8 reserved0;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002419 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002420 u16 drv_counter;
2421#elif defined(__LITTLE_ENDIAN)
2422 u16 drv_counter;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002423 u8 collect_port;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002424 u8 reserved0;
2425#endif
2426 u32 ctr_id_vector;
2427};
2428
2429
2430/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002431 * Place holder for ramrods protocol specific data
2432 */
2433struct ramrod_data {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002434 __le32 data_lo;
2435 __le32 data_hi;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002436};
2437
2438/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002439 * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002440 */
2441union eth_ramrod_data {
2442 struct ramrod_data general;
2443};
2444
2445
2446/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002447 * Eth Rx Cqe structure- general structure for ramrods
2448 */
2449struct common_ramrod_eth_rx_cqe {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002450 u8 ramrod_type;
2451#define COMMON_RAMROD_ETH_RX_CQE_TYPE (0x1<<0)
2452#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT 0
Vladislav Zolotarov3359fce2010-02-17 13:35:01 -08002453#define COMMON_RAMROD_ETH_RX_CQE_ERROR (0x1<<1)
2454#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT 1
2455#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0 (0x3F<<2)
2456#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT 2
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002457 u8 conn_type;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002458 __le16 reserved1;
2459 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002460#define COMMON_RAMROD_ETH_RX_CQE_CID (0xFFFFFF<<0)
2461#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT 0
2462#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID (0xFF<<24)
2463#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT 24
2464 struct ramrod_data protocol_data;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002465 __le32 reserved2[4];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002466};
2467
2468/*
2469 * Rx Last CQE in page (in ETH)
2470 */
2471struct eth_rx_cqe_next_page {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002472 __le32 addr_lo;
2473 __le32 addr_hi;
2474 __le32 reserved[6];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002475};
2476
2477/*
2478 * union for all eth rx cqe types (fix their sizes)
2479 */
2480union eth_rx_cqe {
2481 struct eth_fast_path_rx_cqe fast_path_cqe;
2482 struct common_ramrod_eth_rx_cqe ramrod_cqe;
2483 struct eth_rx_cqe_next_page next_page_cqe;
2484};
2485
2486
2487/*
2488 * common data for all protocols
2489 */
2490struct spe_hdr {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002491 __le32 conn_and_cmd_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002492#define SPE_HDR_CID (0xFFFFFF<<0)
2493#define SPE_HDR_CID_SHIFT 0
2494#define SPE_HDR_CMD_ID (0xFF<<24)
2495#define SPE_HDR_CMD_ID_SHIFT 24
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002496 __le16 type;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002497#define SPE_HDR_CONN_TYPE (0xFF<<0)
2498#define SPE_HDR_CONN_TYPE_SHIFT 0
2499#define SPE_HDR_COMMON_RAMROD (0xFF<<8)
2500#define SPE_HDR_COMMON_RAMROD_SHIFT 8
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002501 __le16 reserved;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002502};
2503
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002504/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002505 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002506 */
2507union eth_specific_data {
2508 u8 protocol_data[8];
2509 struct regpair mac_config_addr;
2510 struct eth_client_setup_ramrod_data client_setup_ramrod_data;
2511 struct eth_halt_ramrod_data halt_ramrod_data;
2512 struct regpair leading_cqe_addr;
2513 struct regpair update_data_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002514 struct eth_query_ramrod_data query_ramrod_data;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002515};
2516
2517/*
Eilon Greenstein33471622008-08-13 15:59:08 -07002518 * Ethernet slow path element
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002519 */
2520struct eth_spe {
2521 struct spe_hdr hdr;
2522 union eth_specific_data data;
2523};
2524
2525
2526/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002527 * array of 13 bds as appears in the eth xstorm context
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002528 */
Eilon Greensteinca003922009-08-12 22:53:28 -07002529struct eth_tx_bds_array {
2530 union eth_tx_bd_types bds[13];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002531};
2532
2533
2534/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002535 * Common configuration parameters per function in Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002536 */
2537struct tstorm_eth_function_common_config {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002538#if defined(__BIG_ENDIAN)
2539 u8 leading_client_id;
2540 u8 rss_result_mask;
2541 u16 config_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002542#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2543#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2544#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2545#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2546#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2547#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2548#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2549#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002550#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2551#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2552#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2553#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2554#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2555#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2556#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2557#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
Eilon Greensteinca003922009-08-12 22:53:28 -07002558#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<10)
2559#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 10
2560#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x1F<<11)
2561#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 11
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002562#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002563 u16 config_flags;
2564#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY (0x1<<0)
2565#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT 0
2566#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY (0x1<<1)
2567#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT 1
2568#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY (0x1<<2)
2569#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT 2
2570#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY (0x1<<3)
2571#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT 3
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002572#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE (0x7<<4)
2573#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT 4
2574#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE (0x1<<7)
2575#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_DEFAULT_ENABLE_SHIFT 7
2576#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM (0x1<<8)
2577#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_IN_CAM_SHIFT 8
2578#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM (0x1<<9)
2579#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_E1HOV_IN_CAM_SHIFT 9
Eilon Greensteinca003922009-08-12 22:53:28 -07002580#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA (0x1<<10)
2581#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_ENABLE_TPA_SHIFT 10
2582#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0 (0x1F<<11)
2583#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT 11
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002584 u8 rss_result_mask;
2585 u8 leading_client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002586#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002587 u16 vlan_id[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002588};
2589
2590/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002591 * RSS idirection table update configuration
2592 */
2593struct rss_update_config {
2594#if defined(__BIG_ENDIAN)
2595 u16 toe_rss_bitmap;
2596 u16 flags;
2597#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2598#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2599#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2600#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2601#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2602#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2603#elif defined(__LITTLE_ENDIAN)
2604 u16 flags;
2605#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE (0x1<<0)
2606#define RSS_UPDATE_CONFIG_ETH_UPDATE_ENABLE_SHIFT 0
2607#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE (0x1<<1)
2608#define RSS_UPDATE_CONFIG_TOE_UPDATE_ENABLE_SHIFT 1
2609#define __RSS_UPDATE_CONFIG_RESERVED0 (0x3FFF<<2)
2610#define __RSS_UPDATE_CONFIG_RESERVED0_SHIFT 2
2611 u16 toe_rss_bitmap;
2612#endif
2613 u32 reserved1;
2614};
2615
2616/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002617 * parameters for eth update ramrod
2618 */
2619struct eth_update_ramrod_data {
2620 struct tstorm_eth_function_common_config func_config;
2621 u8 indirectionTable[128];
Eilon Greensteinca003922009-08-12 22:53:28 -07002622 struct rss_update_config rss_config;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002623};
2624
2625
2626/*
2627 * MAC filtering configuration command header
2628 */
2629struct mac_configuration_hdr {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002630 u8 length;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002631 u8 offset;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002632 u16 client_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002633 u32 reserved1;
2634};
2635
2636/*
2637 * MAC address in list for ramrod
2638 */
2639struct tstorm_cam_entry {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002640 __le16 lsb_mac_addr;
2641 __le16 middle_mac_addr;
2642 __le16 msb_mac_addr;
2643 __le16 flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002644#define TSTORM_CAM_ENTRY_PORT_ID (0x1<<0)
2645#define TSTORM_CAM_ENTRY_PORT_ID_SHIFT 0
2646#define TSTORM_CAM_ENTRY_RSRVVAL0 (0x7<<1)
2647#define TSTORM_CAM_ENTRY_RSRVVAL0_SHIFT 1
2648#define TSTORM_CAM_ENTRY_RESERVED0 (0xFFF<<4)
2649#define TSTORM_CAM_ENTRY_RESERVED0_SHIFT 4
2650};
2651
2652/*
2653 * MAC filtering: CAM target table entry
2654 */
2655struct tstorm_cam_target_table_entry {
2656 u8 flags;
2657#define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST (0x1<<0)
2658#define TSTORM_CAM_TARGET_TABLE_ENTRY_BROADCAST_SHIFT 0
2659#define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL (0x1<<1)
2660#define TSTORM_CAM_TARGET_TABLE_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT 1
2661#define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE (0x1<<2)
2662#define TSTORM_CAM_TARGET_TABLE_ENTRY_ACTION_TYPE_SHIFT 2
2663#define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC (0x1<<3)
2664#define TSTORM_CAM_TARGET_TABLE_ENTRY_RDMA_MAC_SHIFT 3
2665#define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0 (0xF<<4)
2666#define TSTORM_CAM_TARGET_TABLE_ENTRY_RESERVED0_SHIFT 4
Eilon Greensteinca003922009-08-12 22:53:28 -07002667 u8 reserved1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002668 u16 vlan_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07002669 u32 clients_bit_vector;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002670};
2671
2672/*
2673 * MAC address in list for ramrod
2674 */
2675struct mac_configuration_entry {
2676 struct tstorm_cam_entry cam_entry;
2677 struct tstorm_cam_target_table_entry target_table_entry;
2678};
2679
2680/*
2681 * MAC filtering configuration command
2682 */
2683struct mac_configuration_cmd {
2684 struct mac_configuration_hdr hdr;
2685 struct mac_configuration_entry config_table[64];
2686};
2687
2688
2689/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002690 * MAC address in list for ramrod
2691 */
2692struct mac_configuration_entry_e1h {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002693 __le16 lsb_mac_addr;
2694 __le16 middle_mac_addr;
2695 __le16 msb_mac_addr;
2696 __le16 vlan_id;
2697 __le16 e1hov_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07002698 u8 reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002699 u8 flags;
2700#define MAC_CONFIGURATION_ENTRY_E1H_PORT (0x1<<0)
2701#define MAC_CONFIGURATION_ENTRY_E1H_PORT_SHIFT 0
2702#define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE (0x1<<1)
2703#define MAC_CONFIGURATION_ENTRY_E1H_ACTION_TYPE_SHIFT 1
2704#define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC (0x1<<2)
2705#define MAC_CONFIGURATION_ENTRY_E1H_RDMA_MAC_SHIFT 2
Eilon Greensteinca003922009-08-12 22:53:28 -07002706#define MAC_CONFIGURATION_ENTRY_E1H_RESERVED1 (0x1F<<3)
2707#define MAC_CONFIGURATION_ENTRY_E1H_RESERVED1_SHIFT 3
2708 u32 clients_bit_vector;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002709};
2710
2711/*
2712 * MAC filtering configuration command
2713 */
2714struct mac_configuration_cmd_e1h {
2715 struct mac_configuration_hdr hdr;
2716 struct mac_configuration_entry_e1h config_table[32];
2717};
2718
2719
2720/*
2721 * approximate-match multicast filtering for E1H per function in Tstorm
2722 */
2723struct tstorm_eth_approximate_match_multicast_filtering {
2724 u32 mcast_add_hash_bit_array[8];
2725};
2726
2727
2728/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002729 * Configuration parameters per client in Tstorm
2730 */
2731struct tstorm_eth_client_config {
2732#if defined(__BIG_ENDIAN)
Eilon Greensteinca003922009-08-12 22:53:28 -07002733 u8 reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002734 u8 statistics_counter_id;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002735 u16 mtu;
2736#elif defined(__LITTLE_ENDIAN)
2737 u16 mtu;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002738 u8 statistics_counter_id;
Eilon Greensteinca003922009-08-12 22:53:28 -07002739 u8 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002740#endif
2741#if defined(__BIG_ENDIAN)
2742 u16 drop_flags;
2743#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2744#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2745#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2746#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002747#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2748#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2749#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2750#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
Eilon Greensteinca003922009-08-12 22:53:28 -07002751#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2 (0xFFF<<4)
2752#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002753 u16 config_flags;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002754#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2755#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2756#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2757#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2758#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2759#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
Eilon Greensteinca003922009-08-12 22:53:28 -07002760#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x1FFF<<3)
2761#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002762#elif defined(__LITTLE_ENDIAN)
2763 u16 config_flags;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002764#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE (0x1<<0)
2765#define TSTORM_ETH_CLIENT_CONFIG_VLAN_REM_ENABLE_SHIFT 0
2766#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE (0x1<<1)
2767#define TSTORM_ETH_CLIENT_CONFIG_E1HOV_REM_ENABLE_SHIFT 1
2768#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE (0x1<<2)
2769#define TSTORM_ETH_CLIENT_CONFIG_STATSITICS_ENABLE_SHIFT 2
Eilon Greensteinca003922009-08-12 22:53:28 -07002770#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1 (0x1FFF<<3)
2771#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED1_SHIFT 3
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002772 u16 drop_flags;
2773#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR (0x1<<0)
2774#define TSTORM_ETH_CLIENT_CONFIG_DROP_IP_CS_ERR_SHIFT 0
2775#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR (0x1<<1)
2776#define TSTORM_ETH_CLIENT_CONFIG_DROP_TCP_CS_ERR_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002777#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0 (0x1<<2)
2778#define TSTORM_ETH_CLIENT_CONFIG_DROP_TTL0_SHIFT 2
2779#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR (0x1<<3)
2780#define TSTORM_ETH_CLIENT_CONFIG_DROP_UDP_CS_ERR_SHIFT 3
Eilon Greensteinca003922009-08-12 22:53:28 -07002781#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2 (0xFFF<<4)
2782#define __TSTORM_ETH_CLIENT_CONFIG_RESERVED2_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002783#endif
2784};
2785
2786
2787/*
2788 * MAC filtering configuration parameters per port in Tstorm
2789 */
2790struct tstorm_eth_mac_filter_config {
2791 u32 ucast_drop_all;
2792 u32 ucast_accept_all;
2793 u32 mcast_drop_all;
2794 u32 mcast_accept_all;
2795 u32 bcast_drop_all;
2796 u32 bcast_accept_all;
2797 u32 strict_vlan;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002798 u32 vlan_filter[2];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002799 u32 reserved;
2800};
2801
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002802
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002803/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002804 * common flag to indicate existance of TPA.
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002805 */
2806struct tstorm_eth_tpa_exist {
2807#if defined(__BIG_ENDIAN)
2808 u16 reserved1;
2809 u8 reserved0;
2810 u8 tpa_exist;
2811#elif defined(__LITTLE_ENDIAN)
2812 u8 tpa_exist;
2813 u8 reserved0;
2814 u16 reserved1;
2815#endif
2816 u32 reserved2;
2817};
2818
2819
2820/*
Eilon Greenstein1c063282009-02-12 08:36:43 +00002821 * rx rings pause data for E1h only
2822 */
2823struct ustorm_eth_rx_pause_data_e1h {
2824#if defined(__BIG_ENDIAN)
2825 u16 bd_thr_low;
2826 u16 cqe_thr_low;
2827#elif defined(__LITTLE_ENDIAN)
2828 u16 cqe_thr_low;
2829 u16 bd_thr_low;
2830#endif
2831#if defined(__BIG_ENDIAN)
2832 u16 cos;
2833 u16 sge_thr_low;
2834#elif defined(__LITTLE_ENDIAN)
2835 u16 sge_thr_low;
2836 u16 cos;
2837#endif
2838#if defined(__BIG_ENDIAN)
2839 u16 bd_thr_high;
2840 u16 cqe_thr_high;
2841#elif defined(__LITTLE_ENDIAN)
2842 u16 cqe_thr_high;
2843 u16 bd_thr_high;
2844#endif
2845#if defined(__BIG_ENDIAN)
2846 u16 reserved0;
2847 u16 sge_thr_high;
2848#elif defined(__LITTLE_ENDIAN)
2849 u16 sge_thr_high;
2850 u16 reserved0;
2851#endif
2852};
2853
2854
2855/*
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002856 * Three RX producers for ETH
2857 */
2858struct ustorm_eth_rx_producers {
2859#if defined(__BIG_ENDIAN)
2860 u16 bd_prod;
2861 u16 cqe_prod;
2862#elif defined(__LITTLE_ENDIAN)
2863 u16 cqe_prod;
2864 u16 bd_prod;
2865#endif
2866#if defined(__BIG_ENDIAN)
2867 u16 reserved;
2868 u16 sge_prod;
2869#elif defined(__LITTLE_ENDIAN)
2870 u16 sge_prod;
2871 u16 reserved;
2872#endif
2873};
2874
2875
2876/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002877 * per-port SAFC demo variables
2878 */
2879struct cmng_flags_per_port {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002880 u8 con_number[NUM_OF_PROTOCOLS];
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00002881 u32 cmng_enables;
2882#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN (0x1<<0)
2883#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT 0
2884#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN (0x1<<1)
2885#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT 1
2886#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL (0x1<<2)
2887#define CMNG_FLAGS_PER_PORT_FAIRNESS_PROTOCOL_SHIFT 2
2888#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL (0x1<<3)
2889#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_PROTOCOL_SHIFT 3
2890#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS (0x1<<4)
2891#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT 4
2892#define __CMNG_FLAGS_PER_PORT_RESERVED0 (0x7FFFFFF<<5)
2893#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT 5
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002894};
2895
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002896
2897/*
2898 * per-port rate shaping variables
2899 */
2900struct rate_shaping_vars_per_port {
2901 u32 rs_periodic_timeout;
2902 u32 rs_threshold;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002903};
2904
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002905/*
2906 * per-port fairness variables
2907 */
2908struct fairness_vars_per_port {
2909 u32 upper_bound;
2910 u32 fair_threshold;
2911 u32 fairness_timeout;
2912};
2913
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002914/*
2915 * per-port SAFC variables
2916 */
2917struct safc_struct_per_port {
2918#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002919 u16 __reserved1;
2920 u8 __reserved0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002921 u8 safc_timeout_usec;
2922#elif defined(__LITTLE_ENDIAN)
2923 u8 safc_timeout_usec;
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002924 u8 __reserved0;
2925 u16 __reserved1;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002926#endif
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08002927 u16 cos_to_pause_mask[NUM_OF_SAFC_BITS];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002928};
2929
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002930/*
2931 * Per-port congestion management variables
2932 */
2933struct cmng_struct_per_port {
2934 struct rate_shaping_vars_per_port rs_vars;
2935 struct fairness_vars_per_port fair_vars;
2936 struct safc_struct_per_port safc_vars;
2937 struct cmng_flags_per_port flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002938};
2939
2940
2941/*
Eilon Greensteinca003922009-08-12 22:53:28 -07002942 * Dynamic host coalescing init parameters
2943 */
2944struct dynamic_hc_config {
2945 u32 threshold[3];
2946 u8 shift_per_protocol[HC_USTORM_SB_NUM_INDICES];
2947 u8 hc_timeout0[HC_USTORM_SB_NUM_INDICES];
2948 u8 hc_timeout1[HC_USTORM_SB_NUM_INDICES];
2949 u8 hc_timeout2[HC_USTORM_SB_NUM_INDICES];
2950 u8 hc_timeout3[HC_USTORM_SB_NUM_INDICES];
2951};
2952
2953
2954/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002955 * Protocol-common statistics collected by the Xstorm (per client)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002956 */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002957struct xstorm_per_client_stats {
Eilon Greensteinca003922009-08-12 22:53:28 -07002958 __le32 reserved0;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002959 __le32 unicast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002960 struct regpair unicast_bytes_sent;
2961 struct regpair multicast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002962 __le32 multicast_pkts_sent;
2963 __le32 broadcast_pkts_sent;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002964 struct regpair broadcast_bytes_sent;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002965 __le16 stats_counter;
Eilon Greensteinca003922009-08-12 22:53:28 -07002966 __le16 reserved1;
2967 __le32 reserved2;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002968};
2969
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002970/*
2971 * Common statistics collected by the Xstorm (per port)
2972 */
2973struct xstorm_common_stats {
2974 struct xstorm_per_client_stats client_statistics[MAX_X_STAT_COUNTER_ID];
2975};
2976
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002977/*
2978 * Protocol-common statistics collected by the Tstorm (per port)
2979 */
2980struct tstorm_per_port_stats {
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002981 __le32 mac_filter_discard;
2982 __le32 xxoverflow_discard;
2983 __le32 brb_truncate_discard;
2984 __le32 mac_discard;
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002985};
2986
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002987/*
2988 * Protocol-common statistics collected by the Tstorm (per client)
2989 */
2990struct tstorm_per_client_stats {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002991 struct regpair rcv_unicast_bytes;
2992 struct regpair rcv_broadcast_bytes;
2993 struct regpair rcv_multicast_bytes;
2994 struct regpair rcv_error_bytes;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002995 __le32 checksum_discard;
2996 __le32 packets_too_big_discard;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +00002997 __le32 rcv_unicast_pkts;
2998 __le32 rcv_broadcast_pkts;
2999 __le32 rcv_multicast_pkts;
3000 __le32 no_buff_discard;
3001 __le32 ttl0_discard;
3002 __le16 stats_counter;
3003 __le16 reserved0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003004};
3005
3006/*
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003007 * Protocol-common statistics collected by the Tstorm
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003008 */
3009struct tstorm_common_stats {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07003010 struct tstorm_per_port_stats port_statistics;
3011 struct tstorm_per_client_stats client_statistics[MAX_T_STAT_COUNTER_ID];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003012};
3013
3014/*
Eilon Greensteinde832a52009-02-12 08:36:33 +00003015 * Protocol-common statistics collected by the Ustorm (per client)
3016 */
3017struct ustorm_per_client_stats {
3018 struct regpair ucast_no_buff_bytes;
3019 struct regpair mcast_no_buff_bytes;
3020 struct regpair bcast_no_buff_bytes;
3021 __le32 ucast_no_buff_pkts;
3022 __le32 mcast_no_buff_pkts;
3023 __le32 bcast_no_buff_pkts;
3024 __le16 stats_counter;
3025 __le16 reserved0;
3026};
3027
3028/*
3029 * Protocol-common statistics collected by the Ustorm
3030 */
3031struct ustorm_common_stats {
3032 struct ustorm_per_client_stats client_statistics[MAX_U_STAT_COUNTER_ID];
3033};
3034
3035/*
Eilon Greenstein33471622008-08-13 15:59:08 -07003036 * Eth statistics query structure for the eth_stats_query ramrod
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003037 */
3038struct eth_stats_query {
3039 struct xstorm_common_stats xstorm_common;
3040 struct tstorm_common_stats tstorm_common;
Eilon Greensteinde832a52009-02-12 08:36:33 +00003041 struct ustorm_common_stats ustorm_common;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003042};
3043
3044
3045/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003046 * per-vnic fairness variables
3047 */
3048struct fairness_vars_per_vn {
Eilon Greenstein8a1c38d2009-02-12 08:36:40 +00003049 u32 cos_credit_delta[MAX_COS_NUMBER];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003050 u32 protocol_credit_delta[NUM_OF_PROTOCOLS];
3051 u32 vn_credit_delta;
3052 u32 __reserved0;
3053};
3054
3055
3056/*
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003057 * FW version stored in the Xstorm RAM
3058 */
3059struct fw_version {
3060#if defined(__BIG_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003061 u8 engineering;
3062 u8 revision;
3063 u8 minor;
3064 u8 major;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003065#elif defined(__LITTLE_ENDIAN)
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003066 u8 major;
3067 u8 minor;
3068 u8 revision;
3069 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003070#endif
3071 u32 flags;
3072#define FW_VERSION_OPTIMIZED (0x1<<0)
3073#define FW_VERSION_OPTIMIZED_SHIFT 0
3074#define FW_VERSION_BIG_ENDIEN (0x1<<1)
3075#define FW_VERSION_BIG_ENDIEN_SHIFT 1
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003076#define FW_VERSION_CHIP_VERSION (0x3<<2)
3077#define FW_VERSION_CHIP_VERSION_SHIFT 2
3078#define __FW_VERSION_RESERVED (0xFFFFFFF<<4)
3079#define __FW_VERSION_RESERVED_SHIFT 4
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003080};
3081
3082
3083/*
3084 * FW version stored in first line of pram
3085 */
3086struct pram_fw_version {
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08003087 u8 major;
3088 u8 minor;
3089 u8 revision;
3090 u8 engineering;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003091 u8 flags;
3092#define PRAM_FW_VERSION_OPTIMIZED (0x1<<0)
3093#define PRAM_FW_VERSION_OPTIMIZED_SHIFT 0
3094#define PRAM_FW_VERSION_STORM_ID (0x3<<1)
3095#define PRAM_FW_VERSION_STORM_ID_SHIFT 1
3096#define PRAM_FW_VERSION_BIG_ENDIEN (0x1<<3)
3097#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT 3
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003098#define PRAM_FW_VERSION_CHIP_VERSION (0x3<<4)
3099#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT 4
3100#define __PRAM_FW_VERSION_RESERVED0 (0x3<<6)
3101#define __PRAM_FW_VERSION_RESERVED0_SHIFT 6
3102};
3103
3104
3105/*
Eilon Greensteinca003922009-08-12 22:53:28 -07003106 * The send queue element
3107 */
3108struct protocol_common_spe {
3109 struct spe_hdr hdr;
3110 struct regpair phy_address;
3111};
3112
3113
3114/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003115 * a single rate shaping counter. can be used as protocol or vnic counter
3116 */
3117struct rate_shaping_counter {
3118 u32 quota;
3119#if defined(__BIG_ENDIAN)
3120 u16 __reserved0;
3121 u16 rate;
3122#elif defined(__LITTLE_ENDIAN)
3123 u16 rate;
3124 u16 __reserved0;
3125#endif
3126};
3127
3128
3129/*
3130 * per-vnic rate shaping variables
3131 */
3132struct rate_shaping_vars_per_vn {
3133 struct rate_shaping_counter protocol_counters[NUM_OF_PROTOCOLS];
3134 struct rate_shaping_counter vn_counter;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003135};
3136
3137
3138/*
3139 * The send queue element
3140 */
3141struct slow_path_element {
3142 struct spe_hdr hdr;
3143 u8 protocol_data[8];
3144};
3145
3146
3147/*
3148 * eth/toe flags that indicate if to query
3149 */
3150struct stats_indication_flags {
3151 u32 collect_eth;
3152 u32 collect_toe;
3153};
3154
3155