blob: 24d54e4f37bd9d3da2fb2a2ed2a37e5cd931885d [file] [log] [blame]
Rohit Vaswanie897f842012-03-19 14:19:34 -07001/* Copyright (c) 2010-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13#include <linux/kernel.h>
14#include <linux/irq.h>
15#include <linux/gpio.h>
16#include <linux/platform_device.h>
17#include <linux/delay.h>
18#include <linux/io.h>
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +053019#include <linux/msm_ssbi.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070020#include <linux/mfd/pmic8058.h>
21#include <linux/regulator/pmic8058-regulator.h>
22#include <linux/i2c.h>
23#include <linux/dma-mapping.h>
24#include <linux/dmapool.h>
25#include <linux/regulator/pm8058-xo.h>
26
27#include <asm/mach-types.h>
28#include <asm/mach/arch.h>
29#include <asm/setup.h>
30
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070031#include <mach/board.h>
32#include <mach/memory.h>
33#include <mach/msm_iomap.h>
34#include <mach/dma.h>
35#include <mach/sirc.h>
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -070036#include <mach/restart.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070037
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070038#include <mach/socinfo.h>
39#include "devices.h"
40#include "timer.h"
Matt Wagantall7cca4642012-02-01 16:43:24 -080041#include "pm.h"
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070042#include "spm.h"
43#include <linux/regulator/consumer.h>
44#include <linux/regulator/machine.h>
45#include <linux/msm_adc.h>
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070046#include <linux/m_adcproc.h>
47#include <linux/platform_data/qcom_crypto_device.h>
48
49#define PMIC_GPIO_INT 144
50#define PMIC_VREG_WLAN_LEVEL 2900
51#define PMIC_GPIO_SD_DET 165
52
53#define GPIO_EPHY_RST_N 37
Rohit Vaswani73299b42011-12-16 13:38:02 -080054#define GPIO_MAC_TXD_3 119
55#define GPIO_MAC_TXD_2 120
56#define GPIO_MAC_TXD_1 121
57#define GPIO_MAC_TXD_0 122
58#define GPIO_MAC_TX_EN 123
59#define GPIO_MAC_MDIO 127
60#define GPIO_MAC_MDC 128
61#define GPIO_MAC_TX_CLK 133
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070062#define GPIO_GRFC_FTR0_0 136 /* GRFC 20 */
63#define GPIO_GRFC_FTR0_1 137 /* GRFC 21 */
64#define GPIO_GRFC_FTR1_0 145 /* GRFC 22 */
65#define GPIO_GRFC_FTR1_1 93 /* GRFC 19 */
66#define GPIO_GRFC_2 110
67#define GPIO_GRFC_3 109
68#define GPIO_GRFC_4 108
69#define GPIO_GRFC_5 107
70#define GPIO_GRFC_6 106
71#define GPIO_GRFC_7 105
72#define GPIO_GRFC_8 104
73#define GPIO_GRFC_9 103
74#define GPIO_GRFC_10 102
75#define GPIO_GRFC_11 101
76#define GPIO_GRFC_13 99
77#define GPIO_GRFC_14 98
78#define GPIO_GRFC_15 97
79#define GPIO_GRFC_16 96
80#define GPIO_GRFC_17 95
81#define GPIO_GRFC_18 94
82#define GPIO_GRFC_24 150
83#define GPIO_GRFC_25 151
84#define GPIO_GRFC_26 152
85#define GPIO_GRFC_27 153
86#define GPIO_GRFC_28 154
87#define GPIO_GRFC_29 155
88
Rohit Vaswani26512de2011-07-11 16:01:13 -070089#define GPIO_USER_FIRST 58
90#define GPIO_USER_LAST 63
91
Rohit Vaswani0eafbe92012-06-21 15:21:24 -070092#define GPIO_UIM_RESET 75
93#define GPIO_UIM_DATA_IO 76
94#define GPIO_UIM_CLOCK 77
95
96#define GPIO_PM_UIM_M_RST 26 /* UIM_RST input */
97#define GPIO_PM_UIM_RST 27 /* UIM_RST output */
98#define GPIO_PM_UIM_M_CLK 28 /* UIM_CLK input */
99#define GPIO_PM_UIM_CLK 29 /* UIM_CLK output */
100
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700101#define FPGA_SDCC_STATUS 0x8E0001A8
102
103/* Macros assume PMIC GPIOs start at 0 */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530104#define PM8058_GPIO_PM_TO_SYS(pm_gpio) (pm_gpio + NR_MSM_GPIOS)
105#define PM8058_GPIO_SYS_TO_PM(sys_gpio) (sys_gpio - NR_MSM_GPIOS)
106#define PM8058_MPP_BASE (NR_MSM_GPIOS + PM8058_GPIOS)
107#define PM8058_MPP_PM_TO_SYS(pm_gpio) (pm_gpio + PM8058_MPP_BASE)
108#define PM8058_MPP_SYS_TO_PM(sys_gpio) (sys_gpio - PM8058_MPP_BASE)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700109
110#define PMIC_GPIO_5V_PA_PWR 21 /* PMIC GPIO Number 22 */
111#define PMIC_GPIO_4_2V_PA_PWR 22 /* PMIC GPIO Number 23 */
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700112#define PMIC_MPP_UIM_M_DATA 0 /* UIM_DATA input */
113#define PMIC_MPP_UIM_DATA 1 /* UIM_DATA output */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700114#define PMIC_MPP_3 2 /* PMIC MPP Number 3 */
115#define PMIC_MPP_6 5 /* PMIC MPP Number 6 */
116#define PMIC_MPP_7 6 /* PMIC MPP Number 7 */
117#define PMIC_MPP_10 9 /* PMIC MPP Number 10 */
118
119/*
120 * PM8058
121 */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530122struct pm8xxx_mpp_init_info {
123 unsigned mpp;
124 struct pm8xxx_mpp_config_data config;
125};
126
127#define PM8XXX_MPP_INIT(_mpp, _type, _level, _control) \
128{ \
129 .mpp = PM8058_MPP_PM_TO_SYS(_mpp), \
130 .config = { \
131 .type = PM8XXX_MPP_TYPE_##_type, \
132 .level = _level, \
133 .control = PM8XXX_MPP_##_control, \
134 } \
135}
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700136
137static int pm8058_gpios_init(void)
138{
139 int i;
140 int rc;
141 struct pm8058_gpio_cfg {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530142 int gpio;
143 struct pm_gpio cfg;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 };
145
146 struct pm8058_gpio_cfg gpio_cfgs[] = {
147 { /* 5V PA Power */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530148 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_5V_PA_PWR),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700149 {
150 .vin_sel = 0,
151 .direction = PM_GPIO_DIR_BOTH,
152 .output_value = 1,
153 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
154 .pull = PM_GPIO_PULL_DN,
155 .out_strength = PM_GPIO_STRENGTH_HIGH,
156 .function = PM_GPIO_FUNC_NORMAL,
157 .inv_int_pol = 0,
158 },
159 },
160 { /* 4.2V PA Power */
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530161 PM8058_GPIO_PM_TO_SYS(PMIC_GPIO_4_2V_PA_PWR),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162 {
163 .vin_sel = 0,
164 .direction = PM_GPIO_DIR_BOTH,
165 .output_value = 1,
166 .output_buffer = PM_GPIO_OUT_BUF_CMOS,
167 .pull = PM_GPIO_PULL_DN,
168 .out_strength = PM_GPIO_STRENGTH_HIGH,
169 .function = PM_GPIO_FUNC_NORMAL,
170 .inv_int_pol = 0,
171 },
172 },
173 };
174
175 for (i = 0; i < ARRAY_SIZE(gpio_cfgs); ++i) {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530176 rc = pm8xxx_gpio_config(gpio_cfgs[i].gpio, &gpio_cfgs[i].cfg);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700177 if (rc < 0) {
178 pr_err("%s pmic gpio config failed\n", __func__);
179 return rc;
180 }
181 }
182
183 return 0;
184}
185
186static int pm8058_mpps_init(void)
187{
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530188 int rc, i;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700189
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530190 struct pm8xxx_mpp_init_info pm8058_mpps[] = {
191 PM8XXX_MPP_INIT(PMIC_MPP_3, A_OUTPUT,
192 PM8XXX_MPP_AOUT_LVL_1V25_2, AOUT_CTRL_ENABLE),
193 PM8XXX_MPP_INIT(PMIC_MPP_6, A_OUTPUT,
194 PM8XXX_MPP_AOUT_LVL_1V25_2, AOUT_CTRL_ENABLE),
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700195 PM8XXX_MPP_INIT(PMIC_MPP_UIM_M_DATA, D_BI_DIR,
Rohit Vaswanie414d602012-08-21 17:37:36 -0700196 PM8058_MPP_DIG_LEVEL_S3, BI_PULLUP_1KOHM),
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700197 PM8XXX_MPP_INIT(PMIC_MPP_UIM_DATA, D_BI_DIR,
198 PM8058_MPP_DIG_LEVEL_L3, BI_PULLUP_30KOHM),
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530199 };
200
201 for (i = 0; i < ARRAY_SIZE(pm8058_mpps); i++) {
202 rc = pm8xxx_mpp_config(pm8058_mpps[i].mpp,
203 &pm8058_mpps[i].config);
204 if (rc) {
205 pr_err("%s: Config %d mpp pm 8058 failed\n",
206 __func__, pm8058_mpps[i].mpp);
207 return rc;
208 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700209 }
210
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700211 return 0;
212}
213
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700214static struct regulator_consumer_supply pm8058_vreg_supply[PM8058_VREG_MAX] = {
215 [PM8058_VREG_ID_L3] = REGULATOR_SUPPLY("8058_l3", NULL),
216 [PM8058_VREG_ID_L8] = REGULATOR_SUPPLY("8058_l8", NULL),
217 [PM8058_VREG_ID_L9] = REGULATOR_SUPPLY("8058_l9", NULL),
218 [PM8058_VREG_ID_L14] = REGULATOR_SUPPLY("8058_l14", NULL),
219 [PM8058_VREG_ID_L15] = REGULATOR_SUPPLY("8058_l15", NULL),
220 [PM8058_VREG_ID_L18] = REGULATOR_SUPPLY("8058_l18", NULL),
221 [PM8058_VREG_ID_S4] = REGULATOR_SUPPLY("8058_s4", NULL),
222
223 [PM8058_VREG_ID_LVS0] = REGULATOR_SUPPLY("8058_lvs0", NULL),
224};
225
226#define PM8058_VREG_INIT(_id, _min_uV, _max_uV, _modes, _ops, _apply_uV, \
227 _always_on, _pull_down) \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530228 { \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700229 .init_data = { \
230 .constraints = { \
231 .valid_modes_mask = _modes, \
232 .valid_ops_mask = _ops, \
233 .min_uV = _min_uV, \
234 .max_uV = _max_uV, \
235 .apply_uV = _apply_uV, \
236 .always_on = _always_on, \
237 }, \
238 .num_consumer_supplies = 1, \
239 .consumer_supplies = &pm8058_vreg_supply[_id], \
240 }, \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530241 .id = _id, \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700242 .pull_down_enable = _pull_down, \
243 .pin_ctrl = 0, \
244 .pin_fn = PM8058_VREG_PIN_FN_ENABLE, \
245 }
246
247#define PM8058_VREG_INIT_LDO(_id, _min_uV, _max_uV) \
248 PM8058_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL | \
249 REGULATOR_MODE_IDLE | REGULATOR_MODE_STANDBY, \
250 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS | \
251 REGULATOR_CHANGE_MODE, 1, 1, 1)
252
253#define PM8058_VREG_INIT_SMPS(_id, _min_uV, _max_uV) \
254 PM8058_VREG_INIT(_id, _min_uV, _max_uV, REGULATOR_MODE_NORMAL | \
255 REGULATOR_MODE_IDLE | REGULATOR_MODE_STANDBY, \
256 REGULATOR_CHANGE_VOLTAGE | REGULATOR_CHANGE_STATUS | \
257 REGULATOR_CHANGE_MODE, 1, 1, 1)
258
259#define PM8058_VREG_INIT_LVS(_id, _min_uV, _max_uV) \
260 PM8058_VREG_INIT(_id, _min_uV, _min_uV, REGULATOR_MODE_NORMAL, \
261 REGULATOR_CHANGE_STATUS, 0, 0, 1)
262
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530263static struct pm8058_vreg_pdata pm8058_vreg_init[] = {
Rohit Vaswanie414d602012-08-21 17:37:36 -0700264 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L3, 3000000, 3000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700265 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L8, 2200000, 2200000),
266 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L9, 2050000, 2050000),
267 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L14, 2850000, 2850000),
268 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L15, 2200000, 2200000),
269 PM8058_VREG_INIT_LDO(PM8058_VREG_ID_L18, 2200000, 2200000),
270 PM8058_VREG_INIT_LVS(PM8058_VREG_ID_LVS0, 1800000, 1800000),
271 PM8058_VREG_INIT_SMPS(PM8058_VREG_ID_S4, 1300000, 1300000),
272};
273
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700274#ifdef CONFIG_SENSORS_MSM_ADC
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700275static struct adc_access_fn xoadc_fn = {
276 pm8058_xoadc_select_chan_and_start_conv,
277 pm8058_xoadc_read_adc_code,
278 pm8058_xoadc_get_properties,
279 pm8058_xoadc_slot_request,
280 pm8058_xoadc_restore_slot,
281 pm8058_xoadc_calibrate,
282};
283
284static struct msm_adc_channels msm_adc_channels_data[] = {
285 {"pmic_therm", CHANNEL_ADC_DIE_TEMP, 0, &xoadc_fn, CHAN_PATH_TYPE12,
286 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE1, scale_pmic_therm},
287 {"ref_1250mv", CHANNEL_ADC_1250_REF, 0, &xoadc_fn, CHAN_PATH_TYPE13,
288 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE2, scale_default},
289 {"xo_therm", CHANNEL_ADC_XOTHERM, 0, &xoadc_fn, CHAN_PATH_TYPE_NONE,
290 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
291 {"fsm_therm", CHANNEL_ADC_FSM_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE6,
292 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
293 {"pa_therm", CHANNEL_ADC_PA_THERM, 0, &xoadc_fn, CHAN_PATH_TYPE7,
294 ADC_CONFIG_TYPE2, ADC_CALIB_CONFIG_TYPE5, tdkntcgtherm},
295};
296
297static struct msm_adc_platform_data msm_adc_pdata = {
298 .channel = msm_adc_channels_data,
299 .num_chan_supported = ARRAY_SIZE(msm_adc_channels_data),
300 .target_hw = FSM_9xxx,
301};
302
303static struct platform_device msm_adc_device = {
304 .name = "msm_adc",
305 .id = -1,
306 .dev = {
307 .platform_data = &msm_adc_pdata,
308 },
309};
310
311static void pmic8058_xoadc_mpp_config(void)
312{
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530313 int rc, i;
314 struct pm8xxx_mpp_init_info xoadc_mpps[] = {
315 PM8XXX_MPP_INIT(PMIC_MPP_7, A_INPUT, PM8XXX_MPP_AIN_AMUX_CH5,
316 AOUT_CTRL_DISABLE),
317 PM8XXX_MPP_INIT(PMIC_MPP_10, A_INPUT, PM8XXX_MPP_AIN_AMUX_CH6,
318 AOUT_CTRL_DISABLE),
319 };
320 for (i = 0; i < ARRAY_SIZE(xoadc_mpps); i++) {
321 rc = pm8xxx_mpp_config(xoadc_mpps[i].mpp,
322 &xoadc_mpps[i].config);
323 if (rc) {
324 pr_err("%s: Config MPP %d of PM8058 failed\n",
325 __func__, xoadc_mpps[i].mpp);
326 }
327 }
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700328}
329
330static struct regulator *vreg_ldo18_adc;
331
332static int pmic8058_xoadc_vreg_config(int on)
333{
334 int rc;
335
336 if (on) {
337 rc = regulator_enable(vreg_ldo18_adc);
338 if (rc)
339 pr_err("%s: Enable of regulator ldo18_adc "
340 "failed\n", __func__);
341 } else {
342 rc = regulator_disable(vreg_ldo18_adc);
343 if (rc)
344 pr_err("%s: Disable of regulator ldo18_adc "
345 "failed\n", __func__);
346 }
347
348 return rc;
349}
350
351static int pmic8058_xoadc_vreg_setup(void)
352{
353 int rc;
354
355 vreg_ldo18_adc = regulator_get(NULL, "8058_l18");
356 if (IS_ERR(vreg_ldo18_adc)) {
357 pr_err("%s: vreg get failed (%ld)\n",
358 __func__, PTR_ERR(vreg_ldo18_adc));
359 rc = PTR_ERR(vreg_ldo18_adc);
360 goto fail;
361 }
362
363 rc = regulator_set_voltage(vreg_ldo18_adc, 2200000, 2200000);
364 if (rc) {
365 pr_err("%s: unable to set ldo18 voltage to 2.2V\n", __func__);
366 goto fail;
367 }
368
369 return rc;
370fail:
371 regulator_put(vreg_ldo18_adc);
372 return rc;
373}
374
375static void pmic8058_xoadc_vreg_shutdown(void)
376{
377 regulator_put(vreg_ldo18_adc);
378}
379
380/* usec. For this ADC,
381 * this time represents clk rate @ txco w/ 1024 decimation ratio.
382 * Each channel has different configuration, thus at the time of starting
383 * the conversion, xoadc will return actual conversion time
384 * */
385static struct adc_properties pm8058_xoadc_data = {
386 .adc_reference = 2200, /* milli-voltage for this adc */
387 .bitresolution = 15,
388 .bipolar = 0,
389 .conversiontime = 54,
390};
391
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530392static struct xoadc_platform_data pm8058_xoadc_pdata = {
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700393 .xoadc_prop = &pm8058_xoadc_data,
394 .xoadc_mpp_config = pmic8058_xoadc_mpp_config,
395 .xoadc_vreg_set = pmic8058_xoadc_vreg_config,
396 .xoadc_num = XOADC_PMIC_0,
397 .xoadc_vreg_setup = pmic8058_xoadc_vreg_setup,
398 .xoadc_vreg_shutdown = pmic8058_xoadc_vreg_shutdown,
399};
400#endif
401
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700402#define XO_CONSUMERS(_id) \
403 static struct regulator_consumer_supply xo_consumers_##_id[]
404
405/*
406 * Consumer specific regulator names:
407 * regulator name consumer dev_name
408 */
409XO_CONSUMERS(A0) = {
410 REGULATOR_SUPPLY("8058_xo_a0", NULL),
411 REGULATOR_SUPPLY("a0_clk_buffer", "fsm_xo_driver"),
412};
413XO_CONSUMERS(A1) = {
414 REGULATOR_SUPPLY("8058_xo_a1", NULL),
415 REGULATOR_SUPPLY("a1_clk_buffer", "fsm_xo_driver"),
416};
417
418#define PM8058_XO_INIT(_id, _modes, _ops, _always_on) \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530419 { \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700420 .init_data = { \
421 .constraints = { \
422 .valid_modes_mask = _modes, \
423 .valid_ops_mask = _ops, \
Rohit Vaswani7beff902011-08-15 13:42:31 -0700424 .boot_on = 1, \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700425 .always_on = _always_on, \
426 }, \
427 .num_consumer_supplies = \
428 ARRAY_SIZE(xo_consumers_##_id),\
429 .consumer_supplies = xo_consumers_##_id, \
430 }, \
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530431 .id = PM8058_XO_ID_##_id, \
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700432 }
433
434#define PM8058_XO_INIT_AX(_id) \
435 PM8058_XO_INIT(_id, REGULATOR_MODE_NORMAL, REGULATOR_CHANGE_STATUS, 0)
436
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530437static struct pm8058_xo_pdata pm8058_xo_init_pdata[] = {
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700438 PM8058_XO_INIT_AX(A0),
439 PM8058_XO_INIT_AX(A1),
440};
441
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530442#define PM8058_GPIO_INT 47
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700443
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530444static struct pm8xxx_irq_platform_data pm8xxx_irq_pdata = {
445 .irq_base = PMIC8058_IRQ_BASE,
446 .devirq = MSM_GPIO_TO_INT(PM8058_GPIO_INT),
447 .irq_trigger_flag = IRQF_TRIGGER_LOW,
448};
449
450static struct pm8xxx_gpio_platform_data pm8xxx_gpio_pdata = {
451 .gpio_base = PM8058_GPIO_PM_TO_SYS(0),
452};
453
454static struct pm8xxx_mpp_platform_data pm8xxx_mpp_pdata = {
455 .mpp_base = PM8058_MPP_PM_TO_SYS(0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700456};
457
458static struct pm8058_platform_data pm8058_fsm9xxx_data = {
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530459 .irq_pdata = &pm8xxx_irq_pdata,
460 .gpio_pdata = &pm8xxx_gpio_pdata,
461 .mpp_pdata = &pm8xxx_mpp_pdata,
462 .regulator_pdatas = pm8058_vreg_init,
463 .num_regulators = ARRAY_SIZE(pm8058_vreg_init),
464 .xo_buffer_pdata = pm8058_xo_init_pdata,
465 .num_xo_buffers = ARRAY_SIZE(pm8058_xo_init_pdata),
466#ifdef CONFIG_SENSORS_MSM_ADC
467 .xoadc_pdata = &pm8058_xoadc_pdata,
468#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700469};
470
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530471#ifdef CONFIG_MSM_SSBI
472static struct msm_ssbi_platform_data fsm9xxx_ssbi_pm8058_pdata = {
473 .controller_type = FSM_SBI_CTRL_SSBI,
474 .slave = {
475 .name = "pm8058-core",
476 .platform_data = &pm8058_fsm9xxx_data,
477 },
478};
479#endif
480
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700481static int __init buses_init(void)
482{
483 if (gpio_tlmm_config(GPIO_CFG(PMIC_GPIO_INT, 5, GPIO_CFG_INPUT,
484 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), GPIO_CFG_ENABLE))
485 pr_err("%s: gpio_tlmm_config (gpio=%d) failed\n",
486 __func__, PMIC_GPIO_INT);
487
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700488 return 0;
489}
490
491/*
492 * EPHY
493 */
494
495static struct msm_gpio phy_config_data[] = {
496 { GPIO_CFG(GPIO_EPHY_RST_N, 0, GPIO_CFG_OUTPUT,
Rohit Vaswani73299b42011-12-16 13:38:02 -0800497 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_RST_N" },
498 { GPIO_CFG(GPIO_MAC_TXD_3, 0, GPIO_CFG_OUTPUT,
499 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_3"},
500 { GPIO_CFG(GPIO_MAC_TXD_2, 0, GPIO_CFG_OUTPUT,
501 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_2"},
502 { GPIO_CFG(GPIO_MAC_TXD_1, 0, GPIO_CFG_OUTPUT,
503 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_1"},
504 { GPIO_CFG(GPIO_MAC_TXD_0, 0, GPIO_CFG_OUTPUT,
505 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TXD_0"},
506 { GPIO_CFG(GPIO_MAC_TX_EN, 0, GPIO_CFG_OUTPUT,
507 GPIO_CFG_NO_PULL, GPIO_CFG_8MA), "MAC_TX_EN"},
508 { GPIO_CFG(GPIO_MAC_TX_CLK, 0, GPIO_CFG_OUTPUT,
509 GPIO_CFG_NO_PULL, GPIO_CFG_10MA), "MAC_TX_CLK"},
510 { GPIO_CFG(GPIO_MAC_MDIO, 0, GPIO_CFG_OUTPUT,
511 GPIO_CFG_NO_PULL, GPIO_CFG_6MA), "MDIO_MAC_MDIO"},
512 { GPIO_CFG(GPIO_MAC_MDC, 0, GPIO_CFG_OUTPUT,
513 GPIO_CFG_NO_PULL, GPIO_CFG_6MA), "MDC_MAC_MDC"},
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700514};
515
516static int __init phy_init(void)
517{
518 msm_gpios_request_enable(phy_config_data, ARRAY_SIZE(phy_config_data));
519 gpio_direction_output(GPIO_EPHY_RST_N, 0);
520 udelay(100);
521 gpio_set_value(GPIO_EPHY_RST_N, 1);
522
523 return 0;
524}
525
526/*
527 * RF
528 */
529
530static struct msm_gpio grfc_config_data[] = {
531 { GPIO_CFG(GPIO_GRFC_FTR0_0, 7, GPIO_CFG_OUTPUT,
532 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE1_0" },
533 { GPIO_CFG(GPIO_GRFC_FTR0_1, 7, GPIO_CFG_OUTPUT,
534 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE1_1" },
535 { GPIO_CFG(GPIO_GRFC_FTR1_0, 7, GPIO_CFG_OUTPUT,
536 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE2_0" },
537 { GPIO_CFG(GPIO_GRFC_FTR1_1, 7, GPIO_CFG_OUTPUT,
538 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "HH_RFMODE2_1" },
539 { GPIO_CFG(GPIO_GRFC_2, 7, GPIO_CFG_OUTPUT,
540 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_2" },
541 { GPIO_CFG(GPIO_GRFC_3, 7, GPIO_CFG_OUTPUT,
542 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_3" },
543 { GPIO_CFG(GPIO_GRFC_4, 7, GPIO_CFG_OUTPUT,
544 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_4" },
545 { GPIO_CFG(GPIO_GRFC_5, 7, GPIO_CFG_OUTPUT,
546 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_5" },
547 { GPIO_CFG(GPIO_GRFC_6, 7, GPIO_CFG_OUTPUT,
548 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_6" },
549 { GPIO_CFG(GPIO_GRFC_7, 7, GPIO_CFG_OUTPUT,
550 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_7" },
551 { GPIO_CFG(GPIO_GRFC_8, 7, GPIO_CFG_OUTPUT,
552 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_8" },
553 { GPIO_CFG(GPIO_GRFC_9, 7, GPIO_CFG_OUTPUT,
554 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_9" },
555 { GPIO_CFG(GPIO_GRFC_10, 7, GPIO_CFG_OUTPUT,
556 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_10" },
557 { GPIO_CFG(GPIO_GRFC_11, 7, GPIO_CFG_OUTPUT,
558 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_11" },
559 { GPIO_CFG(GPIO_GRFC_13, 7, GPIO_CFG_OUTPUT,
560 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_13" },
561 { GPIO_CFG(GPIO_GRFC_14, 7, GPIO_CFG_OUTPUT,
562 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_14" },
563 { GPIO_CFG(GPIO_GRFC_15, 7, GPIO_CFG_OUTPUT,
564 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_15" },
565 { GPIO_CFG(GPIO_GRFC_16, 7, GPIO_CFG_OUTPUT,
566 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_16" },
567 { GPIO_CFG(GPIO_GRFC_17, 7, GPIO_CFG_OUTPUT,
568 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_17" },
569 { GPIO_CFG(GPIO_GRFC_18, 7, GPIO_CFG_OUTPUT,
570 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_18" },
571 { GPIO_CFG(GPIO_GRFC_24, 7, GPIO_CFG_OUTPUT,
572 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_24" },
573 { GPIO_CFG(GPIO_GRFC_25, 7, GPIO_CFG_OUTPUT,
574 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_25" },
575 { GPIO_CFG(GPIO_GRFC_26, 7, GPIO_CFG_OUTPUT,
576 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_26" },
577 { GPIO_CFG(GPIO_GRFC_27, 7, GPIO_CFG_OUTPUT,
578 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_27" },
579 { GPIO_CFG(GPIO_GRFC_28, 7, GPIO_CFG_OUTPUT,
580 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_28" },
581 { GPIO_CFG(GPIO_GRFC_29, 7, GPIO_CFG_OUTPUT,
582 GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA), "GPIO_GRFC_29" },
583 { GPIO_CFG(39, 1, GPIO_CFG_OUTPUT,
584 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), "PP2S_EXT_SYNC" },
585};
586
587static int __init grfc_init(void)
588{
589 msm_gpios_request_enable(grfc_config_data,
590 ARRAY_SIZE(grfc_config_data));
591
592 return 0;
593}
594
595/*
596 * UART
597 */
598
599#ifdef CONFIG_SERIAL_MSM_CONSOLE
600static struct msm_gpio uart1_config_data[] = {
601 { GPIO_CFG(138, 1, GPIO_CFG_INPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA),
602 "UART1_Rx" },
603 { GPIO_CFG(139, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_2MA),
604 "UART1_Tx" },
605};
606
607static void fsm9xxx_init_uart1(void)
608{
609 msm_gpios_request_enable(uart1_config_data,
610 ARRAY_SIZE(uart1_config_data));
611
612}
613#endif
614
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700615static struct msm_gpio uart3_uim_config_data[] = {
616 { GPIO_CFG(GPIO_UIM_RESET, 0, GPIO_CFG_OUTPUT,
Rohit Vaswanie414d602012-08-21 17:37:36 -0700617 GPIO_CFG_PULL_UP, GPIO_CFG_2MA), "UIM_Reset" },
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700618 { GPIO_CFG(GPIO_UIM_DATA_IO, 2, GPIO_CFG_OUTPUT,
Rohit Vaswanie414d602012-08-21 17:37:36 -0700619 GPIO_CFG_PULL_UP, GPIO_CFG_2MA), "UIM_Data" },
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700620 { GPIO_CFG(GPIO_UIM_CLOCK, 2, GPIO_CFG_OUTPUT,
Rohit Vaswanie414d602012-08-21 17:37:36 -0700621 GPIO_CFG_PULL_UP, GPIO_CFG_2MA), "UIM_Clock" },
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700622};
623
624static void fsm9xxx_init_uart3_uim(void)
625{
626 struct pm_gpio pmic_uim_gpio_in = {
627 .direction = PM_GPIO_DIR_IN,
628 .pull = PM_GPIO_PULL_NO,
629 .out_strength = PM_GPIO_STRENGTH_HIGH,
630 .function = PM_GPIO_FUNC_PAIRED,
631 .vin_sel = PM8058_GPIO_VIN_L3,
632 };
633 struct pm_gpio pmic_uim_gpio_out = {
634 .direction = PM_GPIO_DIR_OUT,
635 .pull = PM_GPIO_PULL_NO,
636 .out_strength = PM_GPIO_STRENGTH_HIGH,
637 .function = PM_GPIO_FUNC_PAIRED,
638 .vin_sel = PM8058_GPIO_VIN_L3,
639 };
640
641 /* TLMM */
642 msm_gpios_request_enable(uart3_uim_config_data,
643 ARRAY_SIZE(uart3_uim_config_data));
644
645 /* Put UIM to reset state */
646 gpio_direction_output(GPIO_UIM_RESET, 0);
647 gpio_set_value(GPIO_UIM_RESET, 0);
648 gpio_export(GPIO_UIM_RESET, false);
649
650 /* PMIC */
651 pm8xxx_gpio_config(PM8058_GPIO_PM_TO_SYS(GPIO_PM_UIM_M_RST),
652 &pmic_uim_gpio_in);
653 pm8xxx_gpio_config(PM8058_GPIO_PM_TO_SYS(GPIO_PM_UIM_RST),
654 &pmic_uim_gpio_out);
655 pm8xxx_gpio_config(PM8058_GPIO_PM_TO_SYS(GPIO_PM_UIM_M_CLK),
656 &pmic_uim_gpio_in);
657 pm8xxx_gpio_config(PM8058_GPIO_PM_TO_SYS(GPIO_PM_UIM_CLK),
658 &pmic_uim_gpio_out);
659}
660
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700661/*
662 * SSBI
663 */
664
665#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700666static struct msm_i2c_ssbi_platform_data msm_i2c_ssbi2_pdata = {
667 .controller_type = FSM_SBI_CTRL_SSBI,
668};
669
670static struct msm_i2c_ssbi_platform_data msm_i2c_ssbi3_pdata = {
671 .controller_type = FSM_SBI_CTRL_SSBI,
672};
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530673#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700674
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530675#if defined(CONFIG_I2C_SSBI) || defined(CONFIG_MSM_SSBI)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700676/* Intialize GPIO configuration for SSBI */
677static struct msm_gpio ssbi_gpio_config_data[] = {
678 { GPIO_CFG(140, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
679 "SSBI_1" },
680 { GPIO_CFG(141, 1, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
681 "SSBI_2" },
682 { GPIO_CFG(92, 2, GPIO_CFG_OUTPUT, GPIO_CFG_PULL_DOWN, GPIO_CFG_4MA),
683 "SSBI_3" },
684};
685
686static void
687fsm9xxx_init_ssbi_gpio(void)
688{
689 msm_gpios_request_enable(ssbi_gpio_config_data,
690 ARRAY_SIZE(ssbi_gpio_config_data));
691
692}
693#endif
694
695/*
Rohit Vaswani26512de2011-07-11 16:01:13 -0700696 * User GPIOs
697 */
698
699static void user_gpios_init(void)
700{
701 unsigned int gpio;
702
703 for (gpio = GPIO_USER_FIRST; gpio <= GPIO_USER_LAST; ++gpio)
704 gpio_tlmm_config(GPIO_CFG(gpio, 0, GPIO_CFG_INPUT,
705 GPIO_CFG_NO_PULL, GPIO_CFG_2MA), GPIO_CFG_ENABLE);
706}
707
708/*
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700709 * Crypto
710 */
711
712#define QCE_SIZE 0x10000
713
714#define QCE_0_BASE 0x80C00000
715#define QCE_1_BASE 0x80E00000
716#define QCE_2_BASE 0x81000000
717
718#define QCE_NO_HW_KEY_SUPPORT 0 /* No shared HW key with external */
719#define QCE_NO_SHARE_CE_RESOURCE 0 /* No CE resource shared with TZ */
720#define QCE_NO_CE_SHARED 0 /* CE not shared with TZ */
721#define QCE_NO_SHA_HMAC_SUPPORT 0 /* No SHA-HMAC by SHA operation */
722
723static struct resource qcrypto_resources[] = {
724 [0] = {
725 .start = QCE_0_BASE,
726 .end = QCE_0_BASE + QCE_SIZE - 1,
727 .flags = IORESOURCE_MEM,
728 },
729 [1] = {
730 .name = "crypto_channels",
731 .start = DMOV_CE1_IN_CHAN,
732 .end = DMOV_CE1_OUT_CHAN,
733 .flags = IORESOURCE_DMA,
734 },
735 [2] = {
736 .name = "crypto_crci_in",
737 .start = DMOV_CE1_IN_CRCI,
738 .end = DMOV_CE1_IN_CRCI,
739 .flags = IORESOURCE_DMA,
740 },
741 [3] = {
742 .name = "crypto_crci_out",
743 .start = DMOV_CE1_OUT_CRCI,
744 .end = DMOV_CE1_OUT_CRCI,
745 .flags = IORESOURCE_DMA,
746 },
747 [4] = {
748 .name = "crypto_crci_hash",
749 .start = DMOV_CE1_HASH_CRCI,
750 .end = DMOV_CE1_HASH_CRCI,
751 .flags = IORESOURCE_DMA,
752 },
753};
754
755static struct msm_ce_hw_support qcrypto_ce_hw_suppport = {
756 .ce_shared = QCE_NO_CE_SHARED,
757 .shared_ce_resource = QCE_NO_SHARE_CE_RESOURCE,
758 .hw_key_support = QCE_NO_HW_KEY_SUPPORT,
759 .sha_hmac = QCE_NO_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800760 .bus_scale_table = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700761};
762
763struct platform_device qcrypto_device = {
764 .name = "qcrypto",
765 .id = 0,
766 .num_resources = ARRAY_SIZE(qcrypto_resources),
767 .resource = qcrypto_resources,
768 .dev = {
769 .coherent_dma_mask = DMA_BIT_MASK(32),
770 .platform_data = &qcrypto_ce_hw_suppport,
771 },
772};
773
774static struct resource qcedev_resources[] = {
775 [0] = {
776 .start = QCE_0_BASE,
777 .end = QCE_0_BASE + QCE_SIZE - 1,
778 .flags = IORESOURCE_MEM,
779 },
780 [1] = {
781 .name = "crypto_channels",
782 .start = DMOV_CE1_IN_CHAN,
783 .end = DMOV_CE1_OUT_CHAN,
784 .flags = IORESOURCE_DMA,
785 },
786 [2] = {
787 .name = "crypto_crci_in",
788 .start = DMOV_CE1_IN_CRCI,
789 .end = DMOV_CE1_IN_CRCI,
790 .flags = IORESOURCE_DMA,
791 },
792 [3] = {
793 .name = "crypto_crci_out",
794 .start = DMOV_CE1_OUT_CRCI,
795 .end = DMOV_CE1_OUT_CRCI,
796 .flags = IORESOURCE_DMA,
797 },
798 [4] = {
799 .name = "crypto_crci_hash",
800 .start = DMOV_CE1_HASH_CRCI,
801 .end = DMOV_CE1_HASH_CRCI,
802 .flags = IORESOURCE_DMA,
803 },
804};
805
806static struct msm_ce_hw_support qcedev_ce_hw_suppport = {
807 .ce_shared = QCE_NO_CE_SHARED,
808 .shared_ce_resource = QCE_NO_SHARE_CE_RESOURCE,
809 .hw_key_support = QCE_NO_HW_KEY_SUPPORT,
810 .sha_hmac = QCE_NO_SHA_HMAC_SUPPORT,
Ramesh Masavarapu49259682011-12-02 14:00:18 -0800811 .bus_scale_table = NULL,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700812};
813
814static struct platform_device qcedev_device = {
815 .name = "qce",
816 .id = 0,
817 .num_resources = ARRAY_SIZE(qcedev_resources),
818 .resource = qcedev_resources,
819 .dev = {
820 .coherent_dma_mask = DMA_BIT_MASK(32),
821 .platform_data = &qcedev_ce_hw_suppport,
822 },
823};
824
825static struct resource ota_qcrypto_resources[] = {
826 [0] = {
827 .start = QCE_1_BASE,
828 .end = QCE_1_BASE + QCE_SIZE - 1,
829 .flags = IORESOURCE_MEM,
830 },
831 [1] = {
832 .name = "crypto_channels",
833 .start = DMOV_CE2_IN_CHAN,
834 .end = DMOV_CE2_OUT_CHAN,
835 .flags = IORESOURCE_DMA,
836 },
837 [2] = {
838 .name = "crypto_crci_in",
839 .start = DMOV_CE2_IN_CRCI,
840 .end = DMOV_CE2_IN_CRCI,
841 .flags = IORESOURCE_DMA,
842 },
843 [3] = {
844 .name = "crypto_crci_out",
845 .start = DMOV_CE2_OUT_CRCI,
846 .end = DMOV_CE2_OUT_CRCI,
847 .flags = IORESOURCE_DMA,
848 },
849 [4] = {
850 .name = "crypto_crci_hash",
851 .start = DMOV_CE2_HASH_CRCI,
852 .end = DMOV_CE2_HASH_CRCI,
853 .flags = IORESOURCE_DMA,
854 },
855};
856
857struct platform_device ota_qcrypto_device = {
858 .name = "qcota",
859 .id = 0,
860 .num_resources = ARRAY_SIZE(ota_qcrypto_resources),
861 .resource = ota_qcrypto_resources,
862 .dev = {
863 .coherent_dma_mask = DMA_BIT_MASK(32),
864 },
865};
866
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700867static struct platform_device fsm9xxx_device_acpuclk = {
868 .name = "acpuclk-9xxx",
869 .id = -1,
870};
871
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700872/*
873 * Devices
874 */
875
876static struct platform_device *devices[] __initdata = {
Matt Wagantallbf430eb2012-03-22 11:45:49 -0700877 &fsm9xxx_device_acpuclk,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700878 &msm_device_smd,
879 &msm_device_dmov,
880 &msm_device_nand,
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530881#ifdef CONFIG_MSM_SSBI
882 &msm_device_ssbi_pmic1,
883#endif
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700884#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700885 &msm_device_ssbi2,
886 &msm_device_ssbi3,
887#endif
888#ifdef CONFIG_SENSORS_MSM_ADC
889 &msm_adc_device,
890#endif
891#ifdef CONFIG_I2C_QUP
892 &msm_gsbi1_qup_i2c_device,
893#endif
894#if defined(CONFIG_SERIAL_MSM) || defined(CONFIG_MSM_SERIAL_DEBUGGER)
895 &msm_device_uart1,
896#endif
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700897 &msm_device_uart3,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700898#if defined(CONFIG_QFP_FUSE)
899 &fsm_qfp_fuse_device,
900#endif
901 &qfec_device,
902 &qcrypto_device,
903 &qcedev_device,
904 &ota_qcrypto_device,
Rohit Vaswani4c0d3042011-07-13 14:19:23 -0700905 &fsm_xo_device,
Rohit Vaswanie897f842012-03-19 14:19:34 -0700906 &fsm9xxx_device_watchdog,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700907};
908
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700909static void __init fsm9xxx_init_irq(void)
910{
911 msm_init_irq();
912 msm_init_sirc();
913}
914
915#ifdef CONFIG_MSM_SPM
916static struct msm_spm_platform_data msm_spm_data __initdata = {
917 .reg_base_addr = MSM_SAW_BASE,
918
919 .reg_init_values[MSM_SPM_REG_SAW_CFG] = 0x05,
920 .reg_init_values[MSM_SPM_REG_SAW_SPM_CTL] = 0x18,
921 .reg_init_values[MSM_SPM_REG_SAW_SPM_SLP_TMR_DLY] = 0x00006666,
922 .reg_init_values[MSM_SPM_REG_SAW_SPM_WAKE_TMR_DLY] = 0xFF000666,
923
924 .reg_init_values[MSM_SPM_REG_SAW_SPM_PMIC_CTL] = 0xE0F272,
925 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLK_EN] = 0x01,
926 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_PRECLMP_EN] = 0x03,
927 .reg_init_values[MSM_SPM_REG_SAW_SLP_HSFS_POSTCLMP_EN] = 0x00,
928
929 .reg_init_values[MSM_SPM_REG_SAW_SLP_CLMP_EN] = 0x01,
930 .reg_init_values[MSM_SPM_REG_SAW_SLP_RST_EN] = 0x00,
931 .reg_init_values[MSM_SPM_REG_SAW_SPM_MPM_CFG] = 0x00,
932
933 .awake_vlevel = 0xF2,
934 .retention_vlevel = 0xE0,
935 .collapse_vlevel = 0x72,
936 .retention_mid_vlevel = 0xE0,
937 .collapse_mid_vlevel = 0xE0,
938};
939#endif
940
941static void __init fsm9xxx_init(void)
942{
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700943 regulator_has_full_constraints();
944
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530945#if defined(CONFIG_I2C_SSBI) || defined(CONFIG_MSM_SSBI)
946 fsm9xxx_init_ssbi_gpio();
947#endif
948#ifdef CONFIG_MSM_SSBI
949 msm_device_ssbi_pmic1.dev.platform_data =
950 &fsm9xxx_ssbi_pm8058_pdata;
951#endif
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530952 buses_init();
Anirudh Ghayal9d9cdc22011-10-10 17:17:07 +0530953
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700954 platform_add_devices(devices, ARRAY_SIZE(devices));
955
956#ifdef CONFIG_MSM_SPM
957 msm_spm_init(&msm_spm_data, 1);
958#endif
Anirudh Ghayalc2019332011-11-12 06:29:10 +0530959 pm8058_gpios_init();
960 pm8058_mpps_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700961 phy_init();
962 grfc_init();
Rohit Vaswani26512de2011-07-11 16:01:13 -0700963 user_gpios_init();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700964
965#ifdef CONFIG_SERIAL_MSM_CONSOLE
966 fsm9xxx_init_uart1();
967#endif
Rohit Vaswani0eafbe92012-06-21 15:21:24 -0700968 fsm9xxx_init_uart3_uim();
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700969#ifdef CONFIG_I2C_SSBI
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700970 msm_device_ssbi2.dev.platform_data = &msm_i2c_ssbi2_pdata;
971 msm_device_ssbi3.dev.platform_data = &msm_i2c_ssbi3_pdata;
972#endif
973}
974
975static void __init fsm9xxx_map_io(void)
976{
977 msm_shared_ram_phys = 0x00100000;
978 msm_map_fsm9xxx_io();
Stephen Boydbb600ae2011-08-02 20:11:40 -0700979 msm_clock_init(&fsm9xxx_clock_init_data);
Jeff Ohlstein3a77f9f2011-09-06 14:50:20 -0700980 if (socinfo_init() < 0)
981 pr_err("%s: socinfo_init() failed!\n",
982 __func__);
983
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700984}
985
986MACHINE_START(FSM9XXX_SURF, "QCT FSM9XXX")
Steve Mucklef132c6c2012-06-06 18:30:57 -0700987 .atag_offset = 0x100,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700988 .map_io = fsm9xxx_map_io,
989 .init_irq = fsm9xxx_init_irq,
Rohit Vaswani44747e52012-01-04 11:29:38 -0800990 .handle_irq = vic_handle_irq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700991 .init_machine = fsm9xxx_init,
992 .timer = &msm_timer,
Jeff Ohlsteindd0dd9b2012-05-29 17:47:21 -0700993 .restart = fsm_restart,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700994MACHINE_END