blob: f63721ed86c273fc20864fe107e0877e88d3b65c [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * arch/sh/drivers/dma/dma-sh.c
3 *
4 * SuperH On-chip DMAC Support
5 *
6 * Copyright (C) 2000 Takashi YOSHII
7 * Copyright (C) 2003, 2004 Paul Mundt
Paul Mundt0d831772006-01-16 22:14:09 -08008 * Copyright (C) 2005 Andriy Skulysh
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 *
10 * This file is subject to the terms and conditions of the GNU General Public
11 * License. See the file "COPYING" in the main directory of this archive
12 * for more details.
13 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/interrupt.h>
16#include <linux/module.h>
Paul Mundt0d831772006-01-16 22:14:09 -080017#include <asm/dreamcast/dma.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/dma.h>
19#include <asm/io.h>
20#include "dma-sh.h"
21
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
Jamie Lenehanbd71ab82006-10-31 12:35:02 +090023
24#ifdef CONFIG_CPU_SH4
25static struct ipr_data dmae_ipr_map[] = {
26 { DMAE_IRQ, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
27};
28#endif
29static struct ipr_data dmte_ipr_map[] = {
Linus Torvalds1da177e2005-04-16 15:20:36 -070030 /*
31 * Normally we could just do DMTE0_IRQ + chan outright, though in the
32 * case of the 7751R, the DMTE IRQs for channels > 4 start right above
33 * the SCIF
34 */
Jamie Lenehanbd71ab82006-10-31 12:35:02 +090035 { DMTE0_IRQ + 0, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
36 { DMTE0_IRQ + 1, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
37 { DMTE0_IRQ + 2, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
38 { DMTE0_IRQ + 3, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
39 { DMTE4_IRQ + 0, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
40 { DMTE4_IRQ + 1, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
41 { DMTE4_IRQ + 2, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
42 { DMTE4_IRQ + 3, DMA_IPR_ADDR, DMA_IPR_POS, DMA_PRIORITY },
43};
Linus Torvalds1da177e2005-04-16 15:20:36 -070044
Jamie Lenehanbd71ab82006-10-31 12:35:02 +090045static inline unsigned int get_dmte_irq(unsigned int chan)
46{
47 unsigned int irq = 0;
48 if (chan < ARRAY_SIZE(dmte_ipr_map))
49 irq = dmte_ipr_map[chan].irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -070050 return irq;
51}
52
53/*
54 * We determine the correct shift size based off of the CHCR transmit size
55 * for the given channel. Since we know that it will take:
56 *
57 * info->count >> ts_shift[transmit_size]
58 *
59 * iterations to complete the transfer.
60 */
61static inline unsigned int calc_xmit_shift(struct dma_channel *chan)
62{
63 u32 chcr = ctrl_inl(CHCR[chan->chan]);
64
Paul Mundt0d831772006-01-16 22:14:09 -080065 return ts_shift[(chcr & CHCR_TS_MASK)>>CHCR_TS_SHIFT];
Linus Torvalds1da177e2005-04-16 15:20:36 -070066}
67
68/*
69 * The transfer end interrupt must read the chcr register to end the
70 * hardware interrupt active condition.
71 * Besides that it needs to waken any waiting process, which should handle
72 * setting up the next transfer.
73 */
Paul Mundt35f3c512006-10-06 15:31:16 +090074static irqreturn_t dma_tei(int irq, void *dev_id)
Linus Torvalds1da177e2005-04-16 15:20:36 -070075{
Paul Mundt35f3c512006-10-06 15:31:16 +090076 struct dma_channel *chan = dev_id;
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 u32 chcr;
78
79 chcr = ctrl_inl(CHCR[chan->chan]);
80
81 if (!(chcr & CHCR_TE))
82 return IRQ_NONE;
83
84 chcr &= ~(CHCR_IE | CHCR_DE);
85 ctrl_outl(chcr, CHCR[chan->chan]);
86
87 wake_up(&chan->wait_queue);
88
89 return IRQ_HANDLED;
90}
91
92static int sh_dmac_request_dma(struct dma_channel *chan)
93{
Paul Mundt9e3043c2006-09-27 16:55:24 +090094 if (unlikely(!chan->flags & DMA_TEI_CAPABLE))
95 return 0;
96
Linus Torvalds1da177e2005-04-16 15:20:36 -070097 return request_irq(get_dmte_irq(chan->chan), dma_tei,
Paul Mundte803aaf2006-11-24 14:50:05 +090098 IRQF_DISABLED, chan->dev_id, chan);
Linus Torvalds1da177e2005-04-16 15:20:36 -070099}
100
101static void sh_dmac_free_dma(struct dma_channel *chan)
102{
103 free_irq(get_dmte_irq(chan->chan), chan);
104}
105
Paul Mundt0d831772006-01-16 22:14:09 -0800106static void
107sh_dmac_configure_channel(struct dma_channel *chan, unsigned long chcr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108{
109 if (!chcr)
Paul Mundt0d831772006-01-16 22:14:09 -0800110 chcr = RS_DUAL | CHCR_IE;
111
112 if (chcr & CHCR_IE) {
113 chcr &= ~CHCR_IE;
114 chan->flags |= DMA_TEI_CAPABLE;
115 } else {
116 chan->flags &= ~DMA_TEI_CAPABLE;
117 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118
119 ctrl_outl(chcr, CHCR[chan->chan]);
120
121 chan->flags |= DMA_CONFIGURED;
122}
123
124static void sh_dmac_enable_dma(struct dma_channel *chan)
125{
Paul Mundt0d831772006-01-16 22:14:09 -0800126 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700127 u32 chcr;
128
129 chcr = ctrl_inl(CHCR[chan->chan]);
Paul Mundt0d831772006-01-16 22:14:09 -0800130 chcr |= CHCR_DE;
131
132 if (chan->flags & DMA_TEI_CAPABLE)
133 chcr |= CHCR_IE;
134
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135 ctrl_outl(chcr, CHCR[chan->chan]);
136
Paul Mundt0d831772006-01-16 22:14:09 -0800137 if (chan->flags & DMA_TEI_CAPABLE) {
138 irq = get_dmte_irq(chan->chan);
139 enable_irq(irq);
140 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141}
142
143static void sh_dmac_disable_dma(struct dma_channel *chan)
144{
Paul Mundt0d831772006-01-16 22:14:09 -0800145 int irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146 u32 chcr;
147
Paul Mundt0d831772006-01-16 22:14:09 -0800148 if (chan->flags & DMA_TEI_CAPABLE) {
149 irq = get_dmte_irq(chan->chan);
150 disable_irq(irq);
151 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700152
153 chcr = ctrl_inl(CHCR[chan->chan]);
154 chcr &= ~(CHCR_DE | CHCR_TE | CHCR_IE);
155 ctrl_outl(chcr, CHCR[chan->chan]);
156}
157
158static int sh_dmac_xfer_dma(struct dma_channel *chan)
159{
160 /*
161 * If we haven't pre-configured the channel with special flags, use
162 * the defaults.
163 */
Paul Mundt0d831772006-01-16 22:14:09 -0800164 if (unlikely(!(chan->flags & DMA_CONFIGURED)))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 sh_dmac_configure_channel(chan, 0);
166
167 sh_dmac_disable_dma(chan);
168
169 /*
170 * Single-address mode usage note!
171 *
172 * It's important that we don't accidentally write any value to SAR/DAR
173 * (this includes 0) that hasn't been directly specified by the user if
174 * we're in single-address mode.
175 *
176 * In this case, only one address can be defined, anything else will
177 * result in a DMA address error interrupt (at least on the SH-4),
178 * which will subsequently halt the transfer.
179 *
180 * Channel 2 on the Dreamcast is a special case, as this is used for
181 * cascading to the PVR2 DMAC. In this case, we still need to write
182 * SAR and DAR, regardless of value, in order for cascading to work.
183 */
Paul Mundt0d831772006-01-16 22:14:09 -0800184 if (chan->sar || (mach_is_dreamcast() &&
185 chan->chan == PVR2_CASCADE_CHAN))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186 ctrl_outl(chan->sar, SAR[chan->chan]);
Paul Mundt0d831772006-01-16 22:14:09 -0800187 if (chan->dar || (mach_is_dreamcast() &&
188 chan->chan == PVR2_CASCADE_CHAN))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189 ctrl_outl(chan->dar, DAR[chan->chan]);
190
191 ctrl_outl(chan->count >> calc_xmit_shift(chan), DMATCR[chan->chan]);
192
193 sh_dmac_enable_dma(chan);
194
195 return 0;
196}
197
198static int sh_dmac_get_dma_residue(struct dma_channel *chan)
199{
200 if (!(ctrl_inl(CHCR[chan->chan]) & CHCR_DE))
201 return 0;
202
203 return ctrl_inl(DMATCR[chan->chan]) << calc_xmit_shift(chan);
204}
205
Paul Mundt0d831772006-01-16 22:14:09 -0800206#ifdef CONFIG_CPU_SUBTYPE_SH7780
207#define dmaor_read_reg() ctrl_inw(DMAOR)
208#define dmaor_write_reg(data) ctrl_outw(data, DMAOR)
209#else
210#define dmaor_read_reg() ctrl_inl(DMAOR)
211#define dmaor_write_reg(data) ctrl_outl(data, DMAOR)
212#endif
213
214static inline int dmaor_reset(void)
215{
216 unsigned long dmaor = dmaor_read_reg();
217
218 /* Try to clear the error flags first, incase they are set */
219 dmaor &= ~(DMAOR_NMIF | DMAOR_AE);
220 dmaor_write_reg(dmaor);
221
222 dmaor |= DMAOR_INIT;
223 dmaor_write_reg(dmaor);
224
225 /* See if we got an error again */
226 if ((dmaor_read_reg() & (DMAOR_AE | DMAOR_NMIF))) {
227 printk(KERN_ERR "dma-sh: Can't initialize DMAOR.\n");
228 return -EINVAL;
229 }
230
231 return 0;
232}
233
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234#if defined(CONFIG_CPU_SH4)
Paul Mundt35f3c512006-10-06 15:31:16 +0900235static irqreturn_t dma_err(int irq, void *dummy)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236{
Paul Mundt0d831772006-01-16 22:14:09 -0800237 dmaor_reset();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 disable_irq(irq);
239
240 return IRQ_HANDLED;
241}
242#endif
243
244static struct dma_ops sh_dmac_ops = {
245 .request = sh_dmac_request_dma,
246 .free = sh_dmac_free_dma,
247 .get_residue = sh_dmac_get_dma_residue,
248 .xfer = sh_dmac_xfer_dma,
249 .configure = sh_dmac_configure_channel,
250};
251
252static struct dma_info sh_dmac_info = {
Paul Mundt0d831772006-01-16 22:14:09 -0800253 .name = "sh_dmac",
254 .nr_channels = CONFIG_NR_ONCHIP_DMA_CHANNELS,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 .ops = &sh_dmac_ops,
256 .flags = DMAC_CHANNELS_TEI_CAPABLE,
257};
258
259static int __init sh_dmac_init(void)
260{
261 struct dma_info *info = &sh_dmac_info;
262 int i;
263
264#ifdef CONFIG_CPU_SH4
Jamie Lenehanbd71ab82006-10-31 12:35:02 +0900265 make_ipr_irq(dmae_ipr_map, ARRAY_SIZE(dmae_ipr_map));
Thomas Gleixner6d208192006-07-01 19:29:25 -0700266 i = request_irq(DMAE_IRQ, dma_err, IRQF_DISABLED, "DMAC Address Error", 0);
Paul Mundt9e3043c2006-09-27 16:55:24 +0900267 if (unlikely(i < 0))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700268 return i;
269#endif
270
Jamie Lenehanbd71ab82006-10-31 12:35:02 +0900271 i = info->nr_channels;
272 if (i > ARRAY_SIZE(dmte_ipr_map))
273 i = ARRAY_SIZE(dmte_ipr_map);
274 make_ipr_irq(dmte_ipr_map, i);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Paul Mundt0d831772006-01-16 22:14:09 -0800276 /*
277 * Initialize DMAOR, and clean up any error flags that may have
278 * been set.
279 */
280 i = dmaor_reset();
Paul Mundt9e3043c2006-09-27 16:55:24 +0900281 if (unlikely(i != 0))
Paul Mundt0d831772006-01-16 22:14:09 -0800282 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283
284 return register_dmac(info);
285}
286
287static void __exit sh_dmac_exit(void)
288{
289#ifdef CONFIG_CPU_SH4
290 free_irq(DMAE_IRQ, 0);
291#endif
Paul Mundt0d831772006-01-16 22:14:09 -0800292 unregister_dmac(&sh_dmac_info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293}
294
295subsys_initcall(sh_dmac_init);
296module_exit(sh_dmac_exit);
297
Paul Mundt0d831772006-01-16 22:14:09 -0800298MODULE_AUTHOR("Takashi YOSHII, Paul Mundt, Andriy Skulysh");
299MODULE_DESCRIPTION("SuperH On-Chip DMAC Support");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300MODULE_LICENSE("GPL");