blob: 9439cb3511185c02dda5e318e152b940718268b4 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
2 * Copyright (c) 2008 Atheros Communications Inc.
3 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
Sujith394cf0a2009-02-09 13:26:54 +053017#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070018
Jouni Malinenbce048d2009-03-03 19:23:28 +020019static struct ieee80211_hw * ath_get_virt_hw(struct ath_softc *sc,
20 struct ieee80211_hdr *hdr)
21{
Jouni Malinenc52f33d2009-03-03 19:23:29 +020022 struct ieee80211_hw *hw = sc->pri_wiphy->hw;
23 int i;
24
25 spin_lock_bh(&sc->wiphy_lock);
26 for (i = 0; i < sc->num_sec_wiphy; i++) {
27 struct ath_wiphy *aphy = sc->sec_wiphy[i];
28 if (aphy == NULL)
29 continue;
30 if (compare_ether_addr(hdr->addr1, aphy->hw->wiphy->perm_addr)
31 == 0) {
32 hw = aphy->hw;
33 break;
34 }
35 }
36 spin_unlock_bh(&sc->wiphy_lock);
37 return hw;
Jouni Malinenbce048d2009-03-03 19:23:28 +020038}
39
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070040/*
41 * Setup and link descriptors.
42 *
43 * 11N: we can no longer afford to self link the last descriptor.
44 * MAC acknowledges BA status as long as it copies frames to host
45 * buffer (or rx fifo). This can incorrectly acknowledge packets
46 * to a sender if last desc is self-linked.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070047 */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070048static void ath_rx_buf_link(struct ath_softc *sc, struct ath_buf *bf)
49{
Sujithcbe61d82009-02-09 13:27:12 +053050 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070051 struct ath_desc *ds;
52 struct sk_buff *skb;
53
54 ATH_RXBUF_RESET(bf);
55
56 ds = bf->bf_desc;
Sujithbe0418a2008-11-18 09:05:55 +053057 ds->ds_link = 0; /* link to null */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070058 ds->ds_data = bf->bf_buf_addr;
59
Sujithbe0418a2008-11-18 09:05:55 +053060 /* virtual addr of the beginning of the buffer. */
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070061 skb = bf->bf_mpdu;
62 ASSERT(skb != NULL);
63 ds->ds_vdata = skb->data;
64
Sujithb77f4832008-12-07 21:44:03 +053065 /* setup rx descriptors. The rx.bufsize here tells the harware
Luis R. Rodriguezb4b6cda2008-11-20 17:15:13 -080066 * how much data it can DMA to us and that we are prepared
67 * to process */
Sujithb77f4832008-12-07 21:44:03 +053068 ath9k_hw_setuprxdesc(ah, ds,
69 sc->rx.bufsize,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070070 0);
71
Sujithb77f4832008-12-07 21:44:03 +053072 if (sc->rx.rxlink == NULL)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070073 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
74 else
Sujithb77f4832008-12-07 21:44:03 +053075 *sc->rx.rxlink = bf->bf_daddr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070076
Sujithb77f4832008-12-07 21:44:03 +053077 sc->rx.rxlink = &ds->ds_link;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070078 ath9k_hw_rxena(ah);
79}
80
Sujithff37e332008-11-24 12:07:55 +053081static void ath_setdefantenna(struct ath_softc *sc, u32 antenna)
82{
83 /* XXX block beacon interrupts */
84 ath9k_hw_setantenna(sc->sc_ah, antenna);
Sujithb77f4832008-12-07 21:44:03 +053085 sc->rx.defant = antenna;
86 sc->rx.rxotherant = 0;
Sujithff37e332008-11-24 12:07:55 +053087}
88
89/*
90 * Extend 15-bit time stamp from rx descriptor to
91 * a full 64-bit TSF using the current h/w TSF.
92*/
93static u64 ath_extend_tsf(struct ath_softc *sc, u32 rstamp)
94{
95 u64 tsf;
96
97 tsf = ath9k_hw_gettsf64(sc->sc_ah);
98 if ((tsf & 0x7fff) < rstamp)
99 tsf -= 0x8000;
100 return (tsf & ~0x7fff) | rstamp;
101}
102
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530103static struct sk_buff *ath_rxbuf_alloc(struct ath_softc *sc, u32 len, gfp_t gfp_mask)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700104{
105 struct sk_buff *skb;
106 u32 off;
107
108 /*
109 * Cache-line-align. This is important (for the
110 * 5210 at least) as not doing so causes bogus data
111 * in rx'd frames.
112 */
113
Luis R. Rodriguezb4b6cda2008-11-20 17:15:13 -0800114 /* Note: the kernel can allocate a value greater than
115 * what we ask it to give us. We really only need 4 KB as that
116 * is this hardware supports and in fact we need at least 3849
117 * as that is the MAX AMSDU size this hardware supports.
118 * Unfortunately this means we may get 8 KB here from the
119 * kernel... and that is actually what is observed on some
120 * systems :( */
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530121 skb = __dev_alloc_skb(len + sc->cachelsz - 1, gfp_mask);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700122 if (skb != NULL) {
Sujith17d79042009-02-09 13:27:03 +0530123 off = ((unsigned long) skb->data) % sc->cachelsz;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124 if (off != 0)
Sujith17d79042009-02-09 13:27:03 +0530125 skb_reserve(skb, sc->cachelsz - off);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700126 } else {
127 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530128 "skbuff alloc of size %u failed\n", len);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129 return NULL;
130 }
131
132 return skb;
133}
134
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135/*
Sujithbe0418a2008-11-18 09:05:55 +0530136 * For Decrypt or Demic errors, we only mark packet status here and always push
137 * up the frame up to let mac80211 handle the actual error case, be it no
138 * decryption key or real decryption error. This let us keep statistics there.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700139 */
Sujithbe0418a2008-11-18 09:05:55 +0530140static int ath_rx_prepare(struct sk_buff *skb, struct ath_desc *ds,
141 struct ieee80211_rx_status *rx_status, bool *decrypt_error,
142 struct ath_softc *sc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700143{
Sujithbe0418a2008-11-18 09:05:55 +0530144 struct ieee80211_hdr *hdr;
Sujithbe0418a2008-11-18 09:05:55 +0530145 u8 ratecode;
146 __le16 fc;
Jouni Malinenbce048d2009-03-03 19:23:28 +0200147 struct ieee80211_hw *hw;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700148
Sujithbe0418a2008-11-18 09:05:55 +0530149 hdr = (struct ieee80211_hdr *)skb->data;
150 fc = hdr->frame_control;
151 memset(rx_status, 0, sizeof(struct ieee80211_rx_status));
Jouni Malinenbce048d2009-03-03 19:23:28 +0200152 hw = ath_get_virt_hw(sc, hdr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Sujithbe0418a2008-11-18 09:05:55 +0530154 if (ds->ds_rxstat.rs_more) {
155 /*
156 * Frame spans multiple descriptors; this cannot happen yet
157 * as we don't support jumbograms. If not in monitor mode,
158 * discard the frame. Enable this if you want to see
159 * error frames in Monitor mode.
160 */
Sujith2660b812009-02-09 13:27:26 +0530161 if (sc->sc_ah->opmode != NL80211_IFTYPE_MONITOR)
Sujithbe0418a2008-11-18 09:05:55 +0530162 goto rx_next;
163 } else if (ds->ds_rxstat.rs_status != 0) {
164 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_CRC)
165 rx_status->flag |= RX_FLAG_FAILED_FCS_CRC;
166 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_PHY)
167 goto rx_next;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700168
Sujithbe0418a2008-11-18 09:05:55 +0530169 if (ds->ds_rxstat.rs_status & ATH9K_RXERR_DECRYPT) {
170 *decrypt_error = true;
171 } else if (ds->ds_rxstat.rs_status & ATH9K_RXERR_MIC) {
172 if (ieee80211_is_ctl(fc))
173 /*
174 * Sometimes, we get invalid
175 * MIC failures on valid control frames.
176 * Remove these mic errors.
177 */
178 ds->ds_rxstat.rs_status &= ~ATH9K_RXERR_MIC;
179 else
180 rx_status->flag |= RX_FLAG_MMIC_ERROR;
181 }
182 /*
183 * Reject error frames with the exception of
184 * decryption and MIC failures. For monitor mode,
185 * we also ignore the CRC error.
186 */
Sujith2660b812009-02-09 13:27:26 +0530187 if (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR) {
Sujithbe0418a2008-11-18 09:05:55 +0530188 if (ds->ds_rxstat.rs_status &
189 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC |
190 ATH9K_RXERR_CRC))
191 goto rx_next;
192 } else {
193 if (ds->ds_rxstat.rs_status &
194 ~(ATH9K_RXERR_DECRYPT | ATH9K_RXERR_MIC)) {
195 goto rx_next;
196 }
197 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700198 }
199
Sujithbe0418a2008-11-18 09:05:55 +0530200 ratecode = ds->ds_rxstat.rs_rate;
Sujithbe0418a2008-11-18 09:05:55 +0530201
Sujithbe0418a2008-11-18 09:05:55 +0530202 if (ratecode & 0x80) {
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200203 /* HT rate */
204 rx_status->flag |= RX_FLAG_HT;
Sujithbe0418a2008-11-18 09:05:55 +0530205 if (ds->ds_rxstat.rs_flags & ATH9K_RX_2040)
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200206 rx_status->flag |= RX_FLAG_40MHZ;
Sujithbe0418a2008-11-18 09:05:55 +0530207 if (ds->ds_rxstat.rs_flags & ATH9K_RX_GI)
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200208 rx_status->flag |= RX_FLAG_SHORT_GI;
209 rx_status->rate_idx = ratecode & 0x7f;
210 } else {
211 int i = 0, cur_band, n_rates;
Jouni Malinenbaad1d92008-12-12 14:38:34 +0200212
213 cur_band = hw->conf.channel->band;
214 n_rates = sc->sbands[cur_band].n_bitrates;
215
216 for (i = 0; i < n_rates; i++) {
217 if (sc->sbands[cur_band].bitrates[i].hw_value ==
218 ratecode) {
219 rx_status->rate_idx = i;
220 break;
221 }
222
223 if (sc->sbands[cur_band].bitrates[i].hw_value_short ==
224 ratecode) {
225 rx_status->rate_idx = i;
226 rx_status->flag |= RX_FLAG_SHORTPRE;
227 break;
228 }
229 }
Sujithbe0418a2008-11-18 09:05:55 +0530230 }
231
232 rx_status->mactime = ath_extend_tsf(sc, ds->ds_rxstat.rs_tstamp);
Jouni Malinenbce048d2009-03-03 19:23:28 +0200233 rx_status->band = hw->conf.channel->band;
234 rx_status->freq = hw->conf.channel->center_freq;
Sujith17d79042009-02-09 13:27:03 +0530235 rx_status->noise = sc->ani.noise_floor;
Sujithbe0418a2008-11-18 09:05:55 +0530236 rx_status->signal = rx_status->noise + ds->ds_rxstat.rs_rssi;
Sujithbe0418a2008-11-18 09:05:55 +0530237 rx_status->antenna = ds->ds_rxstat.rs_antenna;
238
239 /* at 45 you will be able to use MCS 15 reliably. A more elaborate
240 * scheme can be used here but it requires tables of SNR/throughput for
241 * each possible mode used. */
242 rx_status->qual = ds->ds_rxstat.rs_rssi * 100 / 45;
243
244 /* rssi can be more than 45 though, anything above that
245 * should be considered at 100% */
246 if (rx_status->qual > 100)
247 rx_status->qual = 100;
248
249 rx_status->flag |= RX_FLAG_TSFT;
250
251 return 1;
252rx_next:
253 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700254}
255
256static void ath_opmode_init(struct ath_softc *sc)
257{
Sujithcbe61d82009-02-09 13:27:12 +0530258 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700259 u32 rfilt, mfilt[2];
260
261 /* configure rx filter */
262 rfilt = ath_calcrxfilter(sc);
263 ath9k_hw_setrxfilter(ah, rfilt);
264
265 /* configure bssid mask */
Sujith2660b812009-02-09 13:27:26 +0530266 if (ah->caps.hw_caps & ATH9K_HW_CAP_BSSIDMASK)
Sujithba52da52009-02-09 13:27:10 +0530267 ath9k_hw_setbssidmask(sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700268
269 /* configure operational mode */
270 ath9k_hw_setopmode(ah);
271
272 /* Handle any link-level address change. */
Sujithba52da52009-02-09 13:27:10 +0530273 ath9k_hw_setmac(ah, sc->sc_ah->macaddr);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700274
275 /* calculate and install multicast filter */
276 mfilt[0] = mfilt[1] = ~0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700277 ath9k_hw_setmcastfilter(ah, mfilt[0], mfilt[1]);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700278}
279
280int ath_rx_init(struct ath_softc *sc, int nbufs)
281{
282 struct sk_buff *skb;
283 struct ath_buf *bf;
284 int error = 0;
285
286 do {
Sujithb77f4832008-12-07 21:44:03 +0530287 spin_lock_init(&sc->rx.rxflushlock);
Sujith98deeea2008-08-11 14:05:46 +0530288 sc->sc_flags &= ~SC_OP_RXFLUSH;
Sujithb77f4832008-12-07 21:44:03 +0530289 spin_lock_init(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700290
Sujithb77f4832008-12-07 21:44:03 +0530291 sc->rx.bufsize = roundup(IEEE80211_MAX_MPDU_LEN,
Sujith17d79042009-02-09 13:27:03 +0530292 min(sc->cachelsz,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700293 (u16)64));
294
Sujith04bd4632008-11-28 22:18:05 +0530295 DPRINTF(sc, ATH_DBG_CONFIG, "cachelsz %u rxbufsize %u\n",
Sujith17d79042009-02-09 13:27:03 +0530296 sc->cachelsz, sc->rx.bufsize);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700297
298 /* Initialize rx descriptors */
299
Sujithb77f4832008-12-07 21:44:03 +0530300 error = ath_descdma_setup(sc, &sc->rx.rxdma, &sc->rx.rxbuf,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700301 "rx", nbufs, 1);
302 if (error != 0) {
303 DPRINTF(sc, ATH_DBG_FATAL,
Sujith04bd4632008-11-28 22:18:05 +0530304 "failed to allocate rx descriptors: %d\n", error);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700305 break;
306 }
307
Sujithb77f4832008-12-07 21:44:03 +0530308 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530309 skb = ath_rxbuf_alloc(sc, sc->rx.bufsize, GFP_KERNEL);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700310 if (skb == NULL) {
311 error = -ENOMEM;
312 break;
313 }
314
315 bf->bf_mpdu = skb;
Gabor Juhos7da3c552009-01-14 20:17:03 +0100316 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
Sujithb77f4832008-12-07 21:44:03 +0530317 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100318 DMA_FROM_DEVICE);
319 if (unlikely(dma_mapping_error(sc->dev,
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800320 bf->bf_buf_addr))) {
321 dev_kfree_skb_any(skb);
322 bf->bf_mpdu = NULL;
323 DPRINTF(sc, ATH_DBG_CONFIG,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100324 "dma_mapping_error() on RX init\n");
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800325 error = -ENOMEM;
326 break;
327 }
Sujith927e70e2008-08-14 13:26:34 +0530328 bf->bf_dmacontext = bf->bf_buf_addr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700329 }
Sujithb77f4832008-12-07 21:44:03 +0530330 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700331
332 } while (0);
333
334 if (error)
335 ath_rx_cleanup(sc);
336
337 return error;
338}
339
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700340void ath_rx_cleanup(struct ath_softc *sc)
341{
342 struct sk_buff *skb;
343 struct ath_buf *bf;
344
Sujithb77f4832008-12-07 21:44:03 +0530345 list_for_each_entry(bf, &sc->rx.rxbuf, list) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700346 skb = bf->bf_mpdu;
347 if (skb)
348 dev_kfree_skb(skb);
349 }
350
Sujithb77f4832008-12-07 21:44:03 +0530351 if (sc->rx.rxdma.dd_desc_len != 0)
352 ath_descdma_cleanup(sc, &sc->rx.rxdma, &sc->rx.rxbuf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700353}
354
355/*
356 * Calculate the receive filter according to the
357 * operating mode and state:
358 *
359 * o always accept unicast, broadcast, and multicast traffic
360 * o maintain current state of phy error reception (the hal
361 * may enable phy error frames for noise immunity work)
362 * o probe request frames are accepted only when operating in
363 * hostap, adhoc, or monitor modes
364 * o enable promiscuous mode according to the interface state
365 * o accept beacons:
366 * - when operating in adhoc mode so the 802.11 layer creates
367 * node table entries for peers,
368 * - when operating in station mode for collecting rssi data when
369 * the station is otherwise quiet, or
370 * - when operating as a repeater so we see repeater-sta beacons
371 * - when scanning
372 */
373
374u32 ath_calcrxfilter(struct ath_softc *sc)
375{
376#define RX_FILTER_PRESERVE (ATH9K_RX_FILTER_PHYERR | ATH9K_RX_FILTER_PHYRADAR)
Sujith7dcfdcd2008-08-11 14:03:13 +0530377
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700378 u32 rfilt;
379
380 rfilt = (ath9k_hw_getrxfilter(sc->sc_ah) & RX_FILTER_PRESERVE)
381 | ATH9K_RX_FILTER_UCAST | ATH9K_RX_FILTER_BCAST
382 | ATH9K_RX_FILTER_MCAST;
383
384 /* If not a STA, enable processing of Probe Requests */
Sujith2660b812009-02-09 13:27:26 +0530385 if (sc->sc_ah->opmode != NL80211_IFTYPE_STATION)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700386 rfilt |= ATH9K_RX_FILTER_PROBEREQ;
387
388 /* Can't set HOSTAP into promiscous mode */
Sujith2660b812009-02-09 13:27:26 +0530389 if (((sc->sc_ah->opmode != NL80211_IFTYPE_AP) &&
Sujithb77f4832008-12-07 21:44:03 +0530390 (sc->rx.rxfilter & FIF_PROMISC_IN_BSS)) ||
Sujith2660b812009-02-09 13:27:26 +0530391 (sc->sc_ah->opmode == NL80211_IFTYPE_MONITOR)) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700392 rfilt |= ATH9K_RX_FILTER_PROM;
393 /* ??? To prevent from sending ACK */
394 rfilt &= ~ATH9K_RX_FILTER_UCAST;
395 }
396
Sujithd42c6b72009-02-04 08:10:22 +0530397 if (sc->rx.rxfilter & FIF_CONTROL)
398 rfilt |= ATH9K_RX_FILTER_CONTROL;
399
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530400 if ((sc->sc_ah->opmode == NL80211_IFTYPE_STATION) &&
401 !(sc->rx.rxfilter & FIF_BCN_PRBRESP_PROMISC))
402 rfilt |= ATH9K_RX_FILTER_MYBEACON;
403 else
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700404 rfilt |= ATH9K_RX_FILTER_BEACON;
405
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530406 /* If in HOSTAP mode, want to enable reception of PSPOLL frames */
Sujith2660b812009-02-09 13:27:26 +0530407 if (sc->sc_ah->opmode == NL80211_IFTYPE_AP)
Vasanthakumar Thiagarajandbaaa142009-02-19 15:41:52 +0530408 rfilt |= ATH9K_RX_FILTER_PSPOLL;
Sujithbe0418a2008-11-18 09:05:55 +0530409
Jouni Malinenb93bce22009-03-03 19:23:30 +0200410 if (sc->sec_wiphy) {
411 /* TODO: only needed if more than one BSSID is in use in
412 * station/adhoc mode */
413 /* TODO: for older chips, may need to add ATH9K_RX_FILTER_PROM
414 */
415 rfilt |= ATH9K_RX_FILTER_MCAST_BCAST_ALL;
416 }
417
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700418 return rfilt;
Sujith7dcfdcd2008-08-11 14:03:13 +0530419
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700420#undef RX_FILTER_PRESERVE
421}
422
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700423int ath_startrecv(struct ath_softc *sc)
424{
Sujithcbe61d82009-02-09 13:27:12 +0530425 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426 struct ath_buf *bf, *tbf;
427
Sujithb77f4832008-12-07 21:44:03 +0530428 spin_lock_bh(&sc->rx.rxbuflock);
429 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700430 goto start_recv;
431
Sujithb77f4832008-12-07 21:44:03 +0530432 sc->rx.rxlink = NULL;
433 list_for_each_entry_safe(bf, tbf, &sc->rx.rxbuf, list) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700434 ath_rx_buf_link(sc, bf);
435 }
436
437 /* We could have deleted elements so the list may be empty now */
Sujithb77f4832008-12-07 21:44:03 +0530438 if (list_empty(&sc->rx.rxbuf))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700439 goto start_recv;
440
Sujithb77f4832008-12-07 21:44:03 +0530441 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700442 ath9k_hw_putrxbuf(ah, bf->bf_daddr);
Sujithbe0418a2008-11-18 09:05:55 +0530443 ath9k_hw_rxena(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444
445start_recv:
Sujithb77f4832008-12-07 21:44:03 +0530446 spin_unlock_bh(&sc->rx.rxbuflock);
Sujithbe0418a2008-11-18 09:05:55 +0530447 ath_opmode_init(sc);
448 ath9k_hw_startpcureceive(ah);
449
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450 return 0;
451}
452
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453bool ath_stoprecv(struct ath_softc *sc)
454{
Sujithcbe61d82009-02-09 13:27:12 +0530455 struct ath_hw *ah = sc->sc_ah;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456 bool stopped;
457
Sujithbe0418a2008-11-18 09:05:55 +0530458 ath9k_hw_stoppcurecv(ah);
459 ath9k_hw_setrxfilter(ah, 0);
460 stopped = ath9k_hw_stopdmarecv(ah);
Sujithb77f4832008-12-07 21:44:03 +0530461 sc->rx.rxlink = NULL;
Sujithbe0418a2008-11-18 09:05:55 +0530462
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463 return stopped;
464}
465
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466void ath_flushrecv(struct ath_softc *sc)
467{
Sujithb77f4832008-12-07 21:44:03 +0530468 spin_lock_bh(&sc->rx.rxflushlock);
Sujith98deeea2008-08-11 14:05:46 +0530469 sc->sc_flags |= SC_OP_RXFLUSH;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700470 ath_rx_tasklet(sc, 1);
Sujith98deeea2008-08-11 14:05:46 +0530471 sc->sc_flags &= ~SC_OP_RXFLUSH;
Sujithb77f4832008-12-07 21:44:03 +0530472 spin_unlock_bh(&sc->rx.rxflushlock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473}
474
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700475int ath_rx_tasklet(struct ath_softc *sc, int flush)
476{
477#define PA2DESC(_sc, _pa) \
Sujithb77f4832008-12-07 21:44:03 +0530478 ((struct ath_desc *)((caddr_t)(_sc)->rx.rxdma.dd_desc + \
479 ((_pa) - (_sc)->rx.rxdma.dd_desc_paddr)))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
Sujithbe0418a2008-11-18 09:05:55 +0530481 struct ath_buf *bf;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482 struct ath_desc *ds;
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800483 struct sk_buff *skb = NULL, *requeue_skb;
Sujithbe0418a2008-11-18 09:05:55 +0530484 struct ieee80211_rx_status rx_status;
Sujithcbe61d82009-02-09 13:27:12 +0530485 struct ath_hw *ah = sc->sc_ah;
Sujithbe0418a2008-11-18 09:05:55 +0530486 struct ieee80211_hdr *hdr;
487 int hdrlen, padsize, retval;
488 bool decrypt_error = false;
489 u8 keyix;
490
Sujithb77f4832008-12-07 21:44:03 +0530491 spin_lock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492
493 do {
494 /* If handling rx interrupt and flush is in progress => exit */
Sujith98deeea2008-08-11 14:05:46 +0530495 if ((sc->sc_flags & SC_OP_RXFLUSH) && (flush == 0))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700496 break;
497
Sujithb77f4832008-12-07 21:44:03 +0530498 if (list_empty(&sc->rx.rxbuf)) {
499 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700500 break;
501 }
502
Sujithb77f4832008-12-07 21:44:03 +0530503 bf = list_first_entry(&sc->rx.rxbuf, struct ath_buf, list);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504 ds = bf->bf_desc;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505
506 /*
507 * Must provide the virtual address of the current
508 * descriptor, the physical address, and the virtual
509 * address of the next descriptor in the h/w chain.
510 * This allows the HAL to look ahead to see if the
511 * hardware is done with a descriptor by checking the
512 * done bit in the following descriptor and the address
513 * of the current descriptor the DMA engine is working
514 * on. All this is necessary because of our use of
515 * a self-linked list to avoid rx overruns.
516 */
Sujithbe0418a2008-11-18 09:05:55 +0530517 retval = ath9k_hw_rxprocdesc(ah, ds,
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518 bf->bf_daddr,
519 PA2DESC(sc, ds->ds_link),
520 0);
521 if (retval == -EINPROGRESS) {
522 struct ath_buf *tbf;
523 struct ath_desc *tds;
524
Sujithb77f4832008-12-07 21:44:03 +0530525 if (list_is_last(&bf->list, &sc->rx.rxbuf)) {
526 sc->rx.rxlink = NULL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700527 break;
528 }
529
530 tbf = list_entry(bf->list.next, struct ath_buf, list);
531
532 /*
533 * On some hardware the descriptor status words could
534 * get corrupted, including the done bit. Because of
535 * this, check if the next descriptor's done bit is
536 * set or not.
537 *
538 * If the next descriptor's done bit is set, the current
539 * descriptor has been corrupted. Force s/w to discard
540 * this descriptor and continue...
541 */
542
543 tds = tbf->bf_desc;
Sujithbe0418a2008-11-18 09:05:55 +0530544 retval = ath9k_hw_rxprocdesc(ah, tds, tbf->bf_daddr,
545 PA2DESC(sc, tds->ds_link), 0);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700546 if (retval == -EINPROGRESS) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700547 break;
548 }
549 }
550
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700551 skb = bf->bf_mpdu;
Sujithbe0418a2008-11-18 09:05:55 +0530552 if (!skb)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700553 continue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700554
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700555 /*
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530556 * Synchronize the DMA transfer with CPU before
557 * 1. accessing the frame
558 * 2. requeueing the same buffer to h/w
559 */
Gabor Juhos7da3c552009-01-14 20:17:03 +0100560 dma_sync_single_for_cpu(sc->dev, bf->bf_buf_addr,
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530561 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100562 DMA_FROM_DEVICE);
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530563
564 /*
Sujithbe0418a2008-11-18 09:05:55 +0530565 * If we're asked to flush receive queue, directly
566 * chain it back at the queue without processing it.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700567 */
Sujithbe0418a2008-11-18 09:05:55 +0530568 if (flush)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800569 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700570
Sujithbe0418a2008-11-18 09:05:55 +0530571 if (!ds->ds_rxstat.rs_datalen)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800572 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700573
Sujithbe0418a2008-11-18 09:05:55 +0530574 /* The status portion of the descriptor could get corrupted. */
Sujithb77f4832008-12-07 21:44:03 +0530575 if (sc->rx.bufsize < ds->ds_rxstat.rs_datalen)
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800576 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700577
Sujithbe0418a2008-11-18 09:05:55 +0530578 if (!ath_rx_prepare(skb, ds, &rx_status, &decrypt_error, sc))
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800579 goto requeue;
580
581 /* Ensure we always have an skb to requeue once we are done
582 * processing the current buffer's skb */
Senthil Balasubramanianf0e6ce12009-03-06 11:24:08 +0530583 requeue_skb = ath_rxbuf_alloc(sc, sc->rx.bufsize, GFP_ATOMIC);
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800584
585 /* If there is no memory we ignore the current RX'd frame,
586 * tell hardware it can give us a new frame using the old
Sujithb77f4832008-12-07 21:44:03 +0530587 * skb and put it at the tail of the sc->rx.rxbuf list for
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800588 * processing. */
589 if (!requeue_skb)
590 goto requeue;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700591
Vasanthakumar Thiagarajan9bf9fca2008-12-15 20:40:46 +0530592 /* Unmap the frame */
Gabor Juhos7da3c552009-01-14 20:17:03 +0100593 dma_unmap_single(sc->dev, bf->bf_buf_addr,
Sujithb77f4832008-12-07 21:44:03 +0530594 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100595 DMA_FROM_DEVICE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700596
Sujithbe0418a2008-11-18 09:05:55 +0530597 skb_put(skb, ds->ds_rxstat.rs_datalen);
598 skb->protocol = cpu_to_be16(ETH_P_CONTROL);
599
600 /* see if any padding is done by the hw and remove it */
601 hdr = (struct ieee80211_hdr *)skb->data;
602 hdrlen = ieee80211_get_hdrlen_from_skb(skb);
603
Jouni Malinen9c5f89b2008-12-11 18:22:13 +0200604 /* The MAC header is padded to have 32-bit boundary if the
605 * packet payload is non-zero. The general calculation for
606 * padsize would take into account odd header lengths:
607 * padsize = (4 - hdrlen % 4) % 4; However, since only
608 * even-length headers are used, padding can only be 0 or 2
609 * bytes and we can optimize this a bit. In addition, we must
610 * not try to remove padding from short control frames that do
611 * not have payload. */
612 padsize = hdrlen & 3;
613 if (padsize && hdrlen >= 24) {
Sujithbe0418a2008-11-18 09:05:55 +0530614 memmove(skb->data + padsize, skb->data, hdrlen);
615 skb_pull(skb, padsize);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700616 }
617
Sujithbe0418a2008-11-18 09:05:55 +0530618 keyix = ds->ds_rxstat.rs_keyix;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700619
Sujithbe0418a2008-11-18 09:05:55 +0530620 if (!(keyix == ATH9K_RXKEYIX_INVALID) && !decrypt_error) {
621 rx_status.flag |= RX_FLAG_DECRYPTED;
622 } else if ((le16_to_cpu(hdr->frame_control) & IEEE80211_FCTL_PROTECTED)
623 && !decrypt_error && skb->len >= hdrlen + 4) {
624 keyix = skb->data[hdrlen + 3] >> 6;
625
Sujith17d79042009-02-09 13:27:03 +0530626 if (test_bit(keyix, sc->keymap))
Sujithbe0418a2008-11-18 09:05:55 +0530627 rx_status.flag |= RX_FLAG_DECRYPTED;
628 }
Jouni Malinen0ced0e12009-01-08 13:32:13 +0200629 if (ah->sw_mgmt_crypto &&
630 (rx_status.flag & RX_FLAG_DECRYPTED) &&
631 ieee80211_is_mgmt(hdr->frame_control)) {
632 /* Use software decrypt for management frames. */
633 rx_status.flag &= ~RX_FLAG_DECRYPTED;
634 }
Sujithbe0418a2008-11-18 09:05:55 +0530635
636 /* Send the frame to mac80211 */
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200637 if (hdr->addr1[5] & 0x01) {
638 int i;
639 /*
640 * Deliver broadcast/multicast frames to all suitable
641 * virtual wiphys.
642 */
643 /* TODO: filter based on channel configuration */
644 for (i = 0; i < sc->num_sec_wiphy; i++) {
645 struct ath_wiphy *aphy = sc->sec_wiphy[i];
646 struct sk_buff *nskb;
647 if (aphy == NULL)
648 continue;
649 nskb = skb_copy(skb, GFP_ATOMIC);
650 if (nskb)
651 __ieee80211_rx(aphy->hw, nskb,
652 &rx_status);
653 }
654 __ieee80211_rx(sc->hw, skb, &rx_status);
655 } else {
656 /* Deliver unicast frames based on receiver address */
657 __ieee80211_rx(ath_get_virt_hw(sc, hdr), skb,
658 &rx_status);
659 }
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800660
661 /* We will now give hardware our shiny new allocated skb */
662 bf->bf_mpdu = requeue_skb;
Gabor Juhos7da3c552009-01-14 20:17:03 +0100663 bf->bf_buf_addr = dma_map_single(sc->dev, requeue_skb->data,
Sujithb77f4832008-12-07 21:44:03 +0530664 sc->rx.bufsize,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100665 DMA_FROM_DEVICE);
666 if (unlikely(dma_mapping_error(sc->dev,
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800667 bf->bf_buf_addr))) {
668 dev_kfree_skb_any(requeue_skb);
669 bf->bf_mpdu = NULL;
670 DPRINTF(sc, ATH_DBG_CONFIG,
Gabor Juhos7da3c552009-01-14 20:17:03 +0100671 "dma_mapping_error() on RX\n");
Luis R. Rodriguezf8316df2008-12-03 03:35:29 -0800672 break;
673 }
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800674 bf->bf_dmacontext = bf->bf_buf_addr;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700675
676 /*
677 * change the default rx antenna if rx diversity chooses the
678 * other antenna 3 times in a row.
679 */
Sujithb77f4832008-12-07 21:44:03 +0530680 if (sc->rx.defant != ds->ds_rxstat.rs_antenna) {
681 if (++sc->rx.rxotherant >= 3)
Sujithbe0418a2008-11-18 09:05:55 +0530682 ath_setdefantenna(sc, ds->ds_rxstat.rs_antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700683 } else {
Sujithb77f4832008-12-07 21:44:03 +0530684 sc->rx.rxotherant = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700685 }
Vivek Natarajan3cbb5dd2009-01-20 11:17:08 +0530686
687 if (ieee80211_is_beacon(hdr->frame_control) &&
688 (sc->sc_flags & SC_OP_WAIT_FOR_BEACON)) {
689 sc->sc_flags &= ~SC_OP_WAIT_FOR_BEACON;
690 ath9k_hw_setpower(sc->sc_ah, ATH9K_PM_NETWORK_SLEEP);
691 }
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800692requeue:
Sujithb77f4832008-12-07 21:44:03 +0530693 list_move_tail(&bf->list, &sc->rx.rxbuf);
Luis R. Rodriguezcb71d9b2008-11-21 17:41:33 -0800694 ath_rx_buf_link(sc, bf);
Sujithbe0418a2008-11-18 09:05:55 +0530695 } while (1);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700696
Sujithb77f4832008-12-07 21:44:03 +0530697 spin_unlock_bh(&sc->rx.rxbuflock);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700698
699 return 0;
700#undef PA2DESC
701}