blob: 31bacfa2edee259bda3b42a3e7136323e8ccb8c1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* radeon_drv.h -- Private header for radeon driver -*- linux-c -*-
2 *
3 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
4 * Copyright 2000 VA Linux Systems, Inc., Fremont, California.
5 * All rights reserved.
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the "Software"),
9 * to deal in the Software without restriction, including without limitation
10 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
11 * and/or sell copies of the Software, and to permit persons to whom the
12 * Software is furnished to do so, subject to the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the next
15 * paragraph) shall be included in all copies or substantial portions of the
16 * Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
21 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
22 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
23 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
24 * DEALINGS IN THE SOFTWARE.
25 *
26 * Authors:
27 * Kevin E. Martin <martin@valinux.com>
28 * Gareth Hughes <gareth@valinux.com>
29 */
30
31#ifndef __RADEON_DRV_H__
32#define __RADEON_DRV_H__
33
34/* General customization:
35 */
36
37#define DRIVER_AUTHOR "Gareth Hughes, Keith Whitwell, others."
38
39#define DRIVER_NAME "radeon"
40#define DRIVER_DESC "ATI Radeon"
Dave Airlied5ea7022006-03-19 19:37:55 +110041#define DRIVER_DATE "20060225"
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
43/* Interface history:
44 *
45 * 1.1 - ??
46 * 1.2 - Add vertex2 ioctl (keith)
47 * - Add stencil capability to clear ioctl (gareth, keith)
48 * - Increase MAX_TEXTURE_LEVELS (brian)
49 * 1.3 - Add cmdbuf ioctl (keith)
50 * - Add support for new radeon packets (keith)
51 * - Add getparam ioctl (keith)
52 * - Add flip-buffers ioctl, deprecate fullscreen foo (keith).
53 * 1.4 - Add scratch registers to get_param ioctl.
54 * 1.5 - Add r200 packets to cmdbuf ioctl
55 * - Add r200 function to init ioctl
56 * - Add 'scalar2' instruction to cmdbuf
57 * 1.6 - Add static GART memory manager
58 * Add irq handler (won't be turned on unless X server knows to)
59 * Add irq ioctls and irq_active getparam.
60 * Add wait command for cmdbuf ioctl
61 * Add GART offset query for getparam
62 * 1.7 - Add support for cube map registers: R200_PP_CUBIC_FACES_[0..5]
63 * and R200_PP_CUBIC_OFFSET_F1_[0..5].
64 * Added packets R200_EMIT_PP_CUBIC_FACES_[0..5] and
65 * R200_EMIT_PP_CUBIC_OFFSETS_[0..5]. (brian)
66 * 1.8 - Remove need to call cleanup ioctls on last client exit (keith)
67 * Add 'GET' queries for starting additional clients on different VT's.
68 * 1.9 - Add DRM_IOCTL_RADEON_CP_RESUME ioctl.
69 * Add texture rectangle support for r100.
70 * 1.10- Add SETPARAM ioctl; first parameter to set is FB_LOCATION, which
Dave Airlieb5e89ed2005-09-25 14:28:13 +100071 * clients use to tell the DRM where they think the framebuffer is
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 * located in the card's address space
73 * 1.11- Add packet R200_EMIT_RB3D_BLENDCOLOR to support GL_EXT_blend_color
74 * and GL_EXT_blend_[func|equation]_separate on r200
75 * 1.12- Add R300 CP microcode support - this just loads the CP on r300
Dave Airlied985c102006-01-02 21:32:48 +110076 * (No 3D support yet - just microcode loading).
Linus Torvalds1da177e2005-04-16 15:20:36 -070077 * 1.13- Add packet R200_EMIT_TCL_POINT_SPRITE_CNTL for ARB_point_parameters
78 * - Add hyperz support, add hyperz flags to clear ioctl.
79 * 1.14- Add support for color tiling
80 * - Add R100/R200 surface allocation/free support
81 * 1.15- Add support for texture micro tiling
82 * - Add support for r100 cube maps
83 * 1.16- Add R200_EMIT_PP_TRI_PERF_CNTL packet to support brilinear
84 * texture filtering on r200
Dave Airlie414ed532005-08-16 20:43:16 +100085 * 1.17- Add initial support for R300 (3D).
Dave Airlie9d176012005-09-11 19:55:53 +100086 * 1.18- Add support for GL_ATI_fragment_shader, new packets
87 * R200_EMIT_PP_AFS_0/1, R200_EMIT_PP_TXCTLALL_0-5 (replaces
88 * R200_EMIT_PP_TXFILTER_0-5, 2 more regs) and R200_EMIT_ATF_TFACTOR
89 * (replaces R200_EMIT_TFACTOR_0 (8 consts instead of 6)
Dave Airlieea98a922005-09-11 20:28:11 +100090 * 1.19- Add support for gart table in FB memory and PCIE r300
Dave Airlied985c102006-01-02 21:32:48 +110091 * 1.20- Add support for r300 texrect
92 * 1.21- Add support for card type getparam
Dave Airlie4e5e2e22006-02-18 15:51:35 +110093 * 1.22- Add support for texture cache flushes (R300_TX_CNTL)
Dave Airlied5ea7022006-03-19 19:37:55 +110094 * 1.23- Add new radeon memory map work from benh
Dave Airlieee4621f2006-03-19 19:45:26 +110095 * 1.24- Add general-purpose packet for manipulating scratch registers (r300)
Linus Torvalds1da177e2005-04-16 15:20:36 -070096 */
97#define DRIVER_MAJOR 1
Dave Airlieee4621f2006-03-19 19:45:26 +110098#define DRIVER_MINOR 24
Linus Torvalds1da177e2005-04-16 15:20:36 -070099#define DRIVER_PATCHLEVEL 0
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/*
102 * Radeon chip families
103 */
104enum radeon_family {
105 CHIP_R100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 CHIP_RV100,
Dave Airliedfab1152006-03-19 20:01:37 +1100107 CHIP_RS100,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700108 CHIP_RV200,
109 CHIP_RS200,
Dave Airliedfab1152006-03-19 20:01:37 +1100110 CHIP_R200,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111 CHIP_RV250,
Dave Airliedfab1152006-03-19 20:01:37 +1100112 CHIP_RS300,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700113 CHIP_RV280,
114 CHIP_R300,
Dave Airlie414ed532005-08-16 20:43:16 +1000115 CHIP_R350,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700116 CHIP_RV350,
Dave Airliedfab1152006-03-19 20:01:37 +1100117 CHIP_RV380,
Dave Airlie414ed532005-08-16 20:43:16 +1000118 CHIP_R420,
Dave Airliedfab1152006-03-19 20:01:37 +1100119 CHIP_RV410,
120 CHIP_RS400,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121 CHIP_LAST,
122};
123
124enum radeon_cp_microcode_version {
125 UCODE_R100,
126 UCODE_R200,
127 UCODE_R300,
128};
129
130/*
131 * Chip flags
132 */
133enum radeon_chip_flags {
134 CHIP_FAMILY_MASK = 0x0000ffffUL,
135 CHIP_FLAGS_MASK = 0xffff0000UL,
136 CHIP_IS_MOBILITY = 0x00010000UL,
137 CHIP_IS_IGP = 0x00020000UL,
138 CHIP_SINGLE_CRTC = 0x00040000UL,
139 CHIP_IS_AGP = 0x00080000UL,
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000140 CHIP_HAS_HIERZ = 0x00100000UL,
Dave Airlieea98a922005-09-11 20:28:11 +1000141 CHIP_IS_PCIE = 0x00200000UL,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142};
143
Dave Airlied5ea7022006-03-19 19:37:55 +1100144#define GET_RING_HEAD(dev_priv) (dev_priv->writeback_works ? \
145 DRM_READ32( (dev_priv)->ring_rptr, 0 ) : RADEON_READ(RADEON_CP_RB_RPTR))
Dave Airlied985c102006-01-02 21:32:48 +1100146#define SET_RING_HEAD(dev_priv,val) DRM_WRITE32( (dev_priv)->ring_rptr, 0, (val) )
147
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148typedef struct drm_radeon_freelist {
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000149 unsigned int age;
150 drm_buf_t *buf;
151 struct drm_radeon_freelist *next;
152 struct drm_radeon_freelist *prev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153} drm_radeon_freelist_t;
154
155typedef struct drm_radeon_ring_buffer {
156 u32 *start;
157 u32 *end;
158 int size;
159 int size_l2qw;
160
161 u32 tail;
162 u32 tail_mask;
163 int space;
164
165 int high_mark;
166} drm_radeon_ring_buffer_t;
167
168typedef struct drm_radeon_depth_clear_t {
169 u32 rb3d_cntl;
170 u32 rb3d_zstencilcntl;
171 u32 se_cntl;
172} drm_radeon_depth_clear_t;
173
174struct drm_radeon_driver_file_fields {
175 int64_t radeon_fb_delta;
176};
177
178struct mem_block {
179 struct mem_block *next;
180 struct mem_block *prev;
181 int start;
182 int size;
183 DRMFILE filp; /* 0: free, -1: heap, other: real files */
184};
185
186struct radeon_surface {
187 int refcount;
188 u32 lower;
189 u32 upper;
190 u32 flags;
191};
192
193struct radeon_virt_surface {
194 int surface_index;
195 u32 lower;
196 u32 upper;
197 u32 flags;
198 DRMFILE filp;
199};
200
201typedef struct drm_radeon_private {
202 drm_radeon_ring_buffer_t ring;
203 drm_radeon_sarea_t *sarea_priv;
204
205 u32 fb_location;
Dave Airlied5ea7022006-03-19 19:37:55 +1100206 u32 fb_size;
207 int new_memmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
209 int gart_size;
210 u32 gart_vm_start;
211 unsigned long gart_buffers_offset;
212
213 int cp_mode;
214 int cp_running;
215
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000216 drm_radeon_freelist_t *head;
217 drm_radeon_freelist_t *tail;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218 int last_buf;
219 volatile u32 *scratch;
220 int writeback_works;
221
222 int usec_timeout;
223
224 int microcode_version;
225
Linus Torvalds1da177e2005-04-16 15:20:36 -0700226 struct {
227 u32 boxes;
228 int freelist_timeouts;
229 int freelist_loops;
230 int requested_bufs;
231 int last_frame_reads;
232 int last_clear_reads;
233 int clears;
234 int texture_uploads;
235 } stats;
236
237 int do_boxes;
238 int page_flipping;
239 int current_page;
240
241 u32 color_fmt;
242 unsigned int front_offset;
243 unsigned int front_pitch;
244 unsigned int back_offset;
245 unsigned int back_pitch;
246
247 u32 depth_fmt;
248 unsigned int depth_offset;
249 unsigned int depth_pitch;
250
251 u32 front_pitch_offset;
252 u32 back_pitch_offset;
253 u32 depth_pitch_offset;
254
255 drm_radeon_depth_clear_t depth_clear;
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000256
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 unsigned long ring_offset;
258 unsigned long ring_rptr_offset;
259 unsigned long buffers_offset;
260 unsigned long gart_textures_offset;
261
262 drm_local_map_t *sarea;
263 drm_local_map_t *mmio;
264 drm_local_map_t *cp_ring;
265 drm_local_map_t *ring_rptr;
266 drm_local_map_t *gart_textures;
267
268 struct mem_block *gart_heap;
269 struct mem_block *fb_heap;
270
271 /* SW interrupt */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000272 wait_queue_head_t swi_queue;
273 atomic_t swi_emitted;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274
275 struct radeon_surface surfaces[RADEON_MAX_SURFACES];
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000276 struct radeon_virt_surface virt_surfaces[2 * RADEON_MAX_SURFACES];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700277
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000278 unsigned long pcigart_offset;
279 drm_ati_pcigart_info gart_info;
Dave Airlieea98a922005-09-11 20:28:11 +1000280
Dave Airlieee4621f2006-03-19 19:45:26 +1100281 u32 scratch_ages[5];
282
Linus Torvalds1da177e2005-04-16 15:20:36 -0700283 /* starting from here on, data is preserved accross an open */
284 uint32_t flags; /* see radeon_chip_flags */
285} drm_radeon_private_t;
286
287typedef struct drm_radeon_buf_priv {
288 u32 age;
289} drm_radeon_buf_priv_t;
290
Dave Airlieb3a83632005-09-30 18:37:36 +1000291typedef struct drm_radeon_kcmd_buffer {
292 int bufsz;
293 char *buf;
294 int nbox;
295 drm_clip_rect_t __user *boxes;
296} drm_radeon_kcmd_buffer_t;
297
Dave Airlie689b9d72005-09-30 17:09:07 +1000298extern int radeon_no_wb;
Dave Airlieb3a83632005-09-30 18:37:36 +1000299extern drm_ioctl_desc_t radeon_ioctls[];
300extern int radeon_max_ioctl;
301
Linus Torvalds1da177e2005-04-16 15:20:36 -0700302 /* radeon_cp.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000303extern int radeon_cp_init(DRM_IOCTL_ARGS);
304extern int radeon_cp_start(DRM_IOCTL_ARGS);
305extern int radeon_cp_stop(DRM_IOCTL_ARGS);
306extern int radeon_cp_reset(DRM_IOCTL_ARGS);
307extern int radeon_cp_idle(DRM_IOCTL_ARGS);
308extern int radeon_cp_resume(DRM_IOCTL_ARGS);
309extern int radeon_engine_reset(DRM_IOCTL_ARGS);
310extern int radeon_fullscreen(DRM_IOCTL_ARGS);
311extern int radeon_cp_buffers(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000313extern void radeon_freelist_reset(drm_device_t * dev);
314extern drm_buf_t *radeon_freelist_get(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000316extern int radeon_wait_ring(drm_radeon_private_t * dev_priv, int n);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000318extern int radeon_do_cp_idle(drm_radeon_private_t * dev_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
320extern int radeon_driver_preinit(struct drm_device *dev, unsigned long flags);
Dave Airlie836cf042005-07-10 19:27:04 +1000321extern int radeon_presetup(struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322extern int radeon_driver_postcleanup(struct drm_device *dev);
323
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000324extern int radeon_mem_alloc(DRM_IOCTL_ARGS);
325extern int radeon_mem_free(DRM_IOCTL_ARGS);
326extern int radeon_mem_init_heap(DRM_IOCTL_ARGS);
327extern void radeon_mem_takedown(struct mem_block **heap);
328extern void radeon_mem_release(DRMFILE filp, struct mem_block *heap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329
330 /* radeon_irq.c */
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000331extern int radeon_irq_emit(DRM_IOCTL_ARGS);
332extern int radeon_irq_wait(DRM_IOCTL_ARGS);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700333
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000334extern void radeon_do_release(drm_device_t * dev);
335extern int radeon_driver_vblank_wait(drm_device_t * dev,
336 unsigned int *sequence);
337extern irqreturn_t radeon_driver_irq_handler(DRM_IRQ_ARGS);
338extern void radeon_driver_irq_preinstall(drm_device_t * dev);
339extern void radeon_driver_irq_postinstall(drm_device_t * dev);
340extern void radeon_driver_irq_uninstall(drm_device_t * dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700341
Dave Airlie22eae942005-11-10 22:16:34 +1100342extern int radeon_driver_load(struct drm_device *dev, unsigned long flags);
343extern int radeon_driver_unload(struct drm_device *dev);
344extern int radeon_driver_firstopen(struct drm_device *dev);
345extern void radeon_driver_preclose(drm_device_t * dev, DRMFILE filp);
346extern void radeon_driver_postclose(drm_device_t * dev, drm_file_t * filp);
347extern void radeon_driver_lastclose(drm_device_t * dev);
348extern int radeon_driver_open(drm_device_t * dev, drm_file_t * filp_priv);
Dave Airlie9a186642005-06-23 21:29:18 +1000349extern long radeon_compat_ioctl(struct file *filp, unsigned int cmd,
350 unsigned long arg);
351
Dave Airlie414ed532005-08-16 20:43:16 +1000352/* r300_cmdbuf.c */
353extern void r300_init_reg_flags(void);
354
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000355extern int r300_do_cp_cmdbuf(drm_device_t * dev, DRMFILE filp,
356 drm_file_t * filp_priv,
Dave Airlieb3a83632005-09-30 18:37:36 +1000357 drm_radeon_kcmd_buffer_t * cmdbuf);
Dave Airlie414ed532005-08-16 20:43:16 +1000358
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359/* Flags for stats.boxes
360 */
361#define RADEON_BOX_DMA_IDLE 0x1
362#define RADEON_BOX_RING_FULL 0x2
363#define RADEON_BOX_FLIP 0x4
364#define RADEON_BOX_WAIT_IDLE 0x8
365#define RADEON_BOX_TEXTURE_LOAD 0x10
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367/* Register definitions, register access macros and drmAddMap constants
368 * for Radeon kernel driver.
369 */
370
371#define RADEON_AGP_COMMAND 0x0f60
Dave Airlied985c102006-01-02 21:32:48 +1100372#define RADEON_AGP_COMMAND_PCI_CONFIG 0x0060 /* offset in PCI config */
373# define RADEON_AGP_ENABLE (1<<8)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700374#define RADEON_AUX_SCISSOR_CNTL 0x26f0
375# define RADEON_EXCLUSIVE_SCISSOR_0 (1 << 24)
376# define RADEON_EXCLUSIVE_SCISSOR_1 (1 << 25)
377# define RADEON_EXCLUSIVE_SCISSOR_2 (1 << 26)
378# define RADEON_SCISSOR_0_ENABLE (1 << 28)
379# define RADEON_SCISSOR_1_ENABLE (1 << 29)
380# define RADEON_SCISSOR_2_ENABLE (1 << 30)
381
382#define RADEON_BUS_CNTL 0x0030
383# define RADEON_BUS_MASTER_DIS (1 << 6)
384
385#define RADEON_CLOCK_CNTL_DATA 0x000c
386# define RADEON_PLL_WR_EN (1 << 7)
387#define RADEON_CLOCK_CNTL_INDEX 0x0008
388#define RADEON_CONFIG_APER_SIZE 0x0108
Dave Airlied985c102006-01-02 21:32:48 +1100389#define RADEON_CONFIG_MEMSIZE 0x00f8
Linus Torvalds1da177e2005-04-16 15:20:36 -0700390#define RADEON_CRTC_OFFSET 0x0224
391#define RADEON_CRTC_OFFSET_CNTL 0x0228
392# define RADEON_CRTC_TILE_EN (1 << 15)
393# define RADEON_CRTC_OFFSET_FLIP_CNTL (1 << 16)
394#define RADEON_CRTC2_OFFSET 0x0324
395#define RADEON_CRTC2_OFFSET_CNTL 0x0328
396
Dave Airlieea98a922005-09-11 20:28:11 +1000397#define RADEON_PCIE_INDEX 0x0030
398#define RADEON_PCIE_DATA 0x0034
399#define RADEON_PCIE_TX_GART_CNTL 0x10
400# define RADEON_PCIE_TX_GART_EN (1 << 0)
401# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_PASS_THRU (0<<1)
402# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_CLAMP_LO (1<<1)
403# define RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD (3<<1)
404# define RADEON_PCIE_TX_GART_MODE_32_128_CACHE (0<<3)
405# define RADEON_PCIE_TX_GART_MODE_8_4_128_CACHE (1<<3)
406# define RADEON_PCIE_TX_GART_CHK_RW_VALID_EN (1<<5)
407# define RADEON_PCIE_TX_GART_INVALIDATE_TLB (1<<8)
408#define RADEON_PCIE_TX_DISCARD_RD_ADDR_LO 0x11
409#define RADEON_PCIE_TX_DISCARD_RD_ADDR_HI 0x12
410#define RADEON_PCIE_TX_GART_BASE 0x13
411#define RADEON_PCIE_TX_GART_START_LO 0x14
412#define RADEON_PCIE_TX_GART_START_HI 0x15
413#define RADEON_PCIE_TX_GART_END_LO 0x16
414#define RADEON_PCIE_TX_GART_END_HI 0x17
415
Dave Airlie414ed532005-08-16 20:43:16 +1000416#define RADEON_MPP_TB_CONFIG 0x01c0
417#define RADEON_MEM_CNTL 0x0140
418#define RADEON_MEM_SDRAM_MODE_REG 0x0158
419#define RADEON_AGP_BASE 0x0170
420
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421#define RADEON_RB3D_COLOROFFSET 0x1c40
422#define RADEON_RB3D_COLORPITCH 0x1c48
423
424#define RADEON_DP_GUI_MASTER_CNTL 0x146c
425# define RADEON_GMC_SRC_PITCH_OFFSET_CNTL (1 << 0)
426# define RADEON_GMC_DST_PITCH_OFFSET_CNTL (1 << 1)
427# define RADEON_GMC_BRUSH_SOLID_COLOR (13 << 4)
428# define RADEON_GMC_BRUSH_NONE (15 << 4)
429# define RADEON_GMC_DST_16BPP (4 << 8)
430# define RADEON_GMC_DST_24BPP (5 << 8)
431# define RADEON_GMC_DST_32BPP (6 << 8)
432# define RADEON_GMC_DST_DATATYPE_SHIFT 8
433# define RADEON_GMC_SRC_DATATYPE_COLOR (3 << 12)
434# define RADEON_DP_SRC_SOURCE_MEMORY (2 << 24)
435# define RADEON_DP_SRC_SOURCE_HOST_DATA (3 << 24)
436# define RADEON_GMC_CLR_CMP_CNTL_DIS (1 << 28)
437# define RADEON_GMC_WR_MSK_DIS (1 << 30)
438# define RADEON_ROP3_S 0x00cc0000
439# define RADEON_ROP3_P 0x00f00000
440#define RADEON_DP_WRITE_MASK 0x16cc
441#define RADEON_DST_PITCH_OFFSET 0x142c
442#define RADEON_DST_PITCH_OFFSET_C 0x1c80
443# define RADEON_DST_TILE_LINEAR (0 << 30)
444# define RADEON_DST_TILE_MACRO (1 << 30)
445# define RADEON_DST_TILE_MICRO (2 << 30)
446# define RADEON_DST_TILE_BOTH (3 << 30)
447
448#define RADEON_SCRATCH_REG0 0x15e0
449#define RADEON_SCRATCH_REG1 0x15e4
450#define RADEON_SCRATCH_REG2 0x15e8
451#define RADEON_SCRATCH_REG3 0x15ec
452#define RADEON_SCRATCH_REG4 0x15f0
453#define RADEON_SCRATCH_REG5 0x15f4
454#define RADEON_SCRATCH_UMSK 0x0770
455#define RADEON_SCRATCH_ADDR 0x0774
456
457#define RADEON_SCRATCHOFF( x ) (RADEON_SCRATCH_REG_OFFSET + 4*(x))
458
459#define GET_SCRATCH( x ) (dev_priv->writeback_works \
460 ? DRM_READ32( dev_priv->ring_rptr, RADEON_SCRATCHOFF(x) ) \
461 : RADEON_READ( RADEON_SCRATCH_REG0 + 4*(x) ) )
462
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463#define RADEON_GEN_INT_CNTL 0x0040
464# define RADEON_CRTC_VBLANK_MASK (1 << 0)
465# define RADEON_GUI_IDLE_INT_ENABLE (1 << 19)
466# define RADEON_SW_INT_ENABLE (1 << 25)
467
468#define RADEON_GEN_INT_STATUS 0x0044
469# define RADEON_CRTC_VBLANK_STAT (1 << 0)
470# define RADEON_CRTC_VBLANK_STAT_ACK (1 << 0)
471# define RADEON_GUI_IDLE_INT_TEST_ACK (1 << 19)
472# define RADEON_SW_INT_TEST (1 << 25)
473# define RADEON_SW_INT_TEST_ACK (1 << 25)
474# define RADEON_SW_INT_FIRE (1 << 26)
475
476#define RADEON_HOST_PATH_CNTL 0x0130
477# define RADEON_HDP_SOFT_RESET (1 << 26)
478# define RADEON_HDP_WC_TIMEOUT_MASK (7 << 28)
479# define RADEON_HDP_WC_TIMEOUT_28BCLK (7 << 28)
480
481#define RADEON_ISYNC_CNTL 0x1724
482# define RADEON_ISYNC_ANY2D_IDLE3D (1 << 0)
483# define RADEON_ISYNC_ANY3D_IDLE2D (1 << 1)
484# define RADEON_ISYNC_TRIG2D_IDLE3D (1 << 2)
485# define RADEON_ISYNC_TRIG3D_IDLE2D (1 << 3)
486# define RADEON_ISYNC_WAIT_IDLEGUI (1 << 4)
487# define RADEON_ISYNC_CPSCRATCH_IDLEGUI (1 << 5)
488
489#define RADEON_RBBM_GUICNTL 0x172c
490# define RADEON_HOST_DATA_SWAP_NONE (0 << 0)
491# define RADEON_HOST_DATA_SWAP_16BIT (1 << 0)
492# define RADEON_HOST_DATA_SWAP_32BIT (2 << 0)
493# define RADEON_HOST_DATA_SWAP_HDW (3 << 0)
494
495#define RADEON_MC_AGP_LOCATION 0x014c
496#define RADEON_MC_FB_LOCATION 0x0148
497#define RADEON_MCLK_CNTL 0x0012
498# define RADEON_FORCEON_MCLKA (1 << 16)
499# define RADEON_FORCEON_MCLKB (1 << 17)
500# define RADEON_FORCEON_YCLKA (1 << 18)
501# define RADEON_FORCEON_YCLKB (1 << 19)
502# define RADEON_FORCEON_MC (1 << 20)
503# define RADEON_FORCEON_AIC (1 << 21)
504
505#define RADEON_PP_BORDER_COLOR_0 0x1d40
506#define RADEON_PP_BORDER_COLOR_1 0x1d44
507#define RADEON_PP_BORDER_COLOR_2 0x1d48
508#define RADEON_PP_CNTL 0x1c38
509# define RADEON_SCISSOR_ENABLE (1 << 1)
510#define RADEON_PP_LUM_MATRIX 0x1d00
511#define RADEON_PP_MISC 0x1c14
512#define RADEON_PP_ROT_MATRIX_0 0x1d58
513#define RADEON_PP_TXFILTER_0 0x1c54
514#define RADEON_PP_TXOFFSET_0 0x1c5c
515#define RADEON_PP_TXFILTER_1 0x1c6c
516#define RADEON_PP_TXFILTER_2 0x1c84
517
518#define RADEON_RB2D_DSTCACHE_CTLSTAT 0x342c
519# define RADEON_RB2D_DC_FLUSH (3 << 0)
520# define RADEON_RB2D_DC_FREE (3 << 2)
521# define RADEON_RB2D_DC_FLUSH_ALL 0xf
522# define RADEON_RB2D_DC_BUSY (1 << 31)
523#define RADEON_RB3D_CNTL 0x1c3c
524# define RADEON_ALPHA_BLEND_ENABLE (1 << 0)
525# define RADEON_PLANE_MASK_ENABLE (1 << 1)
526# define RADEON_DITHER_ENABLE (1 << 2)
527# define RADEON_ROUND_ENABLE (1 << 3)
528# define RADEON_SCALE_DITHER_ENABLE (1 << 4)
529# define RADEON_DITHER_INIT (1 << 5)
530# define RADEON_ROP_ENABLE (1 << 6)
531# define RADEON_STENCIL_ENABLE (1 << 7)
532# define RADEON_Z_ENABLE (1 << 8)
533# define RADEON_ZBLOCK16 (1 << 15)
534#define RADEON_RB3D_DEPTHOFFSET 0x1c24
535#define RADEON_RB3D_DEPTHCLEARVALUE 0x3230
536#define RADEON_RB3D_DEPTHPITCH 0x1c28
537#define RADEON_RB3D_PLANEMASK 0x1d84
538#define RADEON_RB3D_STENCILREFMASK 0x1d7c
539#define RADEON_RB3D_ZCACHE_MODE 0x3250
540#define RADEON_RB3D_ZCACHE_CTLSTAT 0x3254
541# define RADEON_RB3D_ZC_FLUSH (1 << 0)
542# define RADEON_RB3D_ZC_FREE (1 << 2)
543# define RADEON_RB3D_ZC_FLUSH_ALL 0x5
544# define RADEON_RB3D_ZC_BUSY (1 << 31)
545#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
546# define RADEON_Z_TEST_MASK (7 << 4)
547# define RADEON_Z_TEST_ALWAYS (7 << 4)
548# define RADEON_Z_HIERARCHY_ENABLE (1 << 8)
549# define RADEON_STENCIL_TEST_ALWAYS (7 << 12)
550# define RADEON_STENCIL_S_FAIL_REPLACE (2 << 16)
551# define RADEON_STENCIL_ZPASS_REPLACE (2 << 20)
552# define RADEON_STENCIL_ZFAIL_REPLACE (2 << 24)
553# define RADEON_Z_COMPRESSION_ENABLE (1 << 28)
554# define RADEON_FORCE_Z_DIRTY (1 << 29)
555# define RADEON_Z_WRITE_ENABLE (1 << 30)
556# define RADEON_Z_DECOMPRESSION_ENABLE (1 << 31)
557#define RADEON_RBBM_SOFT_RESET 0x00f0
558# define RADEON_SOFT_RESET_CP (1 << 0)
559# define RADEON_SOFT_RESET_HI (1 << 1)
560# define RADEON_SOFT_RESET_SE (1 << 2)
561# define RADEON_SOFT_RESET_RE (1 << 3)
562# define RADEON_SOFT_RESET_PP (1 << 4)
563# define RADEON_SOFT_RESET_E2 (1 << 5)
564# define RADEON_SOFT_RESET_RB (1 << 6)
565# define RADEON_SOFT_RESET_HDP (1 << 7)
566#define RADEON_RBBM_STATUS 0x0e40
567# define RADEON_RBBM_FIFOCNT_MASK 0x007f
568# define RADEON_RBBM_ACTIVE (1 << 31)
569#define RADEON_RE_LINE_PATTERN 0x1cd0
570#define RADEON_RE_MISC 0x26c4
571#define RADEON_RE_TOP_LEFT 0x26c0
572#define RADEON_RE_WIDTH_HEIGHT 0x1c44
573#define RADEON_RE_STIPPLE_ADDR 0x1cc8
574#define RADEON_RE_STIPPLE_DATA 0x1ccc
575
576#define RADEON_SCISSOR_TL_0 0x1cd8
577#define RADEON_SCISSOR_BR_0 0x1cdc
578#define RADEON_SCISSOR_TL_1 0x1ce0
579#define RADEON_SCISSOR_BR_1 0x1ce4
580#define RADEON_SCISSOR_TL_2 0x1ce8
581#define RADEON_SCISSOR_BR_2 0x1cec
582#define RADEON_SE_COORD_FMT 0x1c50
583#define RADEON_SE_CNTL 0x1c4c
584# define RADEON_FFACE_CULL_CW (0 << 0)
585# define RADEON_BFACE_SOLID (3 << 1)
586# define RADEON_FFACE_SOLID (3 << 3)
587# define RADEON_FLAT_SHADE_VTX_LAST (3 << 6)
588# define RADEON_DIFFUSE_SHADE_FLAT (1 << 8)
589# define RADEON_DIFFUSE_SHADE_GOURAUD (2 << 8)
590# define RADEON_ALPHA_SHADE_FLAT (1 << 10)
591# define RADEON_ALPHA_SHADE_GOURAUD (2 << 10)
592# define RADEON_SPECULAR_SHADE_FLAT (1 << 12)
593# define RADEON_SPECULAR_SHADE_GOURAUD (2 << 12)
594# define RADEON_FOG_SHADE_FLAT (1 << 14)
595# define RADEON_FOG_SHADE_GOURAUD (2 << 14)
596# define RADEON_VPORT_XY_XFORM_ENABLE (1 << 24)
597# define RADEON_VPORT_Z_XFORM_ENABLE (1 << 25)
598# define RADEON_VTX_PIX_CENTER_OGL (1 << 27)
599# define RADEON_ROUND_MODE_TRUNC (0 << 28)
600# define RADEON_ROUND_PREC_8TH_PIX (1 << 30)
601#define RADEON_SE_CNTL_STATUS 0x2140
602#define RADEON_SE_LINE_WIDTH 0x1db8
603#define RADEON_SE_VPORT_XSCALE 0x1d98
604#define RADEON_SE_ZBIAS_FACTOR 0x1db0
605#define RADEON_SE_TCL_MATERIAL_EMMISSIVE_RED 0x2210
606#define RADEON_SE_TCL_OUTPUT_VTX_FMT 0x2254
607#define RADEON_SE_TCL_VECTOR_INDX_REG 0x2200
608# define RADEON_VEC_INDX_OCTWORD_STRIDE_SHIFT 16
609# define RADEON_VEC_INDX_DWORD_COUNT_SHIFT 28
610#define RADEON_SE_TCL_VECTOR_DATA_REG 0x2204
611#define RADEON_SE_TCL_SCALAR_INDX_REG 0x2208
612# define RADEON_SCAL_INDX_DWORD_STRIDE_SHIFT 16
613#define RADEON_SE_TCL_SCALAR_DATA_REG 0x220C
614#define RADEON_SURFACE_ACCESS_FLAGS 0x0bf8
615#define RADEON_SURFACE_ACCESS_CLR 0x0bfc
616#define RADEON_SURFACE_CNTL 0x0b00
617# define RADEON_SURF_TRANSLATION_DIS (1 << 8)
618# define RADEON_NONSURF_AP0_SWP_MASK (3 << 20)
619# define RADEON_NONSURF_AP0_SWP_LITTLE (0 << 20)
620# define RADEON_NONSURF_AP0_SWP_BIG16 (1 << 20)
621# define RADEON_NONSURF_AP0_SWP_BIG32 (2 << 20)
622# define RADEON_NONSURF_AP1_SWP_MASK (3 << 22)
623# define RADEON_NONSURF_AP1_SWP_LITTLE (0 << 22)
624# define RADEON_NONSURF_AP1_SWP_BIG16 (1 << 22)
625# define RADEON_NONSURF_AP1_SWP_BIG32 (2 << 22)
626#define RADEON_SURFACE0_INFO 0x0b0c
627# define RADEON_SURF_PITCHSEL_MASK (0x1ff << 0)
628# define RADEON_SURF_TILE_MODE_MASK (3 << 16)
629# define RADEON_SURF_TILE_MODE_MACRO (0 << 16)
630# define RADEON_SURF_TILE_MODE_MICRO (1 << 16)
631# define RADEON_SURF_TILE_MODE_32BIT_Z (2 << 16)
632# define RADEON_SURF_TILE_MODE_16BIT_Z (3 << 16)
633#define RADEON_SURFACE0_LOWER_BOUND 0x0b04
634#define RADEON_SURFACE0_UPPER_BOUND 0x0b08
635# define RADEON_SURF_ADDRESS_FIXED_MASK (0x3ff << 0)
636#define RADEON_SURFACE1_INFO 0x0b1c
637#define RADEON_SURFACE1_LOWER_BOUND 0x0b14
638#define RADEON_SURFACE1_UPPER_BOUND 0x0b18
639#define RADEON_SURFACE2_INFO 0x0b2c
640#define RADEON_SURFACE2_LOWER_BOUND 0x0b24
641#define RADEON_SURFACE2_UPPER_BOUND 0x0b28
642#define RADEON_SURFACE3_INFO 0x0b3c
643#define RADEON_SURFACE3_LOWER_BOUND 0x0b34
644#define RADEON_SURFACE3_UPPER_BOUND 0x0b38
645#define RADEON_SURFACE4_INFO 0x0b4c
646#define RADEON_SURFACE4_LOWER_BOUND 0x0b44
647#define RADEON_SURFACE4_UPPER_BOUND 0x0b48
648#define RADEON_SURFACE5_INFO 0x0b5c
649#define RADEON_SURFACE5_LOWER_BOUND 0x0b54
650#define RADEON_SURFACE5_UPPER_BOUND 0x0b58
651#define RADEON_SURFACE6_INFO 0x0b6c
652#define RADEON_SURFACE6_LOWER_BOUND 0x0b64
653#define RADEON_SURFACE6_UPPER_BOUND 0x0b68
654#define RADEON_SURFACE7_INFO 0x0b7c
655#define RADEON_SURFACE7_LOWER_BOUND 0x0b74
656#define RADEON_SURFACE7_UPPER_BOUND 0x0b78
657#define RADEON_SW_SEMAPHORE 0x013c
658
659#define RADEON_WAIT_UNTIL 0x1720
660# define RADEON_WAIT_CRTC_PFLIP (1 << 0)
Dave Airlied985c102006-01-02 21:32:48 +1100661# define RADEON_WAIT_2D_IDLE (1 << 14)
662# define RADEON_WAIT_3D_IDLE (1 << 15)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663# define RADEON_WAIT_2D_IDLECLEAN (1 << 16)
664# define RADEON_WAIT_3D_IDLECLEAN (1 << 17)
665# define RADEON_WAIT_HOST_IDLECLEAN (1 << 18)
666
667#define RADEON_RB3D_ZMASKOFFSET 0x3234
668#define RADEON_RB3D_ZSTENCILCNTL 0x1c2c
669# define RADEON_DEPTH_FORMAT_16BIT_INT_Z (0 << 0)
670# define RADEON_DEPTH_FORMAT_24BIT_INT_Z (2 << 0)
671
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672/* CP registers */
673#define RADEON_CP_ME_RAM_ADDR 0x07d4
674#define RADEON_CP_ME_RAM_RADDR 0x07d8
675#define RADEON_CP_ME_RAM_DATAH 0x07dc
676#define RADEON_CP_ME_RAM_DATAL 0x07e0
677
678#define RADEON_CP_RB_BASE 0x0700
679#define RADEON_CP_RB_CNTL 0x0704
680# define RADEON_BUF_SWAP_32BIT (2 << 16)
681#define RADEON_CP_RB_RPTR_ADDR 0x070c
682#define RADEON_CP_RB_RPTR 0x0710
683#define RADEON_CP_RB_WPTR 0x0714
684
685#define RADEON_CP_RB_WPTR_DELAY 0x0718
686# define RADEON_PRE_WRITE_TIMER_SHIFT 0
687# define RADEON_PRE_WRITE_LIMIT_SHIFT 23
688
689#define RADEON_CP_IB_BASE 0x0738
690
691#define RADEON_CP_CSQ_CNTL 0x0740
692# define RADEON_CSQ_CNT_PRIMARY_MASK (0xff << 0)
693# define RADEON_CSQ_PRIDIS_INDDIS (0 << 28)
694# define RADEON_CSQ_PRIPIO_INDDIS (1 << 28)
695# define RADEON_CSQ_PRIBM_INDDIS (2 << 28)
696# define RADEON_CSQ_PRIPIO_INDBM (3 << 28)
697# define RADEON_CSQ_PRIBM_INDBM (4 << 28)
698# define RADEON_CSQ_PRIPIO_INDPIO (15 << 28)
699
700#define RADEON_AIC_CNTL 0x01d0
701# define RADEON_PCIGART_TRANSLATE_EN (1 << 0)
702#define RADEON_AIC_STAT 0x01d4
703#define RADEON_AIC_PT_BASE 0x01d8
704#define RADEON_AIC_LO_ADDR 0x01dc
705#define RADEON_AIC_HI_ADDR 0x01e0
706#define RADEON_AIC_TLB_ADDR 0x01e4
707#define RADEON_AIC_TLB_DATA 0x01e8
708
709/* CP command packets */
710#define RADEON_CP_PACKET0 0x00000000
711# define RADEON_ONE_REG_WR (1 << 15)
712#define RADEON_CP_PACKET1 0x40000000
713#define RADEON_CP_PACKET2 0x80000000
714#define RADEON_CP_PACKET3 0xC0000000
Dave Airlie414ed532005-08-16 20:43:16 +1000715# define RADEON_CP_NOP 0x00001000
716# define RADEON_CP_NEXT_CHAR 0x00001900
717# define RADEON_CP_PLY_NEXTSCAN 0x00001D00
718# define RADEON_CP_SET_SCISSORS 0x00001E00
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000719 /* GEN_INDX_PRIM is unsupported starting with R300 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720# define RADEON_3D_RNDR_GEN_INDX_PRIM 0x00002300
721# define RADEON_WAIT_FOR_IDLE 0x00002600
722# define RADEON_3D_DRAW_VBUF 0x00002800
723# define RADEON_3D_DRAW_IMMD 0x00002900
724# define RADEON_3D_DRAW_INDX 0x00002A00
Dave Airlie414ed532005-08-16 20:43:16 +1000725# define RADEON_CP_LOAD_PALETTE 0x00002C00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726# define RADEON_3D_LOAD_VBPNTR 0x00002F00
727# define RADEON_MPEG_IDCT_MACROBLOCK 0x00003000
728# define RADEON_MPEG_IDCT_MACROBLOCK_REV 0x00003100
729# define RADEON_3D_CLEAR_ZMASK 0x00003200
Dave Airlie414ed532005-08-16 20:43:16 +1000730# define RADEON_CP_INDX_BUFFER 0x00003300
731# define RADEON_CP_3D_DRAW_VBUF_2 0x00003400
732# define RADEON_CP_3D_DRAW_IMMD_2 0x00003500
733# define RADEON_CP_3D_DRAW_INDX_2 0x00003600
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734# define RADEON_3D_CLEAR_HIZ 0x00003700
Dave Airlie414ed532005-08-16 20:43:16 +1000735# define RADEON_CP_3D_CLEAR_CMASK 0x00003802
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736# define RADEON_CNTL_HOSTDATA_BLT 0x00009400
737# define RADEON_CNTL_PAINT_MULTI 0x00009A00
738# define RADEON_CNTL_BITBLT_MULTI 0x00009B00
739# define RADEON_CNTL_SET_SCISSORS 0xC0001E00
740
741#define RADEON_CP_PACKET_MASK 0xC0000000
742#define RADEON_CP_PACKET_COUNT_MASK 0x3fff0000
743#define RADEON_CP_PACKET0_REG_MASK 0x000007ff
744#define RADEON_CP_PACKET1_REG0_MASK 0x000007ff
745#define RADEON_CP_PACKET1_REG1_MASK 0x003ff800
746
747#define RADEON_VTX_Z_PRESENT (1 << 31)
748#define RADEON_VTX_PKCOLOR_PRESENT (1 << 3)
749
750#define RADEON_PRIM_TYPE_NONE (0 << 0)
751#define RADEON_PRIM_TYPE_POINT (1 << 0)
752#define RADEON_PRIM_TYPE_LINE (2 << 0)
753#define RADEON_PRIM_TYPE_LINE_STRIP (3 << 0)
754#define RADEON_PRIM_TYPE_TRI_LIST (4 << 0)
755#define RADEON_PRIM_TYPE_TRI_FAN (5 << 0)
756#define RADEON_PRIM_TYPE_TRI_STRIP (6 << 0)
757#define RADEON_PRIM_TYPE_TRI_TYPE2 (7 << 0)
758#define RADEON_PRIM_TYPE_RECT_LIST (8 << 0)
759#define RADEON_PRIM_TYPE_3VRT_POINT_LIST (9 << 0)
760#define RADEON_PRIM_TYPE_3VRT_LINE_LIST (10 << 0)
761#define RADEON_PRIM_TYPE_MASK 0xf
762#define RADEON_PRIM_WALK_IND (1 << 4)
763#define RADEON_PRIM_WALK_LIST (2 << 4)
764#define RADEON_PRIM_WALK_RING (3 << 4)
765#define RADEON_COLOR_ORDER_BGRA (0 << 6)
766#define RADEON_COLOR_ORDER_RGBA (1 << 6)
767#define RADEON_MAOS_ENABLE (1 << 7)
768#define RADEON_VTX_FMT_R128_MODE (0 << 8)
769#define RADEON_VTX_FMT_RADEON_MODE (1 << 8)
770#define RADEON_NUM_VERTICES_SHIFT 16
771
772#define RADEON_COLOR_FORMAT_CI8 2
773#define RADEON_COLOR_FORMAT_ARGB1555 3
774#define RADEON_COLOR_FORMAT_RGB565 4
775#define RADEON_COLOR_FORMAT_ARGB8888 6
776#define RADEON_COLOR_FORMAT_RGB332 7
777#define RADEON_COLOR_FORMAT_RGB8 9
778#define RADEON_COLOR_FORMAT_ARGB4444 15
779
780#define RADEON_TXFORMAT_I8 0
781#define RADEON_TXFORMAT_AI88 1
782#define RADEON_TXFORMAT_RGB332 2
783#define RADEON_TXFORMAT_ARGB1555 3
784#define RADEON_TXFORMAT_RGB565 4
785#define RADEON_TXFORMAT_ARGB4444 5
786#define RADEON_TXFORMAT_ARGB8888 6
787#define RADEON_TXFORMAT_RGBA8888 7
788#define RADEON_TXFORMAT_Y8 8
789#define RADEON_TXFORMAT_VYUY422 10
790#define RADEON_TXFORMAT_YVYU422 11
791#define RADEON_TXFORMAT_DXT1 12
792#define RADEON_TXFORMAT_DXT23 14
793#define RADEON_TXFORMAT_DXT45 15
794
795#define R200_PP_TXCBLEND_0 0x2f00
796#define R200_PP_TXCBLEND_1 0x2f10
797#define R200_PP_TXCBLEND_2 0x2f20
798#define R200_PP_TXCBLEND_3 0x2f30
799#define R200_PP_TXCBLEND_4 0x2f40
800#define R200_PP_TXCBLEND_5 0x2f50
801#define R200_PP_TXCBLEND_6 0x2f60
802#define R200_PP_TXCBLEND_7 0x2f70
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000803#define R200_SE_TCL_LIGHT_MODEL_CTL_0 0x2268
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804#define R200_PP_TFACTOR_0 0x2ee0
805#define R200_SE_VTX_FMT_0 0x2088
806#define R200_SE_VAP_CNTL 0x2080
807#define R200_SE_TCL_MATRIX_SEL_0 0x2230
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000808#define R200_SE_TCL_TEX_PROC_CTL_2 0x22a8
809#define R200_SE_TCL_UCP_VERT_BLEND_CTL 0x22c0
810#define R200_PP_TXFILTER_5 0x2ca0
811#define R200_PP_TXFILTER_4 0x2c80
812#define R200_PP_TXFILTER_3 0x2c60
813#define R200_PP_TXFILTER_2 0x2c40
814#define R200_PP_TXFILTER_1 0x2c20
815#define R200_PP_TXFILTER_0 0x2c00
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816#define R200_PP_TXOFFSET_5 0x2d78
817#define R200_PP_TXOFFSET_4 0x2d60
818#define R200_PP_TXOFFSET_3 0x2d48
819#define R200_PP_TXOFFSET_2 0x2d30
820#define R200_PP_TXOFFSET_1 0x2d18
821#define R200_PP_TXOFFSET_0 0x2d00
822
823#define R200_PP_CUBIC_FACES_0 0x2c18
824#define R200_PP_CUBIC_FACES_1 0x2c38
825#define R200_PP_CUBIC_FACES_2 0x2c58
826#define R200_PP_CUBIC_FACES_3 0x2c78
827#define R200_PP_CUBIC_FACES_4 0x2c98
828#define R200_PP_CUBIC_FACES_5 0x2cb8
829#define R200_PP_CUBIC_OFFSET_F1_0 0x2d04
830#define R200_PP_CUBIC_OFFSET_F2_0 0x2d08
831#define R200_PP_CUBIC_OFFSET_F3_0 0x2d0c
832#define R200_PP_CUBIC_OFFSET_F4_0 0x2d10
833#define R200_PP_CUBIC_OFFSET_F5_0 0x2d14
834#define R200_PP_CUBIC_OFFSET_F1_1 0x2d1c
835#define R200_PP_CUBIC_OFFSET_F2_1 0x2d20
836#define R200_PP_CUBIC_OFFSET_F3_1 0x2d24
837#define R200_PP_CUBIC_OFFSET_F4_1 0x2d28
838#define R200_PP_CUBIC_OFFSET_F5_1 0x2d2c
839#define R200_PP_CUBIC_OFFSET_F1_2 0x2d34
840#define R200_PP_CUBIC_OFFSET_F2_2 0x2d38
841#define R200_PP_CUBIC_OFFSET_F3_2 0x2d3c
842#define R200_PP_CUBIC_OFFSET_F4_2 0x2d40
843#define R200_PP_CUBIC_OFFSET_F5_2 0x2d44
844#define R200_PP_CUBIC_OFFSET_F1_3 0x2d4c
845#define R200_PP_CUBIC_OFFSET_F2_3 0x2d50
846#define R200_PP_CUBIC_OFFSET_F3_3 0x2d54
847#define R200_PP_CUBIC_OFFSET_F4_3 0x2d58
848#define R200_PP_CUBIC_OFFSET_F5_3 0x2d5c
849#define R200_PP_CUBIC_OFFSET_F1_4 0x2d64
850#define R200_PP_CUBIC_OFFSET_F2_4 0x2d68
851#define R200_PP_CUBIC_OFFSET_F3_4 0x2d6c
852#define R200_PP_CUBIC_OFFSET_F4_4 0x2d70
853#define R200_PP_CUBIC_OFFSET_F5_4 0x2d74
854#define R200_PP_CUBIC_OFFSET_F1_5 0x2d7c
855#define R200_PP_CUBIC_OFFSET_F2_5 0x2d80
856#define R200_PP_CUBIC_OFFSET_F3_5 0x2d84
857#define R200_PP_CUBIC_OFFSET_F4_5 0x2d88
858#define R200_PP_CUBIC_OFFSET_F5_5 0x2d8c
859
860#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
861#define R200_SE_VTE_CNTL 0x20b0
862#define R200_SE_TCL_OUTPUT_VTX_COMP_SEL 0x2250
863#define R200_PP_TAM_DEBUG3 0x2d9c
864#define R200_PP_CNTL_X 0x2cc4
865#define R200_SE_VAP_CNTL_STATUS 0x2140
866#define R200_RE_SCISSOR_TL_0 0x1cd8
867#define R200_RE_SCISSOR_TL_1 0x1ce0
868#define R200_RE_SCISSOR_TL_2 0x1ce8
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000869#define R200_RB3D_DEPTHXY_OFFSET 0x1d60
Linus Torvalds1da177e2005-04-16 15:20:36 -0700870#define R200_RE_AUX_SCISSOR_CNTL 0x26f0
871#define R200_SE_VTX_STATE_CNTL 0x2180
872#define R200_RE_POINTSIZE 0x2648
873#define R200_SE_TCL_INPUT_VTX_VECTOR_ADDR_0 0x2254
874
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000875#define RADEON_PP_TEX_SIZE_0 0x1d04 /* NPOT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700876#define RADEON_PP_TEX_SIZE_1 0x1d0c
877#define RADEON_PP_TEX_SIZE_2 0x1d14
878
879#define RADEON_PP_CUBIC_FACES_0 0x1d24
880#define RADEON_PP_CUBIC_FACES_1 0x1d28
881#define RADEON_PP_CUBIC_FACES_2 0x1d2c
882#define RADEON_PP_CUBIC_OFFSET_T0_0 0x1dd0 /* bits [31:5] */
883#define RADEON_PP_CUBIC_OFFSET_T1_0 0x1e00
884#define RADEON_PP_CUBIC_OFFSET_T2_0 0x1e14
885
886#define SE_VAP_CNTL__TCL_ENA_MASK 0x00000001
887#define SE_VAP_CNTL__FORCE_W_TO_ONE_MASK 0x00010000
888#define SE_VAP_CNTL__VF_MAX_VTX_NUM__SHIFT 0x00000012
889#define SE_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100
890#define SE_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200
891#define SE_VTX_FMT_0__VTX_Z0_PRESENT_MASK 0x00000001
892#define SE_VTX_FMT_0__VTX_W0_PRESENT_MASK 0x00000002
893#define SE_VTX_FMT_0__VTX_COLOR_0_FMT__SHIFT 0x0000000b
894#define R200_3D_DRAW_IMMD_2 0xC0003500
895#define R200_SE_VTX_FMT_1 0x208c
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000896#define R200_RE_CNTL 0x1c50
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897
898#define R200_RB3D_BLENDCOLOR 0x3218
899
900#define R200_SE_TCL_POINT_SPRITE_CNTL 0x22c4
901
902#define R200_PP_TRI_PERF 0x2cf8
903
Dave Airlie9d176012005-09-11 19:55:53 +1000904#define R200_PP_AFS_0 0x2f80
Dave Airlieb5e89ed2005-09-25 14:28:13 +1000905#define R200_PP_AFS_1 0x2f00 /* same as txcblend_0 */
Dave Airlie9d176012005-09-11 19:55:53 +1000906
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907/* Constants */
908#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
909
910#define RADEON_LAST_FRAME_REG RADEON_SCRATCH_REG0
911#define RADEON_LAST_DISPATCH_REG RADEON_SCRATCH_REG1
912#define RADEON_LAST_CLEAR_REG RADEON_SCRATCH_REG2
913#define RADEON_LAST_SWI_REG RADEON_SCRATCH_REG3
914#define RADEON_LAST_DISPATCH 1
915
916#define RADEON_MAX_VB_AGE 0x7fffffff
917#define RADEON_MAX_VB_VERTS (0xffff)
918
919#define RADEON_RING_HIGH_MARK 128
920
Dave Airlieea98a922005-09-11 20:28:11 +1000921#define RADEON_PCIGART_TABLE_SIZE (32*1024)
922
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923#define RADEON_READ(reg) DRM_READ32( dev_priv->mmio, (reg) )
924#define RADEON_WRITE(reg,val) DRM_WRITE32( dev_priv->mmio, (reg), (val) )
925#define RADEON_READ8(reg) DRM_READ8( dev_priv->mmio, (reg) )
926#define RADEON_WRITE8(reg,val) DRM_WRITE8( dev_priv->mmio, (reg), (val) )
927
928#define RADEON_WRITE_PLL( addr, val ) \
929do { \
930 RADEON_WRITE8( RADEON_CLOCK_CNTL_INDEX, \
931 ((addr) & 0x1f) | RADEON_PLL_WR_EN ); \
932 RADEON_WRITE( RADEON_CLOCK_CNTL_DATA, (val) ); \
933} while (0)
934
Dave Airlieea98a922005-09-11 20:28:11 +1000935#define RADEON_WRITE_PCIE( addr, val ) \
936do { \
937 RADEON_WRITE8( RADEON_PCIE_INDEX, \
938 ((addr) & 0xff)); \
939 RADEON_WRITE( RADEON_PCIE_DATA, (val) ); \
940} while (0)
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942#define CP_PACKET0( reg, n ) \
943 (RADEON_CP_PACKET0 | ((n) << 16) | ((reg) >> 2))
944#define CP_PACKET0_TABLE( reg, n ) \
945 (RADEON_CP_PACKET0 | RADEON_ONE_REG_WR | ((n) << 16) | ((reg) >> 2))
946#define CP_PACKET1( reg0, reg1 ) \
947 (RADEON_CP_PACKET1 | (((reg1) >> 2) << 15) | ((reg0) >> 2))
948#define CP_PACKET2() \
949 (RADEON_CP_PACKET2)
950#define CP_PACKET3( pkt, n ) \
951 (RADEON_CP_PACKET3 | (pkt) | ((n) << 16))
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953/* ================================================================
954 * Engine control helper macros
955 */
956
957#define RADEON_WAIT_UNTIL_2D_IDLE() do { \
958 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
959 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
960 RADEON_WAIT_HOST_IDLECLEAN) ); \
961} while (0)
962
963#define RADEON_WAIT_UNTIL_3D_IDLE() do { \
964 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
965 OUT_RING( (RADEON_WAIT_3D_IDLECLEAN | \
966 RADEON_WAIT_HOST_IDLECLEAN) ); \
967} while (0)
968
969#define RADEON_WAIT_UNTIL_IDLE() do { \
970 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
971 OUT_RING( (RADEON_WAIT_2D_IDLECLEAN | \
972 RADEON_WAIT_3D_IDLECLEAN | \
973 RADEON_WAIT_HOST_IDLECLEAN) ); \
974} while (0)
975
976#define RADEON_WAIT_UNTIL_PAGE_FLIPPED() do { \
977 OUT_RING( CP_PACKET0( RADEON_WAIT_UNTIL, 0 ) ); \
978 OUT_RING( RADEON_WAIT_CRTC_PFLIP ); \
979} while (0)
980
981#define RADEON_FLUSH_CACHE() do { \
982 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
983 OUT_RING( RADEON_RB2D_DC_FLUSH ); \
984} while (0)
985
986#define RADEON_PURGE_CACHE() do { \
987 OUT_RING( CP_PACKET0( RADEON_RB2D_DSTCACHE_CTLSTAT, 0 ) ); \
988 OUT_RING( RADEON_RB2D_DC_FLUSH_ALL ); \
989} while (0)
990
991#define RADEON_FLUSH_ZCACHE() do { \
992 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
993 OUT_RING( RADEON_RB3D_ZC_FLUSH ); \
994} while (0)
995
996#define RADEON_PURGE_ZCACHE() do { \
997 OUT_RING( CP_PACKET0( RADEON_RB3D_ZCACHE_CTLSTAT, 0 ) ); \
998 OUT_RING( RADEON_RB3D_ZC_FLUSH_ALL ); \
999} while (0)
1000
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001/* ================================================================
1002 * Misc helper macros
1003 */
1004
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001005/* Perfbox functionality only.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006 */
1007#define RING_SPACE_TEST_WITH_RETURN( dev_priv ) \
1008do { \
1009 if (!(dev_priv->stats.boxes & RADEON_BOX_DMA_IDLE)) { \
1010 u32 head = GET_RING_HEAD( dev_priv ); \
1011 if (head == dev_priv->ring.tail) \
1012 dev_priv->stats.boxes |= RADEON_BOX_DMA_IDLE; \
1013 } \
1014} while (0)
1015
1016#define VB_AGE_TEST_WITH_RETURN( dev_priv ) \
1017do { \
1018 drm_radeon_sarea_t *sarea_priv = dev_priv->sarea_priv; \
1019 if ( sarea_priv->last_dispatch >= RADEON_MAX_VB_AGE ) { \
1020 int __ret = radeon_do_cp_idle( dev_priv ); \
1021 if ( __ret ) return __ret; \
1022 sarea_priv->last_dispatch = 0; \
1023 radeon_freelist_reset( dev ); \
1024 } \
1025} while (0)
1026
1027#define RADEON_DISPATCH_AGE( age ) do { \
1028 OUT_RING( CP_PACKET0( RADEON_LAST_DISPATCH_REG, 0 ) ); \
1029 OUT_RING( age ); \
1030} while (0)
1031
1032#define RADEON_FRAME_AGE( age ) do { \
1033 OUT_RING( CP_PACKET0( RADEON_LAST_FRAME_REG, 0 ) ); \
1034 OUT_RING( age ); \
1035} while (0)
1036
1037#define RADEON_CLEAR_AGE( age ) do { \
1038 OUT_RING( CP_PACKET0( RADEON_LAST_CLEAR_REG, 0 ) ); \
1039 OUT_RING( age ); \
1040} while (0)
1041
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042/* ================================================================
1043 * Ring control
1044 */
1045
1046#define RADEON_VERBOSE 0
1047
1048#define RING_LOCALS int write, _nr; unsigned int mask; u32 *ring;
1049
1050#define BEGIN_RING( n ) do { \
1051 if ( RADEON_VERBOSE ) { \
1052 DRM_INFO( "BEGIN_RING( %d ) in %s\n", \
1053 n, __FUNCTION__ ); \
1054 } \
1055 if ( dev_priv->ring.space <= (n) * sizeof(u32) ) { \
1056 COMMIT_RING(); \
1057 radeon_wait_ring( dev_priv, (n) * sizeof(u32) ); \
1058 } \
1059 _nr = n; dev_priv->ring.space -= (n) * sizeof(u32); \
1060 ring = dev_priv->ring.start; \
1061 write = dev_priv->ring.tail; \
1062 mask = dev_priv->ring.tail_mask; \
1063} while (0)
1064
1065#define ADVANCE_RING() do { \
1066 if ( RADEON_VERBOSE ) { \
1067 DRM_INFO( "ADVANCE_RING() wr=0x%06x tail=0x%06x\n", \
1068 write, dev_priv->ring.tail ); \
1069 } \
1070 if (((dev_priv->ring.tail + _nr) & mask) != write) { \
1071 DRM_ERROR( \
1072 "ADVANCE_RING(): mismatch: nr: %x write: %x line: %d\n", \
1073 ((dev_priv->ring.tail + _nr) & mask), \
1074 write, __LINE__); \
1075 } else \
1076 dev_priv->ring.tail = write; \
1077} while (0)
1078
1079#define COMMIT_RING() do { \
1080 /* Flush writes to ring */ \
1081 DRM_MEMORYBARRIER(); \
1082 GET_RING_HEAD( dev_priv ); \
1083 RADEON_WRITE( RADEON_CP_RB_WPTR, dev_priv->ring.tail ); \
1084 /* read from PCI bus to ensure correct posting */ \
1085 RADEON_READ( RADEON_CP_RB_RPTR ); \
1086} while (0)
1087
1088#define OUT_RING( x ) do { \
1089 if ( RADEON_VERBOSE ) { \
1090 DRM_INFO( " OUT_RING( 0x%08x ) at 0x%x\n", \
1091 (unsigned int)(x), write ); \
1092 } \
1093 ring[write++] = (x); \
1094 write &= mask; \
1095} while (0)
1096
1097#define OUT_RING_REG( reg, val ) do { \
1098 OUT_RING( CP_PACKET0( reg, 0 ) ); \
1099 OUT_RING( val ); \
1100} while (0)
1101
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102#define OUT_RING_TABLE( tab, sz ) do { \
1103 int _size = (sz); \
1104 int *_tab = (int *)(tab); \
1105 \
1106 if (write + _size > mask) { \
1107 int _i = (mask+1) - write; \
1108 _size -= _i; \
1109 while (_i > 0 ) { \
1110 *(int *)(ring + write) = *_tab++; \
1111 write++; \
1112 _i--; \
1113 } \
1114 write = 0; \
1115 _tab += _i; \
1116 } \
Linus Torvalds1da177e2005-04-16 15:20:36 -07001117 while (_size > 0) { \
1118 *(ring + write) = *_tab++; \
1119 write++; \
1120 _size--; \
1121 } \
1122 write &= mask; \
1123} while (0)
1124
Dave Airlieb5e89ed2005-09-25 14:28:13 +10001125#endif /* __RADEON_DRV_H__ */