blob: e3dbd79cd13e6279aca8c3bd3d0ddb8b5b5c3005 [file] [log] [blame]
Assaf Krauss34cf6ff2008-03-06 10:40:20 -08001/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
Reinette Chatre01f81622009-01-08 10:20:02 -08008 * Copyright(c) 2008 - 2009 Intel Corporation. All rights reserved.
Assaf Krauss34cf6ff2008-03-06 10:40:20 -08009 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
Winkler, Tomas759ef892008-12-09 11:28:58 -080028 * Intel Linux Wireless <ilw@linux.intel.com>
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080029 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
Reinette Chatre01f81622009-01-08 10:20:02 -080033 * Copyright(c) 2005 - 2009 Intel Corporation. All rights reserved.
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080034 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *****************************************************************************/
62
63
64#include <linux/kernel.h>
65#include <linux/module.h>
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080066#include <linux/init.h>
67
68#include <net/mac80211.h>
69
Tomas Winkler5a36ba02008-04-24 11:55:37 -070070#include "iwl-commands.h"
Tomas Winkler3e0d4cb2008-04-24 11:55:38 -070071#include "iwl-dev.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080072#include "iwl-core.h"
Tomas Winkler0a6857e2008-03-12 16:58:49 -070073#include "iwl-debug.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080074#include "iwl-eeprom.h"
Tomas Winkler3395f6e2008-03-25 16:33:37 -070075#include "iwl-io.h"
Assaf Krauss34cf6ff2008-03-06 10:40:20 -080076
Assaf Kraussbf85ea42008-03-14 10:38:49 -070077/************************** EEPROM BANDS ****************************
78 *
79 * The iwl_eeprom_band definitions below provide the mapping from the
80 * EEPROM contents to the specific channel number supported for each
81 * band.
82 *
83 * For example, iwl_priv->eeprom.band_3_channels[4] from the band_3
84 * definition below maps to physical channel 42 in the 5.2GHz spectrum.
85 * The specific geography and calibration information for that channel
86 * is contained in the eeprom map itself.
87 *
88 * During init, we copy the eeprom information and channel map
89 * information into priv->channel_info_24/52 and priv->channel_map_24/52
90 *
91 * channel_map_24/52 provides the index in the channel_info array for a
92 * given channel. We have to have two separate maps as there is channel
93 * overlap with the 2.4GHz and 5.2GHz spectrum as seen in band_1 and
94 * band_2
95 *
96 * A value of 0xff stored in the channel_map indicates that the channel
97 * is not supported by the hardware at all.
98 *
99 * A value of 0xfe in the channel_map indicates that the channel is not
100 * valid for Tx with the current hardware. This means that
101 * while the system can tune and receive on a given channel, it may not
102 * be able to associate or transmit any frames on that
103 * channel. There is no corresponding channel information for that
104 * entry.
105 *
106 *********************************************************************/
107
108/* 2.4 GHz */
109const u8 iwl_eeprom_band_1[14] = {
110 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14
111};
112
113/* 5.2 GHz bands */
114static const u8 iwl_eeprom_band_2[] = { /* 4915-5080MHz */
115 183, 184, 185, 187, 188, 189, 192, 196, 7, 8, 11, 12, 16
116};
117
118static const u8 iwl_eeprom_band_3[] = { /* 5170-5320MHz */
119 34, 36, 38, 40, 42, 44, 46, 48, 52, 56, 60, 64
120};
121
122static const u8 iwl_eeprom_band_4[] = { /* 5500-5700MHz */
123 100, 104, 108, 112, 116, 120, 124, 128, 132, 136, 140
124};
125
126static const u8 iwl_eeprom_band_5[] = { /* 5725-5825MHz */
127 145, 149, 153, 157, 161, 165
128};
129
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700130static const u8 iwl_eeprom_band_6[] = { /* 2.4 ht40 channel */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700131 1, 2, 3, 4, 5, 6, 7
132};
133
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700134static const u8 iwl_eeprom_band_7[] = { /* 5.2 ht40 channel */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700135 36, 44, 52, 60, 100, 108, 116, 124, 132, 149, 157
136};
137
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -0700138/**
139 * struct iwl_txpwr_section: eeprom section information
140 * @offset: indirect address into eeprom image
141 * @count: number of "struct iwl_eeprom_enhanced_txpwr" in this section
142 * @band: band type for the section
143 * @is_common - true: common section, false: channel section
144 * @is_cck - true: cck section, false: not cck section
145 * @is_ht_40 - true: all channel in the section are HT40 channel,
146 * false: legacy or HT 20 MHz
147 * ignore if it is common section
148 * @iwl_eeprom_section_channel: channel array in the section,
149 * ignore if common section
150 */
151struct iwl_txpwr_section {
152 u32 offset;
153 u8 count;
154 enum ieee80211_band band;
155 bool is_common;
156 bool is_cck;
157 bool is_ht40;
158 u8 iwl_eeprom_section_channel[EEPROM_MAX_TXPOWER_SECTION_ELEMENTS];
159};
160
161/**
162 * section 1 - 3 are regulatory tx power apply to all channels based on
163 * modulation: CCK, OFDM
164 * Band: 2.4GHz, 5.2GHz
165 * section 4 - 10 are regulatory tx power apply to specified channels
166 * For example:
167 * 1L - Channel 1 Legacy
168 * 1HT - Channel 1 HT
169 * (1,+1) - Channel 1 HT40 "_above_"
170 *
171 * Section 1: all CCK channels
172 * Section 2: all 2.4 GHz OFDM (Legacy, HT and HT40) channels
173 * Section 3: all 5.2 GHz OFDM (Legacy, HT and HT40) channels
174 * Section 4: 2.4 GHz 20MHz channels: 1L, 1HT, 2L, 2HT, 10L, 10HT, 11L, 11HT
175 * Section 5: 2.4 GHz 40MHz channels: (1,+1) (2,+1) (6,+1) (7,+1) (9,+1)
176 * Section 6: 5.2 GHz 20MHz channels: 36L, 64L, 100L, 36HT, 64HT, 100HT
177 * Section 7: 5.2 GHz 40MHz channels: (36,+1) (60,+1) (100,+1)
178 * Section 8: 2.4 GHz channel: 13L, 13HT
179 * Section 9: 2.4 GHz channel: 140L, 140HT
180 * Section 10: 2.4 GHz 40MHz channels: (132,+1) (44,+1)
181 *
182 */
183static const struct iwl_txpwr_section enhinfo[] = {
184 { EEPROM_LB_CCK_20_COMMON, 1, IEEE80211_BAND_2GHZ, true, true, false },
185 { EEPROM_LB_OFDM_COMMON, 3, IEEE80211_BAND_2GHZ, true, false, false },
186 { EEPROM_HB_OFDM_COMMON, 3, IEEE80211_BAND_5GHZ, true, false, false },
187 { EEPROM_LB_OFDM_20_BAND, 8, IEEE80211_BAND_2GHZ,
188 false, false, false,
189 {1, 1, 2, 2, 10, 10, 11, 11 } },
190 { EEPROM_LB_OFDM_HT40_BAND, 5, IEEE80211_BAND_2GHZ,
191 false, false, true,
192 { 1, 2, 6, 7, 9 } },
193 { EEPROM_HB_OFDM_20_BAND, 6, IEEE80211_BAND_5GHZ,
194 false, false, false,
195 { 36, 64, 100, 36, 64, 100 } },
196 { EEPROM_HB_OFDM_HT40_BAND, 3, IEEE80211_BAND_5GHZ,
197 false, false, true,
198 { 36, 60, 100 } },
199 { EEPROM_LB_OFDM_20_CHANNEL_13, 2, IEEE80211_BAND_2GHZ,
200 false, false, false,
201 { 13, 13 } },
202 { EEPROM_HB_OFDM_20_CHANNEL_140, 2, IEEE80211_BAND_5GHZ,
203 false, false, false,
204 { 140, 140 } },
205 { EEPROM_HB_OFDM_HT40_BAND_1, 2, IEEE80211_BAND_5GHZ,
206 false, false, true,
207 { 132, 44 } },
208};
209
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800210/******************************************************************************
211 *
212 * EEPROM related functions
213 *
214******************************************************************************/
215
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700216int iwlcore_eeprom_verify_signature(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800217{
Wey-Yi Guyf41bb892009-10-02 13:44:06 -0700218 u32 gp = iwl_read32(priv, CSR_EEPROM_GP) & CSR_EEPROM_GP_VALID_MSK;
219 int ret = 0;
220
221 IWL_DEBUG_INFO(priv, "EEPROM signature=0x%08x\n", gp);
222 switch (gp) {
223 case CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP:
224 if (priv->nvm_device_type != NVM_DEVICE_TYPE_OTP) {
225 IWL_ERR(priv, "EEPROM with bad signature: 0x%08x\n",
226 gp);
227 ret = -ENOENT;
228 }
229 break;
230 case CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K:
231 case CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K:
232 if (priv->nvm_device_type != NVM_DEVICE_TYPE_EEPROM) {
233 IWL_ERR(priv, "OTP with bad signature: 0x%08x\n", gp);
234 ret = -ENOENT;
235 }
236 break;
237 case CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP:
238 default:
239 IWL_ERR(priv, "bad EEPROM/OTP signature, type=%s, "
240 "EEPROM_GP=0x%08x\n",
241 (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP)
242 ? "OTP" : "EEPROM", gp);
243 ret = -ENOENT;
244 break;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800245 }
Wey-Yi Guyf41bb892009-10-02 13:44:06 -0700246 return ret;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800247}
248EXPORT_SYMBOL(iwlcore_eeprom_verify_signature);
249
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700250static void iwl_set_otp_access(struct iwl_priv *priv, enum iwl_access_mode mode)
251{
252 u32 otpgp;
253
254 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
255 if (mode == IWL_OTP_ACCESS_ABSOLUTE)
256 iwl_clear_bit(priv, CSR_OTP_GP_REG,
257 CSR_OTP_GP_REG_OTP_ACCESS_MODE);
258 else
259 iwl_set_bit(priv, CSR_OTP_GP_REG,
260 CSR_OTP_GP_REG_OTP_ACCESS_MODE);
261}
262
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700263static int iwlcore_get_nvm_type(struct iwl_priv *priv)
264{
265 u32 otpgp;
266 int nvm_type;
267
268 /* OTP only valid for CP/PP and after */
269 switch (priv->hw_rev & CSR_HW_REV_TYPE_MSK) {
Wey-Yi Guyb23a0522009-07-17 09:30:21 -0700270 case CSR_HW_REV_TYPE_NONE:
271 IWL_ERR(priv, "Unknown hardware type\n");
272 return -ENOENT;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700273 case CSR_HW_REV_TYPE_3945:
274 case CSR_HW_REV_TYPE_4965:
275 case CSR_HW_REV_TYPE_5300:
276 case CSR_HW_REV_TYPE_5350:
277 case CSR_HW_REV_TYPE_5100:
278 case CSR_HW_REV_TYPE_5150:
279 nvm_type = NVM_DEVICE_TYPE_EEPROM;
280 break;
281 default:
282 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
283 if (otpgp & CSR_OTP_GP_REG_DEVICE_SELECT)
284 nvm_type = NVM_DEVICE_TYPE_OTP;
285 else
286 nvm_type = NVM_DEVICE_TYPE_EEPROM;
287 break;
288 }
289 return nvm_type;
290}
291
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800292/*
293 * The device's EEPROM semaphore prevents conflicts between driver and uCode
294 * when accessing the EEPROM; each access is a series of pulses to/from the
295 * EEPROM chip, not a single event, so even reads could conflict if they
296 * weren't arbitrated by the semaphore.
297 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700298int iwlcore_eeprom_acquire_semaphore(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800299{
300 u16 count;
301 int ret;
302
303 for (count = 0; count < EEPROM_SEM_RETRY_LIMIT; count++) {
304 /* Request semaphore */
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700305 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
306 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800307
308 /* See if we got it */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700309 ret = iwl_poll_bit(priv, CSR_HW_IF_CONFIG_REG,
310 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
Zhu, Yi73d7b5a2008-12-05 07:58:40 -0800311 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM,
312 EEPROM_SEM_TIMEOUT);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800313 if (ret >= 0) {
Tomas Winklere1623442009-01-27 14:27:56 -0800314 IWL_DEBUG_IO(priv, "Acquired semaphore after %d tries.\n",
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800315 count+1);
316 return ret;
317 }
318 }
319
320 return ret;
321}
322EXPORT_SYMBOL(iwlcore_eeprom_acquire_semaphore);
323
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700324void iwlcore_eeprom_release_semaphore(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800325{
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700326 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800327 CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM);
328
329}
330EXPORT_SYMBOL(iwlcore_eeprom_release_semaphore);
331
Tomas Winkler073d3f52008-04-21 15:41:52 -0700332const u8 *iwlcore_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
333{
334 BUG_ON(offset >= priv->cfg->eeprom_size);
335 return &priv->eeprom[offset];
336}
337EXPORT_SYMBOL(iwlcore_eeprom_query_addr);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800338
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700339static int iwl_init_otp_access(struct iwl_priv *priv)
340{
341 int ret;
342
343 /* Enable 40MHz radio clock */
344 _iwl_write32(priv, CSR_GP_CNTRL,
345 _iwl_read32(priv, CSR_GP_CNTRL) |
346 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
347
348 /* wait for clock to be ready */
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700349 ret = iwl_poll_bit(priv, CSR_GP_CNTRL,
350 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700351 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
352 25000);
353 if (ret < 0)
354 IWL_ERR(priv, "Time out access OTP\n");
355 else {
Reinette Chatred77b0342009-05-22 14:37:55 -0700356 iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
357 APMG_PS_CTRL_VAL_RESET_REQ);
358 udelay(5);
359 iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
360 APMG_PS_CTRL_VAL_RESET_REQ);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700361 }
362 return ret;
363}
364
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700365static int iwl_read_otp_word(struct iwl_priv *priv, u16 addr, u16 *eeprom_data)
366{
367 int ret = 0;
368 u32 r;
369 u32 otpgp;
370
371 _iwl_write32(priv, CSR_EEPROM_REG,
372 CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700373 ret = iwl_poll_bit(priv, CSR_EEPROM_REG,
374 CSR_EEPROM_REG_READ_VALID_MSK,
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700375 CSR_EEPROM_REG_READ_VALID_MSK,
376 IWL_EEPROM_ACCESS_TIMEOUT);
377 if (ret < 0) {
378 IWL_ERR(priv, "Time out reading OTP[%d]\n", addr);
379 return ret;
380 }
381 r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
382 /* check for ECC errors: */
383 otpgp = iwl_read32(priv, CSR_OTP_GP_REG);
384 if (otpgp & CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK) {
385 /* stop in this case */
386 /* set the uncorrectable OTP ECC bit for acknowledgement */
387 iwl_set_bit(priv, CSR_OTP_GP_REG,
388 CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
389 IWL_ERR(priv, "Uncorrectable OTP ECC error, abort OTP read\n");
390 return -EINVAL;
391 }
392 if (otpgp & CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK) {
393 /* continue in this case */
394 /* set the correctable OTP ECC bit for acknowledgement */
395 iwl_set_bit(priv, CSR_OTP_GP_REG,
396 CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK);
397 IWL_ERR(priv, "Correctable OTP ECC error, continue read\n");
398 }
399 *eeprom_data = le16_to_cpu((__force __le16)(r >> 16));
400 return 0;
401}
402
403/*
404 * iwl_is_otp_empty: check for empty OTP
405 */
406static bool iwl_is_otp_empty(struct iwl_priv *priv)
407{
408 u16 next_link_addr = 0, link_value;
409 bool is_empty = false;
410
411 /* locate the beginning of OTP link list */
412 if (!iwl_read_otp_word(priv, next_link_addr, &link_value)) {
413 if (!link_value) {
414 IWL_ERR(priv, "OTP is empty\n");
415 is_empty = true;
416 }
417 } else {
418 IWL_ERR(priv, "Unable to read first block of OTP list.\n");
419 is_empty = true;
420 }
421
422 return is_empty;
423}
424
425
426/*
427 * iwl_find_otp_image: find EEPROM image in OTP
428 * finding the OTP block that contains the EEPROM image.
429 * the last valid block on the link list (the block _before_ the last block)
430 * is the block we should read and used to configure the device.
431 * If all the available OTP blocks are full, the last block will be the block
432 * we should read and used to configure the device.
433 * only perform this operation if shadow RAM is disabled
434 */
435static int iwl_find_otp_image(struct iwl_priv *priv,
436 u16 *validblockaddr)
437{
438 u16 next_link_addr = 0, link_value = 0, valid_addr;
439 int ret = 0;
440 int usedblocks = 0;
441
442 /* set addressing mode to absolute to traverse the link list */
443 iwl_set_otp_access(priv, IWL_OTP_ACCESS_ABSOLUTE);
444
445 /* checking for empty OTP or error */
446 if (iwl_is_otp_empty(priv))
447 return -EINVAL;
448
449 /*
450 * start traverse link list
451 * until reach the max number of OTP blocks
452 * different devices have different number of OTP blocks
453 */
454 do {
455 /* save current valid block address
456 * check for more block on the link list
457 */
458 valid_addr = next_link_addr;
459 next_link_addr = link_value;
460 IWL_DEBUG_INFO(priv, "OTP blocks %d addr 0x%x\n",
461 usedblocks, next_link_addr);
462 if (iwl_read_otp_word(priv, next_link_addr, &link_value))
463 return -EINVAL;
464 if (!link_value) {
465 /*
466 * reach the end of link list,
467 * set address point to the starting address
468 * of the image
469 */
470 goto done;
471 }
472 /* more in the link list, continue */
473 usedblocks++;
474 } while (usedblocks < priv->cfg->max_ll_items);
475 /* OTP full, use last block */
476 IWL_DEBUG_INFO(priv, "OTP is full, use last block\n");
477done:
478 *validblockaddr = valid_addr;
479 /* skip first 2 bytes (link list pointer) */
480 *validblockaddr += 2;
481 return ret;
482}
483
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800484/**
485 * iwl_eeprom_init - read EEPROM contents
486 *
487 * Load the EEPROM contents from adapter into priv->eeprom
488 *
489 * NOTE: This routine uses the non-debug IO access functions.
490 */
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700491int iwl_eeprom_init(struct iwl_priv *priv)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800492{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700493 u16 *e;
Tomas Winkler3395f6e2008-03-25 16:33:37 -0700494 u32 gp = iwl_read32(priv, CSR_EEPROM_GP);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700495 int sz;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800496 int ret;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800497 u16 addr;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700498 u16 validblockaddr = 0;
499 u16 cache_addr = 0;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700500
501 priv->nvm_device_type = iwlcore_get_nvm_type(priv);
Wey-Yi Guyb23a0522009-07-17 09:30:21 -0700502 if (priv->nvm_device_type == -ENOENT)
503 return -ENOENT;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700504 /* allocate eeprom */
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700505 IWL_DEBUG_INFO(priv, "NVM size = %d\n", priv->cfg->eeprom_size);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700506 sz = priv->cfg->eeprom_size;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700507 priv->eeprom = kzalloc(sz, GFP_KERNEL);
508 if (!priv->eeprom) {
509 ret = -ENOMEM;
510 goto alloc_err;
511 }
512 e = (u16 *)priv->eeprom;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800513
Tomas Winkler073d3f52008-04-21 15:41:52 -0700514 ret = priv->cfg->ops->lib->eeprom_ops.verify_signature(priv);
515 if (ret < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800516 IWL_ERR(priv, "EEPROM not found, EEPROM_GP=0x%08x\n", gp);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700517 ret = -ENOENT;
518 goto err;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800519 }
520
521 /* Make sure driver (instead of uCode) is allowed to read EEPROM */
522 ret = priv->cfg->ops->lib->eeprom_ops.acquire_semaphore(priv);
523 if (ret < 0) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800524 IWL_ERR(priv, "Failed to acquire EEPROM semaphore.\n");
Tomas Winkler073d3f52008-04-21 15:41:52 -0700525 ret = -ENOENT;
526 goto err;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800527 }
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700528 if (priv->nvm_device_type == NVM_DEVICE_TYPE_OTP) {
529 ret = iwl_init_otp_access(priv);
530 if (ret) {
531 IWL_ERR(priv, "Failed to initialize OTP access.\n");
532 ret = -ENOENT;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700533 goto done;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800534 }
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700535 _iwl_write32(priv, CSR_EEPROM_GP,
536 iwl_read32(priv, CSR_EEPROM_GP) &
537 ~CSR_EEPROM_GP_IF_OWNER_MSK);
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700538
539 iwl_set_bit(priv, CSR_OTP_GP_REG,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700540 CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK |
541 CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK);
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700542 /* traversing the linked list if no shadow ram supported */
543 if (!priv->cfg->shadow_ram_support) {
544 if (iwl_find_otp_image(priv, &validblockaddr)) {
545 ret = -ENOENT;
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700546 goto done;
547 }
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700548 }
549 for (addr = validblockaddr; addr < validblockaddr + sz;
550 addr += sizeof(u16)) {
551 u16 eeprom_data;
552
553 ret = iwl_read_otp_word(priv, addr, &eeprom_data);
554 if (ret)
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700555 goto done;
Wey-Yi Guy415e4992009-08-13 13:30:54 -0700556 e[cache_addr / 2] = eeprom_data;
557 cache_addr += sizeof(u16);
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700558 }
559 } else {
560 /* eeprom is an array of 16bit values */
561 for (addr = 0; addr < sz; addr += sizeof(u16)) {
562 u32 r;
563
564 _iwl_write32(priv, CSR_EEPROM_REG,
565 CSR_EEPROM_REG_MSK_ADDR & (addr << 1));
566
Abhijeet Kolekar1739d332009-10-02 13:44:05 -0700567 ret = iwl_poll_bit(priv, CSR_EEPROM_REG,
568 CSR_EEPROM_REG_READ_VALID_MSK,
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700569 CSR_EEPROM_REG_READ_VALID_MSK,
570 IWL_EEPROM_ACCESS_TIMEOUT);
571 if (ret < 0) {
572 IWL_ERR(priv, "Time out reading EEPROM[%d]\n", addr);
573 goto done;
574 }
575 r = _iwl_read_direct32(priv, CSR_EEPROM_REG);
576 e[addr / 2] = le16_to_cpu((__force __le16)(r >> 16));
577 }
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800578 }
579 ret = 0;
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800580done:
581 priv->cfg->ops->lib->eeprom_ops.release_semaphore(priv);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700582err:
583 if (ret)
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700584 iwl_eeprom_free(priv);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700585alloc_err:
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800586 return ret;
587}
588EXPORT_SYMBOL(iwl_eeprom_init);
589
Tomas Winkler073d3f52008-04-21 15:41:52 -0700590void iwl_eeprom_free(struct iwl_priv *priv)
591{
Tomas Winkler3ac7f142008-07-21 02:40:14 +0300592 kfree(priv->eeprom);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700593 priv->eeprom = NULL;
594}
595EXPORT_SYMBOL(iwl_eeprom_free);
596
Tomas Winkler8614f362008-04-23 17:14:55 -0700597int iwl_eeprom_check_version(struct iwl_priv *priv)
598{
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700599 u16 eeprom_ver;
600 u16 calib_ver;
601
602 eeprom_ver = iwl_eeprom_query16(priv, EEPROM_VERSION);
603 calib_ver = priv->cfg->ops->lib->eeprom_ops.calib_version(priv);
604
605 if (eeprom_ver < priv->cfg->eeprom_ver ||
606 calib_ver < priv->cfg->eeprom_calib_ver)
607 goto err;
608
609 return 0;
610err:
Reinette Chatre9906a072009-05-08 13:44:40 -0700611 IWL_ERR(priv, "Unsupported (too old) EEPROM VER=0x%x < 0x%x CALIB=0x%x < 0x%x\n",
Tomas Winkler0ef2ca62008-10-23 23:48:51 -0700612 eeprom_ver, priv->cfg->eeprom_ver,
613 calib_ver, priv->cfg->eeprom_calib_ver);
614 return -EINVAL;
615
Tomas Winkler8614f362008-04-23 17:14:55 -0700616}
617EXPORT_SYMBOL(iwl_eeprom_check_version);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700618
619const u8 *iwl_eeprom_query_addr(const struct iwl_priv *priv, size_t offset)
620{
621 return priv->cfg->ops->lib->eeprom_ops.query_addr(priv, offset);
622}
623EXPORT_SYMBOL(iwl_eeprom_query_addr);
624
625u16 iwl_eeprom_query16(const struct iwl_priv *priv, size_t offset)
626{
Wey-Yi Guy0848e292009-05-22 11:01:46 -0700627 if (!priv->eeprom)
628 return 0;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700629 return (u16)priv->eeprom[offset] | ((u16)priv->eeprom[offset + 1] << 8);
630}
631EXPORT_SYMBOL(iwl_eeprom_query16);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800632
Tomas Winklerc79dd5b2008-03-12 16:58:50 -0700633void iwl_eeprom_get_mac(const struct iwl_priv *priv, u8 *mac)
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800634{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700635 const u8 *addr = priv->cfg->ops->lib->eeprom_ops.query_addr(priv,
636 EEPROM_MAC_ADDRESS);
637 memcpy(mac, addr, ETH_ALEN);
Assaf Krauss34cf6ff2008-03-06 10:40:20 -0800638}
639EXPORT_SYMBOL(iwl_eeprom_get_mac);
640
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700641static void iwl_init_band_reference(const struct iwl_priv *priv,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700642 int eep_band, int *eeprom_ch_count,
643 const struct iwl_eeprom_channel **eeprom_ch_info,
644 const u8 **eeprom_ch_index)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700645{
Tomas Winkler073d3f52008-04-21 15:41:52 -0700646 u32 offset = priv->cfg->ops->lib->
647 eeprom_ops.regulatory_bands[eep_band - 1];
648 switch (eep_band) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700649 case 1: /* 2.4GHz band */
650 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_1);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700651 *eeprom_ch_info = (struct iwl_eeprom_channel *)
652 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700653 *eeprom_ch_index = iwl_eeprom_band_1;
654 break;
655 case 2: /* 4.9GHz band */
656 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_2);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700657 *eeprom_ch_info = (struct iwl_eeprom_channel *)
658 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700659 *eeprom_ch_index = iwl_eeprom_band_2;
660 break;
661 case 3: /* 5.2GHz band */
662 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_3);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700663 *eeprom_ch_info = (struct iwl_eeprom_channel *)
664 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700665 *eeprom_ch_index = iwl_eeprom_band_3;
666 break;
667 case 4: /* 5.5GHz band */
668 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_4);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700669 *eeprom_ch_info = (struct iwl_eeprom_channel *)
670 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700671 *eeprom_ch_index = iwl_eeprom_band_4;
672 break;
673 case 5: /* 5.7GHz band */
674 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_5);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700675 *eeprom_ch_info = (struct iwl_eeprom_channel *)
676 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700677 *eeprom_ch_index = iwl_eeprom_band_5;
678 break;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700679 case 6: /* 2.4GHz ht40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700680 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_6);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700681 *eeprom_ch_info = (struct iwl_eeprom_channel *)
682 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700683 *eeprom_ch_index = iwl_eeprom_band_6;
684 break;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700685 case 7: /* 5 GHz ht40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700686 *eeprom_ch_count = ARRAY_SIZE(iwl_eeprom_band_7);
Tomas Winkler073d3f52008-04-21 15:41:52 -0700687 *eeprom_ch_info = (struct iwl_eeprom_channel *)
688 iwl_eeprom_query_addr(priv, offset);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700689 *eeprom_ch_index = iwl_eeprom_band_7;
690 break;
691 default:
692 BUG();
693 return;
694 }
695}
696
697#define CHECK_AND_PRINT(x) ((eeprom_ch->flags & EEPROM_CHANNEL_##x) \
698 ? # x " " : "")
699
700/**
Zhu Yi3b247162009-08-13 13:30:53 -0700701 * iwl_mod_ht40_chan_info - Copy ht40 channel info into driver's priv.
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700702 *
703 * Does not set up a command, or touch hardware.
704 */
Zhu Yi3b247162009-08-13 13:30:53 -0700705static int iwl_mod_ht40_chan_info(struct iwl_priv *priv,
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700706 enum ieee80211_band band, u16 channel,
Tomas Winkler073d3f52008-04-21 15:41:52 -0700707 const struct iwl_eeprom_channel *eeprom_ch,
Zhu Yi3b247162009-08-13 13:30:53 -0700708 u8 clear_ht40_extension_channel)
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700709{
710 struct iwl_channel_info *ch_info;
711
712 ch_info = (struct iwl_channel_info *)
Assaf Krauss8622e702008-03-21 13:53:43 -0700713 iwl_get_channel_info(priv, band, channel);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700714
715 if (!is_channel_valid(ch_info))
716 return -1;
717
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700718 IWL_DEBUG_INFO(priv, "HT40 Ch. %d [%sGHz] %s%s%s%s%s(0x%02x %ddBm):"
Tomas Winkler630fe9b2008-06-12 09:47:08 +0800719 " Ad-Hoc %ssupported\n",
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700720 ch_info->channel,
721 is_channel_a_band(ch_info) ?
722 "5.2" : "2.4",
723 CHECK_AND_PRINT(IBSS),
724 CHECK_AND_PRINT(ACTIVE),
725 CHECK_AND_PRINT(RADAR),
726 CHECK_AND_PRINT(WIDE),
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700727 CHECK_AND_PRINT(DFS),
728 eeprom_ch->flags,
729 eeprom_ch->max_power_avg,
730 ((eeprom_ch->flags & EEPROM_CHANNEL_IBSS)
731 && !(eeprom_ch->flags & EEPROM_CHANNEL_RADAR)) ?
732 "" : "not ");
733
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700734 ch_info->ht40_eeprom = *eeprom_ch;
735 ch_info->ht40_max_power_avg = eeprom_ch->max_power_avg;
736 ch_info->ht40_curr_txpow = eeprom_ch->max_power_avg;
737 ch_info->ht40_min_power = 0;
738 ch_info->ht40_scan_power = eeprom_ch->max_power_avg;
739 ch_info->ht40_flags = eeprom_ch->flags;
Zhu Yi3b247162009-08-13 13:30:53 -0700740 ch_info->ht40_extension_channel &= ~clear_ht40_extension_channel;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700741
742 return 0;
743}
744
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -0700745/**
746 * iwl_get_max_txpower_avg - get the highest tx power from all chains.
747 * find the highest tx power from all chains for the channel
748 */
749static s8 iwl_get_max_txpower_avg(struct iwl_priv *priv,
750 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower, int element)
751{
752 s8 max_txpower_avg = 0; /* (dBm) */
753
754 IWL_DEBUG_INFO(priv, "%d - "
755 "chain_a: %d dB chain_b: %d dB "
756 "chain_c: %d dB mimo2: %d dB mimo3: %d dB\n",
757 element,
758 enhanced_txpower[element].chain_a_max >> 1,
759 enhanced_txpower[element].chain_b_max >> 1,
760 enhanced_txpower[element].chain_c_max >> 1,
761 enhanced_txpower[element].mimo2_max >> 1,
762 enhanced_txpower[element].mimo3_max >> 1);
763 /* Take the highest tx power from any valid chains */
764 if ((priv->cfg->valid_tx_ant & ANT_A) &&
765 (enhanced_txpower[element].chain_a_max > max_txpower_avg))
766 max_txpower_avg = enhanced_txpower[element].chain_a_max;
767 if ((priv->cfg->valid_tx_ant & ANT_B) &&
768 (enhanced_txpower[element].chain_b_max > max_txpower_avg))
769 max_txpower_avg = enhanced_txpower[element].chain_b_max;
770 if ((priv->cfg->valid_tx_ant & ANT_C) &&
771 (enhanced_txpower[element].chain_c_max > max_txpower_avg))
772 max_txpower_avg = enhanced_txpower[element].chain_c_max;
773 if (((priv->cfg->valid_tx_ant == ANT_AB) |
774 (priv->cfg->valid_tx_ant == ANT_BC) |
775 (priv->cfg->valid_tx_ant == ANT_AC)) &&
776 (enhanced_txpower[element].mimo2_max > max_txpower_avg))
777 max_txpower_avg = enhanced_txpower[element].mimo2_max;
778 if ((priv->cfg->valid_tx_ant == ANT_ABC) &&
779 (enhanced_txpower[element].mimo3_max > max_txpower_avg))
780 max_txpower_avg = enhanced_txpower[element].mimo3_max;
781
782 /* max. tx power in EEPROM is in 1/2 dBm format
783 * convert from 1/2 dBm to dBm
784 */
785 return max_txpower_avg >> 1;
786}
787
788/**
789 * iwl_update_common_txpower: update channel tx power
790 * update tx power per band based on EEPROM enhanced tx power info.
791 */
792static s8 iwl_update_common_txpower(struct iwl_priv *priv,
793 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
794 int section, int element)
795{
796 struct iwl_channel_info *ch_info;
797 int ch;
798 bool is_ht40 = false;
799 s8 max_txpower_avg; /* (dBm) */
800
801 /* it is common section, contain all type (Legacy, HT and HT40)
802 * based on the element in the section to determine
803 * is it HT 40 or not
804 */
805 if (element == EEPROM_TXPOWER_COMMON_HT40_INDEX)
806 is_ht40 = true;
807 max_txpower_avg =
808 iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
809 ch_info = priv->channel_info;
810
811 for (ch = 0; ch < priv->channel_count; ch++) {
812 /* find matching band and update tx power if needed */
813 if ((ch_info->band == enhinfo[section].band) &&
814 (ch_info->max_power_avg < max_txpower_avg) && (!is_ht40)) {
815 /* Update regulatory-based run-time data */
816 ch_info->max_power_avg = ch_info->curr_txpow =
817 max_txpower_avg;
818 ch_info->scan_power = max_txpower_avg;
819 }
820 if ((ch_info->band == enhinfo[section].band) && is_ht40 &&
821 ch_info->ht40_max_power_avg &&
822 (ch_info->ht40_max_power_avg < max_txpower_avg)) {
823 /* Update regulatory-based run-time data */
824 ch_info->ht40_max_power_avg = max_txpower_avg;
825 ch_info->ht40_curr_txpow = max_txpower_avg;
826 ch_info->ht40_scan_power = max_txpower_avg;
827 }
828 ch_info++;
829 }
830 return max_txpower_avg;
831}
832
833/**
834 * iwl_update_channel_txpower: update channel tx power
835 * update channel tx power based on EEPROM enhanced tx power info.
836 */
837static s8 iwl_update_channel_txpower(struct iwl_priv *priv,
838 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower,
839 int section, int element)
840{
841 struct iwl_channel_info *ch_info;
842 int ch;
843 u8 channel;
844 s8 max_txpower_avg; /* (dBm) */
845
846 channel = enhinfo[section].iwl_eeprom_section_channel[element];
847 max_txpower_avg =
848 iwl_get_max_txpower_avg(priv, enhanced_txpower, element);
849
850 ch_info = priv->channel_info;
851 for (ch = 0; ch < priv->channel_count; ch++) {
852 /* find matching channel and update tx power if needed */
853 if (ch_info->channel == channel) {
854 if ((ch_info->max_power_avg < max_txpower_avg) &&
855 (!enhinfo[section].is_ht40)) {
856 /* Update regulatory-based run-time data */
857 ch_info->max_power_avg = max_txpower_avg;
858 ch_info->curr_txpow = max_txpower_avg;
859 ch_info->scan_power = max_txpower_avg;
860 }
861 if ((enhinfo[section].is_ht40) &&
862 (ch_info->ht40_max_power_avg) &&
863 (ch_info->ht40_max_power_avg < max_txpower_avg)) {
864 /* Update regulatory-based run-time data */
865 ch_info->ht40_max_power_avg = max_txpower_avg;
866 ch_info->ht40_curr_txpow = max_txpower_avg;
867 ch_info->ht40_scan_power = max_txpower_avg;
868 }
869 break;
870 }
871 ch_info++;
872 }
873 return max_txpower_avg;
874}
875
876/**
877 * iwlcore_eeprom_enhanced_txpower: process enhanced tx power info
878 */
879void iwlcore_eeprom_enhanced_txpower(struct iwl_priv *priv)
880{
881 int eeprom_section_count = 0;
882 int section, element;
883 struct iwl_eeprom_enhanced_txpwr *enhanced_txpower;
884 u32 offset;
885 s8 max_txpower_avg; /* (dBm) */
886
887 /* Loop through all the sections
888 * adjust bands and channel's max tx power
889 * Set the tx_power_user_lmt to the highest power
890 * supported by any channels and chains
891 */
892 for (section = 0; section < ARRAY_SIZE(enhinfo); section++) {
893 eeprom_section_count = enhinfo[section].count;
894 offset = enhinfo[section].offset;
895 enhanced_txpower = (struct iwl_eeprom_enhanced_txpwr *)
896 iwl_eeprom_query_addr(priv, offset);
897
898 for (element = 0; element < eeprom_section_count; element++) {
899 if (enhinfo[section].is_common)
900 max_txpower_avg =
901 iwl_update_common_txpower(priv,
902 enhanced_txpower, section, element);
903 else
904 max_txpower_avg =
905 iwl_update_channel_txpower(priv,
906 enhanced_txpower, section, element);
907
908 /* Update the tx_power_user_lmt to the highest power
909 * supported by any channel */
910 if (max_txpower_avg > priv->tx_power_user_lmt)
911 priv->tx_power_user_lmt = max_txpower_avg;
912 }
913 }
914}
915EXPORT_SYMBOL(iwlcore_eeprom_enhanced_txpower);
916
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700917#define CHECK_AND_PRINT_I(x) ((eeprom_ch_info[ch].flags & EEPROM_CHANNEL_##x) \
918 ? # x " " : "")
919
920/**
921 * iwl_init_channel_map - Set up driver's info for all possible channels
922 */
923int iwl_init_channel_map(struct iwl_priv *priv)
924{
925 int eeprom_ch_count = 0;
926 const u8 *eeprom_ch_index = NULL;
Tomas Winkler073d3f52008-04-21 15:41:52 -0700927 const struct iwl_eeprom_channel *eeprom_ch_info = NULL;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700928 int band, ch;
929 struct iwl_channel_info *ch_info;
930
931 if (priv->channel_count) {
Tomas Winklere1623442009-01-27 14:27:56 -0800932 IWL_DEBUG_INFO(priv, "Channel map already initialized.\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700933 return 0;
934 }
935
Tomas Winklere1623442009-01-27 14:27:56 -0800936 IWL_DEBUG_INFO(priv, "Initializing regulatory info from EEPROM\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700937
938 priv->channel_count =
939 ARRAY_SIZE(iwl_eeprom_band_1) +
940 ARRAY_SIZE(iwl_eeprom_band_2) +
941 ARRAY_SIZE(iwl_eeprom_band_3) +
942 ARRAY_SIZE(iwl_eeprom_band_4) +
943 ARRAY_SIZE(iwl_eeprom_band_5);
944
Tomas Winklere1623442009-01-27 14:27:56 -0800945 IWL_DEBUG_INFO(priv, "Parsing data for %d channels.\n", priv->channel_count);
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700946
947 priv->channel_info = kzalloc(sizeof(struct iwl_channel_info) *
948 priv->channel_count, GFP_KERNEL);
949 if (!priv->channel_info) {
Winkler, Tomas15b16872008-12-19 10:37:33 +0800950 IWL_ERR(priv, "Could not allocate channel_info\n");
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700951 priv->channel_count = 0;
952 return -ENOMEM;
953 }
954
955 ch_info = priv->channel_info;
956
957 /* Loop through the 5 EEPROM bands adding them in order to the
958 * channel map we maintain (that contains additional information than
959 * what just in the EEPROM) */
960 for (band = 1; band <= 5; band++) {
961
962 iwl_init_band_reference(priv, band, &eeprom_ch_count,
963 &eeprom_ch_info, &eeprom_ch_index);
964
965 /* Loop through each band adding each of the channels */
966 for (ch = 0; ch < eeprom_ch_count; ch++) {
967 ch_info->channel = eeprom_ch_index[ch];
968 ch_info->band = (band == 1) ? IEEE80211_BAND_2GHZ :
969 IEEE80211_BAND_5GHZ;
970
971 /* permanently store EEPROM's channel regulatory flags
972 * and max power in channel info database. */
973 ch_info->eeprom = eeprom_ch_info[ch];
974
975 /* Copy the run-time flags so they are there even on
976 * invalid channels */
977 ch_info->flags = eeprom_ch_info[ch].flags;
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700978 /* First write that ht40 is not enabled, and then enable
Emmanuel Grumbach963f5512008-06-12 09:47:00 +0800979 * one by one */
Wey-Yi Guy7aafef12009-08-07 15:41:38 -0700980 ch_info->ht40_extension_channel =
Zhu Yi3b247162009-08-13 13:30:53 -0700981 IEEE80211_CHAN_NO_HT40;
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700982
983 if (!(is_channel_valid(ch_info))) {
Tomas Winklere1623442009-01-27 14:27:56 -0800984 IWL_DEBUG_INFO(priv, "Ch. %d Flags %x [%sGHz] - "
Assaf Kraussbf85ea42008-03-14 10:38:49 -0700985 "No traffic\n",
986 ch_info->channel,
987 ch_info->flags,
988 is_channel_a_band(ch_info) ?
989 "5.2" : "2.4");
990 ch_info++;
991 continue;
992 }
993
994 /* Initialize regulatory-based run-time data */
995 ch_info->max_power_avg = ch_info->curr_txpow =
996 eeprom_ch_info[ch].max_power_avg;
997 ch_info->scan_power = eeprom_ch_info[ch].max_power_avg;
998 ch_info->min_power = 0;
999
Tomas Winklere1623442009-01-27 14:27:56 -08001000 IWL_DEBUG_INFO(priv, "Ch. %d [%sGHz] %s%s%s%s%s%s(0x%02x %ddBm):"
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001001 " Ad-Hoc %ssupported\n",
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001002 ch_info->channel,
1003 is_channel_a_band(ch_info) ?
1004 "5.2" : "2.4",
1005 CHECK_AND_PRINT_I(VALID),
1006 CHECK_AND_PRINT_I(IBSS),
1007 CHECK_AND_PRINT_I(ACTIVE),
1008 CHECK_AND_PRINT_I(RADAR),
1009 CHECK_AND_PRINT_I(WIDE),
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001010 CHECK_AND_PRINT_I(DFS),
1011 eeprom_ch_info[ch].flags,
1012 eeprom_ch_info[ch].max_power_avg,
1013 ((eeprom_ch_info[ch].
1014 flags & EEPROM_CHANNEL_IBSS)
1015 && !(eeprom_ch_info[ch].
1016 flags & EEPROM_CHANNEL_RADAR))
1017 ? "" : "not ");
1018
Winkler, Tomas62ea9c52009-01-19 15:30:29 -08001019 /* Set the tx_power_user_lmt to the highest power
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001020 * supported by any channel */
1021 if (eeprom_ch_info[ch].max_power_avg >
Tomas Winkler630fe9b2008-06-12 09:47:08 +08001022 priv->tx_power_user_lmt)
1023 priv->tx_power_user_lmt =
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001024 eeprom_ch_info[ch].max_power_avg;
1025
1026 ch_info++;
1027 }
1028 }
1029
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001030 /* Check if we do have HT40 channels */
Reinette Chatrea89d03c2009-02-10 15:19:04 -08001031 if (priv->cfg->ops->lib->eeprom_ops.regulatory_bands[5] ==
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001032 EEPROM_REGULATORY_BAND_NO_HT40 &&
Reinette Chatrea89d03c2009-02-10 15:19:04 -08001033 priv->cfg->ops->lib->eeprom_ops.regulatory_bands[6] ==
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001034 EEPROM_REGULATORY_BAND_NO_HT40)
Samuel Ortize6148912009-01-23 13:45:15 -08001035 return 0;
1036
Wey-Yi Guy7aafef12009-08-07 15:41:38 -07001037 /* Two additional EEPROM bands for 2.4 and 5 GHz HT40 channels */
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001038 for (band = 6; band <= 7; band++) {
1039 enum ieee80211_band ieeeband;
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001040
1041 iwl_init_band_reference(priv, band, &eeprom_ch_count,
1042 &eeprom_ch_info, &eeprom_ch_index);
1043
1044 /* EEPROM band 6 is 2.4, band 7 is 5 GHz */
1045 ieeeband =
1046 (band == 6) ? IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
1047
1048 /* Loop through each band adding each of the channels */
1049 for (ch = 0; ch < eeprom_ch_count; ch++) {
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001050 /* Set up driver's info for lower half */
Zhu Yi3b247162009-08-13 13:30:53 -07001051 iwl_mod_ht40_chan_info(priv, ieeeband,
Tomas Winklerda6833c2008-05-15 13:54:15 +08001052 eeprom_ch_index[ch],
Zhu Yi3b247162009-08-13 13:30:53 -07001053 &eeprom_ch_info[ch],
1054 IEEE80211_CHAN_NO_HT40PLUS);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001055
1056 /* Set up driver's info for upper half */
Zhu Yi3b247162009-08-13 13:30:53 -07001057 iwl_mod_ht40_chan_info(priv, ieeeband,
1058 eeprom_ch_index[ch] + 4,
1059 &eeprom_ch_info[ch],
1060 IEEE80211_CHAN_NO_HT40MINUS);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001061 }
1062 }
1063
Wey-Yi Guyab9fd1b2009-08-21 13:34:23 -07001064 /* for newer device (6000 series and up)
1065 * EEPROM contain enhanced tx power information
1066 * driver need to process addition information
1067 * to determine the max channel tx power limits
1068 */
1069 if (priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower)
1070 priv->cfg->ops->lib->eeprom_ops.update_enhanced_txpower(priv);
1071
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001072 return 0;
1073}
1074EXPORT_SYMBOL(iwl_init_channel_map);
1075
1076/*
Tomas Winklerda6833c2008-05-15 13:54:15 +08001077 * iwl_free_channel_map - undo allocations in iwl_init_channel_map
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001078 */
1079void iwl_free_channel_map(struct iwl_priv *priv)
1080{
1081 kfree(priv->channel_info);
1082 priv->channel_count = 0;
1083}
Samuel Ortize6148912009-01-23 13:45:15 -08001084EXPORT_SYMBOL(iwl_free_channel_map);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001085
1086/**
1087 * iwl_get_channel_info - Find driver's private channel info
1088 *
1089 * Based on band and channel number.
1090 */
Tomas Winkler82a66bb2008-05-29 16:35:28 +08001091const struct iwl_channel_info *iwl_get_channel_info(const struct iwl_priv *priv,
1092 enum ieee80211_band band, u16 channel)
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001093{
1094 int i;
1095
1096 switch (band) {
1097 case IEEE80211_BAND_5GHZ:
1098 for (i = 14; i < priv->channel_count; i++) {
1099 if (priv->channel_info[i].channel == channel)
1100 return &priv->channel_info[i];
1101 }
1102 break;
1103 case IEEE80211_BAND_2GHZ:
1104 if (channel >= 1 && channel <= 14)
1105 return &priv->channel_info[channel - 1];
1106 break;
1107 default:
1108 BUG();
1109 }
1110
1111 return NULL;
1112}
Assaf Krauss8622e702008-03-21 13:53:43 -07001113EXPORT_SYMBOL(iwl_get_channel_info);
Assaf Kraussbf85ea42008-03-14 10:38:49 -07001114