Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1 | /* |
Dhananjay Phadke | 5d242f1 | 2009-02-25 15:57:56 +0000 | [diff] [blame] | 2 | * Copyright (C) 2003 - 2009 NetXen, Inc. |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 3 | * All rights reserved. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 4 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 5 | * This program is free software; you can redistribute it and/or |
| 6 | * modify it under the terms of the GNU General Public License |
| 7 | * as published by the Free Software Foundation; either version 2 |
| 8 | * of the License, or (at your option) any later version. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 9 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 10 | * This program is distributed in the hope that it will be useful, but |
| 11 | * WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 14 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this program; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place - Suite 330, Boston, |
| 18 | * MA 02111-1307, USA. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 19 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 20 | * The full GNU General Public License is included in this distribution |
| 21 | * in the file called LICENSE. |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 22 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 23 | * Contact Information: |
| 24 | * info@netxen.com |
Dhananjay Phadke | 5d242f1 | 2009-02-25 15:57:56 +0000 | [diff] [blame] | 25 | * NetXen Inc, |
| 26 | * 18922 Forge Drive |
| 27 | * Cupertino, CA 95014-0701 |
| 28 | * |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 29 | */ |
| 30 | |
| 31 | #ifndef _NETXEN_NIC_H_ |
| 32 | #define _NETXEN_NIC_H_ |
| 33 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 34 | #include <linux/module.h> |
| 35 | #include <linux/kernel.h> |
| 36 | #include <linux/types.h> |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 37 | #include <linux/ioport.h> |
| 38 | #include <linux/pci.h> |
| 39 | #include <linux/netdevice.h> |
| 40 | #include <linux/etherdevice.h> |
| 41 | #include <linux/ip.h> |
| 42 | #include <linux/in.h> |
| 43 | #include <linux/tcp.h> |
| 44 | #include <linux/skbuff.h> |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 45 | |
| 46 | #include <linux/ethtool.h> |
| 47 | #include <linux/mii.h> |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 48 | #include <linux/timer.h> |
| 49 | |
David S. Miller | 4255589 | 2008-07-22 18:29:10 -0700 | [diff] [blame] | 50 | #include <linux/vmalloc.h> |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 51 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 52 | #include <asm/io.h> |
| 53 | #include <asm/byteorder.h> |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 54 | |
| 55 | #include "netxen_nic_hw.h" |
| 56 | |
Dhananjay Phadke | 5873556 | 2008-07-21 19:44:10 -0700 | [diff] [blame] | 57 | #define _NETXEN_NIC_LINUX_MAJOR 4 |
| 58 | #define _NETXEN_NIC_LINUX_MINOR 0 |
Dhananjay Phadke | ff4fbd4 | 2009-03-13 14:52:06 +0000 | [diff] [blame] | 59 | #define _NETXEN_NIC_LINUX_SUBVERSION 30 |
| 60 | #define NETXEN_NIC_LINUX_VERSIONID "4.0.30" |
Dhananjay Phadke | 5873556 | 2008-07-21 19:44:10 -0700 | [diff] [blame] | 61 | |
| 62 | #define NETXEN_VERSION_CODE(a, b, c) (((a) << 16) + ((b) << 8) + (c)) |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 63 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 64 | #define NETXEN_NUM_FLASH_SECTORS (64) |
| 65 | #define NETXEN_FLASH_SECTOR_SIZE (64 * 1024) |
| 66 | #define NETXEN_FLASH_TOTAL_SIZE (NETXEN_NUM_FLASH_SECTORS \ |
| 67 | * NETXEN_FLASH_SECTOR_SIZE) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 68 | |
Linsys Contractor Mithlesh Thukral | 0c25cfe | 2007-02-28 05:14:07 -0800 | [diff] [blame] | 69 | #define PHAN_VENDOR_ID 0x4040 |
| 70 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 71 | #define RCV_DESC_RINGSIZE(rds_ring) \ |
| 72 | (sizeof(struct rcv_desc) * (rds_ring)->num_desc) |
| 73 | #define RCV_BUFF_RINGSIZE(rds_ring) \ |
Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 74 | (sizeof(struct netxen_rx_buffer) * rds_ring->num_desc) |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 75 | #define STATUS_DESC_RINGSIZE(sds_ring) \ |
| 76 | (sizeof(struct status_desc) * (sds_ring)->num_desc) |
Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 77 | #define TX_BUFF_RINGSIZE(tx_ring) \ |
| 78 | (sizeof(struct netxen_cmd_buffer) * tx_ring->num_desc) |
| 79 | #define TX_DESC_RINGSIZE(tx_ring) \ |
| 80 | (sizeof(struct cmd_desc_type0) * tx_ring->num_desc) |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 81 | |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 82 | #define find_diff_among(a,b,range) ((a)<(b)?((b)-(a)):((b)+(range)-(a))) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 83 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 84 | #define NETXEN_RCV_PRODUCER_OFFSET 0 |
| 85 | #define NETXEN_RCV_PEG_DB_ID 2 |
| 86 | #define NETXEN_HOST_DUMMY_DMA_SIZE 1024 |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 87 | #define FLASH_SUCCESS 0 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 88 | |
| 89 | #define ADDR_IN_WINDOW1(off) \ |
| 90 | ((off > NETXEN_CRB_PCIX_HOST2) && (off < NETXEN_CRB_MAX)) ? 1 : 0 |
| 91 | |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 92 | /* |
| 93 | * normalize a 64MB crb address to 32MB PCI window |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 94 | * To use NETXEN_CRB_NORMALIZE, window _must_ be set to 1 |
| 95 | */ |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 96 | #define NETXEN_CRB_NORMAL(reg) \ |
| 97 | ((reg) - NETXEN_CRB_PCIX_HOST2 + NETXEN_CRB_PCIX_HOST) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 98 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 99 | #define NETXEN_CRB_NORMALIZE(adapter, reg) \ |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 100 | pci_base_offset(adapter, NETXEN_CRB_NORMAL(reg)) |
| 101 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 102 | #define DB_NORMALIZE(adapter, off) \ |
| 103 | (adapter->ahw.db_base + (off)) |
| 104 | |
| 105 | #define NX_P2_C0 0x24 |
| 106 | #define NX_P2_C1 0x25 |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 107 | #define NX_P3_A0 0x30 |
| 108 | #define NX_P3_A2 0x30 |
| 109 | #define NX_P3_B0 0x40 |
| 110 | #define NX_P3_B1 0x41 |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 111 | #define NX_P3_B2 0x42 |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 112 | |
| 113 | #define NX_IS_REVISION_P2(REVISION) (REVISION <= NX_P2_C1) |
| 114 | #define NX_IS_REVISION_P3(REVISION) (REVISION >= NX_P3_A0) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 115 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 116 | #define FIRST_PAGE_GROUP_START 0 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 117 | #define FIRST_PAGE_GROUP_END 0x100000 |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 118 | |
Mithlesh Thukral | 78403a9 | 2007-04-20 07:57:26 -0700 | [diff] [blame] | 119 | #define SECOND_PAGE_GROUP_START 0x6000000 |
| 120 | #define SECOND_PAGE_GROUP_END 0x68BC000 |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 121 | |
| 122 | #define THIRD_PAGE_GROUP_START 0x70E4000 |
| 123 | #define THIRD_PAGE_GROUP_END 0x8000000 |
| 124 | |
| 125 | #define FIRST_PAGE_GROUP_SIZE FIRST_PAGE_GROUP_END - FIRST_PAGE_GROUP_START |
| 126 | #define SECOND_PAGE_GROUP_SIZE SECOND_PAGE_GROUP_END - SECOND_PAGE_GROUP_START |
| 127 | #define THIRD_PAGE_GROUP_SIZE THIRD_PAGE_GROUP_END - THIRD_PAGE_GROUP_START |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 128 | |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 129 | #define P2_MAX_MTU (8000) |
| 130 | #define P3_MAX_MTU (9600) |
| 131 | #define NX_ETHERMTU 1500 |
| 132 | #define NX_MAX_ETHERHDR 32 /* This contains some padding */ |
| 133 | |
| 134 | #define NX_RX_NORMAL_BUF_MAX_LEN (NX_MAX_ETHERHDR + NX_ETHERMTU) |
| 135 | #define NX_P2_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P2_MAX_MTU) |
| 136 | #define NX_P3_RX_JUMBO_BUF_MAX_LEN (NX_MAX_ETHERHDR + P3_MAX_MTU) |
Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 137 | #define NX_CT_DEFAULT_RX_BUF_LEN 2048 |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 138 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 139 | #define MAX_RX_BUFFER_LENGTH 1760 |
Amit S. Kale | bd56c6b | 2006-12-18 05:54:36 -0800 | [diff] [blame] | 140 | #define MAX_RX_JUMBO_BUFFER_LENGTH 8062 |
Dhananjay Phadke | 32ec803 | 2009-01-26 12:35:19 -0800 | [diff] [blame] | 141 | #define MAX_RX_LRO_BUFFER_LENGTH (8062) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 142 | #define RX_DMA_MAP_LEN (MAX_RX_BUFFER_LENGTH - 2) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 143 | #define RX_JUMBO_DMA_MAP_LEN \ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 144 | (MAX_RX_JUMBO_BUFFER_LENGTH - 2) |
| 145 | #define RX_LRO_DMA_MAP_LEN (MAX_RX_LRO_BUFFER_LENGTH - 2) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 146 | |
| 147 | /* |
| 148 | * Maximum number of ring contexts |
| 149 | */ |
| 150 | #define MAX_RING_CTX 1 |
| 151 | |
| 152 | /* Opcodes to be used with the commands */ |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 153 | #define TX_ETHER_PKT 0x01 |
| 154 | #define TX_TCP_PKT 0x02 |
| 155 | #define TX_UDP_PKT 0x03 |
| 156 | #define TX_IP_PKT 0x04 |
| 157 | #define TX_TCP_LSO 0x05 |
| 158 | #define TX_TCP_LSO6 0x06 |
| 159 | #define TX_IPSEC 0x07 |
| 160 | #define TX_IPSEC_CMD 0x0a |
| 161 | #define TX_TCPV6_PKT 0x0b |
| 162 | #define TX_UDPV6_PKT 0x0c |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 163 | |
| 164 | /* The following opcodes are for internal consumption. */ |
| 165 | #define NETXEN_CONTROL_OP 0x10 |
| 166 | #define PEGNET_REQUEST 0x11 |
| 167 | |
| 168 | #define MAX_NUM_CARDS 4 |
| 169 | |
| 170 | #define MAX_BUFFERS_PER_CMD 32 |
| 171 | |
| 172 | /* |
| 173 | * Following are the states of the Phantom. Phantom will set them and |
| 174 | * Host will read to check if the fields are correct. |
| 175 | */ |
| 176 | #define PHAN_INITIALIZE_START 0xff00 |
| 177 | #define PHAN_INITIALIZE_FAILED 0xffff |
| 178 | #define PHAN_INITIALIZE_COMPLETE 0xff01 |
| 179 | |
| 180 | /* Host writes the following to notify that it has done the init-handshake */ |
| 181 | #define PHAN_INITIALIZE_ACK 0xf00f |
| 182 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 183 | #define NUM_RCV_DESC_RINGS 3 |
| 184 | #define NUM_STS_DESC_RINGS 4 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 185 | |
Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 186 | #define RCV_RING_NORMAL 0 |
| 187 | #define RCV_RING_JUMBO 1 |
| 188 | #define RCV_RING_LRO 2 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 189 | |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 190 | #define MAX_CMD_DESCRIPTORS 4096 |
Amit S. Kale | bd56c6b | 2006-12-18 05:54:36 -0800 | [diff] [blame] | 191 | #define MAX_RCV_DESCRIPTORS 16384 |
Dhananjay Phadke | 32ec803 | 2009-01-26 12:35:19 -0800 | [diff] [blame] | 192 | #define MAX_CMD_DESCRIPTORS_HOST 1024 |
| 193 | #define MAX_RCV_DESCRIPTORS_1G 2048 |
| 194 | #define MAX_RCV_DESCRIPTORS_10G 4096 |
Dhananjay Phadke | e125646 | 2009-01-29 16:05:19 -0800 | [diff] [blame] | 195 | #define MAX_JUMBO_RCV_DESCRIPTORS 1024 |
Dhananjay Phadke | 32ec803 | 2009-01-26 12:35:19 -0800 | [diff] [blame] | 196 | #define MAX_LRO_RCV_DESCRIPTORS 8 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 197 | #define NETXEN_CTX_SIGNATURE 0xdee0 |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 198 | #define NETXEN_CTX_SIGNATURE_V2 0x0002dee0 |
| 199 | #define NETXEN_CTX_RESET 0xbad0 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 200 | #define NETXEN_RCV_PRODUCER(ringid) (ringid) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 201 | |
| 202 | #define PHAN_PEG_RCV_INITIALIZED 0xff01 |
| 203 | #define PHAN_PEG_RCV_START_INITIALIZE 0xff00 |
| 204 | |
| 205 | #define get_next_index(index, length) \ |
| 206 | (((index) + 1) & ((length) - 1)) |
| 207 | |
| 208 | #define get_index_range(index,length,count) \ |
| 209 | (((index) + (count)) & ((length) - 1)) |
| 210 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 211 | #define MPORT_SINGLE_FUNCTION_MODE 0x1111 |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 212 | #define MPORT_MULTI_FUNCTION_MODE 0x2222 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 213 | |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 214 | #include "netxen_nic_phan_reg.h" |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 215 | |
| 216 | /* |
| 217 | * NetXen host-peg signal message structure |
| 218 | * |
| 219 | * Bit 0-1 : peg_id => 0x2 for tx and 01 for rx |
| 220 | * Bit 2 : priv_id => must be 1 |
| 221 | * Bit 3-17 : count => for doorbell |
| 222 | * Bit 18-27 : ctx_id => Context id |
| 223 | * Bit 28-31 : opcode |
| 224 | */ |
| 225 | |
| 226 | typedef u32 netxen_ctx_msg; |
| 227 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 228 | #define netxen_set_msg_peg_id(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 229 | ((config_word) &= ~3, (config_word) |= val & 3) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 230 | #define netxen_set_msg_privid(config_word) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 231 | ((config_word) |= 1 << 2) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 232 | #define netxen_set_msg_count(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 233 | ((config_word) &= ~(0x7fff<<3), (config_word) |= (val & 0x7fff) << 3) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 234 | #define netxen_set_msg_ctxid(config_word, val) \ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 235 | ((config_word) &= ~(0x3ff<<18), (config_word) |= (val & 0x3ff) << 18) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 236 | #define netxen_set_msg_opcode(config_word, val) \ |
Amit S. Kale | 8258117 | 2007-02-12 04:33:38 -0800 | [diff] [blame] | 237 | ((config_word) &= ~(0xf<<28), (config_word) |= (val & 0xf) << 28) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 238 | |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 239 | struct netxen_rcv_ring { |
| 240 | __le64 addr; |
| 241 | __le32 size; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 242 | __le32 rsrvd; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 243 | }; |
| 244 | |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 245 | struct netxen_sts_ring { |
| 246 | __le64 addr; |
| 247 | __le32 size; |
| 248 | __le16 msi_index; |
| 249 | __le16 rsvd; |
| 250 | } ; |
| 251 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 252 | struct netxen_ring_ctx { |
| 253 | |
| 254 | /* one command ring */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 255 | __le64 cmd_consumer_offset; |
| 256 | __le64 cmd_ring_addr; |
| 257 | __le32 cmd_ring_size; |
| 258 | __le32 rsrvd; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 259 | |
| 260 | /* three receive rings */ |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 261 | struct netxen_rcv_ring rcv_rings[NUM_RCV_DESC_RINGS]; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 262 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 263 | __le64 sts_ring_addr; |
| 264 | __le32 sts_ring_size; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 265 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 266 | __le32 ctx_id; |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 267 | |
| 268 | __le64 rsrvd_2[3]; |
| 269 | __le32 sts_ring_count; |
| 270 | __le32 rsrvd_3; |
| 271 | struct netxen_sts_ring sts_rings[NUM_STS_DESC_RINGS]; |
| 272 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 273 | } __attribute__ ((aligned(64))); |
| 274 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 275 | /* |
| 276 | * Following data structures describe the descriptors that will be used. |
| 277 | * Added fileds of tcpHdrSize and ipHdrSize, The driver needs to do it only when |
| 278 | * we are doing LSO (above the 1500 size packet) only. |
| 279 | */ |
| 280 | |
| 281 | /* |
| 282 | * The size of reference handle been changed to 16 bits to pass the MSS fields |
| 283 | * for the LSO packet |
| 284 | */ |
| 285 | |
| 286 | #define FLAGS_CHECKSUM_ENABLED 0x01 |
| 287 | #define FLAGS_LSO_ENABLED 0x02 |
| 288 | #define FLAGS_IPSEC_SA_ADD 0x04 |
| 289 | #define FLAGS_IPSEC_SA_DELETE 0x08 |
| 290 | #define FLAGS_VLAN_TAGGED 0x10 |
| 291 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 292 | #define netxen_set_cmd_desc_port(cmd_desc, var) \ |
| 293 | ((cmd_desc)->port_ctxid |= ((var) & 0x0F)) |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 294 | #define netxen_set_cmd_desc_ctxid(cmd_desc, var) \ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 295 | ((cmd_desc)->port_ctxid |= ((var) << 4 & 0xF0)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 296 | |
Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 297 | #define netxen_set_tx_port(_desc, _port) \ |
| 298 | (_desc)->port_ctxid = ((_port) & 0xf) | (((_port) << 4) & 0xf0) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 299 | |
Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 300 | #define netxen_set_tx_flags_opcode(_desc, _flags, _opcode) \ |
| 301 | (_desc)->flags_opcode = \ |
| 302 | cpu_to_le16(((_flags) & 0x7f) | (((_opcode) & 0x3f) << 7)) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 303 | |
Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 304 | #define netxen_set_tx_frags_len(_desc, _frags, _len) \ |
| 305 | (_desc)->num_of_buffers_total_length = \ |
| 306 | cpu_to_le32(((_frags) & 0xff) | (((_len) & 0xffffff) << 8)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 307 | |
| 308 | struct cmd_desc_type0 { |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 309 | u8 tcp_hdr_offset; /* For LSO only */ |
| 310 | u8 ip_hdr_offset; /* For LSO only */ |
| 311 | /* Bit pattern: 0-6 flags, 7-12 opcode, 13-15 unused */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 312 | __le16 flags_opcode; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 313 | /* Bit pattern: 0-7 total number of segments, |
| 314 | 8-31 Total size of the packet */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 315 | __le32 num_of_buffers_total_length; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 316 | union { |
| 317 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 318 | __le32 addr_low_part2; |
| 319 | __le32 addr_high_part2; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 320 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 321 | __le64 addr_buffer2; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 322 | }; |
| 323 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 324 | __le16 reference_handle; /* changed to u16 to add mss */ |
| 325 | __le16 mss; /* passed by NDIS_PACKET for LSO */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 326 | /* Bit pattern 0-3 port, 0-3 ctx id */ |
| 327 | u8 port_ctxid; |
| 328 | u8 total_hdr_length; /* LSO only : MAC+IP+TCP Hdr size */ |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 329 | __le16 conn_id; /* IPSec offoad only */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 330 | |
| 331 | union { |
| 332 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 333 | __le32 addr_low_part3; |
| 334 | __le32 addr_high_part3; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 335 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 336 | __le64 addr_buffer3; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 337 | }; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 338 | union { |
| 339 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 340 | __le32 addr_low_part1; |
| 341 | __le32 addr_high_part1; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 342 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 343 | __le64 addr_buffer1; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 344 | }; |
| 345 | |
Dhananjay Phadke | d32cc3d | 2009-03-09 08:50:53 +0000 | [diff] [blame] | 346 | __le16 buffer_length[4]; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 347 | |
| 348 | union { |
| 349 | struct { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 350 | __le32 addr_low_part4; |
| 351 | __le32 addr_high_part4; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 352 | }; |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 353 | __le64 addr_buffer4; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 354 | }; |
| 355 | |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 356 | __le64 unused; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 357 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 358 | } __attribute__ ((aligned(64))); |
| 359 | |
| 360 | /* Note: sizeof(rcv_desc) should always be a mutliple of 2 */ |
| 361 | struct rcv_desc { |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 362 | __le16 reference_handle; |
| 363 | __le16 reserved; |
| 364 | __le32 buffer_length; /* allocated buffer length (usually 2K) */ |
| 365 | __le64 addr_buffer; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 366 | }; |
| 367 | |
| 368 | /* opcode field in status_desc */ |
Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 369 | #define NETXEN_NIC_RXPKT_DESC 0x04 |
| 370 | #define NETXEN_OLD_RXPKT_DESC 0x3f |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 371 | #define NETXEN_NIC_RESPONSE_DESC 0x05 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 372 | |
| 373 | /* for status field in status_desc */ |
| 374 | #define STATUS_NEED_CKSUM (1) |
| 375 | #define STATUS_CKSUM_OK (2) |
| 376 | |
| 377 | /* owner bits of status_desc */ |
Dhananjay Phadke | 0ddc110 | 2009-03-09 08:50:52 +0000 | [diff] [blame] | 378 | #define STATUS_OWNER_HOST (0x1ULL << 56) |
| 379 | #define STATUS_OWNER_PHANTOM (0x2ULL << 56) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 380 | |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 381 | /* Status descriptor: |
| 382 | 0-3 port, 4-7 status, 8-11 type, 12-27 total_length |
| 383 | 28-43 reference_handle, 44-47 protocol, 48-52 pkt_offset |
| 384 | 53-55 desc_cnt, 56-57 owner, 58-63 opcode |
| 385 | */ |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 386 | #define netxen_get_sts_port(sts_data) \ |
| 387 | ((sts_data) & 0x0F) |
| 388 | #define netxen_get_sts_status(sts_data) \ |
| 389 | (((sts_data) >> 4) & 0x0F) |
| 390 | #define netxen_get_sts_type(sts_data) \ |
| 391 | (((sts_data) >> 8) & 0x0F) |
| 392 | #define netxen_get_sts_totallength(sts_data) \ |
| 393 | (((sts_data) >> 12) & 0xFFFF) |
| 394 | #define netxen_get_sts_refhandle(sts_data) \ |
| 395 | (((sts_data) >> 28) & 0xFFFF) |
| 396 | #define netxen_get_sts_prot(sts_data) \ |
| 397 | (((sts_data) >> 44) & 0x0F) |
Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 398 | #define netxen_get_sts_pkt_offset(sts_data) \ |
| 399 | (((sts_data) >> 48) & 0x1F) |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 400 | #define netxen_get_sts_desc_cnt(sts_data) \ |
| 401 | (((sts_data) >> 53) & 0x7) |
Dhananjay Phadke | 5dc1626 | 2007-12-31 10:08:57 -0800 | [diff] [blame] | 402 | #define netxen_get_sts_opcode(sts_data) \ |
| 403 | (((sts_data) >> 58) & 0x03F) |
| 404 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 405 | struct status_desc { |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 406 | __le64 status_desc_data[2]; |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 407 | } __attribute__ ((aligned(16))); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 408 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 409 | /* The version of the main data structure */ |
| 410 | #define NETXEN_BDINFO_VERSION 1 |
| 411 | |
| 412 | /* Magic number to let user know flash is programmed */ |
| 413 | #define NETXEN_BDINFO_MAGIC 0x12345678 |
| 414 | |
| 415 | /* Max number of Gig ports on a Phantom board */ |
| 416 | #define NETXEN_MAX_PORTS 4 |
| 417 | |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 418 | #define NETXEN_BRDTYPE_P1_BD 0x0000 |
| 419 | #define NETXEN_BRDTYPE_P1_SB 0x0001 |
| 420 | #define NETXEN_BRDTYPE_P1_SMAX 0x0002 |
| 421 | #define NETXEN_BRDTYPE_P1_SOCK 0x0003 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 422 | |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 423 | #define NETXEN_BRDTYPE_P2_SOCK_31 0x0008 |
| 424 | #define NETXEN_BRDTYPE_P2_SOCK_35 0x0009 |
| 425 | #define NETXEN_BRDTYPE_P2_SB35_4G 0x000a |
| 426 | #define NETXEN_BRDTYPE_P2_SB31_10G 0x000b |
| 427 | #define NETXEN_BRDTYPE_P2_SB31_2G 0x000c |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 428 | |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 429 | #define NETXEN_BRDTYPE_P2_SB31_10G_IMEZ 0x000d |
| 430 | #define NETXEN_BRDTYPE_P2_SB31_10G_HMEZ 0x000e |
| 431 | #define NETXEN_BRDTYPE_P2_SB31_10G_CX4 0x000f |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 432 | |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 433 | #define NETXEN_BRDTYPE_P3_REF_QG 0x0021 |
| 434 | #define NETXEN_BRDTYPE_P3_HMEZ 0x0022 |
| 435 | #define NETXEN_BRDTYPE_P3_10G_CX4_LP 0x0023 |
| 436 | #define NETXEN_BRDTYPE_P3_4_GB 0x0024 |
| 437 | #define NETXEN_BRDTYPE_P3_IMEZ 0x0025 |
| 438 | #define NETXEN_BRDTYPE_P3_10G_SFP_PLUS 0x0026 |
| 439 | #define NETXEN_BRDTYPE_P3_10000_BASE_T 0x0027 |
| 440 | #define NETXEN_BRDTYPE_P3_XG_LOM 0x0028 |
| 441 | #define NETXEN_BRDTYPE_P3_4_GB_MM 0x0029 |
| 442 | #define NETXEN_BRDTYPE_P3_10G_SFP_CT 0x002a |
| 443 | #define NETXEN_BRDTYPE_P3_10G_SFP_QT 0x002b |
| 444 | #define NETXEN_BRDTYPE_P3_10G_CX4 0x0031 |
| 445 | #define NETXEN_BRDTYPE_P3_10G_XFP 0x0032 |
| 446 | #define NETXEN_BRDTYPE_P3_10G_TP 0x0080 |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 447 | |
| 448 | struct netxen_board_info { |
| 449 | u32 header_version; |
| 450 | |
| 451 | u32 board_mfg; |
| 452 | u32 board_type; |
| 453 | u32 board_num; |
| 454 | u32 chip_id; |
| 455 | u32 chip_minor; |
| 456 | u32 chip_major; |
| 457 | u32 chip_pkg; |
| 458 | u32 chip_lot; |
| 459 | |
| 460 | u32 port_mask; /* available niu ports */ |
| 461 | u32 peg_mask; /* available pegs */ |
| 462 | u32 icache_ok; /* can we run with icache? */ |
| 463 | u32 dcache_ok; /* can we run with dcache? */ |
| 464 | u32 casper_ok; |
| 465 | |
| 466 | u32 mac_addr_lo_0; |
| 467 | u32 mac_addr_lo_1; |
| 468 | u32 mac_addr_lo_2; |
| 469 | u32 mac_addr_lo_3; |
| 470 | |
| 471 | /* MN-related config */ |
| 472 | u32 mn_sync_mode; /* enable/ sync shift cclk/ sync shift mclk */ |
| 473 | u32 mn_sync_shift_cclk; |
| 474 | u32 mn_sync_shift_mclk; |
| 475 | u32 mn_wb_en; |
| 476 | u32 mn_crystal_freq; /* in MHz */ |
| 477 | u32 mn_speed; /* in MHz */ |
| 478 | u32 mn_org; |
| 479 | u32 mn_depth; |
| 480 | u32 mn_ranks_0; /* ranks per slot */ |
| 481 | u32 mn_ranks_1; /* ranks per slot */ |
| 482 | u32 mn_rd_latency_0; |
| 483 | u32 mn_rd_latency_1; |
| 484 | u32 mn_rd_latency_2; |
| 485 | u32 mn_rd_latency_3; |
| 486 | u32 mn_rd_latency_4; |
| 487 | u32 mn_rd_latency_5; |
| 488 | u32 mn_rd_latency_6; |
| 489 | u32 mn_rd_latency_7; |
| 490 | u32 mn_rd_latency_8; |
| 491 | u32 mn_dll_val[18]; |
| 492 | u32 mn_mode_reg; /* MIU DDR Mode Register */ |
| 493 | u32 mn_ext_mode_reg; /* MIU DDR Extended Mode Register */ |
| 494 | u32 mn_timing_0; /* MIU Memory Control Timing Rgister */ |
| 495 | u32 mn_timing_1; /* MIU Extended Memory Ctrl Timing Register */ |
| 496 | u32 mn_timing_2; /* MIU Extended Memory Ctrl Timing2 Register */ |
| 497 | |
| 498 | /* SN-related config */ |
| 499 | u32 sn_sync_mode; /* enable/ sync shift cclk / sync shift mclk */ |
| 500 | u32 sn_pt_mode; /* pass through mode */ |
| 501 | u32 sn_ecc_en; |
| 502 | u32 sn_wb_en; |
| 503 | u32 sn_crystal_freq; |
| 504 | u32 sn_speed; |
| 505 | u32 sn_org; |
| 506 | u32 sn_depth; |
| 507 | u32 sn_dll_tap; |
| 508 | u32 sn_rd_latency; |
| 509 | |
| 510 | u32 mac_addr_hi_0; |
| 511 | u32 mac_addr_hi_1; |
| 512 | u32 mac_addr_hi_2; |
| 513 | u32 mac_addr_hi_3; |
| 514 | |
| 515 | u32 magic; /* indicates flash has been initialized */ |
| 516 | |
| 517 | u32 mn_rdimm; |
| 518 | u32 mn_dll_override; |
| 519 | |
| 520 | }; |
| 521 | |
| 522 | #define FLASH_NUM_PORTS (4) |
| 523 | |
| 524 | struct netxen_flash_mac_addr { |
| 525 | u32 flash_addr[32]; |
| 526 | }; |
| 527 | |
| 528 | struct netxen_user_old_info { |
| 529 | u8 flash_md5[16]; |
| 530 | u8 crbinit_md5[16]; |
| 531 | u8 brdcfg_md5[16]; |
| 532 | /* bootloader */ |
| 533 | u32 bootld_version; |
| 534 | u32 bootld_size; |
| 535 | u8 bootld_md5[16]; |
| 536 | /* image */ |
| 537 | u32 image_version; |
| 538 | u32 image_size; |
| 539 | u8 image_md5[16]; |
| 540 | /* primary image status */ |
| 541 | u32 primary_status; |
| 542 | u32 secondary_present; |
| 543 | |
| 544 | /* MAC address , 4 ports */ |
| 545 | struct netxen_flash_mac_addr mac_addr[FLASH_NUM_PORTS]; |
| 546 | }; |
| 547 | #define FLASH_NUM_MAC_PER_PORT 32 |
| 548 | struct netxen_user_info { |
| 549 | u8 flash_md5[16 * 64]; |
| 550 | /* bootloader */ |
| 551 | u32 bootld_version; |
| 552 | u32 bootld_size; |
| 553 | /* image */ |
| 554 | u32 image_version; |
| 555 | u32 image_size; |
| 556 | /* primary image status */ |
| 557 | u32 primary_status; |
| 558 | u32 secondary_present; |
| 559 | |
| 560 | /* MAC address , 4 ports, 32 address per port */ |
| 561 | u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT]; |
| 562 | u32 sub_sys_id; |
| 563 | u8 serial_num[32]; |
| 564 | |
| 565 | /* Any user defined data */ |
| 566 | }; |
| 567 | |
| 568 | /* |
| 569 | * Flash Layout - new format. |
| 570 | */ |
| 571 | struct netxen_new_user_info { |
| 572 | u8 flash_md5[16 * 64]; |
| 573 | /* bootloader */ |
| 574 | u32 bootld_version; |
| 575 | u32 bootld_size; |
| 576 | /* image */ |
| 577 | u32 image_version; |
| 578 | u32 image_size; |
| 579 | /* primary image status */ |
| 580 | u32 primary_status; |
| 581 | u32 secondary_present; |
| 582 | |
| 583 | /* MAC address , 4 ports, 32 address per port */ |
| 584 | u64 mac_addr[FLASH_NUM_PORTS * FLASH_NUM_MAC_PER_PORT]; |
| 585 | u32 sub_sys_id; |
| 586 | u8 serial_num[32]; |
| 587 | |
| 588 | /* Any user defined data */ |
| 589 | }; |
| 590 | |
| 591 | #define SECONDARY_IMAGE_PRESENT 0xb3b4b5b6 |
| 592 | #define SECONDARY_IMAGE_ABSENT 0xffffffff |
| 593 | #define PRIMARY_IMAGE_GOOD 0x5a5a5a5a |
| 594 | #define PRIMARY_IMAGE_BAD 0xffffffff |
| 595 | |
| 596 | /* Flash memory map */ |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 597 | #define NETXEN_CRBINIT_START 0 /* crbinit section */ |
| 598 | #define NETXEN_BRDCFG_START 0x4000 /* board config */ |
| 599 | #define NETXEN_INITCODE_START 0x6000 /* pegtune code */ |
| 600 | #define NETXEN_BOOTLD_START 0x10000 /* bootld */ |
| 601 | #define NETXEN_IMAGE_START 0x43000 /* compressed image */ |
| 602 | #define NETXEN_SECONDARY_START 0x200000 /* backup images */ |
| 603 | #define NETXEN_PXE_START 0x3E0000 /* PXE boot rom */ |
| 604 | #define NETXEN_USER_START 0x3E8000 /* Firmare info */ |
| 605 | #define NETXEN_FIXED_START 0x3F0000 /* backup of crbinit */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 606 | |
Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 607 | #define NX_FW_VERSION_OFFSET (NETXEN_USER_START+0x408) |
| 608 | #define NX_FW_SIZE_OFFSET (NETXEN_USER_START+0x40c) |
| 609 | #define NX_BIOS_VERSION_OFFSET (NETXEN_USER_START+0x83c) |
| 610 | #define NX_FW_MAGIC_OFFSET (NETXEN_BRDCFG_START+0x128) |
| 611 | #define NX_FW_MIN_SIZE (0x3fffff) |
Dhananjay Phadke | bd257ed | 2009-03-17 13:14:22 -0700 | [diff] [blame] | 612 | #define NX_P2_MN_ROMIMAGE 0 |
| 613 | #define NX_P3_CT_ROMIMAGE 1 |
| 614 | #define NX_P3_MN_ROMIMAGE 2 |
Dhananjay Phadke | ba599d4 | 2009-02-24 16:38:22 -0800 | [diff] [blame] | 615 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 616 | #define NETXEN_USER_START_OLD NETXEN_PXE_START /* for backward compatibility */ |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 617 | |
Mithlesh Thukral | 0d04761 | 2007-06-07 04:36:36 -0700 | [diff] [blame] | 618 | #define NETXEN_FLASH_START (NETXEN_CRBINIT_START) |
| 619 | #define NETXEN_INIT_SECTOR (0) |
| 620 | #define NETXEN_PRIMARY_START (NETXEN_BOOTLD_START) |
| 621 | #define NETXEN_FLASH_CRBINIT_SIZE (0x4000) |
| 622 | #define NETXEN_FLASH_BRDCFG_SIZE (sizeof(struct netxen_board_info)) |
| 623 | #define NETXEN_FLASH_USER_SIZE (sizeof(struct netxen_user_info)/sizeof(u32)) |
| 624 | #define NETXEN_FLASH_SECONDARY_SIZE (NETXEN_USER_START-NETXEN_SECONDARY_START) |
| 625 | #define NETXEN_NUM_PRIMARY_SECTORS (0x20) |
| 626 | #define NETXEN_NUM_CONFIG_SECTORS (1) |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 627 | extern char netxen_nic_driver_name[]; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 628 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 629 | /* Number of status descriptors to handle per interrupt */ |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 630 | #define MAX_STATUS_HANDLE (64) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 631 | |
| 632 | /* |
| 633 | * netxen_skb_frag{} is to contain mapping info for each SG list. This |
| 634 | * has to be freed when DMA is complete. This is part of netxen_tx_buffer{}. |
| 635 | */ |
| 636 | struct netxen_skb_frag { |
| 637 | u64 dma; |
Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 638 | u64 length; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 639 | }; |
| 640 | |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 641 | #define _netxen_set_bits(config_word, start, bits, val) {\ |
| 642 | unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start));\ |
| 643 | unsigned long long __tvalue = (val); \ |
| 644 | (config_word) &= ~__tmask; \ |
| 645 | (config_word) |= (((__tvalue) << (start)) & __tmask); \ |
| 646 | } |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 647 | |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 648 | #define _netxen_clear_bits(config_word, start, bits) {\ |
| 649 | unsigned long long __tmask = (((1ULL << (bits)) - 1) << (start)); \ |
| 650 | (config_word) &= ~__tmask; \ |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 651 | } |
Mithlesh Thukral | 6c80b18 | 2007-04-20 07:55:26 -0700 | [diff] [blame] | 652 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 653 | /* Following defines are for the state of the buffers */ |
| 654 | #define NETXEN_BUFFER_FREE 0 |
| 655 | #define NETXEN_BUFFER_BUSY 1 |
| 656 | |
| 657 | /* |
| 658 | * There will be one netxen_buffer per skb packet. These will be |
| 659 | * used to save the dma info for pci_unmap_page() |
| 660 | */ |
| 661 | struct netxen_cmd_buffer { |
| 662 | struct sk_buff *skb; |
| 663 | struct netxen_skb_frag frag_array[MAX_BUFFERS_PER_CMD + 1]; |
Dhananjay Phadke | 391587c | 2009-01-14 20:48:11 -0800 | [diff] [blame] | 664 | u32 frag_count; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 665 | }; |
| 666 | |
| 667 | /* In rx_buffer, we do not need multiple fragments as is a single buffer */ |
| 668 | struct netxen_rx_buffer { |
Dhananjay Phadke | d9e651b | 2008-07-21 19:44:08 -0700 | [diff] [blame] | 669 | struct list_head list; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 670 | struct sk_buff *skb; |
| 671 | u64 dma; |
| 672 | u16 ref_handle; |
| 673 | u16 state; |
| 674 | }; |
| 675 | |
| 676 | /* Board types */ |
| 677 | #define NETXEN_NIC_GBE 0x01 |
| 678 | #define NETXEN_NIC_XGBE 0x02 |
| 679 | |
| 680 | /* |
| 681 | * One hardware_context{} per adapter |
| 682 | * contains interrupt info as well shared hardware info. |
| 683 | */ |
| 684 | struct netxen_hardware_context { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 685 | void __iomem *pci_base0; |
| 686 | void __iomem *pci_base1; |
| 687 | void __iomem *pci_base2; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 688 | void __iomem *db_base; |
| 689 | unsigned long db_len; |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 690 | unsigned long pci_len0; |
| 691 | |
| 692 | int qdr_sn_window; |
| 693 | int ddr_mn_window; |
| 694 | unsigned long mn_win_crb; |
| 695 | unsigned long ms_win_crb; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 696 | |
Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 697 | u8 cut_through; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 698 | u8 revision_id; |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 699 | u8 pci_func; |
| 700 | u8 linkup; |
Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 701 | u16 port_type; |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 702 | u16 board_type; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 703 | }; |
| 704 | |
| 705 | #define MINIMUM_ETHERNET_FRAME_SIZE 64 /* With FCS */ |
| 706 | #define ETHERNET_FCS_SIZE 4 |
| 707 | |
| 708 | struct netxen_adapter_stats { |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 709 | u64 xmitcalled; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 710 | u64 xmitfinished; |
Dhananjay Phadke | d1847a7 | 2008-03-17 19:59:51 -0700 | [diff] [blame] | 711 | u64 rxdropped; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 712 | u64 txdropped; |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 713 | u64 csummed; |
| 714 | u64 no_rcv; |
| 715 | u64 rxbytes; |
| 716 | u64 txbytes; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 717 | }; |
| 718 | |
| 719 | /* |
| 720 | * Rcv Descriptor Context. One such per Rcv Descriptor. There may |
| 721 | * be one Rcv Descriptor for normal packets, one for jumbo and may be others. |
| 722 | */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 723 | struct nx_host_rds_ring { |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 724 | u32 producer; |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 725 | u32 crb_rcv_producer; |
Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 726 | u32 num_desc; |
| 727 | u32 dma_size; |
| 728 | u32 skb_size; |
| 729 | u32 flags; |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 730 | struct rcv_desc *desc_head; |
| 731 | struct netxen_rx_buffer *rx_buf_arr; |
| 732 | struct list_head free_list; |
| 733 | spinlock_t lock; |
Dhananjay Phadke | 438627c | 2009-03-13 14:52:03 +0000 | [diff] [blame] | 734 | dma_addr_t phys_addr; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 735 | }; |
| 736 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 737 | struct nx_host_sds_ring { |
| 738 | u32 consumer; |
| 739 | u32 crb_sts_consumer; |
| 740 | u32 crb_intr_mask; |
| 741 | u32 num_desc; |
| 742 | |
| 743 | struct status_desc *desc_head; |
| 744 | struct netxen_adapter *adapter; |
| 745 | struct napi_struct napi; |
| 746 | struct list_head free_list[NUM_RCV_DESC_RINGS]; |
| 747 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 748 | int irq; |
| 749 | |
| 750 | dma_addr_t phys_addr; |
| 751 | char name[IFNAMSIZ+4]; |
| 752 | }; |
| 753 | |
Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 754 | struct nx_host_tx_ring { |
| 755 | u32 producer; |
| 756 | __le32 *hw_consumer; |
| 757 | u32 sw_consumer; |
| 758 | u32 crb_cmd_producer; |
| 759 | u32 crb_cmd_consumer; |
| 760 | u32 num_desc; |
| 761 | |
| 762 | struct netxen_cmd_buffer *cmd_buf_arr; |
| 763 | struct cmd_desc_type0 *desc_head; |
| 764 | dma_addr_t phys_addr; |
| 765 | }; |
| 766 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 767 | /* |
| 768 | * Receive context. There is one such structure per instance of the |
| 769 | * receive processing. Any state information that is relevant to |
| 770 | * the receive, and is must be in this structure. The global data may be |
| 771 | * present elsewhere. |
| 772 | */ |
| 773 | struct netxen_recv_context { |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 774 | u32 state; |
| 775 | u16 context_id; |
| 776 | u16 virt_port; |
| 777 | |
| 778 | struct nx_host_rds_ring rds_rings[NUM_RCV_DESC_RINGS]; |
Dhananjay Phadke | 71dcddb | 2009-04-07 22:50:43 +0000 | [diff] [blame] | 779 | struct nx_host_sds_ring *sds_rings; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 780 | }; |
| 781 | |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 782 | /* New HW context creation */ |
| 783 | |
| 784 | #define NX_OS_CRB_RETRY_COUNT 4000 |
| 785 | #define NX_CDRP_SIGNATURE_MAKE(pcifn, version) \ |
| 786 | (((pcifn) & 0xff) | (((version) & 0xff) << 8) | (0xcafe << 16)) |
| 787 | |
| 788 | #define NX_CDRP_CLEAR 0x00000000 |
| 789 | #define NX_CDRP_CMD_BIT 0x80000000 |
| 790 | |
| 791 | /* |
| 792 | * All responses must have the NX_CDRP_CMD_BIT cleared |
| 793 | * in the crb NX_CDRP_CRB_OFFSET. |
| 794 | */ |
| 795 | #define NX_CDRP_FORM_RSP(rsp) (rsp) |
| 796 | #define NX_CDRP_IS_RSP(rsp) (((rsp) & NX_CDRP_CMD_BIT) == 0) |
| 797 | |
| 798 | #define NX_CDRP_RSP_OK 0x00000001 |
| 799 | #define NX_CDRP_RSP_FAIL 0x00000002 |
| 800 | #define NX_CDRP_RSP_TIMEOUT 0x00000003 |
| 801 | |
| 802 | /* |
| 803 | * All commands must have the NX_CDRP_CMD_BIT set in |
| 804 | * the crb NX_CDRP_CRB_OFFSET. |
| 805 | */ |
| 806 | #define NX_CDRP_FORM_CMD(cmd) (NX_CDRP_CMD_BIT | (cmd)) |
| 807 | #define NX_CDRP_IS_CMD(cmd) (((cmd) & NX_CDRP_CMD_BIT) != 0) |
| 808 | |
| 809 | #define NX_CDRP_CMD_SUBMIT_CAPABILITIES 0x00000001 |
| 810 | #define NX_CDRP_CMD_READ_MAX_RDS_PER_CTX 0x00000002 |
| 811 | #define NX_CDRP_CMD_READ_MAX_SDS_PER_CTX 0x00000003 |
| 812 | #define NX_CDRP_CMD_READ_MAX_RULES_PER_CTX 0x00000004 |
| 813 | #define NX_CDRP_CMD_READ_MAX_RX_CTX 0x00000005 |
| 814 | #define NX_CDRP_CMD_READ_MAX_TX_CTX 0x00000006 |
| 815 | #define NX_CDRP_CMD_CREATE_RX_CTX 0x00000007 |
| 816 | #define NX_CDRP_CMD_DESTROY_RX_CTX 0x00000008 |
| 817 | #define NX_CDRP_CMD_CREATE_TX_CTX 0x00000009 |
| 818 | #define NX_CDRP_CMD_DESTROY_TX_CTX 0x0000000a |
| 819 | #define NX_CDRP_CMD_SETUP_STATISTICS 0x0000000e |
| 820 | #define NX_CDRP_CMD_GET_STATISTICS 0x0000000f |
| 821 | #define NX_CDRP_CMD_DELETE_STATISTICS 0x00000010 |
| 822 | #define NX_CDRP_CMD_SET_MTU 0x00000012 |
| 823 | #define NX_CDRP_CMD_MAX 0x00000013 |
| 824 | |
| 825 | #define NX_RCODE_SUCCESS 0 |
| 826 | #define NX_RCODE_NO_HOST_MEM 1 |
| 827 | #define NX_RCODE_NO_HOST_RESOURCE 2 |
| 828 | #define NX_RCODE_NO_CARD_CRB 3 |
| 829 | #define NX_RCODE_NO_CARD_MEM 4 |
| 830 | #define NX_RCODE_NO_CARD_RESOURCE 5 |
| 831 | #define NX_RCODE_INVALID_ARGS 6 |
| 832 | #define NX_RCODE_INVALID_ACTION 7 |
| 833 | #define NX_RCODE_INVALID_STATE 8 |
| 834 | #define NX_RCODE_NOT_SUPPORTED 9 |
| 835 | #define NX_RCODE_NOT_PERMITTED 10 |
| 836 | #define NX_RCODE_NOT_READY 11 |
| 837 | #define NX_RCODE_DOES_NOT_EXIST 12 |
| 838 | #define NX_RCODE_ALREADY_EXISTS 13 |
| 839 | #define NX_RCODE_BAD_SIGNATURE 14 |
| 840 | #define NX_RCODE_CMD_NOT_IMPL 15 |
| 841 | #define NX_RCODE_CMD_INVALID 16 |
| 842 | #define NX_RCODE_TIMEOUT 17 |
| 843 | #define NX_RCODE_CMD_FAILED 18 |
| 844 | #define NX_RCODE_MAX_EXCEEDED 19 |
| 845 | #define NX_RCODE_MAX 20 |
| 846 | |
| 847 | #define NX_DESTROY_CTX_RESET 0 |
| 848 | #define NX_DESTROY_CTX_D3_RESET 1 |
| 849 | #define NX_DESTROY_CTX_MAX 2 |
| 850 | |
| 851 | /* |
| 852 | * Capabilities |
| 853 | */ |
| 854 | #define NX_CAP_BIT(class, bit) (1 << bit) |
| 855 | #define NX_CAP0_LEGACY_CONTEXT NX_CAP_BIT(0, 0) |
| 856 | #define NX_CAP0_MULTI_CONTEXT NX_CAP_BIT(0, 1) |
| 857 | #define NX_CAP0_LEGACY_MN NX_CAP_BIT(0, 2) |
| 858 | #define NX_CAP0_LEGACY_MS NX_CAP_BIT(0, 3) |
| 859 | #define NX_CAP0_CUT_THROUGH NX_CAP_BIT(0, 4) |
| 860 | #define NX_CAP0_LRO NX_CAP_BIT(0, 5) |
| 861 | #define NX_CAP0_LSO NX_CAP_BIT(0, 6) |
| 862 | #define NX_CAP0_JUMBO_CONTIGUOUS NX_CAP_BIT(0, 7) |
| 863 | #define NX_CAP0_LRO_CONTIGUOUS NX_CAP_BIT(0, 8) |
| 864 | |
| 865 | /* |
| 866 | * Context state |
| 867 | */ |
| 868 | #define NX_HOST_CTX_STATE_FREED 0 |
| 869 | #define NX_HOST_CTX_STATE_ALLOCATED 1 |
| 870 | #define NX_HOST_CTX_STATE_ACTIVE 2 |
| 871 | #define NX_HOST_CTX_STATE_DISABLED 3 |
| 872 | #define NX_HOST_CTX_STATE_QUIESCED 4 |
| 873 | #define NX_HOST_CTX_STATE_MAX 5 |
| 874 | |
| 875 | /* |
| 876 | * Rx context |
| 877 | */ |
| 878 | |
| 879 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 880 | __le64 host_phys_addr; /* Ring base addr */ |
| 881 | __le32 ring_size; /* Ring entries */ |
| 882 | __le16 msi_index; |
| 883 | __le16 rsvd; /* Padding */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 884 | } nx_hostrq_sds_ring_t; |
| 885 | |
| 886 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 887 | __le64 host_phys_addr; /* Ring base addr */ |
| 888 | __le64 buff_size; /* Packet buffer size */ |
| 889 | __le32 ring_size; /* Ring entries */ |
| 890 | __le32 ring_kind; /* Class of ring */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 891 | } nx_hostrq_rds_ring_t; |
| 892 | |
| 893 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 894 | __le64 host_rsp_dma_addr; /* Response dma'd here */ |
| 895 | __le32 capabilities[4]; /* Flag bit vector */ |
| 896 | __le32 host_int_crb_mode; /* Interrupt crb usage */ |
| 897 | __le32 host_rds_crb_mode; /* RDS crb usage */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 898 | /* These ring offsets are relative to data[0] below */ |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 899 | __le32 rds_ring_offset; /* Offset to RDS config */ |
| 900 | __le32 sds_ring_offset; /* Offset to SDS config */ |
| 901 | __le16 num_rds_rings; /* Count of RDS rings */ |
| 902 | __le16 num_sds_rings; /* Count of SDS rings */ |
| 903 | __le16 rsvd1; /* Padding */ |
| 904 | __le16 rsvd2; /* Padding */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 905 | u8 reserved[128]; /* reserve space for future expansion*/ |
| 906 | /* MUST BE 64-bit aligned. |
| 907 | The following is packed: |
| 908 | - N hostrq_rds_rings |
| 909 | - N hostrq_sds_rings */ |
| 910 | char data[0]; |
| 911 | } nx_hostrq_rx_ctx_t; |
| 912 | |
| 913 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 914 | __le32 host_producer_crb; /* Crb to use */ |
| 915 | __le32 rsvd1; /* Padding */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 916 | } nx_cardrsp_rds_ring_t; |
| 917 | |
| 918 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 919 | __le32 host_consumer_crb; /* Crb to use */ |
| 920 | __le32 interrupt_crb; /* Crb to use */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 921 | } nx_cardrsp_sds_ring_t; |
| 922 | |
| 923 | typedef struct { |
| 924 | /* These ring offsets are relative to data[0] below */ |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 925 | __le32 rds_ring_offset; /* Offset to RDS config */ |
| 926 | __le32 sds_ring_offset; /* Offset to SDS config */ |
| 927 | __le32 host_ctx_state; /* Starting State */ |
| 928 | __le32 num_fn_per_port; /* How many PCI fn share the port */ |
| 929 | __le16 num_rds_rings; /* Count of RDS rings */ |
| 930 | __le16 num_sds_rings; /* Count of SDS rings */ |
| 931 | __le16 context_id; /* Handle for context */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 932 | u8 phys_port; /* Physical id of port */ |
| 933 | u8 virt_port; /* Virtual/Logical id of port */ |
| 934 | u8 reserved[128]; /* save space for future expansion */ |
| 935 | /* MUST BE 64-bit aligned. |
| 936 | The following is packed: |
| 937 | - N cardrsp_rds_rings |
| 938 | - N cardrs_sds_rings */ |
| 939 | char data[0]; |
| 940 | } nx_cardrsp_rx_ctx_t; |
| 941 | |
| 942 | #define SIZEOF_HOSTRQ_RX(HOSTRQ_RX, rds_rings, sds_rings) \ |
| 943 | (sizeof(HOSTRQ_RX) + \ |
| 944 | (rds_rings)*(sizeof(nx_hostrq_rds_ring_t)) + \ |
| 945 | (sds_rings)*(sizeof(nx_hostrq_sds_ring_t))) |
| 946 | |
| 947 | #define SIZEOF_CARDRSP_RX(CARDRSP_RX, rds_rings, sds_rings) \ |
| 948 | (sizeof(CARDRSP_RX) + \ |
| 949 | (rds_rings)*(sizeof(nx_cardrsp_rds_ring_t)) + \ |
| 950 | (sds_rings)*(sizeof(nx_cardrsp_sds_ring_t))) |
| 951 | |
| 952 | /* |
| 953 | * Tx context |
| 954 | */ |
| 955 | |
| 956 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 957 | __le64 host_phys_addr; /* Ring base addr */ |
| 958 | __le32 ring_size; /* Ring entries */ |
| 959 | __le32 rsvd; /* Padding */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 960 | } nx_hostrq_cds_ring_t; |
| 961 | |
| 962 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 963 | __le64 host_rsp_dma_addr; /* Response dma'd here */ |
| 964 | __le64 cmd_cons_dma_addr; /* */ |
| 965 | __le64 dummy_dma_addr; /* */ |
| 966 | __le32 capabilities[4]; /* Flag bit vector */ |
| 967 | __le32 host_int_crb_mode; /* Interrupt crb usage */ |
| 968 | __le32 rsvd1; /* Padding */ |
| 969 | __le16 rsvd2; /* Padding */ |
| 970 | __le16 interrupt_ctl; |
| 971 | __le16 msi_index; |
| 972 | __le16 rsvd3; /* Padding */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 973 | nx_hostrq_cds_ring_t cds_ring; /* Desc of cds ring */ |
| 974 | u8 reserved[128]; /* future expansion */ |
| 975 | } nx_hostrq_tx_ctx_t; |
| 976 | |
| 977 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 978 | __le32 host_producer_crb; /* Crb to use */ |
| 979 | __le32 interrupt_crb; /* Crb to use */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 980 | } nx_cardrsp_cds_ring_t; |
| 981 | |
| 982 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 983 | __le32 host_ctx_state; /* Starting state */ |
| 984 | __le16 context_id; /* Handle for context */ |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 985 | u8 phys_port; /* Physical id of port */ |
| 986 | u8 virt_port; /* Virtual/Logical id of port */ |
| 987 | nx_cardrsp_cds_ring_t cds_ring; /* Card cds settings */ |
| 988 | u8 reserved[128]; /* future expansion */ |
| 989 | } nx_cardrsp_tx_ctx_t; |
| 990 | |
| 991 | #define SIZEOF_HOSTRQ_TX(HOSTRQ_TX) (sizeof(HOSTRQ_TX)) |
| 992 | #define SIZEOF_CARDRSP_TX(CARDRSP_TX) (sizeof(CARDRSP_TX)) |
| 993 | |
| 994 | /* CRB */ |
| 995 | |
| 996 | #define NX_HOST_RDS_CRB_MODE_UNIQUE 0 |
| 997 | #define NX_HOST_RDS_CRB_MODE_SHARED 1 |
| 998 | #define NX_HOST_RDS_CRB_MODE_CUSTOM 2 |
| 999 | #define NX_HOST_RDS_CRB_MODE_MAX 3 |
| 1000 | |
| 1001 | #define NX_HOST_INT_CRB_MODE_UNIQUE 0 |
| 1002 | #define NX_HOST_INT_CRB_MODE_SHARED 1 |
| 1003 | #define NX_HOST_INT_CRB_MODE_NORX 2 |
| 1004 | #define NX_HOST_INT_CRB_MODE_NOTX 3 |
| 1005 | #define NX_HOST_INT_CRB_MODE_NORXTX 4 |
| 1006 | |
| 1007 | |
| 1008 | /* MAC */ |
| 1009 | |
| 1010 | #define MC_COUNT_P2 16 |
| 1011 | #define MC_COUNT_P3 38 |
| 1012 | |
| 1013 | #define NETXEN_MAC_NOOP 0 |
| 1014 | #define NETXEN_MAC_ADD 1 |
| 1015 | #define NETXEN_MAC_DEL 2 |
| 1016 | |
| 1017 | typedef struct nx_mac_list_s { |
| 1018 | struct nx_mac_list_s *next; |
| 1019 | uint8_t mac_addr[MAX_ADDR_LEN]; |
| 1020 | } nx_mac_list_t; |
| 1021 | |
Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 1022 | /* |
| 1023 | * Interrupt coalescing defaults. The defaults are for 1500 MTU. It is |
| 1024 | * adjusted based on configured MTU. |
| 1025 | */ |
| 1026 | #define NETXEN_DEFAULT_INTR_COALESCE_RX_TIME_US 3 |
| 1027 | #define NETXEN_DEFAULT_INTR_COALESCE_RX_PACKETS 256 |
| 1028 | #define NETXEN_DEFAULT_INTR_COALESCE_TX_PACKETS 64 |
| 1029 | #define NETXEN_DEFAULT_INTR_COALESCE_TX_TIME_US 4 |
| 1030 | |
| 1031 | #define NETXEN_NIC_INTR_DEFAULT 0x04 |
| 1032 | |
| 1033 | typedef union { |
| 1034 | struct { |
| 1035 | uint16_t rx_packets; |
| 1036 | uint16_t rx_time_us; |
| 1037 | uint16_t tx_packets; |
| 1038 | uint16_t tx_time_us; |
| 1039 | } data; |
| 1040 | uint64_t word; |
| 1041 | } nx_nic_intr_coalesce_data_t; |
| 1042 | |
| 1043 | typedef struct { |
| 1044 | uint16_t stats_time_us; |
| 1045 | uint16_t rate_sample_time; |
| 1046 | uint16_t flags; |
| 1047 | uint16_t rsvd_1; |
| 1048 | uint32_t low_threshold; |
| 1049 | uint32_t high_threshold; |
| 1050 | nx_nic_intr_coalesce_data_t normal; |
| 1051 | nx_nic_intr_coalesce_data_t low; |
| 1052 | nx_nic_intr_coalesce_data_t high; |
| 1053 | nx_nic_intr_coalesce_data_t irq; |
| 1054 | } nx_nic_intr_coalesce_t; |
| 1055 | |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1056 | #define NX_HOST_REQUEST 0x13 |
| 1057 | #define NX_NIC_REQUEST 0x14 |
| 1058 | |
| 1059 | #define NX_MAC_EVENT 0x1 |
| 1060 | |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 1061 | /* |
| 1062 | * Driver --> Firmware |
| 1063 | */ |
| 1064 | #define NX_NIC_H2C_OPCODE_START 0 |
| 1065 | #define NX_NIC_H2C_OPCODE_CONFIG_RSS 1 |
| 1066 | #define NX_NIC_H2C_OPCODE_CONFIG_RSS_TBL 2 |
| 1067 | #define NX_NIC_H2C_OPCODE_CONFIG_INTR_COALESCE 3 |
| 1068 | #define NX_NIC_H2C_OPCODE_CONFIG_LED 4 |
| 1069 | #define NX_NIC_H2C_OPCODE_CONFIG_PROMISCUOUS 5 |
| 1070 | #define NX_NIC_H2C_OPCODE_CONFIG_L2_MAC 6 |
| 1071 | #define NX_NIC_H2C_OPCODE_LRO_REQUEST 7 |
| 1072 | #define NX_NIC_H2C_OPCODE_GET_SNMP_STATS 8 |
| 1073 | #define NX_NIC_H2C_OPCODE_PROXY_START_REQUEST 9 |
| 1074 | #define NX_NIC_H2C_OPCODE_PROXY_STOP_REQUEST 10 |
| 1075 | #define NX_NIC_H2C_OPCODE_PROXY_SET_MTU 11 |
| 1076 | #define NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE 12 |
| 1077 | #define NX_NIC_H2C_OPCODE_GET_FINGER_PRINT_REQUEST 13 |
| 1078 | #define NX_NIC_H2C_OPCODE_INSTALL_LICENSE_REQUEST 14 |
| 1079 | #define NX_NIC_H2C_OPCODE_GET_LICENSE_CAPABILITY_REQUEST 15 |
| 1080 | #define NX_NIC_H2C_OPCODE_GET_NET_STATS 16 |
| 1081 | #define NX_NIC_H2C_OPCODE_PROXY_UPDATE_P2V 17 |
| 1082 | #define NX_NIC_H2C_OPCODE_CONFIG_IPADDR 18 |
| 1083 | #define NX_NIC_H2C_OPCODE_CONFIG_LOOPBACK 19 |
| 1084 | #define NX_NIC_H2C_OPCODE_PROXY_STOP_DONE 20 |
| 1085 | #define NX_NIC_H2C_OPCODE_GET_LINKEVENT 21 |
| 1086 | #define NX_NIC_C2C_OPCODE 22 |
| 1087 | #define NX_NIC_H2C_OPCODE_LAST 23 |
| 1088 | |
| 1089 | /* |
| 1090 | * Firmware --> Driver |
| 1091 | */ |
| 1092 | |
| 1093 | #define NX_NIC_C2H_OPCODE_START 128 |
| 1094 | #define NX_NIC_C2H_OPCODE_CONFIG_RSS_RESPONSE 129 |
| 1095 | #define NX_NIC_C2H_OPCODE_CONFIG_RSS_TBL_RESPONSE 130 |
| 1096 | #define NX_NIC_C2H_OPCODE_CONFIG_MAC_RESPONSE 131 |
| 1097 | #define NX_NIC_C2H_OPCODE_CONFIG_PROMISCUOUS_RESPONSE 132 |
| 1098 | #define NX_NIC_C2H_OPCODE_CONFIG_L2_MAC_RESPONSE 133 |
| 1099 | #define NX_NIC_C2H_OPCODE_LRO_DELETE_RESPONSE 134 |
| 1100 | #define NX_NIC_C2H_OPCODE_LRO_ADD_FAILURE_RESPONSE 135 |
| 1101 | #define NX_NIC_C2H_OPCODE_GET_SNMP_STATS 136 |
| 1102 | #define NX_NIC_C2H_OPCODE_GET_FINGER_PRINT_REPLY 137 |
| 1103 | #define NX_NIC_C2H_OPCODE_INSTALL_LICENSE_REPLY 138 |
| 1104 | #define NX_NIC_C2H_OPCODE_GET_LICENSE_CAPABILITIES_REPLY 139 |
| 1105 | #define NX_NIC_C2H_OPCODE_GET_NET_STATS_RESPONSE 140 |
| 1106 | #define NX_NIC_C2H_OPCODE_GET_LINKEVENT_RESPONSE 141 |
| 1107 | #define NX_NIC_C2H_OPCODE_LAST 142 |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1108 | |
| 1109 | #define VPORT_MISS_MODE_DROP 0 /* drop all unmatched */ |
| 1110 | #define VPORT_MISS_MODE_ACCEPT_ALL 1 /* accept all packets */ |
| 1111 | #define VPORT_MISS_MODE_ACCEPT_MULTI 2 /* accept unmatched multicast */ |
| 1112 | |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1113 | #define NX_FW_CAPABILITY_LINK_NOTIFICATION (1 << 5) |
| 1114 | #define NX_FW_CAPABILITY_SWITCHING (1 << 6) |
| 1115 | |
| 1116 | /* module types */ |
| 1117 | #define LINKEVENT_MODULE_NOT_PRESENT 1 |
| 1118 | #define LINKEVENT_MODULE_OPTICAL_UNKNOWN 2 |
| 1119 | #define LINKEVENT_MODULE_OPTICAL_SRLR 3 |
| 1120 | #define LINKEVENT_MODULE_OPTICAL_LRM 4 |
| 1121 | #define LINKEVENT_MODULE_OPTICAL_SFP_1G 5 |
| 1122 | #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLE 6 |
| 1123 | #define LINKEVENT_MODULE_TWINAX_UNSUPPORTED_CABLELEN 7 |
| 1124 | #define LINKEVENT_MODULE_TWINAX 8 |
| 1125 | |
| 1126 | #define LINKSPEED_10GBPS 10000 |
| 1127 | #define LINKSPEED_1GBPS 1000 |
| 1128 | #define LINKSPEED_100MBPS 100 |
| 1129 | #define LINKSPEED_10MBPS 10 |
| 1130 | |
| 1131 | #define LINKSPEED_ENCODED_10MBPS 0 |
| 1132 | #define LINKSPEED_ENCODED_100MBPS 1 |
| 1133 | #define LINKSPEED_ENCODED_1GBPS 2 |
| 1134 | |
| 1135 | #define LINKEVENT_AUTONEG_DISABLED 0 |
| 1136 | #define LINKEVENT_AUTONEG_ENABLED 1 |
| 1137 | |
| 1138 | #define LINKEVENT_HALF_DUPLEX 0 |
| 1139 | #define LINKEVENT_FULL_DUPLEX 1 |
| 1140 | |
| 1141 | #define LINKEVENT_LINKSPEED_MBPS 0 |
| 1142 | #define LINKEVENT_LINKSPEED_ENCODED 1 |
| 1143 | |
| 1144 | /* firmware response header: |
| 1145 | * 63:58 - message type |
| 1146 | * 57:56 - owner |
| 1147 | * 55:53 - desc count |
| 1148 | * 52:48 - reserved |
| 1149 | * 47:40 - completion id |
| 1150 | * 39:32 - opcode |
| 1151 | * 31:16 - error code |
| 1152 | * 15:00 - reserved |
| 1153 | */ |
| 1154 | #define netxen_get_nic_msgtype(msg_hdr) \ |
| 1155 | ((msg_hdr >> 58) & 0x3F) |
| 1156 | #define netxen_get_nic_msg_compid(msg_hdr) \ |
| 1157 | ((msg_hdr >> 40) & 0xFF) |
| 1158 | #define netxen_get_nic_msg_opcode(msg_hdr) \ |
| 1159 | ((msg_hdr >> 32) & 0xFF) |
| 1160 | #define netxen_get_nic_msg_errcode(msg_hdr) \ |
| 1161 | ((msg_hdr >> 16) & 0xFFFF) |
| 1162 | |
| 1163 | typedef struct { |
| 1164 | union { |
| 1165 | struct { |
| 1166 | u64 hdr; |
| 1167 | u64 body[7]; |
| 1168 | }; |
| 1169 | u64 words[8]; |
| 1170 | }; |
| 1171 | } nx_fw_msg_t; |
| 1172 | |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1173 | typedef struct { |
Dhananjay Phadke | 2edbb45 | 2009-01-14 20:47:30 -0800 | [diff] [blame] | 1174 | __le64 qhdr; |
| 1175 | __le64 req_hdr; |
| 1176 | __le64 words[6]; |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1177 | } nx_nic_req_t; |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1178 | |
| 1179 | typedef struct { |
| 1180 | u8 op; |
| 1181 | u8 tag; |
| 1182 | u8 mac_addr[6]; |
| 1183 | } nx_mac_req_t; |
| 1184 | |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1185 | #define MAX_PENDING_DESC_BLOCK_SIZE 64 |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1186 | |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1187 | #define NETXEN_NIC_MSI_ENABLED 0x02 |
| 1188 | #define NETXEN_NIC_MSIX_ENABLED 0x04 |
| 1189 | #define NETXEN_IS_MSI_FAMILY(adapter) \ |
| 1190 | ((adapter)->flags & (NETXEN_NIC_MSI_ENABLED | NETXEN_NIC_MSIX_ENABLED)) |
| 1191 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1192 | #define MSIX_ENTRIES_PER_ADAPTER NUM_STS_DESC_RINGS |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1193 | #define NETXEN_MSIX_TBL_SPACE 8192 |
| 1194 | #define NETXEN_PCI_REG_MSIX_TBL 0x44 |
| 1195 | |
| 1196 | #define NETXEN_DB_MAPSIZE_BYTES 0x1000 |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1197 | |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1198 | #define NETXEN_NETDEV_WEIGHT 128 |
Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 1199 | #define NETXEN_ADAPTER_UP_MAGIC 777 |
| 1200 | #define NETXEN_NIC_PEG_TUNE 0 |
| 1201 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1202 | struct netxen_dummy_dma { |
| 1203 | void *addr; |
| 1204 | dma_addr_t phys_addr; |
| 1205 | }; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1206 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1207 | struct netxen_adapter { |
| 1208 | struct netxen_hardware_context ahw; |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1209 | |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1210 | struct net_device *netdev; |
| 1211 | struct pci_dev *pdev; |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1212 | nx_mac_list_t *mac_list; |
Dhananjay Phadke | 623621b | 2008-07-21 19:44:01 -0700 | [diff] [blame] | 1213 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1214 | u32 curr_window; |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1215 | u32 crb_win; |
| 1216 | rwlock_t adapter_lock; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1217 | |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1218 | spinlock_t tx_clean_lock; |
Dhananjay Phadke | ba53e6b | 2008-03-17 19:59:50 -0700 | [diff] [blame] | 1219 | |
Dhananjay Phadke | 71dcddb | 2009-04-07 22:50:43 +0000 | [diff] [blame] | 1220 | u16 num_txd; |
| 1221 | u16 num_rxd; |
| 1222 | u16 num_jumbo_rxd; |
| 1223 | u16 num_lro_rxd; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1224 | |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1225 | u8 max_rds_rings; |
| 1226 | u8 max_sds_rings; |
| 1227 | u8 driver_mismatch; |
| 1228 | u8 msix_supported; |
| 1229 | u8 rx_csum; |
| 1230 | u8 pci_using_dac; |
| 1231 | u8 portnum; |
| 1232 | u8 physical_port; |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1233 | |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1234 | u8 mc_enabled; |
| 1235 | u8 max_mc_count; |
Dhananjay Phadke | f6d21f4 | 2009-04-07 22:50:46 +0000 | [diff] [blame^] | 1236 | u8 rss_supported; |
| 1237 | u8 resv2; |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1238 | u32 resv3; |
| 1239 | |
| 1240 | u8 has_link_events; |
| 1241 | u8 resv1; |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1242 | u16 tx_context_id; |
| 1243 | u16 mtu; |
| 1244 | u16 is_up; |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1245 | |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1246 | u16 link_speed; |
| 1247 | u16 link_duplex; |
| 1248 | u16 link_autoneg; |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1249 | u16 module_type; |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1250 | |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1251 | u32 capabilities; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1252 | u32 flags; |
| 1253 | u32 irq; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1254 | u32 temp; |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1255 | u32 fw_major; |
Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 1256 | u32 fw_version; |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1257 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1258 | struct netxen_adapter_stats stats; |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1259 | |
Dhananjay Phadke | becf46a | 2009-03-09 08:50:55 +0000 | [diff] [blame] | 1260 | struct netxen_recv_context recv_ctx; |
Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 1261 | struct nx_host_tx_ring tx_ring; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1262 | |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1263 | /* Context interface shared between card and host */ |
| 1264 | struct netxen_ring_ctx *ctx_desc; |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1265 | dma_addr_t ctx_desc_phys_addr; |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1266 | int (*enable_phy_interrupts) (struct netxen_adapter *); |
| 1267 | int (*disable_phy_interrupts) (struct netxen_adapter *); |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1268 | int (*macaddr_set) (struct netxen_adapter *, netxen_ethernet_macaddr_t); |
| 1269 | int (*set_mtu) (struct netxen_adapter *, int); |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1270 | int (*set_promisc) (struct netxen_adapter *, u32); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1271 | int (*phy_read) (struct netxen_adapter *, long reg, u32 *); |
| 1272 | int (*phy_write) (struct netxen_adapter *, long reg, u32 val); |
Amit S. Kale | 80922fb | 2006-12-04 09:18:00 -0800 | [diff] [blame] | 1273 | int (*init_port) (struct netxen_adapter *, int); |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1274 | int (*stop_port) (struct netxen_adapter *); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1275 | |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1276 | u32 (*hw_read_wx)(struct netxen_adapter *, ulong); |
| 1277 | int (*hw_write_wx)(struct netxen_adapter *, ulong, u32); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1278 | int (*pci_mem_read)(struct netxen_adapter *, u64, void *, int); |
| 1279 | int (*pci_mem_write)(struct netxen_adapter *, u64, void *, int); |
| 1280 | int (*pci_write_immediate)(struct netxen_adapter *, u64, u32); |
| 1281 | u32 (*pci_read_immediate)(struct netxen_adapter *, u64); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1282 | unsigned long (*pci_set_window)(struct netxen_adapter *, |
| 1283 | unsigned long long); |
Dhananjay Phadke | 1b1f789 | 2009-04-07 22:50:39 +0000 | [diff] [blame] | 1284 | |
| 1285 | struct netxen_legacy_intr_set legacy_intr; |
| 1286 | |
| 1287 | struct msix_entry msix_entries[MSIX_ENTRIES_PER_ADAPTER]; |
| 1288 | |
| 1289 | struct netxen_dummy_dma dummy_dma; |
| 1290 | |
| 1291 | struct work_struct watchdog_task; |
| 1292 | struct timer_list watchdog_timer; |
| 1293 | struct work_struct tx_timeout_task; |
| 1294 | |
| 1295 | struct net_device_stats net_stats; |
| 1296 | |
| 1297 | nx_nic_intr_coalesce_t coal; |
| 1298 | }; |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1299 | |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1300 | /* |
| 1301 | * NetXen dma watchdog control structure |
| 1302 | * |
| 1303 | * Bit 0 : enabled => R/O: 1 watchdog active, 0 inactive |
| 1304 | * Bit 1 : disable_request => 1 req disable dma watchdog |
| 1305 | * Bit 2 : enable_request => 1 req enable dma watchdog |
| 1306 | * Bit 3-31 : unused |
| 1307 | */ |
| 1308 | |
| 1309 | #define netxen_set_dma_watchdog_disable_req(config_word) \ |
| 1310 | _netxen_set_bits(config_word, 1, 1, 1) |
| 1311 | #define netxen_set_dma_watchdog_enable_req(config_word) \ |
| 1312 | _netxen_set_bits(config_word, 2, 1, 1) |
| 1313 | #define netxen_get_dma_watchdog_enabled(config_word) \ |
| 1314 | ((config_word) & 0x1) |
| 1315 | #define netxen_get_dma_watchdog_disabled(config_word) \ |
| 1316 | (((config_word) >> 1) & 0x1) |
| 1317 | |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1318 | int netxen_niu_xgbe_enable_phy_interrupts(struct netxen_adapter *adapter); |
| 1319 | int netxen_niu_gbe_enable_phy_interrupts(struct netxen_adapter *adapter); |
| 1320 | int netxen_niu_xgbe_disable_phy_interrupts(struct netxen_adapter *adapter); |
| 1321 | int netxen_niu_gbe_disable_phy_interrupts(struct netxen_adapter *adapter); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1322 | int netxen_niu_gbe_phy_read(struct netxen_adapter *adapter, long reg, |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 1323 | __u32 * readval); |
Mithlesh Thukral | 13ba9c7 | 2007-04-20 07:53:05 -0700 | [diff] [blame] | 1324 | int netxen_niu_gbe_phy_write(struct netxen_adapter *adapter, |
Al Viro | a608ab9 | 2007-01-02 10:39:10 +0000 | [diff] [blame] | 1325 | long reg, __u32 val); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1326 | |
| 1327 | /* Functions available from netxen_nic_hw.c */ |
Mithlesh Thukral | 3176ff3 | 2007-04-20 07:52:37 -0700 | [diff] [blame] | 1328 | int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu); |
| 1329 | int netxen_nic_set_mtu_gb(struct netxen_adapter *adapter, int new_mtu); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 1330 | |
| 1331 | #define NXRD32(adapter, off) \ |
| 1332 | (adapter->hw_read_wx(adapter, off)) |
| 1333 | #define NXWR32(adapter, off, val) \ |
| 1334 | (adapter->hw_write_wx(adapter, off, val)) |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1335 | |
| 1336 | int netxen_nic_get_board_info(struct netxen_adapter *adapter); |
Dhananjay Phadke | 1e2d005 | 2009-03-09 08:50:56 +0000 | [diff] [blame] | 1337 | void netxen_nic_get_firmware_info(struct netxen_adapter *adapter); |
Dhananjay Phadke | 0b72e65 | 2009-03-13 14:52:02 +0000 | [diff] [blame] | 1338 | int netxen_nic_wol_supported(struct netxen_adapter *adapter); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1339 | |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1340 | u32 netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1341 | int netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1342 | ulong off, u32 data); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1343 | int netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter, |
| 1344 | u64 off, void *data, int size); |
| 1345 | int netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter, |
| 1346 | u64 off, void *data, int size); |
| 1347 | int netxen_nic_pci_write_immediate_128M(struct netxen_adapter *adapter, |
| 1348 | u64 off, u32 data); |
| 1349 | u32 netxen_nic_pci_read_immediate_128M(struct netxen_adapter *adapter, u64 off); |
| 1350 | void netxen_nic_pci_write_normalize_128M(struct netxen_adapter *adapter, |
| 1351 | u64 off, u32 data); |
| 1352 | u32 netxen_nic_pci_read_normalize_128M(struct netxen_adapter *adapter, u64 off); |
| 1353 | unsigned long netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter, |
| 1354 | unsigned long long addr); |
| 1355 | void netxen_nic_pci_change_crbwindow_128M(struct netxen_adapter *adapter, |
| 1356 | u32 wndw); |
| 1357 | |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1358 | u32 netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1359 | int netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1360 | ulong off, u32 data); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1361 | int netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter, |
| 1362 | u64 off, void *data, int size); |
| 1363 | int netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter, |
| 1364 | u64 off, void *data, int size); |
Dhananjay Phadke | 3ce06a3 | 2008-07-21 19:44:03 -0700 | [diff] [blame] | 1365 | int netxen_nic_pci_write_immediate_2M(struct netxen_adapter *adapter, |
| 1366 | u64 off, u32 data); |
| 1367 | u32 netxen_nic_pci_read_immediate_2M(struct netxen_adapter *adapter, u64 off); |
| 1368 | void netxen_nic_pci_write_normalize_2M(struct netxen_adapter *adapter, |
| 1369 | u64 off, u32 data); |
| 1370 | u32 netxen_nic_pci_read_normalize_2M(struct netxen_adapter *adapter, u64 off); |
| 1371 | unsigned long netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter, |
| 1372 | unsigned long long addr); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1373 | |
| 1374 | /* Functions from netxen_nic_init.c */ |
Amit S. Kale | ed25ffa | 2006-12-04 09:23:25 -0800 | [diff] [blame] | 1375 | void netxen_free_adapter_offload(struct netxen_adapter *adapter); |
| 1376 | int netxen_initialize_adapter_offload(struct netxen_adapter *adapter); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1377 | int netxen_phantom_init(struct netxen_adapter *adapter, int pegtune_val); |
| 1378 | int netxen_load_firmware(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1379 | int netxen_pinit_from_rom(struct netxen_adapter *adapter, int verbose); |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1380 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1381 | int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, int *valp); |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1382 | int netxen_rom_fast_read_words(struct netxen_adapter *adapter, int addr, |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1383 | u8 *bytes, size_t size); |
Jeff Garzik | 4790654 | 2007-11-23 21:23:36 -0500 | [diff] [blame] | 1384 | int netxen_rom_fast_write_words(struct netxen_adapter *adapter, int addr, |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1385 | u8 *bytes, size_t size); |
| 1386 | int netxen_flash_unlock(struct netxen_adapter *adapter); |
| 1387 | int netxen_backup_crbinit(struct netxen_adapter *adapter); |
| 1388 | int netxen_flash_erase_secondary(struct netxen_adapter *adapter); |
| 1389 | int netxen_flash_erase_primary(struct netxen_adapter *adapter); |
Amit S. Kale | e45d9ab | 2007-02-09 05:49:08 -0800 | [diff] [blame] | 1390 | void netxen_halt_pegs(struct netxen_adapter *adapter); |
Amit S. Kale | 27d2ab5 | 2007-02-05 07:40:49 -0800 | [diff] [blame] | 1391 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1392 | int netxen_rom_se(struct netxen_adapter *adapter, int addr); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1393 | |
Dhananjay Phadke | 2956640 | 2008-07-21 19:44:04 -0700 | [diff] [blame] | 1394 | int netxen_alloc_sw_resources(struct netxen_adapter *adapter); |
| 1395 | void netxen_free_sw_resources(struct netxen_adapter *adapter); |
| 1396 | |
| 1397 | int netxen_alloc_hw_resources(struct netxen_adapter *adapter); |
| 1398 | void netxen_free_hw_resources(struct netxen_adapter *adapter); |
| 1399 | |
| 1400 | void netxen_release_rx_buffers(struct netxen_adapter *adapter); |
| 1401 | void netxen_release_tx_buffers(struct netxen_adapter *adapter); |
| 1402 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1403 | void netxen_initialize_adapter_ops(struct netxen_adapter *adapter); |
| 1404 | int netxen_init_firmware(struct netxen_adapter *adapter); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1405 | void netxen_nic_clear_stats(struct netxen_adapter *adapter); |
David Howells | 6d5aefb | 2006-12-05 19:36:26 +0000 | [diff] [blame] | 1406 | void netxen_watchdog_task(struct work_struct *work); |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1407 | void netxen_post_rx_buffers(struct netxen_adapter *adapter, u32 ringid, |
| 1408 | struct nx_host_rds_ring *rds_ring); |
Dhananjay Phadke | 05aaa02 | 2008-03-17 19:59:49 -0700 | [diff] [blame] | 1409 | int netxen_process_cmd_ring(struct netxen_adapter *adapter); |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1410 | int netxen_process_rcv_ring(struct nx_host_sds_ring *sds_ring, int max); |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1411 | void netxen_p2_nic_set_multi(struct net_device *netdev); |
| 1412 | void netxen_p3_nic_set_multi(struct net_device *netdev); |
Dhananjay Phadke | 06e9d9f | 2009-01-14 20:49:22 -0800 | [diff] [blame] | 1413 | void netxen_p3_free_mac_list(struct netxen_adapter *adapter); |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1414 | int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32); |
Dhananjay Phadke | cd1f816 | 2008-07-21 19:44:09 -0700 | [diff] [blame] | 1415 | int netxen_config_intr_coalesce(struct netxen_adapter *adapter); |
Dhananjay Phadke | d8b100c | 2009-03-13 14:52:05 +0000 | [diff] [blame] | 1416 | int netxen_config_rss(struct netxen_adapter *adapter, int enable); |
Dhananjay Phadke | 3bf26ce | 2009-04-07 22:50:42 +0000 | [diff] [blame] | 1417 | int netxen_linkevent_request(struct netxen_adapter *adapter, int enable); |
| 1418 | void netxen_advert_link_change(struct netxen_adapter *adapter, int linkup); |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1419 | |
Dhananjay Phadke | 9ad2764 | 2008-08-01 03:14:59 -0700 | [diff] [blame] | 1420 | int nx_fw_cmd_set_mtu(struct netxen_adapter *adapter, int mtu); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1421 | int netxen_nic_change_mtu(struct net_device *netdev, int new_mtu); |
Dhananjay Phadke | 48bfd1e | 2008-07-21 19:44:06 -0700 | [diff] [blame] | 1422 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1423 | int netxen_nic_set_mac(struct net_device *netdev, void *p); |
| 1424 | struct net_device_stats *netxen_nic_get_stats(struct net_device *netdev); |
| 1425 | |
Dhananjay Phadke | c9fc891 | 2008-07-21 19:44:07 -0700 | [diff] [blame] | 1426 | void netxen_nic_update_cmd_producer(struct netxen_adapter *adapter, |
Dhananjay Phadke | d877f1e | 2009-04-07 22:50:40 +0000 | [diff] [blame] | 1427 | struct nx_host_tx_ring *tx_ring, uint32_t crb_producer); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1428 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1429 | /* |
| 1430 | * NetXen Board information |
| 1431 | */ |
| 1432 | |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1433 | #define NETXEN_MAX_SHORT_NAME 32 |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1434 | struct netxen_brdinfo { |
Dhananjay Phadke | e98e335 | 2009-04-07 22:50:38 +0000 | [diff] [blame] | 1435 | int brdtype; /* type of board */ |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1436 | long ports; /* max no of physical ports */ |
| 1437 | char short_name[NETXEN_MAX_SHORT_NAME]; |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1438 | }; |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1439 | |
Amit S. Kale | 71bd787 | 2006-12-01 05:36:22 -0800 | [diff] [blame] | 1440 | static const struct netxen_brdinfo netxen_boards[] = { |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1441 | {NETXEN_BRDTYPE_P2_SB31_10G_CX4, 1, "XGb CX4"}, |
| 1442 | {NETXEN_BRDTYPE_P2_SB31_10G_HMEZ, 1, "XGb HMEZ"}, |
| 1443 | {NETXEN_BRDTYPE_P2_SB31_10G_IMEZ, 2, "XGb IMEZ"}, |
| 1444 | {NETXEN_BRDTYPE_P2_SB31_10G, 1, "XGb XFP"}, |
| 1445 | {NETXEN_BRDTYPE_P2_SB35_4G, 4, "Quad Gb"}, |
| 1446 | {NETXEN_BRDTYPE_P2_SB31_2G, 2, "Dual Gb"}, |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1447 | {NETXEN_BRDTYPE_P3_REF_QG, 4, "Reference Quad Gig "}, |
| 1448 | {NETXEN_BRDTYPE_P3_HMEZ, 2, "Dual XGb HMEZ"}, |
| 1449 | {NETXEN_BRDTYPE_P3_10G_CX4_LP, 2, "Dual XGb CX4 LP"}, |
| 1450 | {NETXEN_BRDTYPE_P3_4_GB, 4, "Quad Gig LP"}, |
| 1451 | {NETXEN_BRDTYPE_P3_IMEZ, 2, "Dual XGb IMEZ"}, |
| 1452 | {NETXEN_BRDTYPE_P3_10G_SFP_PLUS, 2, "Dual XGb SFP+ LP"}, |
| 1453 | {NETXEN_BRDTYPE_P3_10000_BASE_T, 1, "XGB 10G BaseT LP"}, |
| 1454 | {NETXEN_BRDTYPE_P3_XG_LOM, 2, "Dual XGb LOM"}, |
Dhananjay Phadke | a70f939 | 2008-08-01 03:14:56 -0700 | [diff] [blame] | 1455 | {NETXEN_BRDTYPE_P3_4_GB_MM, 4, "NX3031 Gigabit Ethernet"}, |
| 1456 | {NETXEN_BRDTYPE_P3_10G_SFP_CT, 2, "NX3031 10 Gigabit Ethernet"}, |
| 1457 | {NETXEN_BRDTYPE_P3_10G_SFP_QT, 2, "Quanta Dual XGb SFP+"}, |
Dhananjay Phadke | e4c93c8 | 2008-07-21 19:44:02 -0700 | [diff] [blame] | 1458 | {NETXEN_BRDTYPE_P3_10G_CX4, 2, "Reference Dual CX4 Option"}, |
| 1459 | {NETXEN_BRDTYPE_P3_10G_XFP, 1, "Reference Single XFP Option"} |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1460 | }; |
| 1461 | |
Denis Cheng | ff8ac60 | 2007-09-02 18:30:18 +0800 | [diff] [blame] | 1462 | #define NUM_SUPPORTED_BOARDS ARRAY_SIZE(netxen_boards) |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1463 | |
Amit S. Kale | cb8011a | 2006-11-29 09:00:10 -0800 | [diff] [blame] | 1464 | static inline void get_brd_name_by_type(u32 type, char *name) |
| 1465 | { |
| 1466 | int i, found = 0; |
| 1467 | for (i = 0; i < NUM_SUPPORTED_BOARDS; ++i) { |
| 1468 | if (netxen_boards[i].brdtype == type) { |
| 1469 | strcpy(name, netxen_boards[i].short_name); |
| 1470 | found = 1; |
| 1471 | break; |
| 1472 | } |
| 1473 | |
| 1474 | } |
| 1475 | if (!found) |
| 1476 | name = "Unknown"; |
| 1477 | } |
| 1478 | |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1479 | static inline int |
| 1480 | dma_watchdog_shutdown_request(struct netxen_adapter *adapter) |
| 1481 | { |
| 1482 | u32 ctrl; |
| 1483 | |
| 1484 | /* check if already inactive */ |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1485 | ctrl = adapter->hw_read_wx(adapter, |
| 1486 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL)); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1487 | |
| 1488 | if (netxen_get_dma_watchdog_enabled(ctrl) == 0) |
| 1489 | return 1; |
| 1490 | |
| 1491 | /* Send the disable request */ |
| 1492 | netxen_set_dma_watchdog_disable_req(ctrl); |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 1493 | NXWR32(adapter, NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1494 | |
| 1495 | return 0; |
| 1496 | } |
| 1497 | |
| 1498 | static inline int |
| 1499 | dma_watchdog_shutdown_poll_result(struct netxen_adapter *adapter) |
| 1500 | { |
| 1501 | u32 ctrl; |
| 1502 | |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1503 | ctrl = adapter->hw_read_wx(adapter, |
| 1504 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL)); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1505 | |
dhananjay@netxen.com | ceded32 | 2007-07-19 14:41:09 +0530 | [diff] [blame] | 1506 | return (netxen_get_dma_watchdog_enabled(ctrl) == 0); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1507 | } |
| 1508 | |
| 1509 | static inline int |
| 1510 | dma_watchdog_wakeup(struct netxen_adapter *adapter) |
| 1511 | { |
| 1512 | u32 ctrl; |
| 1513 | |
Dhananjay Phadke | 1fbe632 | 2009-04-07 22:50:44 +0000 | [diff] [blame] | 1514 | ctrl = adapter->hw_read_wx(adapter, |
| 1515 | NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL)); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1516 | |
| 1517 | if (netxen_get_dma_watchdog_enabled(ctrl)) |
| 1518 | return 1; |
| 1519 | |
| 1520 | /* send the wakeup request */ |
| 1521 | netxen_set_dma_watchdog_enable_req(ctrl); |
| 1522 | |
Dhananjay Phadke | f98a9f6 | 2009-04-07 22:50:45 +0000 | [diff] [blame] | 1523 | NXWR32(adapter, NETXEN_CAM_RAM(NETXEN_CAM_RAM_DMA_WATCHDOG_CTRL), ctrl); |
Dhananjay Phadke | 96acb6e | 2007-07-02 09:37:57 +0530 | [diff] [blame] | 1524 | |
| 1525 | return 0; |
| 1526 | } |
| 1527 | |
| 1528 | |
Dhananjay Phadke | 9dc28ef | 2008-08-08 00:08:39 -0700 | [diff] [blame] | 1529 | int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, __le64 *mac); |
| 1530 | int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, __le64 *mac); |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1531 | extern void netxen_change_ringparam(struct netxen_adapter *adapter); |
| 1532 | extern int netxen_rom_fast_read(struct netxen_adapter *adapter, int addr, |
| 1533 | int *valp); |
| 1534 | |
| 1535 | extern struct ethtool_ops netxen_nic_ethtool_ops; |
| 1536 | |
Amit S. Kale | 3d396eb | 2006-10-21 15:33:03 -0400 | [diff] [blame] | 1537 | #endif /* __NETXEN_NIC_H_ */ |