blob: 361d89a81175b9dbc7830c3be2a9d6b38cdfebe6 [file] [log] [blame]
Ralf Baechle23fbee92005-07-25 22:45:45 +00001/*
2 * linux/arch/mips/tx4938/toshiba_rbtx4938/setup.c
3 *
4 * Setup pointers to hardware-dependent routines.
5 * Copyright (C) 2000-2001 Toshiba Corporation
6 *
7 * 2003-2005 (c) MontaVista Software, Inc. This file is licensed under the
8 * terms of the GNU General Public License version 2. This program is
9 * licensed "as is" without any warranty of any kind, whether express
10 * or implied.
11 *
12 * Support for TX4938 in 2.6 - Manish Lachwani (mlachwani@mvista.com)
13 */
Ralf Baechle23fbee92005-07-25 22:45:45 +000014#include <linux/init.h>
15#include <linux/types.h>
16#include <linux/ioport.h>
Ralf Baechle23fbee92005-07-25 22:45:45 +000017#include <linux/delay.h>
18#include <linux/interrupt.h>
19#include <linux/console.h>
20#include <linux/pci.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000021#include <linux/pm.h>
Atsushi Nemoto57e386c2007-05-01 00:27:58 +090022#include <linux/platform_device.h>
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +090023#include <linux/clk.h>
Ralf Baechlefcdb27a2006-01-18 17:37:07 +000024
Ralf Baechle23fbee92005-07-25 22:45:45 +000025#include <asm/wbflush.h>
26#include <asm/reboot.h>
27#include <asm/irq.h>
28#include <asm/time.h>
29#include <asm/uaccess.h>
30#include <asm/io.h>
31#include <asm/bootinfo.h>
32#include <asm/tx4938/rbtx4938.h>
33#ifdef CONFIG_SERIAL_TXX9
34#include <linux/tty.h>
35#include <linux/serial.h>
36#include <linux/serial_core.h>
37#endif
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +090038#include <linux/spi/spi.h>
39#include <asm/tx4938/spi.h>
40#include <asm/gpio.h>
Ralf Baechle23fbee92005-07-25 22:45:45 +000041
42extern void rbtx4938_time_init(void) __init;
43extern char * __init prom_getcmdline(void);
44static inline void tx4938_report_pcic_status1(struct tx4938_pcic_reg *pcicptr);
45
46/* These functions are used for rebooting or halting the machine*/
47extern void rbtx4938_machine_restart(char *command);
48extern void rbtx4938_machine_halt(void);
49extern void rbtx4938_machine_power_off(void);
50
51/* clocks */
52unsigned int txx9_master_clock;
53unsigned int txx9_cpu_clock;
54unsigned int txx9_gbus_clock;
55
56unsigned long rbtx4938_ce_base[8];
57unsigned long rbtx4938_ce_size[8];
58int txboard_pci66_mode;
59static int tx4938_pcic_trdyto; /* default: disabled */
60static int tx4938_pcic_retryto; /* default: disabled */
61static int tx4938_ccfg_toeon = 1;
62
63struct tx4938_pcic_reg *pcicptrs[4] = {
64 tx4938_pcicptr /* default setting for TX4938 */
65};
66
67static struct {
68 unsigned long base;
69 unsigned long size;
70} phys_regions[16] __initdata;
71static int num_phys_regions __initdata;
72
73#define PHYS_REGION_MINSIZE 0x10000
74
75void rbtx4938_machine_halt(void)
76{
77 printk(KERN_NOTICE "System Halted\n");
78 local_irq_disable();
79
80 while (1)
81 __asm__(".set\tmips3\n\t"
82 "wait\n\t"
83 ".set\tmips0");
84}
85
86void rbtx4938_machine_power_off(void)
87{
88 rbtx4938_machine_halt();
89 /* no return */
90}
91
92void rbtx4938_machine_restart(char *command)
93{
94 local_irq_disable();
95
96 printk("Rebooting...");
97 *rbtx4938_softresetlock_ptr = 1;
98 *rbtx4938_sfvol_ptr = 1;
99 *rbtx4938_softreset_ptr = 1;
100 wbflush();
101
102 while(1);
103}
104
105void __init
106txboard_add_phys_region(unsigned long base, unsigned long size)
107{
108 if (num_phys_regions >= ARRAY_SIZE(phys_regions)) {
109 printk("phys_region overflow\n");
110 return;
111 }
112 phys_regions[num_phys_regions].base = base;
113 phys_regions[num_phys_regions].size = size;
114 num_phys_regions++;
115}
116unsigned long __init
117txboard_find_free_phys_region(unsigned long begin, unsigned long end,
118 unsigned long size)
119{
120 unsigned long base;
121 int i;
122
123 for (base = begin / size * size; base < end; base += size) {
124 for (i = 0; i < num_phys_regions; i++) {
125 if (phys_regions[i].size &&
126 base <= phys_regions[i].base + (phys_regions[i].size - 1) &&
127 base + (size - 1) >= phys_regions[i].base)
128 break;
129 }
130 if (i == num_phys_regions)
131 return base;
132 }
133 return 0;
134}
135unsigned long __init
136txboard_find_free_phys_region_shrink(unsigned long begin, unsigned long end,
137 unsigned long *size)
138{
139 unsigned long sz, base;
140 for (sz = *size; sz >= PHYS_REGION_MINSIZE; sz /= 2) {
141 base = txboard_find_free_phys_region(begin, end, sz);
142 if (base) {
143 *size = sz;
144 return base;
145 }
146 }
147 return 0;
148}
149unsigned long __init
150txboard_request_phys_region_range(unsigned long begin, unsigned long end,
151 unsigned long size)
152{
153 unsigned long base;
154 base = txboard_find_free_phys_region(begin, end, size);
155 if (base)
156 txboard_add_phys_region(base, size);
157 return base;
158}
159unsigned long __init
160txboard_request_phys_region(unsigned long size)
161{
162 unsigned long base;
163 unsigned long begin = 0, end = 0x20000000; /* search low 512MB */
164 base = txboard_find_free_phys_region(begin, end, size);
165 if (base)
166 txboard_add_phys_region(base, size);
167 return base;
168}
169unsigned long __init
170txboard_request_phys_region_shrink(unsigned long *size)
171{
172 unsigned long base;
173 unsigned long begin = 0, end = 0x20000000; /* search low 512MB */
174 base = txboard_find_free_phys_region_shrink(begin, end, size);
175 if (base)
176 txboard_add_phys_region(base, *size);
177 return base;
178}
179
180#ifdef CONFIG_PCI
181void __init
182tx4938_pcic_setup(struct tx4938_pcic_reg *pcicptr,
183 struct pci_controller *channel,
184 unsigned long pci_io_base,
185 int extarb)
186{
187 int i;
188
189 /* Disable All Initiator Space */
190 pcicptr->pciccfg &= ~(TX4938_PCIC_PCICCFG_G2PMEN(0)|
191 TX4938_PCIC_PCICCFG_G2PMEN(1)|
192 TX4938_PCIC_PCICCFG_G2PMEN(2)|
193 TX4938_PCIC_PCICCFG_G2PIOEN);
194
195 /* GB->PCI mappings */
196 pcicptr->g2piomask = (channel->io_resource->end - channel->io_resource->start) >> 4;
197 pcicptr->g2piogbase = pci_io_base |
198#ifdef __BIG_ENDIAN
199 TX4938_PCIC_G2PIOGBASE_ECHG
200#else
201 TX4938_PCIC_G2PIOGBASE_BSDIS
202#endif
203 ;
204 pcicptr->g2piopbase = 0;
205 for (i = 0; i < 3; i++) {
206 pcicptr->g2pmmask[i] = 0;
207 pcicptr->g2pmgbase[i] = 0;
208 pcicptr->g2pmpbase[i] = 0;
209 }
210 if (channel->mem_resource->end) {
211 pcicptr->g2pmmask[0] = (channel->mem_resource->end - channel->mem_resource->start) >> 4;
212 pcicptr->g2pmgbase[0] = channel->mem_resource->start |
213#ifdef __BIG_ENDIAN
214 TX4938_PCIC_G2PMnGBASE_ECHG
215#else
216 TX4938_PCIC_G2PMnGBASE_BSDIS
217#endif
218 ;
219 pcicptr->g2pmpbase[0] = channel->mem_resource->start;
220 }
221 /* PCI->GB mappings (I/O 256B) */
222 pcicptr->p2giopbase = 0; /* 256B */
223 pcicptr->p2giogbase = 0;
224 /* PCI->GB mappings (MEM 512MB (64MB on R1.x)) */
225 pcicptr->p2gm0plbase = 0;
226 pcicptr->p2gm0pubase = 0;
227 pcicptr->p2gmgbase[0] = 0 |
228 TX4938_PCIC_P2GMnGBASE_TMEMEN |
229#ifdef __BIG_ENDIAN
230 TX4938_PCIC_P2GMnGBASE_TECHG
231#else
232 TX4938_PCIC_P2GMnGBASE_TBSDIS
233#endif
234 ;
235 /* PCI->GB mappings (MEM 16MB) */
236 pcicptr->p2gm1plbase = 0xffffffff;
237 pcicptr->p2gm1pubase = 0xffffffff;
238 pcicptr->p2gmgbase[1] = 0;
239 /* PCI->GB mappings (MEM 1MB) */
240 pcicptr->p2gm2pbase = 0xffffffff; /* 1MB */
241 pcicptr->p2gmgbase[2] = 0;
242
243 pcicptr->pciccfg &= TX4938_PCIC_PCICCFG_GBWC_MASK;
244 /* Enable Initiator Memory Space */
245 if (channel->mem_resource->end)
246 pcicptr->pciccfg |= TX4938_PCIC_PCICCFG_G2PMEN(0);
247 /* Enable Initiator I/O Space */
248 if (channel->io_resource->end)
249 pcicptr->pciccfg |= TX4938_PCIC_PCICCFG_G2PIOEN;
250 /* Enable Initiator Config */
251 pcicptr->pciccfg |=
252 TX4938_PCIC_PCICCFG_ICAEN |
253 TX4938_PCIC_PCICCFG_TCAR;
254
255 /* Do not use MEMMUL, MEMINF: YMFPCI card causes M_ABORT. */
256 pcicptr->pcicfg1 = 0;
257
258 pcicptr->g2ptocnt &= ~0xffff;
259
260 if (tx4938_pcic_trdyto >= 0) {
261 pcicptr->g2ptocnt &= ~0xff;
262 pcicptr->g2ptocnt |= (tx4938_pcic_trdyto & 0xff);
263 }
264
265 if (tx4938_pcic_retryto >= 0) {
266 pcicptr->g2ptocnt &= ~0xff00;
267 pcicptr->g2ptocnt |= ((tx4938_pcic_retryto<<8) & 0xff00);
268 }
269
270 /* Clear All Local Bus Status */
271 pcicptr->pcicstatus = TX4938_PCIC_PCICSTATUS_ALL;
272 /* Enable All Local Bus Interrupts */
273 pcicptr->pcicmask = TX4938_PCIC_PCICSTATUS_ALL;
274 /* Clear All Initiator Status */
275 pcicptr->g2pstatus = TX4938_PCIC_G2PSTATUS_ALL;
276 /* Enable All Initiator Interrupts */
277 pcicptr->g2pmask = TX4938_PCIC_G2PSTATUS_ALL;
278 /* Clear All PCI Status Error */
279 pcicptr->pcistatus =
280 (pcicptr->pcistatus & 0x0000ffff) |
281 (TX4938_PCIC_PCISTATUS_ALL << 16);
282 /* Enable All PCI Status Error Interrupts */
283 pcicptr->pcimask = TX4938_PCIC_PCISTATUS_ALL;
284
285 if (!extarb) {
286 /* Reset Bus Arbiter */
287 pcicptr->pbacfg = TX4938_PCIC_PBACFG_RPBA;
288 pcicptr->pbabm = 0;
289 /* Enable Bus Arbiter */
290 pcicptr->pbacfg = TX4938_PCIC_PBACFG_PBAEN;
291 }
292
293 /* PCIC Int => IRC IRQ16 */
294 pcicptr->pcicfg2 =
295 (pcicptr->pcicfg2 & 0xffffff00) | TX4938_IR_PCIC;
296
297 pcicptr->pcistatus = PCI_COMMAND_MASTER |
298 PCI_COMMAND_MEMORY |
299 PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
300}
301
302int __init
303tx4938_report_pciclk(void)
304{
305 unsigned long pcode = TX4938_REV_PCODE();
306 int pciclk = 0;
307 printk("TX%lx PCIC --%s PCICLK:",
308 pcode,
309 (tx4938_ccfgptr->ccfg & TX4938_CCFG_PCI66) ? " PCI66" : "");
310 if (tx4938_ccfgptr->pcfg & TX4938_PCFG_PCICLKEN_ALL) {
311
312 switch ((unsigned long)tx4938_ccfgptr->ccfg & TX4938_CCFG_PCIDIVMODE_MASK) {
313 case TX4938_CCFG_PCIDIVMODE_4:
314 pciclk = txx9_cpu_clock / 4; break;
315 case TX4938_CCFG_PCIDIVMODE_4_5:
316 pciclk = txx9_cpu_clock * 2 / 9; break;
317 case TX4938_CCFG_PCIDIVMODE_5:
318 pciclk = txx9_cpu_clock / 5; break;
319 case TX4938_CCFG_PCIDIVMODE_5_5:
320 pciclk = txx9_cpu_clock * 2 / 11; break;
321 case TX4938_CCFG_PCIDIVMODE_8:
322 pciclk = txx9_cpu_clock / 8; break;
323 case TX4938_CCFG_PCIDIVMODE_9:
324 pciclk = txx9_cpu_clock / 9; break;
325 case TX4938_CCFG_PCIDIVMODE_10:
326 pciclk = txx9_cpu_clock / 10; break;
327 case TX4938_CCFG_PCIDIVMODE_11:
328 pciclk = txx9_cpu_clock / 11; break;
329 }
330 printk("Internal(%dMHz)", pciclk / 1000000);
331 } else {
332 printk("External");
333 pciclk = -1;
334 }
335 printk("\n");
336 return pciclk;
337}
338
339void __init set_tx4938_pcicptr(int ch, struct tx4938_pcic_reg *pcicptr)
340{
341 pcicptrs[ch] = pcicptr;
342}
343
344struct tx4938_pcic_reg *get_tx4938_pcicptr(int ch)
345{
346 return pcicptrs[ch];
347}
348
349static struct pci_dev *fake_pci_dev(struct pci_controller *hose,
350 int top_bus, int busnr, int devfn)
351{
352 static struct pci_dev dev;
353 static struct pci_bus bus;
354
355 dev.sysdata = (void *)hose;
356 dev.devfn = devfn;
357 bus.number = busnr;
358 bus.ops = hose->pci_ops;
359 bus.parent = NULL;
360 dev.bus = &bus;
361
362 return &dev;
363}
364
365#define EARLY_PCI_OP(rw, size, type) \
366static int early_##rw##_config_##size(struct pci_controller *hose, \
367 int top_bus, int bus, int devfn, int offset, type value) \
368{ \
369 return pci_##rw##_config_##size( \
370 fake_pci_dev(hose, top_bus, bus, devfn), \
371 offset, value); \
372}
373
374EARLY_PCI_OP(read, word, u16 *)
375
376int txboard_pci66_check(struct pci_controller *hose, int top_bus, int current_bus)
377{
378 u32 pci_devfn;
379 unsigned short vid;
380 int devfn_start = 0;
381 int devfn_stop = 0xff;
382 int cap66 = -1;
383 u16 stat;
384
385 printk("PCI: Checking 66MHz capabilities...\n");
386
387 for (pci_devfn=devfn_start; pci_devfn<devfn_stop; pci_devfn++) {
388 early_read_config_word(hose, top_bus, current_bus, pci_devfn,
389 PCI_VENDOR_ID, &vid);
390
391 if (vid == 0xffff) continue;
392
393 /* check 66MHz capability */
394 if (cap66 < 0)
395 cap66 = 1;
396 if (cap66) {
397 early_read_config_word(hose, top_bus, current_bus, pci_devfn,
398 PCI_STATUS, &stat);
399 if (!(stat & PCI_STATUS_66MHZ)) {
400 printk(KERN_DEBUG "PCI: %02x:%02x not 66MHz capable.\n",
401 current_bus, pci_devfn);
402 cap66 = 0;
403 break;
404 }
405 }
406 }
407 return cap66 > 0;
408}
409
410int __init
411tx4938_pciclk66_setup(void)
412{
413 int pciclk;
414
415 /* Assert M66EN */
416 tx4938_ccfgptr->ccfg |= TX4938_CCFG_PCI66;
417 /* Double PCICLK (if possible) */
418 if (tx4938_ccfgptr->pcfg & TX4938_PCFG_PCICLKEN_ALL) {
419 unsigned int pcidivmode =
420 tx4938_ccfgptr->ccfg & TX4938_CCFG_PCIDIVMODE_MASK;
421 switch (pcidivmode) {
422 case TX4938_CCFG_PCIDIVMODE_8:
423 case TX4938_CCFG_PCIDIVMODE_4:
424 pcidivmode = TX4938_CCFG_PCIDIVMODE_4;
425 pciclk = txx9_cpu_clock / 4;
426 break;
427 case TX4938_CCFG_PCIDIVMODE_9:
428 case TX4938_CCFG_PCIDIVMODE_4_5:
429 pcidivmode = TX4938_CCFG_PCIDIVMODE_4_5;
430 pciclk = txx9_cpu_clock * 2 / 9;
431 break;
432 case TX4938_CCFG_PCIDIVMODE_10:
433 case TX4938_CCFG_PCIDIVMODE_5:
434 pcidivmode = TX4938_CCFG_PCIDIVMODE_5;
435 pciclk = txx9_cpu_clock / 5;
436 break;
437 case TX4938_CCFG_PCIDIVMODE_11:
438 case TX4938_CCFG_PCIDIVMODE_5_5:
439 default:
440 pcidivmode = TX4938_CCFG_PCIDIVMODE_5_5;
441 pciclk = txx9_cpu_clock * 2 / 11;
442 break;
443 }
444 tx4938_ccfgptr->ccfg =
445 (tx4938_ccfgptr->ccfg & ~TX4938_CCFG_PCIDIVMODE_MASK)
446 | pcidivmode;
447 printk(KERN_DEBUG "PCICLK: ccfg:%08lx\n",
448 (unsigned long)tx4938_ccfgptr->ccfg);
449 } else {
450 pciclk = -1;
451 }
452 return pciclk;
453}
454
455extern struct pci_controller tx4938_pci_controller[];
456static int __init tx4938_pcibios_init(void)
457{
458 unsigned long mem_base[2];
459 unsigned long mem_size[2] = {TX4938_PCIMEM_SIZE_0,TX4938_PCIMEM_SIZE_1}; /* MAX 128M,64K */
460 unsigned long io_base[2];
461 unsigned long io_size[2] = {TX4938_PCIIO_SIZE_0,TX4938_PCIIO_SIZE_1}; /* MAX 16M,64K */
462 /* TX4938 PCIC1: 64K MEM/IO is enough for ETH0,ETH1 */
463 int extarb = !(tx4938_ccfgptr->ccfg & TX4938_CCFG_PCIXARB);
464
465 PCIBIOS_MIN_IO = 0x00001000UL;
466 PCIBIOS_MIN_MEM = 0x01000000UL;
467
468 mem_base[0] = txboard_request_phys_region_shrink(&mem_size[0]);
469 io_base[0] = txboard_request_phys_region_shrink(&io_size[0]);
470
471 printk("TX4938 PCIC -- DID:%04x VID:%04x RID:%02x Arbiter:%s\n",
472 (unsigned short)(tx4938_pcicptr->pciid >> 16),
473 (unsigned short)(tx4938_pcicptr->pciid & 0xffff),
474 (unsigned short)(tx4938_pcicptr->pciccrev & 0xff),
475 extarb ? "External" : "Internal");
476
477 /* setup PCI area */
478 tx4938_pci_controller[0].io_resource->start = io_base[0];
479 tx4938_pci_controller[0].io_resource->end = (io_base[0] + io_size[0]) - 1;
480 tx4938_pci_controller[0].mem_resource->start = mem_base[0];
481 tx4938_pci_controller[0].mem_resource->end = mem_base[0] + mem_size[0] - 1;
482
483 set_tx4938_pcicptr(0, tx4938_pcicptr);
484
485 register_pci_controller(&tx4938_pci_controller[0]);
486
487 if (tx4938_ccfgptr->ccfg & TX4938_CCFG_PCI66) {
488 printk("TX4938_CCFG_PCI66 already configured\n");
489 txboard_pci66_mode = -1; /* already configured */
490 }
491
492 /* Reset PCI Bus */
493 *rbtx4938_pcireset_ptr = 0;
494 /* Reset PCIC */
495 tx4938_ccfgptr->clkctr |= TX4938_CLKCTR_PCIRST;
496 if (txboard_pci66_mode > 0)
497 tx4938_pciclk66_setup();
498 mdelay(10);
499 /* clear PCIC reset */
500 tx4938_ccfgptr->clkctr &= ~TX4938_CLKCTR_PCIRST;
501 *rbtx4938_pcireset_ptr = 1;
502 wbflush();
503 tx4938_report_pcic_status1(tx4938_pcicptr);
504
505 tx4938_report_pciclk();
506 tx4938_pcic_setup(tx4938_pcicptr, &tx4938_pci_controller[0], io_base[0], extarb);
507 if (txboard_pci66_mode == 0 &&
508 txboard_pci66_check(&tx4938_pci_controller[0], 0, 0)) {
509 /* Reset PCI Bus */
510 *rbtx4938_pcireset_ptr = 0;
511 /* Reset PCIC */
512 tx4938_ccfgptr->clkctr |= TX4938_CLKCTR_PCIRST;
513 tx4938_pciclk66_setup();
514 mdelay(10);
515 /* clear PCIC reset */
516 tx4938_ccfgptr->clkctr &= ~TX4938_CLKCTR_PCIRST;
517 *rbtx4938_pcireset_ptr = 1;
518 wbflush();
519 /* Reinitialize PCIC */
520 tx4938_report_pciclk();
521 tx4938_pcic_setup(tx4938_pcicptr, &tx4938_pci_controller[0], io_base[0], extarb);
522 }
523
524 mem_base[1] = txboard_request_phys_region_shrink(&mem_size[1]);
525 io_base[1] = txboard_request_phys_region_shrink(&io_size[1]);
526 /* Reset PCIC1 */
527 tx4938_ccfgptr->clkctr |= TX4938_CLKCTR_PCIC1RST;
528 /* PCI1DMD==0 => PCI1CLK==GBUSCLK/2 => PCI66 */
529 if (!(tx4938_ccfgptr->ccfg & TX4938_CCFG_PCI1DMD))
530 tx4938_ccfgptr->ccfg |= TX4938_CCFG_PCI1_66;
531 else
532 tx4938_ccfgptr->ccfg &= ~TX4938_CCFG_PCI1_66;
533 mdelay(10);
534 /* clear PCIC1 reset */
535 tx4938_ccfgptr->clkctr &= ~TX4938_CLKCTR_PCIC1RST;
536 tx4938_report_pcic_status1(tx4938_pcic1ptr);
537
538 printk("TX4938 PCIC1 -- DID:%04x VID:%04x RID:%02x",
539 (unsigned short)(tx4938_pcic1ptr->pciid >> 16),
540 (unsigned short)(tx4938_pcic1ptr->pciid & 0xffff),
541 (unsigned short)(tx4938_pcic1ptr->pciccrev & 0xff));
542 printk("%s PCICLK:%dMHz\n",
543 (tx4938_ccfgptr->ccfg & TX4938_CCFG_PCI1_66) ? " PCI66" : "",
544 txx9_gbus_clock /
545 ((tx4938_ccfgptr->ccfg & TX4938_CCFG_PCI1DMD) ? 4 : 2) /
546 1000000);
547
548 /* assumption: CPHYSADDR(mips_io_port_base) == io_base[0] */
549 tx4938_pci_controller[1].io_resource->start =
550 io_base[1] - io_base[0];
551 tx4938_pci_controller[1].io_resource->end =
552 io_base[1] - io_base[0] + io_size[1] - 1;
553 tx4938_pci_controller[1].mem_resource->start = mem_base[1];
554 tx4938_pci_controller[1].mem_resource->end =
555 mem_base[1] + mem_size[1] - 1;
556 set_tx4938_pcicptr(1, tx4938_pcic1ptr);
557
558 register_pci_controller(&tx4938_pci_controller[1]);
559
560 tx4938_pcic_setup(tx4938_pcic1ptr, &tx4938_pci_controller[1], io_base[1], extarb);
561
562 /* map ioport 0 to PCI I/O space address 0 */
563 set_io_port_base(KSEG1 + io_base[0]);
564
565 return 0;
566}
567
568arch_initcall(tx4938_pcibios_init);
569
570#endif /* CONFIG_PCI */
571
572/* SPI support */
573
574/* chip select for SPI devices */
575#define SEEPROM1_CS 7 /* PIO7 */
576#define SEEPROM2_CS 0 /* IOC */
577#define SEEPROM3_CS 1 /* IOC */
578#define SRTC_CS 2 /* IOC */
579
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +0900580#ifdef CONFIG_PCI
581static unsigned char rbtx4938_ethaddr[17];
582static int __init rbtx4938_ethaddr_init(void)
Ralf Baechle23fbee92005-07-25 22:45:45 +0000583{
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +0900584 unsigned char sum;
585 int i;
586
587 /* 0-3: "MAC\0", 4-9:eth0, 10-15:eth1, 16:sum */
588 if (spi_eeprom_read(SEEPROM1_CS, 0,
589 rbtx4938_ethaddr, sizeof(rbtx4938_ethaddr)))
590 printk(KERN_ERR "seeprom: read error.\n");
591 else {
592 unsigned char *dat = rbtx4938_ethaddr;
593 if (strcmp(dat, "MAC") != 0)
594 printk(KERN_WARNING "seeprom: bad signature.\n");
595 for (i = 0, sum = 0; i < sizeof(dat); i++)
596 sum += dat[i];
597 if (sum)
598 printk(KERN_WARNING "seeprom: bad checksum.\n");
Ralf Baechle23fbee92005-07-25 22:45:45 +0000599 }
Ralf Baechle23fbee92005-07-25 22:45:45 +0000600 return 0;
601}
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +0900602device_initcall(rbtx4938_ethaddr_init);
Ralf Baechle23fbee92005-07-25 22:45:45 +0000603
604int rbtx4938_get_tx4938_ethaddr(struct pci_dev *dev, unsigned char *addr)
605{
606 struct pci_controller *channel = (struct pci_controller *)dev->bus->sysdata;
Ralf Baechle23fbee92005-07-25 22:45:45 +0000607 int ch = 0;
608
609 if (channel != &tx4938_pci_controller[1])
610 return -ENODEV;
611 /* TX4938 PCIC1 */
612 switch (PCI_SLOT(dev->devfn)) {
613 case TX4938_PCIC_IDSEL_AD_TO_SLOT(31):
614 ch = 0;
615 break;
616 case TX4938_PCIC_IDSEL_AD_TO_SLOT(30):
617 ch = 1;
618 break;
619 default:
620 return -ENODEV;
621 }
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +0900622 memcpy(addr, &rbtx4938_ethaddr[4 + 6 * ch], 6);
Ralf Baechle23fbee92005-07-25 22:45:45 +0000623 return 0;
624}
625#endif /* CONFIG_PCI */
626
Ralf Baechle23fbee92005-07-25 22:45:45 +0000627static void __init rbtx4938_spi_setup(void)
628{
629 /* set SPI_SEL */
630 tx4938_ccfgptr->pcfg |= TX4938_PCFG_SPI_SEL;
631 /* chip selects for SPI devices */
632 tx4938_pioptr->dout |= (1 << SEEPROM1_CS);
633 tx4938_pioptr->dir |= (1 << SEEPROM1_CS);
Ralf Baechle23fbee92005-07-25 22:45:45 +0000634}
635
636static struct resource rbtx4938_fpga_resource;
637
638static char pcode_str[8];
639static struct resource tx4938_reg_resource = {
Ralf Baechle5e46c3a2006-06-04 15:14:05 -0700640 .start = TX4938_REG_BASE,
641 .end = TX4938_REG_BASE + TX4938_REG_SIZE,
642 .name = pcode_str,
643 .flags = IORESOURCE_MEM
Ralf Baechle23fbee92005-07-25 22:45:45 +0000644};
645
646void __init tx4938_board_setup(void)
647{
648 int i;
649 unsigned long divmode;
650 int cpuclk = 0;
651 unsigned long pcode = TX4938_REV_PCODE();
652
653 ioport_resource.start = 0x1000;
654 ioport_resource.end = 0xffffffff;
655 iomem_resource.start = 0x1000;
656 iomem_resource.end = 0xffffffff; /* expand to 4GB */
657
658 sprintf(pcode_str, "TX%lx", pcode);
659 /* SDRAMC,EBUSC are configured by PROM */
660 for (i = 0; i < 8; i++) {
661 if (!(tx4938_ebuscptr->cr[i] & 0x8))
662 continue; /* disabled */
Ralf Baechlea3dddd52006-03-11 08:18:41 +0000663 rbtx4938_ce_base[i] = (unsigned long)TX4938_EBUSC_BA(i);
Ralf Baechle23fbee92005-07-25 22:45:45 +0000664 txboard_add_phys_region(rbtx4938_ce_base[i], TX4938_EBUSC_SIZE(i));
665 }
666
667 /* clocks */
668 if (txx9_master_clock) {
669 /* calculate gbus_clock and cpu_clock from master_clock */
670 divmode = (unsigned long)tx4938_ccfgptr->ccfg & TX4938_CCFG_DIVMODE_MASK;
671 switch (divmode) {
672 case TX4938_CCFG_DIVMODE_8:
673 case TX4938_CCFG_DIVMODE_10:
674 case TX4938_CCFG_DIVMODE_12:
675 case TX4938_CCFG_DIVMODE_16:
676 case TX4938_CCFG_DIVMODE_18:
677 txx9_gbus_clock = txx9_master_clock * 4; break;
678 default:
679 txx9_gbus_clock = txx9_master_clock;
680 }
681 switch (divmode) {
682 case TX4938_CCFG_DIVMODE_2:
683 case TX4938_CCFG_DIVMODE_8:
684 cpuclk = txx9_gbus_clock * 2; break;
685 case TX4938_CCFG_DIVMODE_2_5:
686 case TX4938_CCFG_DIVMODE_10:
687 cpuclk = txx9_gbus_clock * 5 / 2; break;
688 case TX4938_CCFG_DIVMODE_3:
689 case TX4938_CCFG_DIVMODE_12:
690 cpuclk = txx9_gbus_clock * 3; break;
691 case TX4938_CCFG_DIVMODE_4:
692 case TX4938_CCFG_DIVMODE_16:
693 cpuclk = txx9_gbus_clock * 4; break;
694 case TX4938_CCFG_DIVMODE_4_5:
695 case TX4938_CCFG_DIVMODE_18:
696 cpuclk = txx9_gbus_clock * 9 / 2; break;
697 }
698 txx9_cpu_clock = cpuclk;
699 } else {
700 if (txx9_cpu_clock == 0) {
701 txx9_cpu_clock = 300000000; /* 300MHz */
702 }
703 /* calculate gbus_clock and master_clock from cpu_clock */
704 cpuclk = txx9_cpu_clock;
705 divmode = (unsigned long)tx4938_ccfgptr->ccfg & TX4938_CCFG_DIVMODE_MASK;
706 switch (divmode) {
707 case TX4938_CCFG_DIVMODE_2:
708 case TX4938_CCFG_DIVMODE_8:
709 txx9_gbus_clock = cpuclk / 2; break;
710 case TX4938_CCFG_DIVMODE_2_5:
711 case TX4938_CCFG_DIVMODE_10:
712 txx9_gbus_clock = cpuclk * 2 / 5; break;
713 case TX4938_CCFG_DIVMODE_3:
714 case TX4938_CCFG_DIVMODE_12:
715 txx9_gbus_clock = cpuclk / 3; break;
716 case TX4938_CCFG_DIVMODE_4:
717 case TX4938_CCFG_DIVMODE_16:
718 txx9_gbus_clock = cpuclk / 4; break;
719 case TX4938_CCFG_DIVMODE_4_5:
720 case TX4938_CCFG_DIVMODE_18:
721 txx9_gbus_clock = cpuclk * 2 / 9; break;
722 }
723 switch (divmode) {
724 case TX4938_CCFG_DIVMODE_8:
725 case TX4938_CCFG_DIVMODE_10:
726 case TX4938_CCFG_DIVMODE_12:
727 case TX4938_CCFG_DIVMODE_16:
728 case TX4938_CCFG_DIVMODE_18:
729 txx9_master_clock = txx9_gbus_clock / 4; break;
730 default:
731 txx9_master_clock = txx9_gbus_clock;
732 }
733 }
734 /* change default value to udelay/mdelay take reasonable time */
735 loops_per_jiffy = txx9_cpu_clock / HZ / 2;
736
737 /* CCFG */
738 /* clear WatchDogReset,BusErrorOnWrite flag (W1C) */
739 tx4938_ccfgptr->ccfg |= TX4938_CCFG_WDRST | TX4938_CCFG_BEOW;
740 /* clear PCIC1 reset */
741 if (tx4938_ccfgptr->clkctr & TX4938_CLKCTR_PCIC1RST)
742 tx4938_ccfgptr->clkctr &= ~TX4938_CLKCTR_PCIC1RST;
743
744 /* enable Timeout BusError */
745 if (tx4938_ccfg_toeon)
746 tx4938_ccfgptr->ccfg |= TX4938_CCFG_TOE;
747
748 /* DMA selection */
749 tx4938_ccfgptr->pcfg &= ~TX4938_PCFG_DMASEL_ALL;
750
751 /* Use external clock for external arbiter */
752 if (!(tx4938_ccfgptr->ccfg & TX4938_CCFG_PCIXARB))
753 tx4938_ccfgptr->pcfg &= ~TX4938_PCFG_PCICLKEN_ALL;
754
755 printk("%s -- %dMHz(M%dMHz) CRIR:%08lx CCFG:%Lx PCFG:%Lx\n",
756 pcode_str,
757 cpuclk / 1000000, txx9_master_clock / 1000000,
758 (unsigned long)tx4938_ccfgptr->crir,
759 tx4938_ccfgptr->ccfg,
760 tx4938_ccfgptr->pcfg);
761
762 printk("%s SDRAMC --", pcode_str);
763 for (i = 0; i < 4; i++) {
764 unsigned long long cr = tx4938_sdramcptr->cr[i];
765 unsigned long ram_base, ram_size;
766 if (!((unsigned long)cr & 0x00000400))
767 continue; /* disabled */
768 ram_base = (unsigned long)(cr >> 49) << 21;
769 ram_size = ((unsigned long)(cr >> 33) + 1) << 21;
770 if (ram_base >= 0x20000000)
771 continue; /* high memory (ignore) */
772 printk(" CR%d:%016Lx", i, cr);
773 txboard_add_phys_region(ram_base, ram_size);
774 }
775 printk(" TR:%09Lx\n", tx4938_sdramcptr->tr);
776
777 /* SRAM */
778 if (pcode == 0x4938 && tx4938_sramcptr->cr & 1) {
779 unsigned int size = 0x800;
780 unsigned long base =
781 (tx4938_sramcptr->cr >> (39-11)) & ~(size - 1);
782 txboard_add_phys_region(base, size);
783 }
784
785 /* IRC */
786 /* disable interrupt control */
787 tx4938_ircptr->cer = 0;
788
789 /* TMR */
790 /* disable all timers */
791 for (i = 0; i < TX4938_NR_TMR; i++) {
792 tx4938_tmrptr(i)->tcr = 0x00000020;
793 tx4938_tmrptr(i)->tisr = 0;
794 tx4938_tmrptr(i)->cpra = 0xffffffff;
795 tx4938_tmrptr(i)->itmr = 0;
796 tx4938_tmrptr(i)->ccdr = 0;
797 tx4938_tmrptr(i)->pgmr = 0;
798 }
799
800 /* enable DMA */
801 TX4938_WR64(0xff1fb150, TX4938_DMA_MCR_MSTEN);
802 TX4938_WR64(0xff1fb950, TX4938_DMA_MCR_MSTEN);
803
804 /* PIO */
805 tx4938_pioptr->maskcpu = 0;
806 tx4938_pioptr->maskext = 0;
807
808 /* TX4938 internal registers */
809 if (request_resource(&iomem_resource, &tx4938_reg_resource))
810 printk("request resource for internal registers failed\n");
811}
812
813#ifdef CONFIG_PCI
814static inline void tx4938_report_pcic_status1(struct tx4938_pcic_reg *pcicptr)
815{
816 unsigned short pcistatus = (unsigned short)(pcicptr->pcistatus >> 16);
817 unsigned long g2pstatus = pcicptr->g2pstatus;
818 unsigned long pcicstatus = pcicptr->pcicstatus;
819 static struct {
820 unsigned long flag;
821 const char *str;
822 } pcistat_tbl[] = {
823 { PCI_STATUS_DETECTED_PARITY, "DetectedParityError" },
824 { PCI_STATUS_SIG_SYSTEM_ERROR, "SignaledSystemError" },
825 { PCI_STATUS_REC_MASTER_ABORT, "ReceivedMasterAbort" },
826 { PCI_STATUS_REC_TARGET_ABORT, "ReceivedTargetAbort" },
827 { PCI_STATUS_SIG_TARGET_ABORT, "SignaledTargetAbort" },
828 { PCI_STATUS_PARITY, "MasterParityError" },
829 }, g2pstat_tbl[] = {
830 { TX4938_PCIC_G2PSTATUS_TTOE, "TIOE" },
831 { TX4938_PCIC_G2PSTATUS_RTOE, "RTOE" },
832 }, pcicstat_tbl[] = {
833 { TX4938_PCIC_PCICSTATUS_PME, "PME" },
834 { TX4938_PCIC_PCICSTATUS_TLB, "TLB" },
835 { TX4938_PCIC_PCICSTATUS_NIB, "NIB" },
836 { TX4938_PCIC_PCICSTATUS_ZIB, "ZIB" },
837 { TX4938_PCIC_PCICSTATUS_PERR, "PERR" },
838 { TX4938_PCIC_PCICSTATUS_SERR, "SERR" },
839 { TX4938_PCIC_PCICSTATUS_GBE, "GBE" },
840 { TX4938_PCIC_PCICSTATUS_IWB, "IWB" },
841 };
842 int i;
843
844 printk("pcistat:%04x(", pcistatus);
845 for (i = 0; i < ARRAY_SIZE(pcistat_tbl); i++)
846 if (pcistatus & pcistat_tbl[i].flag)
847 printk("%s ", pcistat_tbl[i].str);
848 printk("), g2pstatus:%08lx(", g2pstatus);
849 for (i = 0; i < ARRAY_SIZE(g2pstat_tbl); i++)
850 if (g2pstatus & g2pstat_tbl[i].flag)
851 printk("%s ", g2pstat_tbl[i].str);
852 printk("), pcicstatus:%08lx(", pcicstatus);
853 for (i = 0; i < ARRAY_SIZE(pcicstat_tbl); i++)
854 if (pcicstatus & pcicstat_tbl[i].flag)
855 printk("%s ", pcicstat_tbl[i].str);
856 printk(")\n");
857}
858
859void tx4938_report_pcic_status(void)
860{
861 int i;
862 struct tx4938_pcic_reg *pcicptr;
863 for (i = 0; (pcicptr = get_tx4938_pcicptr(i)) != NULL; i++)
864 tx4938_report_pcic_status1(pcicptr);
865}
866
867#endif /* CONFIG_PCI */
868
869/* We use onchip r4k counter or TMR timer as our system wide timer
870 * interrupt running at 100HZ. */
871
Ralf Baechle23fbee92005-07-25 22:45:45 +0000872void __init rbtx4938_time_init(void)
873{
Ralf Baechle23fbee92005-07-25 22:45:45 +0000874 mips_hpt_frequency = txx9_cpu_clock / 2;
875}
876
877void __init toshiba_rbtx4938_setup(void)
878{
879 unsigned long long pcfg;
880 char *argptr;
881
882 iomem_resource.end = 0xffffffff; /* 4GB */
883
884 if (txx9_master_clock == 0)
885 txx9_master_clock = 25000000; /* 25MHz */
886 tx4938_board_setup();
887 /* setup irq stuff */
888 TX4938_WR(TX4938_MKA(TX4938_IRC_IRDM0), 0x00000000); /* irq trigger */
889 TX4938_WR(TX4938_MKA(TX4938_IRC_IRDM1), 0x00000000); /* irq trigger */
890 /* setup serial stuff */
891 TX4938_WR(0xff1ff314, 0x00000000); /* h/w flow control off */
892 TX4938_WR(0xff1ff414, 0x00000000); /* h/w flow control off */
893
894#ifndef CONFIG_PCI
895 set_io_port_base(RBTX4938_ETHER_BASE);
896#endif
897
898#ifdef CONFIG_SERIAL_TXX9
899 {
900 extern int early_serial_txx9_setup(struct uart_port *port);
901 int i;
902 struct uart_port req;
903 for(i = 0; i < 2; i++) {
904 memset(&req, 0, sizeof(req));
905 req.line = i;
906 req.iotype = UPIO_MEM;
907 req.membase = (char *)(0xff1ff300 + i * 0x100);
908 req.mapbase = 0xff1ff300 + i * 0x100;
909 req.irq = 32 + i;
910 req.flags |= UPF_BUGGY_UART /*HAVE_CTS_LINE*/;
911 req.uartclk = 50000000;
912 early_serial_txx9_setup(&req);
913 }
914 }
915#ifdef CONFIG_SERIAL_TXX9_CONSOLE
916 argptr = prom_getcmdline();
917 if (strstr(argptr, "console=") == NULL) {
918 strcat(argptr, " console=ttyS0,38400");
919 }
920#endif
921#endif
922
923#ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_PIO58_61
924 printk("PIOSEL: disabling both ata and nand selection\n");
925 local_irq_disable();
926 tx4938_ccfgptr->pcfg &= ~(TX4938_PCFG_NDF_SEL | TX4938_PCFG_ATA_SEL);
927#endif
928
929#ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_NAND
930 printk("PIOSEL: enabling nand selection\n");
931 tx4938_ccfgptr->pcfg |= TX4938_PCFG_NDF_SEL;
932 tx4938_ccfgptr->pcfg &= ~TX4938_PCFG_ATA_SEL;
933#endif
934
935#ifdef CONFIG_TOSHIBA_RBTX4938_MPLEX_ATA
936 printk("PIOSEL: enabling ata selection\n");
937 tx4938_ccfgptr->pcfg |= TX4938_PCFG_ATA_SEL;
938 tx4938_ccfgptr->pcfg &= ~TX4938_PCFG_NDF_SEL;
939#endif
940
941#ifdef CONFIG_IP_PNP
942 argptr = prom_getcmdline();
943 if (strstr(argptr, "ip=") == NULL) {
944 strcat(argptr, " ip=any");
945 }
946#endif
947
948
949#ifdef CONFIG_FB
950 {
951 conswitchp = &dummy_con;
952 }
953#endif
954
955 rbtx4938_spi_setup();
956 pcfg = tx4938_ccfgptr->pcfg; /* updated */
957 /* fixup piosel */
958 if ((pcfg & (TX4938_PCFG_ATA_SEL | TX4938_PCFG_NDF_SEL)) ==
959 TX4938_PCFG_ATA_SEL) {
960 *rbtx4938_piosel_ptr = (*rbtx4938_piosel_ptr & 0x03) | 0x04;
961 }
962 else if ((pcfg & (TX4938_PCFG_ATA_SEL | TX4938_PCFG_NDF_SEL)) ==
963 TX4938_PCFG_NDF_SEL) {
964 *rbtx4938_piosel_ptr = (*rbtx4938_piosel_ptr & 0x03) | 0x08;
965 }
966 else {
967 *rbtx4938_piosel_ptr &= ~(0x08 | 0x04);
968 }
969
970 rbtx4938_fpga_resource.name = "FPGA Registers";
971 rbtx4938_fpga_resource.start = CPHYSADDR(RBTX4938_FPGA_REG_ADDR);
972 rbtx4938_fpga_resource.end = CPHYSADDR(RBTX4938_FPGA_REG_ADDR) + 0xffff;
973 rbtx4938_fpga_resource.flags = IORESOURCE_MEM | IORESOURCE_BUSY;
974 if (request_resource(&iomem_resource, &rbtx4938_fpga_resource))
975 printk("request resource for fpga failed\n");
976
977 /* disable all OnBoard I/O interrupts */
978 *rbtx4938_imask_ptr = 0;
979
980 _machine_restart = rbtx4938_machine_restart;
981 _machine_halt = rbtx4938_machine_halt;
Ralf Baechlefcdb27a2006-01-18 17:37:07 +0000982 pm_power_off = rbtx4938_machine_power_off;
Ralf Baechle23fbee92005-07-25 22:45:45 +0000983
984 *rbtx4938_led_ptr = 0xff;
985 printk("RBTX4938 --- FPGA(Rev %02x)", *rbtx4938_fpga_rev_ptr);
986 printk(" DIPSW:%02x,%02x\n",
987 *rbtx4938_dipsw_ptr, *rbtx4938_bdipsw_ptr);
988}
989
Atsushi Nemoto57e386c2007-05-01 00:27:58 +0900990static int __init rbtx4938_ne_init(void)
991{
992 struct resource res[] = {
993 {
994 .start = RBTX4938_RTL_8019_BASE,
995 .end = RBTX4938_RTL_8019_BASE + 0x20 - 1,
996 .flags = IORESOURCE_IO,
997 }, {
998 .start = RBTX4938_RTL_8019_IRQ,
999 .flags = IORESOURCE_IRQ,
1000 }
1001 };
1002 struct platform_device *dev =
1003 platform_device_register_simple("ne", -1,
1004 res, ARRAY_SIZE(res));
1005 return IS_ERR(dev) ? PTR_ERR(dev) : 0;
1006}
1007device_initcall(rbtx4938_ne_init);
Atsushi Nemoto3896b052007-06-22 23:21:55 +09001008
1009/* GPIO support */
1010
1011static DEFINE_SPINLOCK(rbtx4938_spi_gpio_lock);
1012
1013static void rbtx4938_spi_gpio_set(unsigned gpio, int value)
1014{
1015 u8 val;
1016 unsigned long flags;
1017 gpio -= 16;
1018 spin_lock_irqsave(&rbtx4938_spi_gpio_lock, flags);
1019 val = *rbtx4938_spics_ptr;
1020 if (value)
1021 val |= 1 << gpio;
1022 else
1023 val &= ~(1 << gpio);
1024 *rbtx4938_spics_ptr = val;
1025 mmiowb();
1026 spin_unlock_irqrestore(&rbtx4938_spi_gpio_lock, flags);
1027}
1028
1029static int rbtx4938_spi_gpio_dir_out(unsigned gpio, int value)
1030{
1031 rbtx4938_spi_gpio_set(gpio, value);
1032 return 0;
1033}
1034
1035static DEFINE_SPINLOCK(tx4938_gpio_lock);
1036
1037static int tx4938_gpio_get(unsigned gpio)
1038{
1039 return tx4938_pioptr->din & (1 << gpio);
1040}
1041
1042static void tx4938_gpio_set_raw(unsigned gpio, int value)
1043{
1044 u32 val;
1045 val = tx4938_pioptr->dout;
1046 if (value)
1047 val |= 1 << gpio;
1048 else
1049 val &= ~(1 << gpio);
1050 tx4938_pioptr->dout = val;
1051}
1052
1053static void tx4938_gpio_set(unsigned gpio, int value)
1054{
1055 unsigned long flags;
1056 spin_lock_irqsave(&tx4938_gpio_lock, flags);
1057 tx4938_gpio_set_raw(gpio, value);
1058 mmiowb();
1059 spin_unlock_irqrestore(&tx4938_gpio_lock, flags);
1060}
1061
1062static int tx4938_gpio_dir_in(unsigned gpio)
1063{
1064 spin_lock_irq(&tx4938_gpio_lock);
1065 tx4938_pioptr->dir &= ~(1 << gpio);
1066 mmiowb();
1067 spin_unlock_irq(&tx4938_gpio_lock);
1068 return 0;
1069}
1070
1071static int tx4938_gpio_dir_out(unsigned int gpio, int value)
1072{
1073 spin_lock_irq(&tx4938_gpio_lock);
1074 tx4938_gpio_set_raw(gpio, value);
1075 tx4938_pioptr->dir |= 1 << gpio;
1076 mmiowb();
1077 spin_unlock_irq(&tx4938_gpio_lock);
1078 return 0;
1079}
1080
1081int gpio_direction_input(unsigned gpio)
1082{
1083 if (gpio < 16)
1084 return tx4938_gpio_dir_in(gpio);
1085 return -EINVAL;
1086}
1087
1088int gpio_direction_output(unsigned gpio, int value)
1089{
1090 if (gpio < 16)
1091 return tx4938_gpio_dir_out(gpio, value);
1092 if (gpio < 16 + 3)
1093 return rbtx4938_spi_gpio_dir_out(gpio, value);
1094 return -EINVAL;
1095}
1096
1097int gpio_get_value(unsigned gpio)
1098{
1099 if (gpio < 16)
1100 return tx4938_gpio_get(gpio);
1101 return 0;
1102}
1103
1104void gpio_set_value(unsigned gpio, int value)
1105{
1106 if (gpio < 16)
1107 tx4938_gpio_set(gpio, value);
1108 else
1109 rbtx4938_spi_gpio_set(gpio, value);
1110}
Atsushi Nemotof74cf6f2007-06-22 23:22:06 +09001111
1112/* SPI support */
1113
1114static void __init txx9_spi_init(unsigned long base, int irq)
1115{
1116 struct resource res[] = {
1117 {
1118 .start = base,
1119 .end = base + 0x20 - 1,
1120 .flags = IORESOURCE_MEM,
1121 .parent = &tx4938_reg_resource,
1122 }, {
1123 .start = irq,
1124 .flags = IORESOURCE_IRQ,
1125 },
1126 };
1127 platform_device_register_simple("txx9spi", 0,
1128 res, ARRAY_SIZE(res));
1129}
1130
1131static int __init rbtx4938_spi_init(void)
1132{
1133 struct spi_board_info srtc_info = {
1134 .modalias = "rs5c348",
1135 .max_speed_hz = 1000000, /* 1.0Mbps @ Vdd 2.0V */
1136 .bus_num = 0,
1137 .chip_select = 16 + SRTC_CS,
1138 /* Mode 1 (High-Active, Shift-Then-Sample), High Avtive CS */
1139 .mode = SPI_MODE_1 | SPI_CS_HIGH,
1140 };
1141 spi_register_board_info(&srtc_info, 1);
1142 spi_eeprom_register(SEEPROM1_CS);
1143 spi_eeprom_register(16 + SEEPROM2_CS);
1144 spi_eeprom_register(16 + SEEPROM3_CS);
1145 txx9_spi_init(TX4938_SPI_REG & 0xfffffffffULL, RBTX4938_IRQ_IRC_SPI);
1146 return 0;
1147}
1148arch_initcall(rbtx4938_spi_init);
1149
1150/* Minimum CLK support */
1151
1152struct clk *clk_get(struct device *dev, const char *id)
1153{
1154 if (!strcmp(id, "spi-baseclk"))
1155 return (struct clk *)(txx9_gbus_clock / 2 / 4);
1156 return ERR_PTR(-ENOENT);
1157}
1158EXPORT_SYMBOL(clk_get);
1159
1160int clk_enable(struct clk *clk)
1161{
1162 return 0;
1163}
1164EXPORT_SYMBOL(clk_enable);
1165
1166void clk_disable(struct clk *clk)
1167{
1168}
1169EXPORT_SYMBOL(clk_disable);
1170
1171unsigned long clk_get_rate(struct clk *clk)
1172{
1173 return (unsigned long)clk;
1174}
1175EXPORT_SYMBOL(clk_get_rate);
1176
1177void clk_put(struct clk *clk)
1178{
1179}
1180EXPORT_SYMBOL(clk_put);