blob: 2883f566709d9c1ff570878bfb89475eec5dc5b1 [file] [log] [blame]
Paul Mackerrasf8ef2702005-11-19 20:46:04 +11001#ifndef __ASM_POWERPC_PCI_H
2#define __ASM_POWERPC_PCI_H
Linus Torvalds1da177e2005-04-16 15:20:36 -07003#ifdef __KERNEL__
4
5/*
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#include <linux/types.h>
13#include <linux/slab.h>
14#include <linux/string.h>
15#include <linux/dma-mapping.h>
16
17#include <asm/machdep.h>
18#include <asm/scatterlist.h>
19#include <asm/io.h>
20#include <asm/prom.h>
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110021#include <asm/pci-bridge.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070022
23#include <asm-generic/pci-dma-compat.h>
24
25#define PCIBIOS_MIN_IO 0x1000
26#define PCIBIOS_MIN_MEM 0x10000000
27
28struct pci_dev;
29
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110030/* Values for the `which' argument to sys_pciconfig_iobase syscall. */
31#define IOBASE_BRIDGE_NUMBER 0
32#define IOBASE_MEMORY 1
33#define IOBASE_IO 2
34#define IOBASE_ISA_IO 3
35#define IOBASE_ISA_MEM 4
36
37/*
38 * Set this to 1 if you want the kernel to re-assign all PCI
39 * bus numbers
40 */
Benjamin Herrenschmidtfc3fb712007-12-20 14:54:46 +110041#ifdef CONFIG_PPC64
42#define pcibios_assign_all_busses() 0
43#else
44#define pcibios_assign_all_busses() (ppc_pci_flags & \
45 PPC_PCI_REASSIGN_ALL_BUS)
46#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#define pcibios_scan_all_fns(a, b) 0
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
49static inline void pcibios_set_master(struct pci_dev *dev)
50{
51 /* No special bus mastering setup handling */
52}
53
David Shaohua Lic9c3e452005-04-01 00:07:31 -050054static inline void pcibios_penalize_isa_irq(int irq, int active)
Linus Torvalds1da177e2005-04-16 15:20:36 -070055{
56 /* We don't do dynamic PCI IRQ allocation */
57}
58
59#define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
60static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
61{
62 if (ppc_md.pci_get_legacy_ide_irq)
63 return ppc_md.pci_get_legacy_ide_irq(dev, channel);
64 return channel ? 15 : 14;
65}
66
Paul Mackerrasf8ef2702005-11-19 20:46:04 +110067#ifdef CONFIG_PPC64
Matthew Wilcoxedb2d972006-10-10 08:01:21 -060068
69/*
70 * We want to avoid touching the cacheline size or MWI bit.
71 * pSeries firmware sets the cacheline size (which is not the cpu cacheline
72 * size in all cases) and hardware treats MWI the same as memory write.
73 */
74#define PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Stephen Rothwell98747772007-03-04 16:58:39 +110076#ifdef CONFIG_PCI
Stephen Rothwell98747772007-03-04 16:58:39 +110077extern void set_pci_dma_ops(struct dma_mapping_ops *dma_ops);
Stephen Rothwell57190702007-03-04 17:02:41 +110078extern struct dma_mapping_ops *get_pci_dma_ops(void);
Stephen Rothwell98747772007-03-04 16:58:39 +110079
David S. Millere24c2d92005-06-02 12:55:50 -070080static inline void pci_dma_burst_advice(struct pci_dev *pdev,
81 enum pci_dma_burst_strategy *strat,
82 unsigned long *strategy_parameter)
83{
84 unsigned long cacheline_size;
85 u8 byte;
86
87 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
88 if (byte == 0)
89 cacheline_size = 1024;
90 else
91 cacheline_size = (int) byte * 4;
92
93 *strat = PCI_DMA_BURST_MULTIPLE;
94 *strategy_parameter = cacheline_size;
95}
Stephen Rothwell98747772007-03-04 16:58:39 +110096#else /* CONFIG_PCI */
97#define set_pci_dma_ops(d)
Stephen Rothwell57190702007-03-04 17:02:41 +110098#define get_pci_dma_ops() NULL
Andrew Mortonbb4a61b2005-06-06 23:07:46 -070099#endif
David S. Millere24c2d92005-06-02 12:55:50 -0700100
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100101#else /* 32-bit */
102
103#ifdef CONFIG_PCI
104static inline void pci_dma_burst_advice(struct pci_dev *pdev,
105 enum pci_dma_burst_strategy *strat,
106 unsigned long *strategy_parameter)
107{
108 *strat = PCI_DMA_BURST_INFINITY;
109 *strategy_parameter = ~0UL;
110}
111#endif
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100112#endif /* CONFIG_PPC64 */
113
Kumar Gala5516b542007-06-27 01:17:57 -0500114extern int pci_domain_nr(struct pci_bus *bus);
115
Benjamin Herrenschmidtfa462f22007-12-20 14:54:49 +1100116/* Decide whether to display the domain number in /proc */
117extern int pci_proc_domain(struct pci_bus *bus);
118
119
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120struct vm_area_struct;
121/* Map a range of PCI memory or I/O space for a device into user space */
122int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
123 enum pci_mmap_state mmap_state, int write_combine);
124
125/* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
126#define HAVE_PCI_MMAP 1
127
Roland Dreier1d4454e2006-12-06 15:15:38 -0800128#if defined(CONFIG_PPC64) || defined(CONFIG_NOT_COHERENT_CACHE)
129/*
130 * For 64-bit kernels, pci_unmap_{single,page} is not a nop.
131 * For 32-bit non-coherent kernels, pci_dma_sync_single_for_cpu() and
132 * so on are not nops.
133 * and thus...
134 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
136 dma_addr_t ADDR_NAME;
137#define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
138 __u32 LEN_NAME;
139#define pci_unmap_addr(PTR, ADDR_NAME) \
140 ((PTR)->ADDR_NAME)
141#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
142 (((PTR)->ADDR_NAME) = (VAL))
143#define pci_unmap_len(PTR, LEN_NAME) \
144 ((PTR)->LEN_NAME)
145#define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
146 (((PTR)->LEN_NAME) = (VAL))
147
Roland Dreier1d4454e2006-12-06 15:15:38 -0800148#else /* 32-bit && coherent */
149
150/* pci_unmap_{page,single} is a nop so... */
151#define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
152#define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
153#define pci_unmap_addr(PTR, ADDR_NAME) (0)
154#define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
155#define pci_unmap_len(PTR, LEN_NAME) (0)
156#define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
157
158#endif /* CONFIG_PPC64 || CONFIG_NOT_COHERENT_CACHE */
159
160#ifdef CONFIG_PPC64
161
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100162/* The PCI address space does not equal the physical memory address
163 * space (we have an IOMMU). The IDE and SCSI device layers use
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164 * this boolean for bounce buffer decisions.
165 */
166#define PCI_DMA_BUS_IS_PHYS (0)
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100167
168#else /* 32-bit */
169
170/* The PCI address space does equal the physical memory
171 * address space (no IOMMU). The IDE and SCSI device layers use
172 * this boolean for bounce buffer decisions.
173 */
174#define PCI_DMA_BUS_IS_PHYS (1)
175
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100176#endif /* CONFIG_PPC64 */
Roland Dreier1d4454e2006-12-06 15:15:38 -0800177
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100178extern void pcibios_resource_to_bus(struct pci_dev *dev,
179 struct pci_bus_region *region,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 struct resource *res);
181
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100182extern void pcibios_bus_to_resource(struct pci_dev *dev,
183 struct resource *res,
Dominik Brodowski43c34732005-08-04 18:06:21 -0700184 struct pci_bus_region *region);
185
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100186static inline struct resource *pcibios_select_root(struct pci_dev *pdev,
187 struct resource *res)
David S. Miller085ae412005-08-08 13:19:08 -0700188{
189 struct resource *root = NULL;
190
191 if (res->flags & IORESOURCE_IO)
192 root = &ioport_resource;
193 if (res->flags & IORESOURCE_MEM)
194 root = &iomem_resource;
195
196 return root;
197}
198
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100199extern void pcibios_fixup_device_resources(struct pci_dev *dev,
200 struct pci_bus *bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Benjamin Herrenschmidt12d04ee2006-11-11 17:25:02 +1100202extern void pcibios_setup_new_device(struct pci_dev *dev);
203
Linas Vepstasfacf0782005-11-03 18:52:01 -0600204extern void pcibios_claim_one_bus(struct pci_bus *b);
205
Linus Torvalds1da177e2005-04-16 15:20:36 -0700206extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
207
John Roseead83712005-11-04 15:30:56 -0600208extern struct pci_dev *of_create_pci_dev(struct device_node *node,
209 struct pci_bus *bus, int devfn);
210
211extern void of_scan_pci_bridge(struct device_node *node,
212 struct pci_dev *dev);
213
214extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
215
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216extern int pci_read_irq_line(struct pci_dev *dev);
217
Linus Torvalds1da177e2005-04-16 15:20:36 -0700218struct file;
219extern pgprot_t pci_phys_mem_access_prot(struct file *file,
Roland Dreier8b150472005-10-28 17:46:18 -0700220 unsigned long pfn,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221 unsigned long size,
222 pgprot_t prot);
223
Michael Ellerman2311b1f2005-05-13 17:44:10 +1000224#define HAVE_ARCH_PCI_RESOURCE_TO_USER
225extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
226 const struct resource *rsrc,
Greg Kroah-Hartmane31dd6e2006-06-12 17:06:02 -0700227 resource_size_t *start, resource_size_t *end);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228
229#endif /* __KERNEL__ */
Paul Mackerrasf8ef2702005-11-19 20:46:04 +1100230#endif /* __ASM_POWERPC_PCI_H */