blob: 508a496e6b3f5bc2f7d16f02daf035c5a7eecb08 [file] [log] [blame]
Manu Gautam5143b252012-01-05 19:25:23 -08001/* Copyright (c) 2009-2012, Code Aurora Forum. All rights reserved.
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002 *
3 * This program is free software; you can redistribute it and/or modify
4 * it under the terms of the GNU General Public License version 2 and
5 * only version 2 as published by the Free Software Foundation.
6 *
7 * This program is distributed in the hope that it will be useful,
8 * but WITHOUT ANY WARRANTY; without even the implied warranty of
9 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
10 * GNU General Public License for more details.
11 *
12 */
13
14#include <linux/kernel.h>
15#include <linux/init.h>
16#include <linux/err.h>
17#include <linux/ctype.h>
18#include <linux/bitops.h>
19#include <linux/io.h>
20#include <linux/spinlock.h>
21#include <linux/delay.h>
22#include <linux/clk.h>
23#include <linux/clkdev.h>
24#include <linux/string.h>
25
26#include <mach/msm_iomap.h>
27#include <mach/clk.h>
28
29#include "clock.h"
30#include "clock-local.h"
31#include "clock-pcom.h"
32#include "clock-voter.h"
33#include "proc_comm.h"
34
35#define REG_BASE(off) (MSM_CLK_CTL_BASE + (off))
36#define REG(off) (MSM_CLK_CTL_SH2_BASE + (off))
37
38/* Shadow-region 2 (SH2) registers. */
39#define QUP_I2C_NS_REG REG(0x04F0)
40#define CAM_NS_REG REG(0x0374)
41#define CAM_VFE_NS_REG REG(0x0044)
42#define CLK_HALT_STATEA_REG REG(0x0108)
43#define CLK_HALT_STATEB_REG REG(0x010C)
44#define CLK_HALT_STATEC_REG REG(0x02D4)
45#define CSI_NS_REG REG(0x0174)
46#define EMDH_NS_REG REG(0x0050)
47#define GLBL_CLK_ENA_2_SC_REG REG(0x03C0)
48#define GLBL_CLK_ENA_SC_REG REG(0x03BC)
49#define GLBL_CLK_STATE_2_REG REG(0x037C)
50#define GLBL_CLK_STATE_REG REG(0x0004)
51#define GRP_2D_NS_REG REG(0x0034)
52#define GRP_NS_REG REG(0x0084)
53#define HDMI_NS_REG REG(0x0484)
54#define I2C_2_NS_REG REG(0x02D8)
55#define I2C_NS_REG REG(0x0068)
56#define JPEG_NS_REG REG(0x0164)
57#define LPA_CORE_CLK_MA0_REG REG(0x04F4)
58#define LPA_CORE_CLK_MA2_REG REG(0x04FC)
59#define LPA_NS_REG REG(0x02E8)
60#define MDC_NS_REG REG(0x007C)
61#define MDP_LCDC_NS_REG REG(0x0390)
62#define MDP_NS_REG REG(0x014C)
63#define MDP_VSYNC_REG REG(0x0460)
64#define MFC_NS_REG REG(0x0154)
65#define MI2S_CODEC_RX_DIV_REG REG(0x02EC)
66#define MI2S_CODEC_TX_DIV_REG REG(0x02F0)
67#define MI2S_DIV_REG REG(0x02E4)
68#define MI2S_NS_REG REG(0x02E0)
69#define MI2S_RX_NS_REG REG(0x0070)
70#define MI2S_TX_NS_REG REG(0x0078)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -070071#define PLL_ENA_REG REG(0x0264)
72#define PMDH_NS_REG REG(0x008C)
73#define SDAC_NS_REG REG(0x009C)
74#define SDCn_NS_REG(n) REG(0x00A4+(0x8*((n)-1)))
75#define SPI_NS_REG REG(0x02C8)
76#define TSIF_NS_REG REG(0x00C4)
77#define TV_NS_REG REG(0x00CC)
78#define UART1DM_NS_REG REG(0x00D4)
79#define UART2DM_NS_REG REG(0x00DC)
80#define UART2_NS_REG REG(0x0464)
81#define UART_NS_REG REG(0x00E0)
82#define USBH2_NS_REG REG(0x046C)
83#define USBH3_NS_REG REG(0x0470)
84#define USBH_MD_REG REG(0x02BC)
85#define USBH_NS_REG REG(0x02C0)
86#define VPE_NS_REG REG(0x015C)
87
88/* Registers in the base (non-shadow) region. */
89#define CLK_TEST_BASE_REG REG_BASE(0x011C)
90#define CLK_TEST_2_BASE_REG REG_BASE(0x0384)
91#define MISC_CLK_CTL_BASE_REG REG_BASE(0x0110)
92#define PRPH_WEB_NS_BASE_REG REG_BASE(0x0080)
93#define PLL0_STATUS_BASE_REG REG_BASE(0x0318)
94#define PLL1_STATUS_BASE_REG REG_BASE(0x0334)
95#define PLL2_STATUS_BASE_REG REG_BASE(0x0350)
96#define PLL3_STATUS_BASE_REG REG_BASE(0x036C)
97#define PLL4_STATUS_BASE_REG REG_BASE(0x0254)
98#define PLL5_STATUS_BASE_REG REG_BASE(0x0258)
99#define PLL6_STATUS_BASE_REG REG_BASE(0x04EC)
100#define RINGOSC_CNT_BASE_REG REG_BASE(0x00FC)
101#define SH2_OWN_APPS1_BASE_REG REG_BASE(0x040C)
102#define SH2_OWN_APPS2_BASE_REG REG_BASE(0x0414)
103#define SH2_OWN_APPS3_BASE_REG REG_BASE(0x0444)
104#define SH2_OWN_GLBL_BASE_REG REG_BASE(0x0404)
105#define SH2_OWN_ROW1_BASE_REG REG_BASE(0x041C)
106#define SH2_OWN_ROW2_BASE_REG REG_BASE(0x0424)
107#define TCXO_CNT_BASE_REG REG_BASE(0x00F8)
108#define TCXO_CNT_DONE_BASE_REG REG_BASE(0x00F8)
109
110
111/* MUX source input identifiers. */
112#define SRC_SEL_pll0 4 /* Modem PLL */
113#define SRC_SEL_pll1 1 /* Global PLL */
114#define SRC_SEL_pll3 3 /* Multimedia/Peripheral PLL or Backup PLL1 */
115#define SRC_SEL_pll4 2 /* Display PLL */
116#define SRC_SEL_SDAC_lpxo 5 /* Low-power XO for SDAC */
117#define SRC_SEL_lpxo 6 /* Low-power XO */
118#define SRC_SEL_tcxo 0 /* Used for rates from TCXO */
119#define SRC_SEL_axi 0 /* Used for rates that sync to AXI */
120#define SRC_SEL_gnd 7 /* No clock */
121
122/* Clock declaration macros. */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700123#define N8(msb, lsb, m, n) (BVAL(msb, lsb, ~(n-m)) | BVAL(6, 5, \
124 (MN_MODE_DUAL_EDGE * !!(n))))
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700125#define N16(m, n) (BVAL(31, 16, ~(n-m)) | BVAL(6, 5, \
126 (MN_MODE_DUAL_EDGE * !!(n))))
127#define SPDIV(s, d) (BVAL(4, 3, d-1) | BVAL(2, 0, s))
128#define SDIV(s, d) (BVAL(6, 3, d-1) | BVAL(2, 0, s))
129#define F_MASK_BASIC (BM(6, 3)|BM(2, 0))
130#define F_MASK_MND16 (BM(31, 16)|BM(6, 5)|BM(4, 3)|BM(2, 0))
131#define F_MASK_MND8(m, l) (BM(m, l)|BM(6, 5)|BM(4, 3)|BM(2, 0))
132
133/*
134 * Clock frequency definitions and macros
135 */
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700136#define F_BASIC(f, s, div) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700137 { \
138 .freq_hz = f, \
139 .src_clk = &s##_clk.c, \
140 .ns_val = SDIV(SRC_SEL_##s, div), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700141 }
142
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700143#define F_MND16(f, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700144 { \
145 .freq_hz = f, \
146 .src_clk = &s##_clk.c, \
147 .md_val = MD16(m, n), \
148 .ns_val = N16(m, n) | SPDIV(SRC_SEL_##s, div), \
149 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700150 }
151
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700152#define F_MND8(f, nmsb, nlsb, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700153 { \
154 .freq_hz = f, \
155 .src_clk = &s##_clk.c, \
Stephen Boydd10d2642012-01-23 18:09:00 -0800156 .md_val = MD8(8, m, 0, n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700157 .ns_val = N8(nmsb, nlsb, m, n) | SPDIV(SRC_SEL_##s, div), \
158 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700159 }
160
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700161static struct clk_ops clk_ops_rcg_7x30;
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700162
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700163enum vdd_dig_levels {
164 VDD_DIG_NONE,
165 VDD_DIG_LOW,
166 VDD_DIG_NOMINAL,
167 VDD_DIG_HIGH
168};
169
170static int set_vdd_dig(struct clk_vdd_class *vdd_class, int level)
171{
172 int rc, target_mv;
173
174 static const int mv[] = {
175 [VDD_DIG_NONE] = 1000,
176 [VDD_DIG_LOW] = 1000,
177 [VDD_DIG_NOMINAL] = 1100,
178 [VDD_DIG_HIGH] = 1200
179 };
180
181 target_mv = mv[level];
182 rc = msm_proc_comm(PCOM_CLKCTL_RPC_MIN_MSMC1, &target_mv, NULL);
183 if (rc)
184 return rc;
185 if (target_mv)
186 rc = -EINVAL;
187
188 return rc;
189}
190
191static DEFINE_VDD_CLASS(vdd_dig, set_vdd_dig);
192
193#define VDD_DIG_FMAX_MAP1(l1, f1) \
194 .vdd_class = &vdd_dig, \
195 .fmax[VDD_DIG_##l1] = (f1)
196#define VDD_DIG_FMAX_MAP2(l1, f1, l2, f2) \
197 .vdd_class = &vdd_dig, \
198 .fmax[VDD_DIG_##l1] = (f1), \
199 .fmax[VDD_DIG_##l2] = (f2)
200
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700201#define PCOM_XO_DISABLE 0
202#define PCOM_XO_ENABLE 1
203#define PCOM_XO_TCXO 0
204#define PCOM_XO_LPXO 1
205
206static bool pcom_is_local(struct clk *clk)
207{
208 return false;
209}
210
211static int pcom_xo_enable(unsigned pcom_id, unsigned enable)
212{
213 /* TODO: Check return code in pcom_id */
214 return msm_proc_comm(PCOM_CLKCTL_RPC_SRC_REQUEST, &pcom_id, &enable);
215}
216
217static int tcxo_clk_enable(struct clk *clk)
218{
219 return pcom_xo_enable(PCOM_XO_TCXO, PCOM_XO_ENABLE);
220}
221
222static void tcxo_clk_disable(struct clk *clk)
223{
224 pcom_xo_enable(PCOM_XO_TCXO, PCOM_XO_DISABLE);
225}
226
227static struct clk_ops clk_ops_tcxo = {
228 .enable = tcxo_clk_enable,
229 .disable = tcxo_clk_disable,
230 .get_rate = fixed_clk_get_rate,
231 .is_local = pcom_is_local,
232};
233
234static struct fixed_clk tcxo_clk = {
235 .rate = 19200000,
236 .c = {
237 .dbg_name = "tcxo_clk",
238 .ops = &clk_ops_tcxo,
239 CLK_INIT(tcxo_clk.c),
240 },
241};
242
243static int lpxo_clk_enable(struct clk *clk)
244{
245 return pcom_xo_enable(PCOM_XO_LPXO, PCOM_XO_ENABLE);
246}
247
248static void lpxo_clk_disable(struct clk *clk)
249{
250 pcom_xo_enable(PCOM_XO_LPXO, PCOM_XO_DISABLE);
251}
252
253static struct clk_ops clk_ops_lpxo = {
254 .enable = lpxo_clk_enable,
255 .disable = lpxo_clk_disable,
256 .get_rate = fixed_clk_get_rate,
257 .is_local = pcom_is_local,
258};
259
260static struct fixed_clk lpxo_clk = {
261 .rate = 24576000,
262 .c = {
263 .dbg_name = "lpxo_clk",
264 .ops = &clk_ops_lpxo,
265 CLK_INIT(lpxo_clk.c),
266 },
267};
268
269static struct pll_vote_clk pll1_clk = {
270 .rate = 768000000,
271 .en_reg = PLL_ENA_REG,
272 .en_mask = BIT(1),
273 .status_reg = PLL1_STATUS_BASE_REG,
274 .parent = &tcxo_clk.c,
275 .c = {
276 .dbg_name = "pll1_clk",
277 .ops = &clk_ops_pll_vote,
278 CLK_INIT(pll1_clk.c),
279 },
280};
281
282static struct pll_vote_clk pll2_clk = {
283 .rate = 806400000, /* TODO: Support scaling */
284 .en_reg = PLL_ENA_REG,
285 .en_mask = BIT(2),
286 .status_reg = PLL2_STATUS_BASE_REG,
287 .parent = &tcxo_clk.c,
288 .c = {
289 .dbg_name = "pll2_clk",
290 .ops = &clk_ops_pll_vote,
291 CLK_INIT(pll2_clk.c),
292 },
293};
294
295static struct pll_vote_clk pll3_clk = {
296 .rate = 737280000,
297 .en_reg = PLL_ENA_REG,
298 .en_mask = BIT(3),
299 .status_reg = PLL3_STATUS_BASE_REG,
300 .parent = &lpxo_clk.c,
301 .c = {
302 .dbg_name = "pll3_clk",
303 .ops = &clk_ops_pll_vote,
304 CLK_INIT(pll3_clk.c),
305 },
306};
307
308static struct pll_vote_clk pll4_clk = {
309 .rate = 891000000,
310 .en_reg = PLL_ENA_REG,
311 .en_mask = BIT(4),
312 .status_reg = PLL4_STATUS_BASE_REG,
313 .parent = &lpxo_clk.c,
314 .c = {
315 .dbg_name = "pll4_clk",
316 .ops = &clk_ops_pll_vote,
317 CLK_INIT(pll4_clk.c),
318 },
319};
320
321static struct clk_ops clk_ops_branch;
322
323static struct clk_freq_tbl clk_tbl_axi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700324 F_RAW(1, &lpxo_clk.c, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700325 F_END,
326};
327
328/* For global clocks to be on we must have GLBL_ROOT_ENA set */
329static struct rcg_clk glbl_root_clk = {
330 .b = {
331 .ctl_reg = GLBL_CLK_ENA_SC_REG,
332 .en_mask = BIT(29),
333 .halt_check = NOCHECK,
334 },
335 .freq_tbl = clk_tbl_axi,
336 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700337 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700338 .set_rate = set_rate_nop,
339 .c = {
340 .dbg_name = "glbl_root_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -0700341 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700342 VDD_DIG_FMAX_MAP1(NOMINAL, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700343 CLK_INIT(glbl_root_clk.c),
344 },
345};
346
347/* AXI bridge clocks. */
348static struct branch_clk axi_li_apps_clk = {
349 .b = {
350 .ctl_reg = GLBL_CLK_ENA_SC_REG,
351 .en_mask = BIT(2),
352 .halt_reg = GLBL_CLK_STATE_REG,
353 .halt_check = HALT_VOTED,
354 .halt_bit = 2,
355 },
356 .parent = &glbl_root_clk.c,
357 .c = {
358 .dbg_name = "axi_li_apps_clk",
359 .ops = &clk_ops_branch,
360 CLK_INIT(axi_li_apps_clk.c),
361 },
362};
363
364static struct branch_clk axi_li_adsp_a_clk = {
365 .b = {
366 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
367 .en_mask = BIT(14),
368 .halt_reg = GLBL_CLK_STATE_2_REG,
369 .halt_check = HALT_VOTED,
370 .halt_bit = 14,
371 },
372 .parent = &axi_li_apps_clk.c,
373 .c = {
374 .dbg_name = "axi_li_adsp_a_clk",
375 .ops = &clk_ops_branch,
376 CLK_INIT(axi_li_adsp_a_clk.c),
377 },
378};
379
380static struct branch_clk axi_li_jpeg_clk = {
381 .b = {
382 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
383 .en_mask = BIT(19),
384 .halt_reg = GLBL_CLK_STATE_2_REG,
385 .halt_check = HALT_VOTED,
386 .halt_bit = 19,
387 },
388 .parent = &axi_li_apps_clk.c,
389 .c = {
390 .dbg_name = "axi_li_jpeg_clk",
391 .ops = &clk_ops_branch,
392 CLK_INIT(axi_li_jpeg_clk.c),
393 },
394};
395
396static struct branch_clk axi_li_vfe_clk = {
397 .b = {
398 .ctl_reg = GLBL_CLK_ENA_SC_REG,
399 .en_mask = BIT(23),
400 .halt_reg = GLBL_CLK_STATE_REG,
401 .halt_check = HALT_VOTED,
402 .halt_bit = 23,
403 },
404 .parent = &axi_li_apps_clk.c,
405 .c = {
406 .dbg_name = "axi_li_vfe_clk",
407 .ops = &clk_ops_branch,
408 CLK_INIT(axi_li_vfe_clk.c),
409 },
410};
411
412static struct branch_clk axi_mdp_clk = {
413 .b = {
414 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
415 .en_mask = BIT(29),
416 .halt_reg = GLBL_CLK_STATE_2_REG,
417 .halt_check = HALT_VOTED,
418 .halt_bit = 29,
419 },
420 .parent = &axi_li_apps_clk.c,
421 .c = {
422 .dbg_name = "axi_mdp_clk",
423 .ops = &clk_ops_branch,
424 CLK_INIT(axi_mdp_clk.c),
425 },
426};
427
428static struct branch_clk axi_li_vg_clk = {
429 .b = {
430 .ctl_reg = GLBL_CLK_ENA_SC_REG,
431 .en_mask = BIT(3),
432 .halt_reg = GLBL_CLK_STATE_REG,
433 .halt_check = HALT_VOTED,
434 .halt_bit = 3,
435 },
436 .parent = &glbl_root_clk.c,
437 .c = {
438 .dbg_name = "axi_li_vg_clk",
439 .ops = &clk_ops_branch,
440 CLK_INIT(axi_li_vg_clk.c),
441 },
442};
443
444static struct branch_clk axi_grp_2d_clk = {
445 .b = {
446 .ctl_reg = GLBL_CLK_ENA_SC_REG,
447 .en_mask = BIT(21),
448 .halt_reg = GLBL_CLK_STATE_REG,
449 .halt_check = HALT_VOTED,
450 .halt_bit = 21,
451 },
452 .parent = &axi_li_vg_clk.c,
453 .c = {
454 .dbg_name = "axi_grp_2d_clk",
455 .ops = &clk_ops_branch,
456 CLK_INIT(axi_grp_2d_clk.c),
457 },
458};
459
460static struct branch_clk axi_li_grp_clk = {
461 .b = {
462 .ctl_reg = GLBL_CLK_ENA_SC_REG,
463 .en_mask = BIT(22),
464 .halt_reg = GLBL_CLK_STATE_REG,
465 .halt_check = HALT_VOTED,
466 .halt_bit = 22,
467 },
468 .parent = &axi_li_vg_clk.c,
469 .c = {
470 .dbg_name = "axi_li_grp_clk",
471 .ops = &clk_ops_branch,
472 CLK_INIT(axi_li_grp_clk.c),
473 },
474};
475
476static struct branch_clk axi_mfc_clk = {
477 .b = {
478 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
479 .en_mask = BIT(20),
480 .halt_reg = GLBL_CLK_STATE_2_REG,
481 .halt_check = HALT_VOTED,
482 .halt_bit = 20,
483 },
484 .parent = &axi_li_vg_clk.c,
485 .c = {
486 .dbg_name = "axi_mfc_clk",
487 .ops = &clk_ops_branch,
488 CLK_INIT(axi_mfc_clk.c),
489 },
490};
491
492static struct branch_clk axi_rotator_clk = {
493 .b = {
494 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
495 .en_mask = BIT(22),
496 .halt_reg = GLBL_CLK_STATE_2_REG,
497 .halt_check = HALT_VOTED,
498 .halt_bit = 22,
499 .reset_mask = P_AXI_ROTATOR_CLK,
500 },
501 .parent = &axi_li_vg_clk.c,
502 .c = {
503 .dbg_name = "axi_rotator_clk",
504 .ops = &clk_ops_branch,
505 CLK_INIT(axi_rotator_clk.c),
506 },
507};
508
509static struct branch_clk axi_vpe_clk = {
510 .b = {
511 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
512 .en_mask = BIT(21),
513 .halt_reg = GLBL_CLK_STATE_2_REG,
514 .halt_check = HALT_VOTED,
515 .halt_bit = 21,
516 },
517 .parent = &axi_li_vg_clk.c,
518 .c = {
519 .dbg_name = "axi_vpe_clk",
520 .ops = &clk_ops_branch,
521 CLK_INIT(axi_vpe_clk.c),
522 },
523};
524
525/* Peripheral bus clocks. */
526static struct branch_clk adm_clk = {
527 .b = {
528 .ctl_reg = GLBL_CLK_ENA_SC_REG,
529 .en_mask = BIT(5),
530 .halt_reg = GLBL_CLK_STATE_REG,
531 .halt_check = HALT_VOTED,
532 .halt_bit = 5,
533 .reset_mask = P_ADM_CLK,
534 },
535 .parent = &axi_li_apps_clk.c,
536 .c = {
537 .dbg_name = "adm_clk",
538 .ops = &clk_ops_branch,
539 CLK_INIT(adm_clk.c),
540 },
541};
542
543static struct branch_clk adm_p_clk = {
544 .b = {
545 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
546 .en_mask = BIT(15),
547 .halt_reg = GLBL_CLK_STATE_2_REG,
548 .halt_check = HALT_VOTED,
549 .halt_bit = 15,
550 },
551 .parent = &glbl_root_clk.c,
552 .c = {
553 .dbg_name = "adm_p_clk",
554 .ops = &clk_ops_branch,
555 CLK_INIT(adm_p_clk.c),
556 },
557};
558
559static struct branch_clk ce_clk = {
560 .b = {
561 .ctl_reg = GLBL_CLK_ENA_SC_REG,
562 .en_mask = BIT(6),
563 .halt_reg = GLBL_CLK_STATE_REG,
564 .halt_check = HALT_VOTED,
565 .halt_bit = 6,
566 .reset_mask = P_CE_CLK,
567 },
568 .parent = &glbl_root_clk.c,
569 .c = {
570 .dbg_name = "ce_clk",
571 .ops = &clk_ops_branch,
572 CLK_INIT(ce_clk.c),
573 },
574};
575
576static struct branch_clk camif_pad_p_clk = {
577 .b = {
578 .ctl_reg = GLBL_CLK_ENA_SC_REG,
579 .en_mask = BIT(9),
580 .halt_reg = GLBL_CLK_STATE_REG,
581 .halt_check = HALT_VOTED,
582 .halt_bit = 9,
583 .reset_mask = P_CAMIF_PAD_P_CLK,
584 },
585 .parent = &glbl_root_clk.c,
586 .c = {
587 .dbg_name = "camif_pad_p_clk",
588 .ops = &clk_ops_branch,
589 CLK_INIT(camif_pad_p_clk.c),
590 },
591};
592
593static struct branch_clk csi0_p_clk = {
594 .b = {
595 .ctl_reg = GLBL_CLK_ENA_SC_REG,
596 .en_mask = BIT(30),
597 .halt_reg = GLBL_CLK_STATE_REG,
598 .halt_check = HALT_VOTED,
599 .halt_bit = 30,
600 .reset_mask = P_CSI0_P_CLK,
601 },
602 .parent = &glbl_root_clk.c,
603 .c = {
604 .dbg_name = "csi0_p_clk",
605 .ops = &clk_ops_branch,
606 CLK_INIT(csi0_p_clk.c),
607 },
608};
609
610static struct branch_clk emdh_p_clk = {
611 .b = {
612 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
613 .en_mask = BIT(3),
614 .halt_reg = GLBL_CLK_STATE_2_REG,
615 .halt_check = HALT_VOTED,
616 .halt_bit = 3,
617 .reset_mask = P_EMDH_P_CLK,
618 },
619 .parent = &glbl_root_clk.c,
620 .c = {
621 .dbg_name = "emdh_p_clk",
622 .ops = &clk_ops_branch,
623 CLK_INIT(emdh_p_clk.c),
624 },
625};
626
627static struct branch_clk grp_2d_p_clk = {
628 .b = {
629 .ctl_reg = GLBL_CLK_ENA_SC_REG,
630 .en_mask = BIT(24),
631 .halt_reg = GLBL_CLK_STATE_REG,
632 .halt_check = HALT_VOTED,
633 .halt_bit = 24,
634 .reset_mask = P_GRP_2D_P_CLK,
635 },
636 .parent = &glbl_root_clk.c,
637 .c = {
638 .dbg_name = "grp_2d_p_clk",
639 .ops = &clk_ops_branch,
640 CLK_INIT(grp_2d_p_clk.c),
641 },
642};
643
644static struct branch_clk grp_3d_p_clk = {
645 .b = {
646 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
647 .en_mask = BIT(17),
648 .halt_reg = GLBL_CLK_STATE_2_REG,
649 .halt_check = HALT_VOTED,
650 .halt_bit = 17,
651 .reset_mask = P_GRP_3D_P_CLK,
652 },
653 .parent = &glbl_root_clk.c,
654 .c = {
655 .dbg_name = "grp_3d_p_clk",
656 .ops = &clk_ops_branch,
657 CLK_INIT(grp_3d_p_clk.c),
658 },
659};
660
661static struct branch_clk jpeg_p_clk = {
662 .b = {
663 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
664 .en_mask = BIT(24),
665 .halt_reg = GLBL_CLK_STATE_2_REG,
666 .halt_check = HALT_VOTED,
667 .halt_bit = 24,
668 .reset_mask = P_JPEG_P_CLK,
669 },
670 .parent = &glbl_root_clk.c,
671 .c = {
672 .dbg_name = "jpeg_p_clk",
673 .ops = &clk_ops_branch,
674 CLK_INIT(jpeg_p_clk.c),
675 },
676};
677
678static struct branch_clk lpa_p_clk = {
679 .b = {
680 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
681 .en_mask = BIT(7),
682 .halt_reg = GLBL_CLK_STATE_2_REG,
683 .halt_check = HALT_VOTED,
684 .halt_bit = 7,
685 .reset_mask = P_LPA_P_CLK,
686 },
687 .parent = &glbl_root_clk.c,
688 .c = {
689 .dbg_name = "lpa_p_clk",
690 .ops = &clk_ops_branch,
691 CLK_INIT(lpa_p_clk.c),
692 },
693};
694
695static struct branch_clk mdp_p_clk = {
696 .b = {
697 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
698 .en_mask = BIT(6),
699 .halt_reg = GLBL_CLK_STATE_2_REG,
700 .halt_check = HALT_VOTED,
701 .halt_bit = 6,
702 .reset_mask = P_MDP_P_CLK,
703 },
704 .parent = &glbl_root_clk.c,
705 .c = {
706 .dbg_name = "mdp_p_clk",
707 .ops = &clk_ops_branch,
708 CLK_INIT(mdp_p_clk.c),
709 },
710};
711
712static struct branch_clk mfc_p_clk = {
713 .b = {
714 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
715 .en_mask = BIT(26),
716 .halt_reg = GLBL_CLK_STATE_2_REG,
717 .halt_check = HALT_VOTED,
718 .halt_bit = 26,
719 .reset_mask = P_MFC_P_CLK,
720 },
721 .parent = &glbl_root_clk.c,
722 .c = {
723 .dbg_name = "mfc_p_clk",
724 .ops = &clk_ops_branch,
725 CLK_INIT(mfc_p_clk.c),
726 },
727};
728
729static struct branch_clk pmdh_p_clk = {
730 .b = {
731 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
732 .en_mask = BIT(4),
733 .halt_reg = GLBL_CLK_STATE_2_REG,
734 .halt_check = HALT_VOTED,
735 .halt_bit = 4,
736 .reset_mask = P_PMDH_P_CLK,
737 },
738 .parent = &glbl_root_clk.c,
739 .c = {
740 .dbg_name = "pmdh_p_clk",
741 .ops = &clk_ops_branch,
742 CLK_INIT(pmdh_p_clk.c),
743 },
744};
745
746static struct branch_clk rotator_imem_clk = {
747 .b = {
748 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
749 .en_mask = BIT(23),
750 .halt_reg = GLBL_CLK_STATE_2_REG,
751 .halt_check = HALT_VOTED,
752 .halt_bit = 23,
753 .reset_mask = P_ROTATOR_IMEM_CLK,
754 },
755 .parent = &glbl_root_clk.c,
756 .c = {
757 .dbg_name = "rotator_imem_clk",
758 .ops = &clk_ops_branch,
759 CLK_INIT(rotator_imem_clk.c),
760 },
761};
762
763static struct branch_clk rotator_p_clk = {
764 .b = {
765 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
766 .en_mask = BIT(25),
767 .halt_reg = GLBL_CLK_STATE_2_REG,
768 .halt_check = HALT_VOTED,
769 .halt_bit = 25,
770 .reset_mask = P_ROTATOR_P_CLK,
771 },
772 .parent = &glbl_root_clk.c,
773 .c = {
774 .dbg_name = "rotator_p_clk",
775 .ops = &clk_ops_branch,
776 CLK_INIT(rotator_p_clk.c),
777 },
778};
779
780static struct branch_clk sdc1_p_clk = {
781 .b = {
782 .ctl_reg = GLBL_CLK_ENA_SC_REG,
783 .en_mask = BIT(7),
784 .halt_reg = GLBL_CLK_STATE_REG,
785 .halt_check = HALT_VOTED,
786 .halt_bit = 7,
787 .reset_mask = P_SDC1_P_CLK,
788 },
789 .parent = &glbl_root_clk.c,
790 .c = {
791 .dbg_name = "sdc1_p_clk",
792 .ops = &clk_ops_branch,
793 CLK_INIT(sdc1_p_clk.c),
794 },
795};
796
797static struct branch_clk sdc2_p_clk = {
798 .b = {
799 .ctl_reg = GLBL_CLK_ENA_SC_REG,
800 .en_mask = BIT(8),
801 .halt_reg = GLBL_CLK_STATE_REG,
802 .halt_check = HALT_VOTED,
803 .halt_bit = 8,
804 .reset_mask = P_SDC2_P_CLK,
805 },
806 .parent = &glbl_root_clk.c,
807 .c = {
808 .dbg_name = "sdc2_p_clk",
809 .ops = &clk_ops_branch,
810 CLK_INIT(sdc2_p_clk.c),
811 },
812};
813
814static struct branch_clk sdc3_p_clk = {
815 .b = {
816 .ctl_reg = GLBL_CLK_ENA_SC_REG,
817 .en_mask = BIT(27),
818 .halt_reg = GLBL_CLK_STATE_REG,
819 .halt_check = HALT_VOTED,
820 .halt_bit = 27,
821 .reset_mask = P_SDC3_P_CLK,
822 },
823 .parent = &glbl_root_clk.c,
824 .c = {
825 .dbg_name = "sdc3_p_clk",
826 .ops = &clk_ops_branch,
827 CLK_INIT(sdc3_p_clk.c),
828 },
829};
830
831static struct branch_clk sdc4_p_clk = {
832 .b = {
833 .ctl_reg = GLBL_CLK_ENA_SC_REG,
834 .en_mask = BIT(28),
835 .halt_reg = GLBL_CLK_STATE_REG,
836 .halt_check = HALT_VOTED,
837 .halt_bit = 28,
838 .reset_mask = P_SDC4_P_CLK,
839 },
840 .parent = &glbl_root_clk.c,
841 .c = {
842 .dbg_name = "sdc4_p_clk",
843 .ops = &clk_ops_branch,
844 CLK_INIT(sdc4_p_clk.c),
845 },
846};
847
848static struct branch_clk spi_p_clk = {
849 .b = {
850 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
851 .en_mask = BIT(10),
852 .halt_reg = GLBL_CLK_STATE_2_REG,
853 .halt_check = HALT_VOTED,
854 .halt_bit = 10,
855 .reset_mask = P_SPI_P_CLK,
856 },
857 .parent = &glbl_root_clk.c,
858 .c = {
859 .dbg_name = "spi_p_clk",
860 .ops = &clk_ops_branch,
861 CLK_INIT(spi_p_clk.c),
862 },
863};
864
865static struct branch_clk tsif_p_clk = {
866 .b = {
867 .ctl_reg = GLBL_CLK_ENA_SC_REG,
868 .en_mask = BIT(18),
869 .halt_reg = GLBL_CLK_STATE_REG,
870 .halt_check = HALT_VOTED,
871 .halt_bit = 18,
872 .reset_mask = P_TSIF_P_CLK,
873 },
874 .parent = &glbl_root_clk.c,
875 .c = {
876 .dbg_name = "tsif_p_clk",
877 .ops = &clk_ops_branch,
878 CLK_INIT(tsif_p_clk.c),
879 },
880};
881
882static struct branch_clk uart1dm_p_clk = {
883 .b = {
884 .ctl_reg = GLBL_CLK_ENA_SC_REG,
885 .en_mask = BIT(17),
886 .halt_reg = GLBL_CLK_STATE_REG,
887 .halt_check = HALT_VOTED,
888 .halt_bit = 17,
889 },
890 .parent = &glbl_root_clk.c,
891 .c = {
892 .dbg_name = "uart1dm_p_clk",
893 .ops = &clk_ops_branch,
894 CLK_INIT(uart1dm_p_clk.c),
895 },
896};
897
898static struct branch_clk uart2dm_p_clk = {
899 .b = {
900 .ctl_reg = GLBL_CLK_ENA_SC_REG,
901 .en_mask = BIT(26),
902 .halt_reg = GLBL_CLK_STATE_REG,
903 .halt_check = HALT_VOTED,
904 .halt_bit = 26,
905 },
906 .parent = &glbl_root_clk.c,
907 .c = {
908 .dbg_name = "uart2dm_p_clk",
909 .ops = &clk_ops_branch,
910 CLK_INIT(uart2dm_p_clk.c),
911 },
912};
913
914static struct branch_clk usb_hs2_p_clk = {
915 .b = {
916 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
917 .en_mask = BIT(8),
918 .halt_reg = GLBL_CLK_STATE_2_REG,
919 .halt_check = HALT_VOTED,
920 .halt_bit = 8,
921 .reset_mask = P_USB_HS2_P_CLK,
922 },
923 .parent = &glbl_root_clk.c,
924 .c = {
925 .dbg_name = "usb_hs2_p_clk",
926 .ops = &clk_ops_branch,
927 CLK_INIT(usb_hs2_p_clk.c),
928 },
929};
930
931static struct branch_clk usb_hs3_p_clk = {
932 .b = {
933 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
934 .en_mask = BIT(9),
935 .halt_reg = GLBL_CLK_STATE_2_REG,
936 .halt_check = HALT_VOTED,
937 .halt_bit = 9,
938 .reset_mask = P_USB_HS3_P_CLK,
939 },
940 .parent = &glbl_root_clk.c,
941 .c = {
942 .dbg_name = "usb_hs3_p_clk",
943 .ops = &clk_ops_branch,
944 CLK_INIT(usb_hs3_p_clk.c),
945 },
946};
947
948static struct branch_clk usb_hs_p_clk = {
949 .b = {
950 .ctl_reg = GLBL_CLK_ENA_SC_REG,
951 .en_mask = BIT(25),
952 .halt_reg = GLBL_CLK_STATE_REG,
953 .halt_check = HALT_VOTED,
954 .halt_bit = 25,
955 .reset_mask = P_USB_HS_P_CLK,
956 },
957 .parent = &glbl_root_clk.c,
958 .c = {
959 .dbg_name = "usb_hs_p_clk",
960 .ops = &clk_ops_branch,
961 CLK_INIT(usb_hs_p_clk.c),
962 },
963};
964
965static struct branch_clk vfe_p_clk = {
966 .b = {
967 .ctl_reg = GLBL_CLK_ENA_2_SC_REG,
968 .en_mask = BIT(27),
969 .halt_reg = GLBL_CLK_STATE_2_REG,
970 .halt_check = HALT_VOTED,
971 .halt_bit = 27,
972 .reset_mask = P_VFE_P_CLK,
973 },
974 .parent = &glbl_root_clk.c,
975 .c = {
976 .dbg_name = "vfe_p_clk",
977 .ops = &clk_ops_branch,
978 CLK_INIT(vfe_p_clk.c),
979 },
980};
981
982static struct clk_freq_tbl clk_tbl_csi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -0700983 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
984 F_MND8(153600000, 24, 17, pll1, 2, 2, 5),
985 F_MND8(192000000, 24, 17, pll1, 4, 0, 0),
986 F_MND8(384000000, 24, 17, pll1, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -0700987 F_END,
988};
989
990static struct rcg_clk csi0_clk = {
991 .b = {
992 .ctl_reg = CSI_NS_REG,
993 .en_mask = BIT(9),
994 .halt_reg = CLK_HALT_STATEC_REG,
995 .halt_bit = 17,
996 .reset_mask = P_CSI0_CLK,
997 },
998 .ns_reg = CSI_NS_REG,
999 .md_reg = CSI_NS_REG - 4,
1000 .ns_mask = F_MASK_MND8(24, 17),
1001 .root_en_mask = BIT(11),
1002 .freq_tbl = clk_tbl_csi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001003 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001004 .set_rate = set_rate_mnd,
1005 .c = {
1006 .dbg_name = "csi0_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001007 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001008 VDD_DIG_FMAX_MAP1(NOMINAL, 384000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001009 CLK_INIT(csi0_clk.c),
1010 },
1011};
1012
1013static struct clk_freq_tbl clk_tbl_tcxo[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001014 F_RAW(19200000, &tcxo_clk.c, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001015 F_END,
1016};
1017
1018static struct rcg_clk i2c_clk = {
1019 .b = {
1020 .ctl_reg = I2C_NS_REG,
1021 .en_mask = BIT(9),
1022 .halt_reg = CLK_HALT_STATEA_REG,
1023 .halt_bit = 15,
1024 .reset_mask = P_I2C_CLK,
1025 },
1026 .set_rate = set_rate_nop,
1027 .freq_tbl = clk_tbl_tcxo,
1028 .root_en_mask = BIT(11),
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001029 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001030 .c = {
1031 .dbg_name = "i2c_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001032 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001033 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001034 CLK_INIT(i2c_clk.c),
1035 },
1036};
1037
1038static struct rcg_clk i2c_2_clk = {
1039 .b = {
1040 .ctl_reg = I2C_2_NS_REG,
1041 .en_mask = BIT(0),
1042 .halt_reg = CLK_HALT_STATEC_REG,
1043 .halt_bit = 2,
1044 .reset_mask = P_I2C_2_CLK,
1045 },
1046 .root_en_mask = BIT(2),
1047 .freq_tbl = clk_tbl_tcxo,
1048 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001049 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001050 .c = {
1051 .dbg_name = "i2c_2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001052 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001053 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001054 CLK_INIT(i2c_2_clk.c),
1055 },
1056};
1057
1058static struct rcg_clk qup_i2c_clk = {
1059 .b = {
1060 .ctl_reg = QUP_I2C_NS_REG,
1061 .en_mask = BIT(0),
1062 .halt_reg = CLK_HALT_STATEB_REG,
1063 .halt_bit = 31,
1064 .reset_mask = P_QUP_I2C_CLK,
1065 },
1066 .root_en_mask = BIT(2),
1067 .freq_tbl = clk_tbl_tcxo,
1068 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001069 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001070 .c = {
1071 .dbg_name = "qup_i2c_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001072 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001073 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001074 CLK_INIT(qup_i2c_clk.c),
1075 },
1076};
1077
1078static struct rcg_clk uart1_clk = {
1079 .b = {
1080 .ctl_reg = UART_NS_REG,
1081 .en_mask = BIT(5),
1082 .halt_reg = CLK_HALT_STATEB_REG,
1083 .halt_bit = 7,
1084 .reset_mask = P_UART1_CLK,
1085 },
1086 .root_en_mask = BIT(4),
1087 .freq_tbl = clk_tbl_tcxo,
1088 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001089 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001090 .c = {
1091 .dbg_name = "uart1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001092 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001093 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001094 CLK_INIT(uart1_clk.c),
1095 },
1096};
1097
1098static struct rcg_clk uart2_clk = {
1099 .b = {
1100 .ctl_reg = UART2_NS_REG,
1101 .en_mask = BIT(5),
1102 .halt_reg = CLK_HALT_STATEB_REG,
1103 .halt_bit = 5,
1104 .reset_mask = P_UART2_CLK,
1105 },
1106 .root_en_mask = BIT(4),
1107 .freq_tbl = clk_tbl_tcxo,
1108 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001109 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001110 .c = {
1111 .dbg_name = "uart2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001112 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001113 VDD_DIG_FMAX_MAP1(NOMINAL, 19200000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001114 CLK_INIT(uart2_clk.c),
1115 },
1116};
1117
1118static struct clk_freq_tbl clk_tbl_uartdm[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001119 F_MND16( 0, gnd, 1, 0, 0),
1120 F_MND16( 3686400, pll3, 3, 3, 200),
1121 F_MND16( 7372800, pll3, 3, 3, 100),
1122 F_MND16(14745600, pll3, 3, 3, 50),
1123 F_MND16(32000000, pll3, 3, 25, 192),
1124 F_MND16(40000000, pll3, 3, 125, 768),
1125 F_MND16(46400000, pll3, 3, 145, 768),
1126 F_MND16(48000000, pll3, 3, 25, 128),
1127 F_MND16(51200000, pll3, 3, 5, 24),
1128 F_MND16(56000000, pll3, 3, 175, 768),
1129 F_MND16(58982400, pll3, 3, 6, 25),
1130 F_MND16(64000000, pll1, 4, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001131 F_END,
1132};
1133
1134static struct rcg_clk uart1dm_clk = {
1135 .b = {
1136 .ctl_reg = UART1DM_NS_REG,
1137 .en_mask = BIT(9),
1138 .halt_reg = CLK_HALT_STATEB_REG,
1139 .halt_bit = 6,
1140 .reset_mask = P_UART1DM_CLK,
1141 },
1142 .ns_reg = UART1DM_NS_REG,
1143 .md_reg = UART1DM_NS_REG - 4,
1144 .root_en_mask = BIT(11),
1145 .freq_tbl = clk_tbl_uartdm,
1146 .ns_mask = F_MASK_MND16,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001147 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001148 .set_rate = set_rate_mnd,
1149 .c = {
1150 .dbg_name = "uart1dm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001151 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001152 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001153 CLK_INIT(uart1dm_clk.c),
1154 },
1155};
1156
1157static struct rcg_clk uart2dm_clk = {
1158 .b = {
1159 .ctl_reg = UART2DM_NS_REG,
1160 .en_mask = BIT(9),
1161 .halt_reg = CLK_HALT_STATEB_REG,
1162 .halt_bit = 23,
1163 .reset_mask = P_UART2DM_CLK,
1164 },
1165 .ns_reg = UART2DM_NS_REG,
1166 .md_reg = UART2DM_NS_REG - 4,
1167 .root_en_mask = BIT(11),
1168 .freq_tbl = clk_tbl_uartdm,
1169 .ns_mask = F_MASK_MND16,
1170 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001171 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001172 .c = {
1173 .dbg_name = "uart2dm_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001174 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001175 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001176 CLK_INIT(uart2dm_clk.c),
1177 },
1178};
1179
1180static struct clk_freq_tbl clk_tbl_mdh[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001181 F_BASIC( 0, gnd, 1),
1182 F_BASIC( 49150000, pll3, 15),
1183 F_BASIC( 92160000, pll3, 8),
1184 F_BASIC(122880000, pll3, 6),
1185 F_BASIC(184320000, pll3, 4),
1186 F_BASIC(245760000, pll3, 3),
1187 F_BASIC(368640000, pll3, 2),
1188 F_BASIC(384000000, pll1, 2),
1189 F_BASIC(445500000, pll4, 2),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001190 F_END,
1191};
1192
1193static struct rcg_clk emdh_clk = {
1194 .b = {
1195 .ctl_reg = EMDH_NS_REG,
1196 .halt_check = DELAY,
1197 .reset_mask = P_EMDH_CLK,
1198 },
1199 .root_en_mask = BIT(11),
1200 .ns_reg = EMDH_NS_REG,
1201 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001202 .set_rate = set_rate_nop,
1203 .freq_tbl = clk_tbl_mdh,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001204 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001205 .c = {
1206 .dbg_name = "emdh_clk",
1207 .flags = CLKFLAG_MIN | CLKFLAG_MAX,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001208 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001209 VDD_DIG_FMAX_MAP1(NOMINAL, 445500000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001210 CLK_INIT(emdh_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001211 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001212 },
1213};
1214
1215static struct rcg_clk pmdh_clk = {
1216 .b = {
1217 .ctl_reg = PMDH_NS_REG,
1218 .halt_check = DELAY,
1219 .reset_mask = P_PMDH_CLK,
1220 },
1221 .root_en_mask = BIT(11),
1222 .ns_reg = PMDH_NS_REG,
1223 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001224 .set_rate = set_rate_nop,
1225 .freq_tbl = clk_tbl_mdh,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001226 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001227 .c = {
1228 .dbg_name = "pmdh_clk",
1229 .flags = CLKFLAG_MIN | CLKFLAG_MAX,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001230 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001231 VDD_DIG_FMAX_MAP1(NOMINAL, 445500000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001232 CLK_INIT(pmdh_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001233 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001234 },
1235};
1236
1237static struct clk_freq_tbl clk_tbl_grp[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001238 F_BASIC( 24576000, lpxo, 1),
1239 F_BASIC( 46080000, pll3, 16),
1240 F_BASIC( 49152000, pll3, 15),
1241 F_BASIC( 52662875, pll3, 14),
1242 F_BASIC( 56713846, pll3, 13),
1243 F_BASIC( 61440000, pll3, 12),
1244 F_BASIC( 67025454, pll3, 11),
1245 F_BASIC( 73728000, pll3, 10),
1246 F_BASIC( 81920000, pll3, 9),
1247 F_BASIC( 92160000, pll3, 8),
1248 F_BASIC(105325714, pll3, 7),
1249 F_BASIC(122880000, pll3, 6),
1250 F_BASIC(147456000, pll3, 5),
1251 F_BASIC(184320000, pll3, 4),
1252 F_BASIC(192000000, pll1, 4),
1253 F_BASIC(245760000, pll3, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001254 /* Sync to AXI. Hence this "rate" is not fixed. */
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001255 F_RAW(1, &lpxo_clk.c, 0, BIT(14), 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001256 F_END,
1257};
1258
1259static struct rcg_clk grp_2d_clk = {
1260 .b = {
1261 .ctl_reg = GRP_2D_NS_REG,
1262 .en_mask = BIT(7),
1263 .halt_reg = CLK_HALT_STATEA_REG,
1264 .halt_bit = 31,
1265 .reset_mask = P_GRP_2D_CLK,
1266 },
1267 .ns_reg = GRP_2D_NS_REG,
1268 .root_en_mask = BIT(11),
1269 .ns_mask = F_MASK_BASIC | (7 << 12),
1270 .set_rate = set_rate_nop,
1271 .freq_tbl = clk_tbl_grp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001272 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001273 .c = {
1274 .dbg_name = "grp_2d_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001275 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001276 VDD_DIG_FMAX_MAP2(NOMINAL, 192000000, HIGH, 245760000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001277 CLK_INIT(grp_2d_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001278 .depends = &axi_grp_2d_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001279 },
1280};
1281
1282static struct rcg_clk grp_3d_src_clk = {
1283 .ns_reg = GRP_NS_REG,
1284 .b = {
1285 .ctl_reg = GRP_NS_REG,
1286 .halt_check = NOCHECK,
1287 },
1288 .root_en_mask = BIT(11),
1289 .ns_mask = F_MASK_BASIC | (7 << 12),
1290 .set_rate = set_rate_nop,
1291 .freq_tbl = clk_tbl_grp,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001292 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001293 .c = {
1294 .dbg_name = "grp_3d_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001295 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001296 VDD_DIG_FMAX_MAP2(NOMINAL, 192000000, HIGH, 245760000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001297 CLK_INIT(grp_3d_src_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001298 .depends = &axi_li_grp_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001299 },
1300};
1301
1302static struct branch_clk grp_3d_clk = {
1303 .b = {
1304 .ctl_reg = GRP_NS_REG,
1305 .en_mask = BIT(7),
1306 .halt_reg = CLK_HALT_STATEB_REG,
1307 .halt_bit = 18,
1308 .reset_mask = P_GRP_3D_CLK,
1309 },
1310 .parent = &grp_3d_src_clk.c,
1311 .c = {
1312 .dbg_name = "grp_3d_clk",
1313 .ops = &clk_ops_branch,
1314 CLK_INIT(grp_3d_clk.c),
1315 },
1316};
1317
1318static struct branch_clk imem_clk = {
1319 .b = {
1320 .ctl_reg = GRP_NS_REG,
1321 .en_mask = BIT(9),
1322 .halt_reg = CLK_HALT_STATEB_REG,
1323 .halt_bit = 19,
1324 .reset_mask = P_IMEM_CLK,
1325 },
1326 .parent = &grp_3d_src_clk.c,
1327 .c = {
1328 .dbg_name = "imem_clk",
1329 .ops = &clk_ops_branch,
1330 CLK_INIT(imem_clk.c),
1331 },
1332};
1333
1334static struct clk_freq_tbl clk_tbl_sdc1_3[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001335 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1336 F_MND8( 144000, 19, 12, lpxo, 1, 1, 171),
1337 F_MND8( 400000, 19, 12, lpxo, 1, 2, 123),
1338 F_MND8(16027000, 19, 12, pll3, 3, 14, 215),
1339 F_MND8(17000000, 19, 12, pll3, 4, 19, 206),
1340 F_MND8(20480000, 19, 12, pll3, 4, 23, 212),
1341 F_MND8(24576000, 19, 12, lpxo, 1, 0, 0),
1342 F_MND8(49152000, 19, 12, pll3, 3, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001343 F_END,
1344};
1345
1346static struct rcg_clk sdc1_clk = {
1347 .b = {
1348 .ctl_reg = SDCn_NS_REG(1),
1349 .en_mask = BIT(9),
1350 .halt_reg = CLK_HALT_STATEA_REG,
1351 .halt_bit = 1,
1352 .reset_mask = P_SDC1_CLK,
1353 },
1354 .ns_reg = SDCn_NS_REG(1),
1355 .md_reg = SDCn_NS_REG(1) - 4,
1356 .ns_mask = F_MASK_MND8(19, 12),
1357 .root_en_mask = BIT(11),
1358 .freq_tbl = clk_tbl_sdc1_3,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001359 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001360 .set_rate = set_rate_mnd,
1361 .c = {
1362 .dbg_name = "sdc1_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001363 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001364 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001365 CLK_INIT(sdc1_clk.c),
1366 },
1367};
1368
1369static struct rcg_clk sdc3_clk = {
1370 .b = {
1371 .ctl_reg = SDCn_NS_REG(3),
1372 .en_mask = BIT(9),
1373 .halt_reg = CLK_HALT_STATEB_REG,
1374 .halt_bit = 24,
1375 .reset_mask = P_SDC3_CLK,
1376 },
1377 .ns_reg = SDCn_NS_REG(3),
1378 .md_reg = SDCn_NS_REG(3) - 4,
1379 .ns_mask = F_MASK_MND8(19, 12),
1380 .root_en_mask = BIT(11),
1381 .freq_tbl = clk_tbl_sdc1_3,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001382 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001383 .set_rate = set_rate_mnd,
1384 .c = {
1385 .dbg_name = "sdc3_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001386 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001387 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001388 CLK_INIT(sdc3_clk.c),
1389 },
1390};
1391
1392static struct clk_freq_tbl clk_tbl_sdc2_4[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001393 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1394 F_MND8( 144000, 20, 13, lpxo, 1, 1, 171),
1395 F_MND8( 400000, 20, 13, lpxo, 1, 2, 123),
1396 F_MND8(16027000, 20, 13, pll3, 3, 14, 215),
1397 F_MND8(17000000, 20, 13, pll3, 4, 19, 206),
1398 F_MND8(20480000, 20, 13, pll3, 4, 23, 212),
1399 F_MND8(24576000, 20, 13, lpxo, 1, 0, 0),
1400 F_MND8(49152000, 20, 13, pll3, 3, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001401 F_END,
1402};
1403
1404static struct rcg_clk sdc2_clk = {
1405 .b = {
1406 .ctl_reg = SDCn_NS_REG(2),
1407 .en_mask = BIT(9),
1408 .halt_reg = CLK_HALT_STATEA_REG,
1409 .halt_bit = 0,
1410 .reset_mask = P_SDC2_CLK,
1411 },
1412 .ns_reg = SDCn_NS_REG(2),
1413 .md_reg = SDCn_NS_REG(2) - 4,
1414 .ns_mask = F_MASK_MND8(20, 13),
1415 .root_en_mask = BIT(11),
1416 .freq_tbl = clk_tbl_sdc2_4,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001417 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001418 .set_rate = set_rate_mnd,
1419 .c = {
1420 .dbg_name = "sdc2_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001421 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001422 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001423 CLK_INIT(sdc2_clk.c),
1424 },
1425};
1426
1427static struct rcg_clk sdc4_clk = {
1428 .b = {
1429 .ctl_reg = SDCn_NS_REG(4),
1430 .en_mask = BIT(9),
1431 .halt_reg = CLK_HALT_STATEB_REG,
1432 .halt_bit = 25,
1433 .reset_mask = P_SDC4_CLK,
1434 },
1435 .ns_reg = SDCn_NS_REG(4),
1436 .md_reg = SDCn_NS_REG(4) - 4,
1437 .ns_mask = F_MASK_MND8(20, 13),
1438 .root_en_mask = BIT(11),
1439 .freq_tbl = clk_tbl_sdc2_4,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001440 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001441 .set_rate = set_rate_mnd,
1442 .c = {
1443 .dbg_name = "sdc4_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001444 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001445 VDD_DIG_FMAX_MAP1(NOMINAL, 49152000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001446 CLK_INIT(sdc4_clk.c),
1447 },
1448};
1449
1450static struct clk_freq_tbl clk_tbl_mdp_core[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001451 F_BASIC( 24576000, lpxo, 1),
1452 F_BASIC( 46080000, pll3, 16),
1453 F_BASIC( 49152000, pll3, 15),
1454 F_BASIC( 52663000, pll3, 14),
1455 F_BASIC( 92160000, pll3, 8),
1456 F_BASIC(122880000, pll3, 6),
1457 F_BASIC(147456000, pll3, 5),
1458 F_BASIC(153600000, pll1, 5),
1459 F_BASIC(192000000, pll1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001460 F_END,
1461};
1462
1463static struct rcg_clk mdp_clk = {
1464 .b = {
1465 .ctl_reg = MDP_NS_REG,
1466 .en_mask = BIT(9),
1467 .halt_reg = CLK_HALT_STATEB_REG,
1468 .halt_bit = 16,
1469 .reset_mask = P_MDP_CLK,
1470 },
1471 .ns_reg = MDP_NS_REG,
1472 .root_en_mask = BIT(11),
1473 .ns_mask = F_MASK_BASIC,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001474 .set_rate = set_rate_nop,
1475 .freq_tbl = clk_tbl_mdp_core,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001476 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001477 .c = {
1478 .dbg_name = "mdp_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001479 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001480 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001481 CLK_INIT(mdp_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001482 .depends = &axi_mdp_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001483 },
1484};
1485
1486static struct clk_freq_tbl clk_tbl_mdp_lcdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001487 F_MND16( 0, gnd, 1, 0, 0),
1488 F_MND16(24576000, lpxo, 1, 0, 0),
1489 F_MND16(30720000, pll3, 4, 1, 6),
1490 F_MND16(32768000, pll3, 3, 2, 15),
1491 F_MND16(40960000, pll3, 2, 1, 9),
1492 F_MND16(73728000, pll3, 2, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001493 F_END,
1494};
1495
1496static struct rcg_clk mdp_lcdc_pclk_clk = {
1497 .b = {
1498 .ctl_reg = MDP_LCDC_NS_REG,
1499 .en_mask = BIT(9),
1500 .halt_reg = CLK_HALT_STATEB_REG,
1501 .halt_bit = 28,
1502 .reset_mask = P_MDP_LCDC_PCLK_CLK,
1503 },
1504 .ns_reg = MDP_LCDC_NS_REG,
1505 .md_reg = MDP_LCDC_NS_REG - 4,
1506 .root_en_mask = BIT(11),
1507 .ns_mask = F_MASK_MND16,
1508 .set_rate = set_rate_mnd,
1509 .freq_tbl = clk_tbl_mdp_lcdc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001510 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001511 .c = {
1512 .dbg_name = "mdp_lcdc_pclk_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001513 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001514 VDD_DIG_FMAX_MAP1(NOMINAL, 73728000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001515 CLK_INIT(mdp_lcdc_pclk_clk.c),
1516 },
1517};
1518
1519static struct branch_clk mdp_lcdc_pad_pclk_clk = {
1520 .b = {
1521 .ctl_reg = MDP_LCDC_NS_REG,
1522 .en_mask = BIT(12),
1523 .halt_reg = CLK_HALT_STATEB_REG,
1524 .halt_bit = 29,
1525 .reset_mask = P_MDP_LCDC_PAD_PCLK_CLK,
1526 },
1527 .parent = &mdp_lcdc_pclk_clk.c,
1528 .c = {
1529 .dbg_name = "mdp_lcdc_pad_pclk_clk",
1530 .ops = &clk_ops_branch,
1531 CLK_INIT(mdp_lcdc_pad_pclk_clk.c),
1532 },
1533};
1534
1535static struct clk_freq_tbl clk_tbl_mdp_vsync[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001536 F_RAW( 0, &gnd_clk.c, 0, (0x3<<2), 0, 0, NULL),
1537 F_RAW(24576000, &lpxo_clk.c, 0, (0x1<<2), 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001538 F_END,
1539};
1540
1541static struct rcg_clk mdp_vsync_clk = {
1542 .b = {
1543 .ctl_reg = MDP_VSYNC_REG,
1544 .en_mask = BIT(0),
1545 .halt_reg = CLK_HALT_STATEB_REG,
1546 .halt_bit = 30,
1547 .reset_mask = P_MDP_VSYNC_CLK,
1548 },
1549 .ns_reg = MDP_VSYNC_REG,
1550 .ns_mask = BM(3, 2),
1551 .freq_tbl = clk_tbl_mdp_vsync,
1552 .set_rate = set_rate_nop,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001553 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001554 .c = {
1555 .dbg_name = "mdp_vsync_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001556 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001557 VDD_DIG_FMAX_MAP1(NOMINAL, 24576000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001558 CLK_INIT(mdp_vsync_clk.c),
1559 },
1560};
1561
1562static struct clk_freq_tbl clk_tbl_mi2s_codec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001563 F_MND16( 0, gnd, 1, 0, 0),
1564 F_MND16( 2048000, lpxo, 4, 1, 3),
1565 F_MND16(12288000, lpxo, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001566 F_END,
1567};
1568
1569static struct rcg_clk mi2s_codec_rx_m_clk = {
1570 .b = {
1571 .ctl_reg = MI2S_RX_NS_REG,
1572 .en_mask = BIT(12),
1573 .halt_reg = CLK_HALT_STATEA_REG,
1574 .halt_bit = 12,
1575 .reset_mask = P_MI2S_CODEC_RX_M_CLK,
1576 },
1577 .ns_reg = MI2S_RX_NS_REG,
1578 .md_reg = MI2S_RX_NS_REG - 4,
1579 .root_en_mask = BIT(11),
1580 .ns_mask = F_MASK_MND16,
1581 .set_rate = set_rate_mnd,
1582 .freq_tbl = clk_tbl_mi2s_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001583 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001584 .c = {
1585 .dbg_name = "mi2s_codec_rx_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001586 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001587 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001588 CLK_INIT(mi2s_codec_rx_m_clk.c),
1589 },
1590};
1591
1592static struct branch_clk mi2s_codec_rx_s_clk = {
1593 .b = {
1594 .ctl_reg = MI2S_RX_NS_REG,
1595 .en_mask = BIT(9),
1596 .halt_reg = CLK_HALT_STATEA_REG,
1597 .halt_bit = 13,
1598 .reset_mask = P_MI2S_CODEC_RX_S_CLK,
1599 },
1600 .parent = &mi2s_codec_rx_m_clk.c,
1601 .c = {
1602 .dbg_name = "mi2s_codec_rx_s_clk",
1603 .ops = &clk_ops_branch,
1604 CLK_INIT(mi2s_codec_rx_s_clk.c),
1605 },
1606};
1607
1608static struct rcg_clk mi2s_codec_tx_m_clk = {
1609 .b = {
1610 .ctl_reg = MI2S_TX_NS_REG,
1611 .en_mask = BIT(12),
1612 .halt_reg = CLK_HALT_STATEC_REG,
1613 .halt_bit = 8,
1614 .reset_mask = P_MI2S_CODEC_TX_M_CLK,
1615 },
1616 .ns_reg = MI2S_TX_NS_REG,
1617 .md_reg = MI2S_TX_NS_REG - 4,
1618 .root_en_mask = BIT(11),
1619 .ns_mask = F_MASK_MND16,
1620 .set_rate = set_rate_mnd,
1621 .freq_tbl = clk_tbl_mi2s_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001622 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001623 .c = {
1624 .dbg_name = "mi2s_codec_tx_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001625 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001626 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001627 CLK_INIT(mi2s_codec_tx_m_clk.c),
1628 },
1629};
1630
1631static struct branch_clk mi2s_codec_tx_s_clk = {
1632 .b = {
1633 .ctl_reg = MI2S_TX_NS_REG,
1634 .en_mask = BIT(9),
1635 .halt_reg = CLK_HALT_STATEA_REG,
1636 .halt_bit = 11,
1637 .reset_mask = P_MI2S_CODEC_TX_S_CLK,
1638 },
1639 .parent = &mi2s_codec_tx_m_clk.c,
1640 .c = {
1641 .dbg_name = "mi2s_codec_tx_s_clk",
1642 .ops = &clk_ops_branch,
1643 CLK_INIT(mi2s_codec_tx_s_clk.c),
1644 },
1645};
1646
1647static struct clk_freq_tbl clk_tbl_mi2s[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001648 F_MND16( 0, gnd, 1, 0, 0),
1649 F_MND16(12288000, lpxo, 2, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001650 F_END,
1651};
1652
1653static struct rcg_clk mi2s_m_clk = {
1654 .b = {
1655 .ctl_reg = MI2S_NS_REG,
1656 .en_mask = BIT(12),
1657 .halt_reg = CLK_HALT_STATEC_REG,
1658 .halt_bit = 4,
1659 .reset_mask = P_MI2S_M_CLK,
1660 },
1661 .ns_reg = MI2S_NS_REG,
1662 .md_reg = MI2S_NS_REG - 4,
1663 .root_en_mask = BIT(11),
1664 .ns_mask = F_MASK_MND16,
1665 .set_rate = set_rate_mnd,
1666 .freq_tbl = clk_tbl_mi2s,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001667 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001668 .c = {
1669 .dbg_name = "mi2s_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001670 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001671 VDD_DIG_FMAX_MAP1(NOMINAL, 12288000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001672 CLK_INIT(mi2s_m_clk.c),
1673 },
1674};
1675
1676static struct branch_clk mi2s_s_clk = {
1677 .b = {
1678 .ctl_reg = MI2S_NS_REG,
1679 .en_mask = BIT(9),
1680 .halt_reg = CLK_HALT_STATEC_REG,
1681 .halt_bit = 3,
1682 .reset_mask = P_MI2S_S_CLK,
1683 },
1684 .parent = &mi2s_m_clk.c,
1685 .c = {
1686 .dbg_name = "mi2s_s_clk",
1687 .ops = &clk_ops_branch,
1688 CLK_INIT(mi2s_s_clk.c),
1689 },
1690};
1691
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001692#define F_SDAC(f, s, div, m, n) \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001693 { \
1694 .freq_hz = f, \
1695 .md_val = MD16(m, n), \
1696 .ns_val = N16(m, n) | SPDIV(SRC_SEL_SDAC_##s, div), \
1697 .mnd_en_mask = BIT(8) * !!(n), \
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001698 .src_clk = &s##_clk.c, \
1699 }
1700
1701static struct clk_freq_tbl clk_tbl_sdac[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001702 F_SDAC( 256000, lpxo, 4, 1, 24),
1703 F_SDAC( 352800, lpxo, 1, 147, 10240),
1704 F_SDAC( 384000, lpxo, 4, 1, 16),
1705 F_SDAC( 512000, lpxo, 4, 1, 12),
1706 F_SDAC( 705600, lpxo, 1, 147, 5120),
1707 F_SDAC( 768000, lpxo, 4, 1, 8),
1708 F_SDAC(1024000, lpxo, 4, 1, 6),
1709 F_SDAC(1411200, lpxo, 1, 147, 2560),
1710 F_SDAC(1536000, lpxo, 4, 1, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001711 F_END,
1712};
1713
1714static struct rcg_clk sdac_clk = {
1715 .b = {
1716 .ctl_reg = SDAC_NS_REG,
1717 .en_mask = BIT(9),
1718 .halt_reg = CLK_HALT_STATEA_REG,
1719 .halt_bit = 2,
1720 .reset_mask = P_SDAC_CLK,
1721 },
1722 .ns_reg = SDAC_NS_REG,
1723 .md_reg = SDAC_NS_REG - 4,
1724 .root_en_mask = BIT(11),
1725 .freq_tbl = clk_tbl_sdac,
1726 .ns_mask = F_MASK_MND16,
1727 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001728 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001729 .c = {
1730 .dbg_name = "sdac_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001731 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001732 VDD_DIG_FMAX_MAP1(NOMINAL, 1536000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001733 CLK_INIT(sdac_clk.c),
1734 },
1735};
1736
1737static struct branch_clk sdac_m_clk = {
1738 .b = {
1739 .ctl_reg = SDAC_NS_REG,
1740 .en_mask = BIT(12),
1741 .halt_reg = CLK_HALT_STATEB_REG,
1742 .halt_bit = 17,
1743 .reset_mask = P_SDAC_M_CLK,
1744 },
1745 .parent = &sdac_clk.c,
1746 .c = {
1747 .dbg_name = "sdac_m_clk",
1748 .ops = &clk_ops_branch,
1749 CLK_INIT(sdac_m_clk.c),
1750 },
1751};
1752
1753static struct clk_freq_tbl clk_tbl_tv[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001754 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1755 F_MND8(27000000, 23, 16, pll4, 2, 2, 33),
1756 F_MND8(74250000, 23, 16, pll4, 2, 1, 6),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001757 F_END,
1758};
1759
1760static struct rcg_clk tv_clk = {
1761 .ns_reg = TV_NS_REG,
1762 .b = {
1763 .ctl_reg = TV_NS_REG,
1764 .halt_check = NOCHECK,
1765 },
1766 .md_reg = TV_NS_REG - 4,
1767 .ns_mask = F_MASK_MND8(23, 16),
1768 .root_en_mask = BIT(11),
1769 .freq_tbl = clk_tbl_tv,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001770 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001771 .set_rate = set_rate_mnd,
1772 .c = {
1773 .dbg_name = "tv_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001774 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001775 VDD_DIG_FMAX_MAP1(NOMINAL, 74250000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001776 CLK_INIT(tv_clk.c),
1777 },
1778};
1779
1780static struct branch_clk hdmi_clk = {
1781 .b = {
1782 .ctl_reg = HDMI_NS_REG,
1783 .en_mask = BIT(9),
1784 .halt_reg = CLK_HALT_STATEC_REG,
1785 .halt_bit = 7,
1786 .reset_mask = P_HDMI_CLK,
1787 },
1788 .parent = &tv_clk.c,
1789 .c = {
1790 .dbg_name = "hdmi_clk",
1791 .ops = &clk_ops_branch,
1792 CLK_INIT(hdmi_clk.c),
1793 },
1794};
1795
1796static struct branch_clk tv_dac_clk = {
1797 .b = {
1798 .ctl_reg = TV_NS_REG,
1799 .en_mask = BIT(12),
1800 .halt_reg = CLK_HALT_STATEB_REG,
1801 .halt_bit = 27,
1802 .reset_mask = P_TV_DAC_CLK,
1803 },
1804 .parent = &tv_clk.c,
1805 .c = {
1806 .dbg_name = "tv_dac_clk",
1807 .ops = &clk_ops_branch,
1808 CLK_INIT(tv_dac_clk.c),
1809 },
1810};
1811
1812static struct branch_clk tv_enc_clk = {
1813 .b = {
1814 .ctl_reg = TV_NS_REG,
1815 .en_mask = BIT(9),
1816 .halt_reg = CLK_HALT_STATEB_REG,
1817 .halt_bit = 10,
1818 .reset_mask = P_TV_ENC_CLK,
1819 },
1820 .parent = &tv_clk.c,
1821 .c = {
1822 .dbg_name = "tv_enc_clk",
1823 .ops = &clk_ops_branch,
1824 CLK_INIT(tv_enc_clk.c),
1825 },
1826};
1827
1828/* Hacking root & branch into one param. */
1829static struct branch_clk tsif_ref_clk = {
1830 .b = {
1831 .ctl_reg = TSIF_NS_REG,
1832 .en_mask = BIT(9)|BIT(11),
1833 .halt_reg = CLK_HALT_STATEB_REG,
1834 .halt_bit = 11,
1835 .reset_mask = P_TSIF_REF_CLK,
1836 },
1837 .parent = &tv_clk.c,
1838 .c = {
1839 .dbg_name = "tsif_ref_clk",
1840 .ops = &clk_ops_branch,
1841 CLK_INIT(tsif_ref_clk.c),
1842 },
1843};
1844
1845static struct clk_freq_tbl clk_tbl_usb[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001846 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
1847 F_MND8(60000000, 23, 16, pll1, 2, 5, 32),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001848 F_END,
1849};
1850
1851static struct rcg_clk usb_hs_src_clk = {
1852 .ns_reg = USBH_NS_REG,
1853 .b = {
1854 .ctl_reg = USBH_NS_REG,
1855 .halt_check = NOCHECK,
1856 },
1857 .md_reg = USBH_NS_REG - 4,
1858 .ns_mask = F_MASK_MND8(23, 16),
1859 .root_en_mask = BIT(11),
1860 .freq_tbl = clk_tbl_usb,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001861 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001862 .set_rate = set_rate_mnd,
1863 .c = {
1864 .dbg_name = "usb_hs_src_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001865 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001866 VDD_DIG_FMAX_MAP1(NOMINAL, 60000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001867 CLK_INIT(usb_hs_src_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07001868 .depends = &axi_li_adsp_a_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001869 },
1870};
1871
1872static struct branch_clk usb_hs_clk = {
1873 .b = {
1874 .ctl_reg = USBH_NS_REG,
1875 .en_mask = BIT(9),
1876 .halt_reg = CLK_HALT_STATEB_REG,
1877 .halt_bit = 26,
1878 .reset_mask = P_USB_HS_CLK,
1879 },
1880 .c = {
1881 .dbg_name = "usb_hs_clk",
1882 .ops = &clk_ops_branch,
1883 CLK_INIT(usb_hs_clk.c),
1884 },
1885};
1886
1887static struct branch_clk usb_hs_core_clk = {
1888 .b = {
1889 .ctl_reg = USBH_NS_REG,
1890 .en_mask = BIT(13),
1891 .halt_reg = CLK_HALT_STATEA_REG,
1892 .halt_bit = 27,
1893 .reset_mask = P_USB_HS_CORE_CLK,
1894 },
1895 .parent = &usb_hs_src_clk.c,
1896 .c = {
1897 .dbg_name = "usb_hs_core_clk",
1898 .ops = &clk_ops_branch,
1899 CLK_INIT(usb_hs_core_clk.c),
1900 },
1901};
1902
1903static struct branch_clk usb_hs2_clk = {
1904 .b = {
1905 .ctl_reg = USBH2_NS_REG,
1906 .en_mask = BIT(9),
1907 .halt_reg = CLK_HALT_STATEB_REG,
1908 .halt_bit = 3,
1909 .reset_mask = P_USB_HS2_CLK,
1910 },
1911 .parent = &usb_hs_src_clk.c,
1912 .c = {
1913 .dbg_name = "usb_hs2_clk",
1914 .ops = &clk_ops_branch,
1915 CLK_INIT(usb_hs2_clk.c),
1916 },
1917};
1918
1919static struct branch_clk usb_hs2_core_clk = {
1920 .b = {
1921 .ctl_reg = USBH2_NS_REG,
1922 .en_mask = BIT(4),
1923 .halt_reg = CLK_HALT_STATEA_REG,
1924 .halt_bit = 28,
1925 .reset_mask = P_USB_HS2_CORE_CLK,
1926 },
1927 .parent = &usb_hs_src_clk.c,
1928 .c = {
1929 .dbg_name = "usb_hs2_core_clk",
1930 .ops = &clk_ops_branch,
1931 CLK_INIT(usb_hs2_core_clk.c),
1932 },
1933};
1934
1935static struct branch_clk usb_hs3_clk = {
1936 .b = {
1937 .ctl_reg = USBH3_NS_REG,
1938 .en_mask = BIT(9),
1939 .halt_reg = CLK_HALT_STATEB_REG,
1940 .halt_bit = 2,
1941 .reset_mask = P_USB_HS3_CLK,
1942 },
1943 .parent = &usb_hs_src_clk.c,
1944 .c = {
1945 .dbg_name = "usb_hs3_clk",
1946 .ops = &clk_ops_branch,
1947 CLK_INIT(usb_hs3_clk.c),
1948 },
1949};
1950
1951static struct branch_clk usb_hs3_core_clk = {
1952 .b = {
1953 .ctl_reg = USBH3_NS_REG,
1954 .en_mask = BIT(4),
1955 .halt_reg = CLK_HALT_STATEA_REG,
1956 .halt_bit = 29,
1957 .reset_mask = P_USB_HS3_CORE_CLK,
1958 },
1959 .parent = &usb_hs_src_clk.c,
1960 .c = {
1961 .dbg_name = "usb_hs3_core_clk",
1962 .ops = &clk_ops_branch,
1963 CLK_INIT(usb_hs3_core_clk.c),
1964 },
1965};
1966
1967static struct clk_freq_tbl clk_tbl_vfe_jpeg[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07001968 F_MND16( 24576000, lpxo, 1, 0, 0),
1969 F_MND16( 36864000, pll3, 4, 1, 5),
1970 F_MND16( 46080000, pll3, 4, 1, 4),
1971 F_MND16( 61440000, pll3, 4, 1, 3),
1972 F_MND16( 73728000, pll3, 2, 1, 5),
1973 F_MND16( 81920000, pll3, 3, 1, 3),
1974 F_MND16( 92160000, pll3, 4, 1, 2),
1975 F_MND16( 98304000, pll3, 3, 2, 5),
1976 F_MND16(105326000, pll3, 2, 2, 7),
1977 F_MND16(122880000, pll3, 2, 1, 3),
1978 F_MND16(147456000, pll3, 2, 2, 5),
1979 F_MND16(153600000, pll1, 2, 2, 5),
1980 F_MND16(192000000, pll1, 4, 0, 0),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001981 F_END,
1982};
1983
1984static struct rcg_clk jpeg_clk = {
1985 .b = {
1986 .ctl_reg = JPEG_NS_REG,
1987 .en_mask = BIT(9),
1988 .halt_reg = CLK_HALT_STATEB_REG,
1989 .halt_bit = 1,
1990 .reset_mask = P_JPEG_CLK,
1991 },
1992 .ns_reg = JPEG_NS_REG,
1993 .md_reg = JPEG_NS_REG - 4,
1994 .root_en_mask = BIT(11),
1995 .freq_tbl = clk_tbl_vfe_jpeg,
1996 .ns_mask = F_MASK_MND16,
1997 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07001998 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07001999 .c = {
2000 .dbg_name = "jpeg_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002001 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002002 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002003 CLK_INIT(jpeg_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002004 .depends = &axi_li_jpeg_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002005 },
2006};
2007
2008static struct rcg_clk vfe_clk = {
2009 .b = {
2010 .ctl_reg = CAM_VFE_NS_REG,
2011 .en_mask = BIT(9),
2012 .halt_reg = CLK_HALT_STATEB_REG,
2013 .halt_bit = 0,
2014 .reset_mask = P_VFE_CLK,
2015 },
2016 .ns_reg = CAM_VFE_NS_REG,
2017 .md_reg = CAM_VFE_NS_REG - 4,
2018 .root_en_mask = BIT(13),
2019 .freq_tbl = clk_tbl_vfe_jpeg,
2020 .ns_mask = F_MASK_MND16,
2021 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002022 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002023 .c = {
2024 .dbg_name = "vfe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002025 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002026 VDD_DIG_FMAX_MAP2(NOMINAL, 153600000, HIGH, 192000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002027 CLK_INIT(vfe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002028 .depends = &axi_li_vfe_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002029 },
2030};
2031
2032static struct branch_clk vfe_mdc_clk = {
2033 .b = {
2034 .ctl_reg = CAM_VFE_NS_REG,
2035 .en_mask = BIT(11),
2036 .halt_reg = CLK_HALT_STATEA_REG,
2037 .halt_bit = 9,
2038 .reset_mask = P_VFE_MDC_CLK,
2039 },
2040 .parent = &vfe_clk.c,
2041 .c = {
2042 .dbg_name = "vfe_mdc_clk",
2043 .ops = &clk_ops_branch,
2044 CLK_INIT(vfe_mdc_clk.c),
2045 },
2046};
2047
2048static struct branch_clk vfe_camif_clk = {
2049 .b = {
2050 .ctl_reg = CAM_VFE_NS_REG,
2051 .en_mask = BIT(15),
2052 .halt_reg = CLK_HALT_STATEC_REG,
2053 .halt_bit = 13,
2054 .reset_mask = P_VFE_CAMIF_CLK,
2055 },
2056 .parent = &vfe_clk.c,
2057 .c = {
2058 .dbg_name = "vfe_camif_clk",
2059 .ops = &clk_ops_branch,
2060 CLK_INIT(vfe_camif_clk.c),
2061 },
2062};
2063
2064static struct branch_clk csi0_vfe_clk = {
2065 .b = {
2066 .ctl_reg = CSI_NS_REG,
2067 .en_mask = BIT(15),
2068 .halt_reg = CLK_HALT_STATEC_REG,
2069 .halt_bit = 16,
2070 .reset_mask = P_CSI0_VFE_CLK,
2071 },
2072 .parent = &vfe_clk.c,
2073 .c = {
2074 .dbg_name = "csi0_vfe_clk",
2075 .ops = &clk_ops_branch,
2076 CLK_INIT(csi0_vfe_clk.c),
2077 },
2078};
2079
2080static struct clk_freq_tbl clk_tbl_cam[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002081 F_MND16( 0, gnd, 1, 0, 0),
2082 F_MND16( 6000000, pll1, 4, 1, 32),
2083 F_MND16( 8000000, pll1, 4, 1, 24),
2084 F_MND16(12000000, pll1, 4, 1, 16),
2085 F_MND16(16000000, pll1, 4, 1, 12),
2086 F_MND16(19200000, pll1, 4, 1, 10),
2087 F_MND16(24000000, pll1, 4, 1, 8),
2088 F_MND16(32000000, pll1, 4, 1, 6),
2089 F_MND16(48000000, pll1, 4, 1, 4),
2090 F_MND16(64000000, pll1, 4, 1, 3),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002091 F_END,
2092};
2093
2094static struct rcg_clk cam_m_clk = {
2095 .b = {
2096 .ctl_reg = CAM_NS_REG,
2097 .halt_check = DELAY,
2098 .reset_mask = P_CAM_M_CLK,
2099 },
2100 .ns_reg = CAM_NS_REG,
2101 .md_reg = CAM_NS_REG - 4,
2102 .root_en_mask = BIT(9),
2103 .freq_tbl = clk_tbl_cam,
2104 .ns_mask = F_MASK_MND16,
2105 .set_rate = set_rate_mnd,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002106 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002107 .c = {
2108 .dbg_name = "cam_m_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002109 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002110 VDD_DIG_FMAX_MAP1(NOMINAL, 64000000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002111 CLK_INIT(cam_m_clk.c),
2112 },
2113};
2114
2115static struct clk_freq_tbl clk_tbl_vpe[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002116 F_MND8( 24576000, 22, 15, lpxo, 1, 0, 0),
2117 F_MND8( 30720000, 22, 15, pll3, 4, 1, 6),
2118 F_MND8( 61440000, 22, 15, pll3, 4, 1, 3),
2119 F_MND8( 81920000, 22, 15, pll3, 3, 1, 3),
2120 F_MND8(122880000, 22, 15, pll3, 3, 1, 2),
2121 F_MND8(147456000, 22, 15, pll3, 1, 1, 5),
2122 F_MND8(153600000, 22, 15, pll1, 1, 1, 5),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002123 F_END,
2124};
2125
2126static struct rcg_clk vpe_clk = {
2127 .b = {
2128 .ctl_reg = VPE_NS_REG,
2129 .en_mask = BIT(9),
2130 .halt_reg = CLK_HALT_STATEC_REG,
2131 .halt_bit = 10,
2132 .reset_mask = P_VPE_CLK,
2133 },
2134 .ns_reg = VPE_NS_REG,
2135 .md_reg = VPE_NS_REG - 4,
2136 .ns_mask = F_MASK_MND8(22, 15),
2137 .root_en_mask = BIT(11),
2138 .freq_tbl = clk_tbl_vpe,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002139 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002140 .set_rate = set_rate_mnd,
2141 .c = {
2142 .dbg_name = "vpe_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002143 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002144 VDD_DIG_FMAX_MAP1(NOMINAL, 153600000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002145 CLK_INIT(vpe_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002146 .depends = &axi_vpe_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002147 },
2148};
2149
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002150static struct clk_freq_tbl clk_tbl_mfc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002151 F_MND8( 24576000, 24, 17, lpxo, 1, 0, 0),
2152 F_MND8( 30720000, 24, 17, pll3, 4, 1, 6),
2153 F_MND8( 61440000, 24, 17, pll3, 4, 1, 3),
2154 F_MND8( 81920000, 24, 17, pll3, 3, 1, 3),
2155 F_MND8(122880000, 24, 17, pll3, 3, 1, 2),
2156 F_MND8(147456000, 24, 17, pll3, 1, 1, 5),
2157 F_MND8(153600000, 24, 17, pll1, 1, 1, 5),
2158 F_MND8(170667000, 24, 17, pll1, 1, 2, 9),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002159 F_END,
2160};
2161
2162static struct rcg_clk mfc_clk = {
2163 .b = {
2164 .ctl_reg = MFC_NS_REG,
2165 .en_mask = BIT(9),
2166 .halt_reg = CLK_HALT_STATEC_REG,
2167 .halt_bit = 12,
2168 .reset_mask = P_MFC_CLK,
2169 },
2170 .ns_reg = MFC_NS_REG,
2171 .md_reg = MFC_NS_REG - 4,
2172 .ns_mask = F_MASK_MND8(24, 17),
2173 .root_en_mask = BIT(11),
2174 .freq_tbl = clk_tbl_mfc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002175 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002176 .set_rate = set_rate_mnd,
2177 .c = {
2178 .dbg_name = "mfc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002179 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002180 VDD_DIG_FMAX_MAP1(NOMINAL, 170667000),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002181 CLK_INIT(mfc_clk.c),
Stephen Boyd7fa26742011-08-11 23:22:29 -07002182 .depends = &axi_mfc_clk.c,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002183 },
2184};
2185
2186static struct branch_clk mfc_div2_clk = {
2187 .b = {
2188 .ctl_reg = MFC_NS_REG,
2189 .en_mask = BIT(15),
2190 .halt_reg = CLK_HALT_STATEC_REG,
2191 .halt_bit = 11,
2192 .reset_mask = P_MFC_DIV2_CLK,
2193 },
2194 .parent = &mfc_clk.c,
2195 .c = {
2196 .dbg_name = "mfc_div2_clk",
2197 .ops = &clk_ops_branch,
2198 CLK_INIT(mfc_div2_clk.c),
2199 },
2200};
2201
2202static struct clk_freq_tbl clk_tbl_spi[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002203 F_MND8( 0, 0, 0, gnd, 1, 0, 0),
2204 F_MND8( 9963243, 19, 12, pll3, 4, 2, 37),
Matt Wagantalla7df37f2011-11-11 11:28:11 -08002205 F_MND8(24576000, 19, 12, lpxo, 1, 0, 0),
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002206 F_MND8(26331429, 19, 12, pll3, 4, 1, 7),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002207 F_END,
2208};
2209
2210static struct rcg_clk spi_clk = {
2211 .b = {
2212 .ctl_reg = SPI_NS_REG,
2213 .en_mask = BIT(9),
2214 .halt_reg = CLK_HALT_STATEC_REG,
2215 .halt_bit = 0,
2216 .reset_mask = P_SPI_CLK,
2217 },
2218 .ns_reg = SPI_NS_REG,
2219 .md_reg = SPI_NS_REG - 4,
2220 .ns_mask = F_MASK_MND8(19, 12),
2221 .root_en_mask = BIT(11),
2222 .freq_tbl = clk_tbl_spi,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002223 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002224 .set_rate = set_rate_mnd,
2225 .c = {
2226 .dbg_name = "spi_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002227 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002228 VDD_DIG_FMAX_MAP1(NOMINAL, 26331429),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002229 CLK_INIT(spi_clk.c),
2230 },
2231};
2232
2233static struct clk_freq_tbl clk_tbl_lpa_codec[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002234 F_RAW(1, NULL, 0, 0, 0, 0, NULL), /* src MI2S_CODEC_RX */
2235 F_RAW(2, NULL, 0, 1, 0, 0, NULL), /* src ECODEC_CIF */
2236 F_RAW(3, NULL, 0, 2, 0, 0, NULL), /* src MI2S */
2237 F_RAW(4, NULL, 0, 3, 0, 0, NULL), /* src SDAC */
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002238 F_END,
2239};
2240
2241static struct rcg_clk lpa_codec_clk = {
2242 .b = {
2243 .ctl_reg = LPA_NS_REG,
2244 .en_mask = BIT(9),
2245 .halt_reg = CLK_HALT_STATEC_REG,
2246 .halt_bit = 6,
2247 .reset_mask = P_LPA_CODEC_CLK,
2248 },
2249 .ns_reg = LPA_NS_REG,
2250 .ns_mask = BM(1, 0),
2251 .set_rate = set_rate_nop,
2252 .freq_tbl = clk_tbl_lpa_codec,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002253 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002254 .c = {
2255 .dbg_name = "lpa_codec_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002256 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002257 VDD_DIG_FMAX_MAP1(LOW, 4),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002258 CLK_INIT(lpa_codec_clk.c),
2259 },
2260};
2261
2262static struct clk_freq_tbl clk_tbl_mdc[] = {
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002263 F_RAW(1, NULL, 0, 0, 0, 0, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002264 F_END
2265};
2266
2267static struct rcg_clk mdc_clk = {
2268 .b = {
2269 .ctl_reg = MDC_NS_REG,
2270 .en_mask = BIT(9),
2271 .halt_reg = CLK_HALT_STATEA_REG,
2272 .halt_bit = 10,
2273 .reset_mask = P_MDC_CLK,
2274 },
2275 .ns_reg = MDC_NS_REG,
2276 .root_en_mask = BIT(11),
2277 .freq_tbl = clk_tbl_mdc,
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002278 .current_freq = &rcg_dummy_freq,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002279 .set_rate = set_rate_nop,
2280 .c = {
2281 .dbg_name = "mdc_clk",
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002282 .ops = &clk_ops_rcg_7x30,
Matt Wagantalle18bbc82011-10-06 10:07:28 -07002283 VDD_DIG_FMAX_MAP1(LOW, 1),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002284 CLK_INIT(mdc_clk.c),
2285 },
2286};
2287
2288static struct branch_clk lpa_core_clk = {
2289 .b = {
2290 .ctl_reg = LPA_NS_REG,
2291 .en_mask = BIT(5),
2292 .halt_reg = CLK_HALT_STATEC_REG,
2293 .halt_bit = 5,
2294 .reset_mask = P_LPA_CORE_CLK,
2295 },
2296 .c = {
2297 .dbg_name = "lpa_core_clk",
2298 .ops = &clk_ops_branch,
2299 CLK_INIT(lpa_core_clk.c),
2300 },
2301};
2302
2303static DEFINE_CLK_PCOM(adsp_clk, ADSP_CLK, CLKFLAG_SKIP_AUTO_OFF);
2304static DEFINE_CLK_PCOM(codec_ssbi_clk, CODEC_SSBI_CLK, CLKFLAG_SKIP_AUTO_OFF);
2305static DEFINE_CLK_PCOM(ebi1_clk, EBI1_CLK, CLKFLAG_SKIP_AUTO_OFF | CLKFLAG_MIN);
2306static DEFINE_CLK_PCOM(ebi1_fixed_clk, EBI1_FIXED_CLK, CLKFLAG_MIN |
2307 CLKFLAG_SKIP_AUTO_OFF);
2308static DEFINE_CLK_PCOM(ecodec_clk, ECODEC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2309static DEFINE_CLK_PCOM(gp_clk, GP_CLK, CLKFLAG_SKIP_AUTO_OFF);
2310static DEFINE_CLK_PCOM(uart3_clk, UART3_CLK, 0);
2311static DEFINE_CLK_PCOM(usb_phy_clk, USB_PHY_CLK, CLKFLAG_MIN);
2312
2313static DEFINE_CLK_PCOM(p_grp_2d_clk, GRP_2D_CLK, CLKFLAG_SKIP_AUTO_OFF);
2314static DEFINE_CLK_PCOM(p_grp_2d_p_clk, GRP_2D_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2315static DEFINE_CLK_PCOM(p_hdmi_clk, HDMI_CLK, CLKFLAG_SKIP_AUTO_OFF);
Matt Wagantall2eedd222011-11-16 12:55:21 -08002316static DEFINE_CLK_PCOM(p_jpeg_clk, JPEG_CLK, CLKFLAG_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002317static DEFINE_CLK_PCOM(p_jpeg_p_clk, JPEG_P_CLK, 0);
2318static DEFINE_CLK_PCOM(p_lpa_codec_clk, LPA_CODEC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2319static DEFINE_CLK_PCOM(p_lpa_core_clk, LPA_CORE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2320static DEFINE_CLK_PCOM(p_lpa_p_clk, LPA_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2321static DEFINE_CLK_PCOM(p_mi2s_m_clk, MI2S_M_CLK, CLKFLAG_SKIP_AUTO_OFF);
2322static DEFINE_CLK_PCOM(p_mi2s_s_clk, MI2S_S_CLK, CLKFLAG_SKIP_AUTO_OFF);
2323static DEFINE_CLK_PCOM(p_mi2s_codec_rx_m_clk, MI2S_CODEC_RX_M_CLK,
2324 CLKFLAG_SKIP_AUTO_OFF);
2325static DEFINE_CLK_PCOM(p_mi2s_codec_rx_s_clk, MI2S_CODEC_RX_S_CLK,
2326 CLKFLAG_SKIP_AUTO_OFF);
2327static DEFINE_CLK_PCOM(p_mi2s_codec_tx_m_clk, MI2S_CODEC_TX_M_CLK,
2328 CLKFLAG_SKIP_AUTO_OFF);
2329static DEFINE_CLK_PCOM(p_mi2s_codec_tx_s_clk, MI2S_CODEC_TX_S_CLK,
2330 CLKFLAG_SKIP_AUTO_OFF);
2331static DEFINE_CLK_PCOM(p_sdac_clk, SDAC_CLK, 0);
2332static DEFINE_CLK_PCOM(p_sdac_m_clk, SDAC_M_CLK, 0);
2333static DEFINE_CLK_PCOM(p_vfe_clk, VFE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2334static DEFINE_CLK_PCOM(p_vfe_camif_clk, VFE_CAMIF_CLK, CLKFLAG_SKIP_AUTO_OFF);
2335static DEFINE_CLK_PCOM(p_vfe_mdc_clk, VFE_MDC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2336static DEFINE_CLK_PCOM(p_vfe_p_clk, VFE_P_CLK, 0);
2337static DEFINE_CLK_PCOM(p_grp_3d_clk, GRP_3D_CLK, CLKFLAG_SKIP_AUTO_OFF);
2338static DEFINE_CLK_PCOM(p_grp_3d_p_clk, GRP_3D_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2339static DEFINE_CLK_PCOM(p_imem_clk, IMEM_CLK, 0);
2340static DEFINE_CLK_PCOM(p_mdp_lcdc_pad_pclk_clk, MDP_LCDC_PAD_PCLK_CLK,
2341 CLKFLAG_SKIP_AUTO_OFF);
2342static DEFINE_CLK_PCOM(p_mdp_lcdc_pclk_clk, MDP_LCDC_PCLK_CLK,
2343 CLKFLAG_SKIP_AUTO_OFF);
2344static DEFINE_CLK_PCOM(p_mdp_p_clk, MDP_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2345static DEFINE_CLK_PCOM(p_mdp_vsync_clk, MDP_VSYNC_CLK, 0);
2346static DEFINE_CLK_PCOM(p_tsif_ref_clk, TSIF_REF_CLK, CLKFLAG_SKIP_AUTO_OFF);
2347static DEFINE_CLK_PCOM(p_tsif_p_clk, TSIF_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2348static DEFINE_CLK_PCOM(p_tv_dac_clk, TV_DAC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2349static DEFINE_CLK_PCOM(p_tv_enc_clk, TV_ENC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2350static DEFINE_CLK_PCOM(p_emdh_clk, EMDH_CLK, CLKFLAG_MIN | CLKFLAG_MAX);
2351static DEFINE_CLK_PCOM(p_emdh_p_clk, EMDH_P_CLK, 0);
2352static DEFINE_CLK_PCOM(p_i2c_clk, I2C_CLK, CLKFLAG_SKIP_AUTO_OFF);
2353static DEFINE_CLK_PCOM(p_i2c_2_clk, I2C_2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2354static DEFINE_CLK_PCOM(p_mdc_clk, MDC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2355static DEFINE_CLK_PCOM(p_pmdh_clk, PMDH_CLK, CLKFLAG_MIN | CLKFLAG_MAX);
2356static DEFINE_CLK_PCOM(p_pmdh_p_clk, PMDH_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2357static DEFINE_CLK_PCOM(p_sdc1_clk, SDC1_CLK, 0);
2358static DEFINE_CLK_PCOM(p_sdc1_p_clk, SDC1_P_CLK, 0);
2359static DEFINE_CLK_PCOM(p_sdc2_clk, SDC2_CLK, 0);
2360static DEFINE_CLK_PCOM(p_sdc2_p_clk, SDC2_P_CLK, 0);
2361static DEFINE_CLK_PCOM(p_sdc3_clk, SDC3_CLK, 0);
2362static DEFINE_CLK_PCOM(p_sdc3_p_clk, SDC3_P_CLK, 0);
2363static DEFINE_CLK_PCOM(p_sdc4_clk, SDC4_CLK, 0);
2364static DEFINE_CLK_PCOM(p_sdc4_p_clk, SDC4_P_CLK, 0);
2365static DEFINE_CLK_PCOM(p_uart2_clk, UART2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2366static DEFINE_CLK_PCOM(p_usb_hs2_clk, USB_HS2_CLK, 0);
2367static DEFINE_CLK_PCOM(p_usb_hs2_core_clk, USB_HS2_CORE_CLK, 0);
2368static DEFINE_CLK_PCOM(p_usb_hs2_p_clk, USB_HS2_P_CLK, 0);
2369static DEFINE_CLK_PCOM(p_usb_hs3_clk, USB_HS3_CLK, 0);
2370static DEFINE_CLK_PCOM(p_usb_hs3_core_clk, USB_HS3_CORE_CLK, 0);
2371static DEFINE_CLK_PCOM(p_usb_hs3_p_clk, USB_HS3_P_CLK, 0);
2372static DEFINE_CLK_PCOM(p_qup_i2c_clk, QUP_I2C_CLK, CLKFLAG_SKIP_AUTO_OFF);
2373static DEFINE_CLK_PCOM(p_spi_clk, SPI_CLK, CLKFLAG_SKIP_AUTO_OFF);
2374static DEFINE_CLK_PCOM(p_spi_p_clk, SPI_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2375static DEFINE_CLK_PCOM(p_uart1_clk, UART1_CLK, 0);
2376static DEFINE_CLK_PCOM(p_uart1dm_clk, UART1DM_CLK, 0);
2377static DEFINE_CLK_PCOM(p_uart2dm_clk, UART2DM_CLK, CLKFLAG_SKIP_AUTO_OFF);
2378static DEFINE_CLK_PCOM(p_usb_hs_clk, USB_HS_CLK, 0);
2379static DEFINE_CLK_PCOM(p_usb_hs_core_clk, USB_HS_CORE_CLK, 0);
2380static DEFINE_CLK_PCOM(p_usb_hs_p_clk, USB_HS_P_CLK, 0);
2381static DEFINE_CLK_PCOM(p_cam_m_clk, CAM_M_CLK, CLKFLAG_SKIP_AUTO_OFF);
2382static DEFINE_CLK_PCOM(p_camif_pad_p_clk, CAMIF_PAD_P_CLK, 0);
2383static DEFINE_CLK_PCOM(p_csi0_clk, CSI0_CLK, CLKFLAG_SKIP_AUTO_OFF);
2384static DEFINE_CLK_PCOM(p_csi0_vfe_clk, CSI0_VFE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2385static DEFINE_CLK_PCOM(p_csi0_p_clk, CSI0_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
Matt Wagantalla12cc952011-11-08 18:14:50 -08002386static DEFINE_CLK_PCOM(p_mdp_clk, MDP_CLK, CLKFLAG_MIN);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002387static DEFINE_CLK_PCOM(p_mfc_clk, MFC_CLK, CLKFLAG_SKIP_AUTO_OFF);
2388static DEFINE_CLK_PCOM(p_mfc_div2_clk, MFC_DIV2_CLK, CLKFLAG_SKIP_AUTO_OFF);
2389static DEFINE_CLK_PCOM(p_mfc_p_clk, MFC_P_CLK, CLKFLAG_SKIP_AUTO_OFF);
2390static DEFINE_CLK_PCOM(p_vpe_clk, VPE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2391static DEFINE_CLK_PCOM(p_adm_clk, ADM_CLK, CLKFLAG_SKIP_AUTO_OFF);
2392static DEFINE_CLK_PCOM(p_ce_clk, CE_CLK, CLKFLAG_SKIP_AUTO_OFF);
2393static DEFINE_CLK_PCOM(p_axi_rotator_clk, AXI_ROTATOR_CLK,
2394 CLKFLAG_SKIP_AUTO_OFF);
2395static DEFINE_CLK_PCOM(p_rotator_imem_clk, ROTATOR_IMEM_CLK, 0);
2396static DEFINE_CLK_PCOM(p_rotator_p_clk, ROTATOR_P_CLK, 0);
2397
2398static DEFINE_CLK_VOTER(ebi_dtv_clk, &ebi1_fixed_clk.c);
Matt Wagantall9dc01632011-08-17 18:55:04 -07002399static DEFINE_CLK_VOTER(ebi_grp_3d_clk, &ebi1_fixed_clk.c);
2400static DEFINE_CLK_VOTER(ebi_grp_2d_clk, &ebi1_fixed_clk.c);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002401static DEFINE_CLK_VOTER(ebi_lcdc_clk, &ebi1_fixed_clk.c);
2402static DEFINE_CLK_VOTER(ebi_mddi_clk, &ebi1_fixed_clk.c);
2403static DEFINE_CLK_VOTER(ebi_tv_clk, &ebi1_fixed_clk.c);
2404static DEFINE_CLK_VOTER(ebi_vcd_clk, &ebi1_fixed_clk.c);
2405static DEFINE_CLK_VOTER(ebi_vfe_clk, &ebi1_fixed_clk.c);
2406static DEFINE_CLK_VOTER(ebi_adm_clk, &ebi1_fixed_clk.c);
2407
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002408#ifdef CONFIG_DEBUG_FS
2409
2410#define CLK_TEST_2(s) (s)
2411#define CLK_TEST_HS(s) (0x4000 | ((s) << 8))
2412#define CLK_TEST_LS(s) (0x4D40 | (s))
2413
2414struct measure_sel {
2415 u32 test_vector;
2416 struct clk *clk;
2417};
2418
2419static struct measure_sel measure_mux[] = {
2420 { CLK_TEST_2(0x03), &emdh_p_clk.c },
2421 { CLK_TEST_2(0x04), &pmdh_p_clk.c },
2422 { CLK_TEST_2(0x06), &mdp_p_clk.c },
2423 { CLK_TEST_2(0x07), &lpa_p_clk.c },
2424 { CLK_TEST_2(0x08), &usb_hs2_p_clk.c },
2425 { CLK_TEST_2(0x09), &spi_clk.c },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002426 { CLK_TEST_2(0x0B), &i2c_2_clk.c },
2427 { CLK_TEST_2(0x0D), &mi2s_m_clk.c },
2428 { CLK_TEST_2(0x0E), &lpa_core_clk.c },
2429 { CLK_TEST_2(0x0F), &lpa_codec_clk.c },
2430 { CLK_TEST_2(0x10), &usb_hs3_p_clk.c },
2431 { CLK_TEST_2(0x11), &adm_p_clk.c },
2432 { CLK_TEST_2(0x13), &hdmi_clk.c },
2433 { CLK_TEST_2(0x14), &usb_hs_core_clk.c },
2434 { CLK_TEST_2(0x15), &usb_hs2_core_clk.c },
2435 { CLK_TEST_2(0x16), &usb_hs3_core_clk.c },
2436 { CLK_TEST_2(0x17), &mi2s_codec_tx_s_clk.c },
2437 { CLK_TEST_2(0x18), &spi_p_clk.c },
2438 { CLK_TEST_2(0x1A), &camif_pad_p_clk.c },
2439 { CLK_TEST_2(0x1C), &qup_i2c_clk.c },
2440 { CLK_TEST_2(0x1F), &mfc_div2_clk.c },
2441 { CLK_TEST_2(0x38), &mfc_clk.c },
2442
2443 { CLK_TEST_HS(0x00), &adm_clk.c },
2444 { CLK_TEST_HS(0x01), &mdp_lcdc_pad_pclk_clk.c },
2445 { CLK_TEST_HS(0x02), &mdp_lcdc_pclk_clk.c },
2446 { CLK_TEST_HS(0x03), &axi_rotator_clk.c },
2447 { CLK_TEST_HS(0x07), &axi_li_vg_clk.c },
2448 { CLK_TEST_HS(0x09), &axi_li_apps_clk.c },
2449 { CLK_TEST_HS(0x0E), &axi_li_jpeg_clk.c },
2450 { CLK_TEST_HS(0x0F), &emdh_clk.c },
2451 { CLK_TEST_HS(0x14), &mdp_clk.c },
2452 { CLK_TEST_HS(0x15), &pmdh_clk.c },
2453 { CLK_TEST_HS(0x19), &axi_grp_2d_clk.c },
2454 { CLK_TEST_HS(0x1A), &axi_li_grp_clk.c },
2455 { CLK_TEST_HS(0x1B), &axi_li_vfe_clk.c },
2456 { CLK_TEST_HS(0x1C), &grp_2d_clk.c },
2457 { CLK_TEST_HS(0x1E), &grp_3d_clk.c },
2458 { CLK_TEST_HS(0x1F), &imem_clk.c },
2459 { CLK_TEST_HS(0x20), &jpeg_clk.c },
2460 { CLK_TEST_HS(0x24), &axi_li_adsp_a_clk.c },
2461 { CLK_TEST_HS(0x26), &rotator_imem_clk.c },
2462 { CLK_TEST_HS(0x27), &axi_vpe_clk.c },
2463 { CLK_TEST_HS(0x2A), &axi_mfc_clk.c },
2464 { CLK_TEST_HS(0x2B), &axi_mdp_clk.c },
2465 { CLK_TEST_HS(0x2C), &vpe_clk.c },
2466 { CLK_TEST_HS(0x30), &vfe_camif_clk.c },
2467 { CLK_TEST_HS(0x31), &csi0_clk.c },
2468 { CLK_TEST_HS(0x32), &csi0_vfe_clk.c },
2469 { CLK_TEST_HS(0x33), &csi0_p_clk.c },
2470
2471 { CLK_TEST_LS(0x03), &ce_clk.c },
2472 { CLK_TEST_LS(0x04), &cam_m_clk.c },
2473 { CLK_TEST_LS(0x0C), &grp_2d_p_clk.c },
2474 { CLK_TEST_LS(0x0D), &i2c_clk.c },
2475 { CLK_TEST_LS(0x0E), &mi2s_codec_rx_m_clk.c },
2476 { CLK_TEST_LS(0x0F), &mi2s_codec_rx_s_clk.c },
2477 { CLK_TEST_LS(0x10), &mi2s_codec_tx_m_clk.c },
2478 { CLK_TEST_LS(0x13), &mdp_vsync_clk.c },
2479 { CLK_TEST_LS(0x15), &vfe_p_clk.c },
2480 { CLK_TEST_LS(0x16), &mdc_clk.c },
2481 { CLK_TEST_LS(0x17), &vfe_mdc_clk.c },
2482 { CLK_TEST_LS(0x18), &usb_hs_p_clk.c },
2483 { CLK_TEST_LS(0x1C), &uart1dm_p_clk.c },
2484 { CLK_TEST_LS(0x1E), &jpeg_p_clk.c },
2485 { CLK_TEST_LS(0x20), &sdac_clk.c },
2486 { CLK_TEST_LS(0x21), &sdc1_p_clk.c },
2487 { CLK_TEST_LS(0x22), &sdc1_clk.c },
2488 { CLK_TEST_LS(0x23), &sdc2_p_clk.c },
2489 { CLK_TEST_LS(0x24), &sdc2_clk.c },
2490 { CLK_TEST_LS(0x25), &tsif_p_clk.c },
2491 { CLK_TEST_LS(0x26), &sdac_m_clk.c },
2492 { CLK_TEST_LS(0x27), &grp_3d_p_clk.c },
2493 { CLK_TEST_LS(0x2A), &tsif_ref_clk.c },
2494 { CLK_TEST_LS(0x2B), &tv_enc_clk.c },
2495 { CLK_TEST_LS(0x2C), &tv_dac_clk.c },
2496 { CLK_TEST_LS(0x2D), &rotator_p_clk.c },
2497 { CLK_TEST_LS(0x2F), &uart1_clk.c },
2498 { CLK_TEST_LS(0x30), &uart1dm_clk.c },
2499 { CLK_TEST_LS(0x31), &uart2_clk.c },
2500 { CLK_TEST_LS(0x33), &usb_hs2_clk.c },
2501 { CLK_TEST_LS(0x34), &usb_hs3_clk.c },
2502 { CLK_TEST_LS(0x35), &mfc_p_clk.c },
2503 { CLK_TEST_LS(0x36), &vfe_clk.c },
2504 { CLK_TEST_LS(0x39), &sdc3_p_clk.c },
2505 { CLK_TEST_LS(0x3A), &sdc3_clk.c },
2506 { CLK_TEST_LS(0x3B), &sdc4_p_clk.c },
2507 { CLK_TEST_LS(0x3C), &sdc4_clk.c },
2508 { CLK_TEST_LS(0x3D), &uart2dm_clk.c },
2509 { CLK_TEST_LS(0x3E), &uart2dm_p_clk.c },
2510 { CLK_TEST_LS(0x3F), &usb_hs_clk.c },
2511};
2512
2513static struct measure_sel *find_measure_sel(struct clk *clk)
2514{
2515 int i;
2516
2517 for (i = 0; i < ARRAY_SIZE(measure_mux); i++)
2518 if (measure_mux[i].clk == clk)
2519 return &measure_mux[i];
2520 return NULL;
2521}
2522
2523static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
2524{
2525 struct measure_sel *p;
2526 unsigned long flags;
2527
2528 if (!parent)
2529 return -EINVAL;
2530
2531 p = find_measure_sel(parent);
2532 if (!p)
2533 return -EINVAL;
2534
2535 spin_lock_irqsave(&local_clock_reg_lock, flags);
2536
2537 /* Program test vector. */
2538 if (p->test_vector <= 0xFF) {
2539 /* Select CLK_TEST_2 */
2540 writel_relaxed(0x4D40, CLK_TEST_BASE_REG);
2541 writel_relaxed(p->test_vector, CLK_TEST_2_BASE_REG);
2542 } else
2543 writel_relaxed(p->test_vector, CLK_TEST_BASE_REG);
2544
2545 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2546
2547 return 0;
2548}
2549
2550/* Sample clock for 'tcxo4_ticks' reference clock ticks. */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002551static unsigned long run_measurement(unsigned tcxo4_ticks)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002552{
2553 /* TCXO4_CNT_EN and RINGOSC_CNT_EN register values. */
2554 u32 reg_val_enable = readl_relaxed(MISC_CLK_CTL_BASE_REG) | 0x3;
2555 u32 reg_val_disable = reg_val_enable & ~0x3;
2556
2557 /* Stop counters and set the TCXO4 counter start value. */
2558 writel_relaxed(reg_val_disable, MISC_CLK_CTL_BASE_REG);
2559 writel_relaxed(tcxo4_ticks, TCXO_CNT_BASE_REG);
2560
2561 /* Run measurement and wait for completion. */
2562 writel_relaxed(reg_val_enable, MISC_CLK_CTL_BASE_REG);
2563 while (readl_relaxed(TCXO_CNT_DONE_BASE_REG) == 0)
2564 cpu_relax();
2565
2566 /* Stop counters. */
2567 writel_relaxed(reg_val_disable, MISC_CLK_CTL_BASE_REG);
2568
2569 return readl_relaxed(RINGOSC_CNT_BASE_REG);
2570}
2571
2572/* Perform a hardware rate measurement for a given clock.
2573 FOR DEBUG USE ONLY: Measurements take ~15 ms! */
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002574static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002575{
2576 unsigned long flags;
2577 u32 regval, prph_web_reg_old;
2578 u64 raw_count_short, raw_count_full;
2579 unsigned ret;
2580
2581 clk_enable(&tcxo_clk.c);
2582
2583 spin_lock_irqsave(&local_clock_reg_lock, flags);
2584
2585 /* Enable TCXO4 clock branch and root. */
2586 prph_web_reg_old = readl_relaxed(PRPH_WEB_NS_BASE_REG);
2587 regval = prph_web_reg_old | BIT(9) | BIT(11);
2588 writel_relaxed(regval, PRPH_WEB_NS_BASE_REG);
2589
2590 /*
2591 * The ring oscillator counter will not reset if the measured clock
2592 * is not running. To detect this, run a short measurement before
2593 * the full measurement. If the raw results of the two are the same
2594 * then the clock must be off.
2595 */
2596
2597 /* Run a short measurement. (~1 ms) */
2598 raw_count_short = run_measurement(0x1000);
2599 /* Run a full measurement. (~14 ms) */
2600 raw_count_full = run_measurement(0x10000);
2601
2602 /* Disable TCXO4 clock branch and root. */
2603 writel_relaxed(prph_web_reg_old, PRPH_WEB_NS_BASE_REG);
2604
2605 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2606
2607 /* Return 0 if the clock is off. */
2608 if (raw_count_full == raw_count_short)
2609 ret = 0;
2610 else {
2611 /* Compute rate in Hz. */
2612 raw_count_full = ((raw_count_full * 10) + 15) * 4800000;
2613 do_div(raw_count_full, ((0x10000 * 10) + 35));
2614 ret = raw_count_full;
2615 }
2616
2617 clk_disable(&tcxo_clk.c);
2618
2619 return ret;
2620}
2621#else /* !CONFIG_DEBUG_FS */
2622static int measure_clk_set_parent(struct clk *clk, struct clk *parent)
2623{
2624 return -EINVAL;
2625}
2626
Matt Wagantall9de3bfb2011-11-03 20:13:12 -07002627static unsigned long measure_clk_get_rate(struct clk *clk)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002628{
2629 return 0;
2630}
2631#endif /* CONFIG_DEBUG_FS */
2632
2633static struct clk_ops measure_clk_ops = {
2634 .set_parent = measure_clk_set_parent,
2635 .get_rate = measure_clk_get_rate,
2636 .is_local = local_clk_is_local,
2637};
2638
2639static struct clk measure_clk = {
2640 .dbg_name = "measure_clk",
2641 .ops = &measure_clk_ops,
2642 CLK_INIT(measure_clk),
2643};
2644
2645/* Implementation for clk_set_flags(). */
2646int soc_clk_set_flags(struct clk *clk, unsigned clk_flags)
2647{
2648 uint32_t regval, ret = 0;
2649 unsigned long flags;
2650
2651 spin_lock_irqsave(&local_clock_reg_lock, flags);
2652
2653 if (clk == &vfe_clk.c) {
2654 regval = readl_relaxed(CAM_VFE_NS_REG);
2655 /* Flag values chosen for backward compatibility
2656 * with proc_comm remote clock control. */
2657 if (clk_flags == 0x00000100) {
2658 /* Select external source. */
2659 regval |= BIT(14);
2660 } else if (clk_flags == 0x00000200) {
2661 /* Select internal source. */
2662 regval &= ~BIT(14);
2663 } else
2664 ret = -EINVAL;
2665
2666 writel_relaxed(regval, CAM_VFE_NS_REG);
2667 /* Make sure write is issued before returning. */
2668 mb();
2669 } else
2670 ret = -EPERM;
2671
2672 spin_unlock_irqrestore(&local_clock_reg_lock, flags);
2673
2674 return ret;
2675}
2676
2677static int msm7x30_clk_reset(struct clk *clk, enum clk_reset_action action)
2678{
2679 /* reset_mask is actually a proc_comm id */
2680 unsigned id = to_rcg_clk(clk)->b.reset_mask;
2681 return pc_clk_reset(id, action);
2682}
2683
2684static int soc_branch_clk_reset(struct clk *clk, enum clk_reset_action action)
2685{
2686 unsigned id = to_branch_clk(clk)->b.reset_mask;
2687 return pc_clk_reset(id, action);
2688}
2689
2690/*
2691 * Clock ownership detection code
2692 */
2693
2694enum {
2695 SH2_OWN_GLBL,
2696 SH2_OWN_APPS1,
2697 SH2_OWN_APPS2,
2698 SH2_OWN_ROW1,
2699 SH2_OWN_ROW2,
2700 SH2_OWN_APPS3,
2701 NUM_OWNERSHIP
2702};
2703static __initdata uint32_t ownership_regs[NUM_OWNERSHIP];
2704
2705static void __init cache_ownership(void)
2706{
2707 ownership_regs[SH2_OWN_GLBL] = readl_relaxed(SH2_OWN_GLBL_BASE_REG);
2708 ownership_regs[SH2_OWN_APPS1] = readl_relaxed(SH2_OWN_APPS1_BASE_REG);
2709 ownership_regs[SH2_OWN_APPS2] = readl_relaxed(SH2_OWN_APPS2_BASE_REG);
2710 ownership_regs[SH2_OWN_ROW1] = readl_relaxed(SH2_OWN_ROW1_BASE_REG);
2711 ownership_regs[SH2_OWN_ROW2] = readl_relaxed(SH2_OWN_ROW2_BASE_REG);
2712 ownership_regs[SH2_OWN_APPS3] = readl_relaxed(SH2_OWN_APPS3_BASE_REG);
2713}
2714
2715static void __init print_ownership(void)
2716{
2717 pr_info("Clock ownership\n");
2718 pr_info(" GLBL : %08x\n", ownership_regs[SH2_OWN_GLBL]);
2719 pr_info(" APPS : %08x %08x %08x\n", ownership_regs[SH2_OWN_APPS1],
2720 ownership_regs[SH2_OWN_APPS2], ownership_regs[SH2_OWN_APPS3]);
2721 pr_info(" ROW : %08x %08x\n", ownership_regs[SH2_OWN_ROW1],
2722 ownership_regs[SH2_OWN_ROW2]);
2723}
2724
2725#define O(x) (&ownership_regs[(SH2_OWN_##x)])
2726#define OWN(r, b, name, clk, dev) \
2727 { \
2728 .lk = CLK_LOOKUP(name, clk.c, dev), \
2729 .remote = &p_##clk.c, \
2730 .reg = O(r), \
2731 .bit = BIT(b), \
2732 }
2733
2734static struct clk_local_ownership {
2735 struct clk_lookup lk;
2736 const u32 *reg;
2737 const u32 bit;
2738 struct clk *remote;
2739} ownership_map[] __initdata = {
2740 /* Sources */
2741 { CLK_LOOKUP("pll1_clk", pll1_clk.c, "acpu") },
2742 { CLK_LOOKUP("pll2_clk", pll2_clk.c, "acpu") },
2743 { CLK_LOOKUP("pll3_clk", pll3_clk.c, "acpu") },
2744 { CLK_LOOKUP("measure", measure_clk, "debug") },
2745
2746 /* PCOM */
2747 { CLK_LOOKUP("adsp_clk", adsp_clk.c, NULL) },
2748 { CLK_LOOKUP("codec_ssbi_clk", codec_ssbi_clk.c, NULL) },
2749 { CLK_LOOKUP("ebi1_clk", ebi1_clk.c, NULL) },
2750 { CLK_LOOKUP("ebi1_fixed_clk", ebi1_fixed_clk.c, NULL) },
2751 { CLK_LOOKUP("ecodec_clk", ecodec_clk.c, NULL) },
Matt Wagantallb86ad262011-10-24 19:50:29 -07002752 { CLK_LOOKUP("core_clk", gp_clk.c, NULL) },
Matt Wagantalle2522372011-08-17 14:52:21 -07002753 { CLK_LOOKUP("core_clk", uart3_clk.c, "msm_serial.2") },
Manu Gautam5143b252012-01-05 19:25:23 -08002754 { CLK_LOOKUP("phy_clk", usb_phy_clk.c, "msm_otg") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002755
2756 /* Voters */
2757 { CLK_LOOKUP("ebi1_dtv_clk", ebi_dtv_clk.c, NULL) },
Matt Wagantall9dc01632011-08-17 18:55:04 -07002758 { CLK_LOOKUP("bus_clk", ebi_grp_2d_clk.c, "kgsl-2d0.0") },
2759 { CLK_LOOKUP("bus_clk", ebi_grp_3d_clk.c, "kgsl-3d0.0") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002760 { CLK_LOOKUP("ebi1_lcdc_clk", ebi_lcdc_clk.c, NULL) },
2761 { CLK_LOOKUP("ebi1_mddi_clk", ebi_mddi_clk.c, NULL) },
2762 { CLK_LOOKUP("ebi1_tv_clk", ebi_tv_clk.c, NULL) },
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002763 { CLK_LOOKUP("mem_clk", ebi_vcd_clk.c, "msm_vidc.0") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002764 { CLK_LOOKUP("ebi1_vfe_clk", ebi_vfe_clk.c, NULL) },
Matt Wagantalle1a86062011-08-18 17:46:10 -07002765 { CLK_LOOKUP("mem_clk", ebi_adm_clk.c, "msm_dmov") },
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002766
2767 /*
2768 * This is a many-to-one mapping because we don't know how the remote
2769 * clock code has decided to handle the dependencies between clocks for
2770 * a particular hardware block. We determine the ownership for all the
2771 * clocks going into a block by checking the ownership bit of one
2772 * register (usually the ns register).
2773 */
Matt Wagantall9dc01632011-08-17 18:55:04 -07002774 OWN(APPS1, 6, "core_clk", grp_2d_clk, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002775 OWN(APPS1, 6, "core_clk", grp_2d_clk, "footswitch-pcom.0"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002776 OWN(APPS1, 6, "iface_clk", grp_2d_p_clk, "kgsl-2d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002777 OWN(APPS1, 6, "iface_clk", grp_2d_p_clk, "footswitch-pcom.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002778 OWN(APPS1, 31, "hdmi_clk", hdmi_clk, NULL),
2779 OWN(APPS1, 0, "jpeg_clk", jpeg_clk, NULL),
2780 OWN(APPS1, 0, "jpeg_pclk", jpeg_p_clk, NULL),
2781 OWN(APPS1, 23, "lpa_codec_clk", lpa_codec_clk, NULL),
2782 OWN(APPS1, 23, "lpa_core_clk", lpa_core_clk, NULL),
2783 OWN(APPS1, 23, "lpa_pclk", lpa_p_clk, NULL),
2784 OWN(APPS1, 28, "mi2s_m_clk", mi2s_m_clk, NULL),
2785 OWN(APPS1, 28, "mi2s_s_clk", mi2s_s_clk, NULL),
2786 OWN(APPS1, 12, "mi2s_codec_rx_m_clk", mi2s_codec_rx_m_clk, NULL),
2787 OWN(APPS1, 12, "mi2s_codec_rx_s_clk", mi2s_codec_rx_s_clk, NULL),
2788 OWN(APPS1, 14, "mi2s_codec_tx_m_clk", mi2s_codec_tx_m_clk, NULL),
2789 OWN(APPS1, 14, "mi2s_codec_tx_s_clk", mi2s_codec_tx_s_clk, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002790 OWN(APPS1, 26, "sdac_clk", sdac_clk, NULL),
2791 OWN(APPS1, 26, "sdac_m_clk", sdac_m_clk, NULL),
2792 OWN(APPS1, 8, "vfe_clk", vfe_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002793 OWN(APPS1, 8, "core_clk", vfe_clk, "footswitch-pcom.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002794 OWN(APPS1, 8, "vfe_camif_clk", vfe_camif_clk, NULL),
2795 OWN(APPS1, 8, "vfe_mdc_clk", vfe_mdc_clk, NULL),
2796 OWN(APPS1, 8, "vfe_pclk", vfe_p_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002797 OWN(APPS1, 8, "iface_clk", vfe_p_clk, "footswitch-pcom.8"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002798
Matt Wagantall9dc01632011-08-17 18:55:04 -07002799 OWN(APPS2, 0, "core_clk", grp_3d_clk, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002800 OWN(APPS2, 0, "core_clk", grp_3d_clk, "footswitch-pcom.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002801 OWN(APPS2, 0, "iface_clk", grp_3d_p_clk, "kgsl-3d0.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002802 OWN(APPS2, 0, "iface_clk", grp_3d_p_clk, "footswitch-pcom.2"),
Matt Wagantall9dc01632011-08-17 18:55:04 -07002803 { CLK_LOOKUP("src_clk", grp_3d_src_clk.c, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002804 O(APPS2), BIT(0), &p_grp_3d_clk.c },
Matt Wagantall49722712011-08-17 18:50:53 -07002805 { CLK_LOOKUP("src_clk", grp_3d_src_clk.c, "footswitch-pcom.2"),
2806 O(APPS2), BIT(0), &p_grp_3d_clk.c },
Matt Wagantall9dc01632011-08-17 18:55:04 -07002807 OWN(APPS2, 0, "mem_clk", imem_clk, "kgsl-3d0.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002808 OWN(APPS2, 4, "mdp_lcdc_pad_pclk_clk", mdp_lcdc_pad_pclk_clk, NULL),
2809 OWN(APPS2, 4, "mdp_lcdc_pclk_clk", mdp_lcdc_pclk_clk, NULL),
2810 OWN(APPS2, 4, "mdp_pclk", mdp_p_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002811 OWN(APPS2, 4, "iface_clk", mdp_p_clk, "footswitch-pcom.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002812 OWN(APPS2, 28, "mdp_vsync_clk", mdp_vsync_clk, NULL),
Matt Wagantall640e5fd2011-08-17 16:08:53 -07002813 OWN(APPS2, 5, "ref_clk", tsif_ref_clk, "msm_tsif.0"),
2814 OWN(APPS2, 5, "iface_clk", tsif_p_clk, "msm_tsif.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002815 { CLK_LOOKUP("tv_src_clk", tv_clk.c, NULL),
2816 O(APPS2), BIT(2), &p_tv_enc_clk.c },
2817 OWN(APPS2, 2, "tv_dac_clk", tv_dac_clk, NULL),
2818 OWN(APPS2, 2, "tv_enc_clk", tv_enc_clk, NULL),
2819
2820 OWN(ROW1, 7, "emdh_clk", emdh_clk, "msm_mddi.1"),
2821 OWN(ROW1, 7, "emdh_pclk", emdh_p_clk, "msm_mddi.1"),
Matt Wagantallac294852011-08-17 15:44:58 -07002822 OWN(ROW1, 11, "core_clk", i2c_clk, "msm_i2c.0"),
2823 OWN(ROW1, 12, "core_clk", i2c_2_clk, "msm_i2c.2"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002824 OWN(ROW1, 17, "mdc_clk", mdc_clk, NULL),
2825 OWN(ROW1, 19, "mddi_clk", pmdh_clk, NULL),
2826 OWN(ROW1, 19, "mddi_pclk", pmdh_p_clk, NULL),
Matt Wagantall37ce3842011-08-17 16:00:36 -07002827 OWN(ROW1, 23, "core_clk", sdc1_clk, "msm_sdcc.1"),
2828 OWN(ROW1, 23, "iface_clk", sdc1_p_clk, "msm_sdcc.1"),
2829 OWN(ROW1, 25, "core_clk", sdc2_clk, "msm_sdcc.2"),
2830 OWN(ROW1, 25, "iface_clk", sdc2_p_clk, "msm_sdcc.2"),
2831 OWN(ROW1, 27, "core_clk", sdc3_clk, "msm_sdcc.3"),
2832 OWN(ROW1, 27, "iface_clk", sdc3_p_clk, "msm_sdcc.3"),
2833 OWN(ROW1, 29, "core_clk", sdc4_clk, "msm_sdcc.4"),
2834 OWN(ROW1, 29, "iface_clk", sdc4_p_clk, "msm_sdcc.4"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002835 OWN(ROW1, 0, "core_clk", uart2_clk, "msm_serial.1"),
Manu Gautam5143b252012-01-05 19:25:23 -08002836 OWN(ROW1, 2, "alt_core_clk", usb_hs2_clk, "msm_hsusb_host.0"),
2837 OWN(ROW1, 2, "core_clk", usb_hs2_core_clk, "msm_hsusb_host.0"),
2838 OWN(ROW1, 2, "iface_clk", usb_hs2_p_clk, "msm_hsusb_host.0"),
2839 OWN(ROW1, 4, "alt_core_clk", usb_hs3_clk, NULL),
2840 OWN(ROW1, 4, "core_clk", usb_hs3_core_clk, NULL),
2841 OWN(ROW1, 4, "iface_clk", usb_hs3_p_clk, NULL),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002842
Matt Wagantallac294852011-08-17 15:44:58 -07002843 OWN(ROW2, 3, "core_clk", qup_i2c_clk, "qup_i2c.4"),
2844 OWN(ROW2, 1, "core_clk", spi_clk, "spi_qsd.0"),
2845 OWN(ROW2, 1, "iface_clk", spi_p_clk, "spi_qsd.0"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002846 OWN(ROW2, 9, "core_clk", uart1_clk, "msm_serial.0"),
2847 OWN(ROW2, 6, "core_clk", uart1dm_clk, "msm_serial_hs.0"),
2848 OWN(ROW2, 8, "core_clk", uart2dm_clk, "msm_serial_hs.1"),
Manu Gautam5143b252012-01-05 19:25:23 -08002849 OWN(ROW2, 11, "alt_core_clk", usb_hs_clk, "msm_otg"),
2850 OWN(ROW2, 11, "core_clk", usb_hs_core_clk, "msm_otg"),
2851 OWN(ROW2, 11, "iface_clk", usb_hs_p_clk, "msm_otg"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002852
2853 OWN(APPS3, 6, "cam_m_clk", cam_m_clk, NULL),
2854 OWN(APPS3, 6, "camif_pad_pclk", camif_pad_p_clk, NULL),
Matt Wagantallac294852011-08-17 15:44:58 -07002855 OWN(APPS3, 6, "iface_clk", camif_pad_p_clk, "qup_i2c.4"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002856 OWN(APPS3, 11, "csi_clk", csi0_clk, NULL),
2857 OWN(APPS3, 11, "csi_vfe_clk", csi0_vfe_clk, NULL),
2858 OWN(APPS3, 11, "csi_pclk", csi0_p_clk, NULL),
2859 OWN(APPS3, 0, "mdp_clk", mdp_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002860 OWN(APPS3, 0, "core_clk", mdp_clk, "footswitch-pcom.4"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002861 OWN(APPS3, 2, "core_clk", mfc_clk, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002862 OWN(APPS3, 2, "core_clk", mfc_clk, "footswitch-pcom.5"),
Matt Wagantall3f7660b2011-08-17 21:25:13 -07002863 OWN(APPS3, 2, "core_div2_clk", mfc_div2_clk, "msm_vidc.0"),
2864 OWN(APPS3, 2, "iface_clk", mfc_p_clk, "msm_vidc.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002865 OWN(APPS3, 2, "iface_clk", mfc_p_clk, "footswitch-pcom.5"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002866 OWN(APPS3, 4, "vpe_clk", vpe_clk, NULL),
Matt Wagantall49722712011-08-17 18:50:53 -07002867 OWN(APPS3, 4, "core_clk", vpe_clk, "footswitch-pcom.9"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002868
Matt Wagantalle1a86062011-08-18 17:46:10 -07002869 OWN(GLBL, 8, "core_clk", adm_clk, "msm_dmov"),
2870 { CLK_LOOKUP("iface_clk", adm_p_clk.c, "msm_dmov"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002871 O(GLBL), BIT(13), &dummy_clk },
Matt Wagantallc4b3a4d2011-08-17 16:58:39 -07002872 OWN(GLBL, 8, "core_clk", ce_clk, "qce.0"),
Matt Wagantalle0b11452011-09-13 17:25:33 -07002873 OWN(GLBL, 8, "core_clk", ce_clk, "crypto.0"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002874 OWN(GLBL, 13, "core_clk", axi_rotator_clk, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002875 OWN(GLBL, 13, "core_clk", axi_rotator_clk, "footswitch-pcom.6"),
Matt Wagantallbb90da92011-10-25 15:07:52 -07002876 OWN(GLBL, 13, "mem_clk", rotator_imem_clk, "msm_rotator.0"),
2877 OWN(GLBL, 13, "iface_clk", rotator_p_clk, "msm_rotator.0"),
Matt Wagantall49722712011-08-17 18:50:53 -07002878 OWN(GLBL, 13, "iface_clk", rotator_p_clk, "footswitch-pcom.6"),
Matt Wagantalle2522372011-08-17 14:52:21 -07002879 { CLK_LOOKUP("iface_clk", uart1dm_p_clk.c, "msm_serial_hs.0"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002880 O(GLBL), BIT(8), &dummy_clk },
Matt Wagantalle2522372011-08-17 14:52:21 -07002881 { CLK_LOOKUP("iface_clk", uart2dm_p_clk.c, "msm_serial_hs.1"),
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002882 O(GLBL), BIT(8), &dummy_clk },
2883};
2884
2885static struct clk_lookup msm_clocks_7x30[ARRAY_SIZE(ownership_map)];
2886
2887static void __init set_clock_ownership(void)
2888{
2889 unsigned i;
2890 struct clk_lookup *lk;
2891
2892 for (i = 0; i < ARRAY_SIZE(ownership_map); i++) {
2893 const u32 *reg = ownership_map[i].reg;
2894 u32 bit = ownership_map[i].bit;
2895 struct clk *remote = ownership_map[i].remote;
2896
2897 lk = &ownership_map[i].lk;
2898 memcpy(&msm_clocks_7x30[i], lk, sizeof(*lk));
2899
2900 if (reg && !(*reg & bit))
2901 msm_clocks_7x30[i].clk = remote;
2902 }
2903}
2904
2905/*
2906 * Miscellaneous clock register initializations
2907 */
2908static const struct reg_init {
2909 const void __iomem *reg;
2910 uint32_t mask;
2911 uint32_t val;
2912} ri_list[] __initconst = {
2913 /* Enable UMDX_P clock. Known to causes issues, so never turn off. */
2914 {GLBL_CLK_ENA_2_SC_REG, BIT(2), BIT(2)},
2915
2916 /* Disable all the child clocks of USB_HS_SRC. */
2917 { USBH_NS_REG, BIT(13) | BIT(9), 0 },
2918 { USBH2_NS_REG, BIT(9) | BIT(4), 0 },
2919 { USBH3_NS_REG, BIT(9) | BIT(4), 0 },
2920
2921 {EMDH_NS_REG, BM(18, 17) , BVAL(18, 17, 0x3)}, /* RX div = div-4. */
2922 {PMDH_NS_REG, BM(18, 17), BVAL(18, 17, 0x3)}, /* RX div = div-4. */
2923 /* MI2S_CODEC_RX_S src = MI2S_CODEC_RX_M. */
2924 {MI2S_RX_NS_REG, BIT(14), 0x0},
2925 /* MI2S_CODEC_TX_S src = MI2S_CODEC_TX_M. */
2926 {MI2S_TX_NS_REG, BIT(14), 0x0},
2927 {MI2S_NS_REG, BIT(14), 0x0}, /* MI2S_S src = MI2S_M. */
2928 /* Allow DSP to decide the LPA CORE src. */
2929 {LPA_CORE_CLK_MA0_REG, BIT(0), BIT(0)},
2930 {LPA_CORE_CLK_MA2_REG, BIT(0), BIT(0)},
2931 {MI2S_CODEC_RX_DIV_REG, 0xF, 0xD}, /* MI2S_CODEC_RX_S div = div-8. */
2932 {MI2S_CODEC_TX_DIV_REG, 0xF, 0xD}, /* MI2S_CODEC_TX_S div = div-8. */
2933 {MI2S_DIV_REG, 0xF, 0x7}, /* MI2S_S div = div-8. */
2934 {MDC_NS_REG, 0x3, 0x3}, /* MDC src = external MDH src. */
2935 {SDAC_NS_REG, BM(15, 14), 0x0}, /* SDAC div = div-1. */
2936 /* Disable sources TCXO/5 & TCXO/6. UART1 src = TCXO*/
2937 {UART_NS_REG, BM(26, 25) | BM(2, 0), 0x0},
2938 /* HDMI div = div-1, non-inverted. tv_enc_src = tv_clk_src */
2939 {HDMI_NS_REG, 0x7, 0x0},
2940 {TV_NS_REG, BM(15, 14), 0x0}, /* tv_clk_src_div2 = div-1 */
2941
2942 /* USBH core clocks src = USB_HS_SRC. */
2943 {USBH_NS_REG, BIT(15), BIT(15)},
2944 {USBH2_NS_REG, BIT(6), BIT(6)},
2945 {USBH3_NS_REG, BIT(6), BIT(6)},
2946};
2947
2948/* Local clock driver initialization. */
Stephen Boydbb600ae2011-08-02 20:11:40 -07002949static void __init msm7x30_clock_init(void)
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002950{
2951 int i;
2952 uint32_t val;
2953
2954 cache_ownership();
2955 print_ownership();
2956 set_clock_ownership();
2957
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002958 /* When we have no local clock control, the rest of the code in this
2959 * function is a NOP since writes to shadow regions that we don't own
2960 * are ignored. */
2961
2962 clk_set_rate(&usb_hs_src_clk.c, clk_tbl_usb[1].freq_hz);
2963
2964 for (i = 0; i < ARRAY_SIZE(ri_list); i++) {
2965 val = readl_relaxed(ri_list[i].reg);
2966 val &= ~ri_list[i].mask;
2967 val |= ri_list[i].val;
2968 writel_relaxed(val, ri_list[i].reg);
2969 }
2970
2971 clk_set_rate(&i2c_clk.c, 19200000);
2972 clk_set_rate(&i2c_2_clk.c, 19200000);
2973 clk_set_rate(&qup_i2c_clk.c, 19200000);
2974 clk_set_rate(&uart1_clk.c, 19200000);
2975 clk_set_rate(&uart2_clk.c, 19200000);
2976 clk_set_rate(&mi2s_m_clk.c, 12288000);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002977 clk_set_rate(&mdp_vsync_clk.c, 24576000);
2978 clk_set_rate(&glbl_root_clk.c, 1);
2979 clk_set_rate(&mdc_clk.c, 1);
2980 /* Sync the LPA_CODEC clock to MI2S_CODEC_RX */
2981 clk_set_rate(&lpa_codec_clk.c, 1);
2982 /* Sync the GRP2D clock to AXI */
2983 clk_set_rate(&grp_2d_clk.c, 1);
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002984}
2985
Stephen Boydbb600ae2011-08-02 20:11:40 -07002986struct clock_init_data msm7x30_clock_init_data __initdata = {
2987 .table = msm_clocks_7x30,
2988 .size = ARRAY_SIZE(msm_clocks_7x30),
2989 .init = msm7x30_clock_init,
2990};
2991
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07002992/*
2993 * Clock operation handler registration
2994 */
Matt Wagantall84f43fd2011-08-16 23:28:38 -07002995static struct clk_ops clk_ops_rcg_7x30 = {
Matt Wagantall0625ea02011-07-13 18:51:56 -07002996 .enable = rcg_clk_enable,
2997 .disable = rcg_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -07002998 .auto_off = rcg_clk_disable,
Matt Wagantall0625ea02011-07-13 18:51:56 -07002999 .set_rate = rcg_clk_set_rate,
Matt Wagantall0625ea02011-07-13 18:51:56 -07003000 .get_rate = rcg_clk_get_rate,
3001 .list_rate = rcg_clk_list_rate,
3002 .is_enabled = rcg_clk_is_enabled,
3003 .round_rate = rcg_clk_round_rate,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003004 .reset = msm7x30_clk_reset,
3005 .set_flags = soc_clk_set_flags,
3006 .is_local = local_clk_is_local,
Matt Wagantall0625ea02011-07-13 18:51:56 -07003007 .get_parent = rcg_clk_get_parent,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003008};
3009
3010static struct clk_ops clk_ops_branch = {
3011 .enable = branch_clk_enable,
3012 .disable = branch_clk_disable,
Matt Wagantall41af0772011-09-17 12:21:39 -07003013 .auto_off = branch_clk_disable,
Bryan Huntsman3f2bc4d2011-08-16 17:27:22 -07003014 .is_enabled = branch_clk_is_enabled,
3015 .reset = soc_branch_clk_reset,
3016 .set_flags = soc_clk_set_flags,
3017 .is_local = local_clk_is_local,
3018 .get_parent = branch_clk_get_parent,
3019 .set_parent = branch_clk_set_parent,
3020};