blob: 15cd468f4c290b5b1c27c7710b217ae1f15661c0 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001#include "drmP.h"
2#include "drm.h"
3#include "nouveau_drv.h"
Ben Skeggsfbd28952010-09-01 15:24:34 +10004#include "nouveau_ramht.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +10005
6/* returns the size of fifo context */
7static int
8nouveau_fifo_ctx_size(struct drm_device *dev)
9{
10 struct drm_nouveau_private *dev_priv = dev->dev_private;
11
12 if (dev_priv->chipset >= 0x40)
13 return 128;
14 else
15 if (dev_priv->chipset >= 0x17)
16 return 64;
17
18 return 32;
19}
20
21static void
Ben Skeggs6ee73862009-12-11 19:24:15 +100022nv04_instmem_configure_fixed_tables(struct drm_device *dev)
23{
24 struct drm_nouveau_private *dev_priv = dev->dev_private;
25 struct nouveau_engine *engine = &dev_priv->engine;
26
27 /* FIFO hash table (RAMHT)
28 * use 4k hash table at RAMIN+0x10000
29 * TODO: extend the hash table
30 */
31 dev_priv->ramht_offset = 0x10000;
32 dev_priv->ramht_bits = 9;
33 dev_priv->ramht_size = (1 << dev_priv->ramht_bits); /* nr entries */
34 dev_priv->ramht_size *= 8; /* 2 32-bit values per entry in RAMHT */
35 NV_DEBUG(dev, "RAMHT offset=0x%x, size=%d\n", dev_priv->ramht_offset,
36 dev_priv->ramht_size);
37
38 /* FIFO runout table (RAMRO) - 512k at 0x11200 */
39 dev_priv->ramro_offset = 0x11200;
40 dev_priv->ramro_size = 512;
41 NV_DEBUG(dev, "RAMRO offset=0x%x, size=%d\n", dev_priv->ramro_offset,
42 dev_priv->ramro_size);
43
44 /* FIFO context table (RAMFC)
45 * NV40 : Not sure exactly how to position RAMFC on some cards,
46 * 0x30002 seems to position it at RAMIN+0x20000 on these
47 * cards. RAMFC is 4kb (32 fifos, 128byte entries).
48 * Others: Position RAMFC at RAMIN+0x11400
49 */
50 dev_priv->ramfc_size = engine->fifo.channels *
51 nouveau_fifo_ctx_size(dev);
52 switch (dev_priv->card_type) {
53 case NV_40:
54 dev_priv->ramfc_offset = 0x20000;
55 break;
56 case NV_30:
57 case NV_20:
58 case NV_10:
59 case NV_04:
60 default:
61 dev_priv->ramfc_offset = 0x11400;
62 break;
63 }
64 NV_DEBUG(dev, "RAMFC offset=0x%x, size=%d\n", dev_priv->ramfc_offset,
65 dev_priv->ramfc_size);
66}
67
68int nv04_instmem_init(struct drm_device *dev)
69{
70 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggsfbd28952010-09-01 15:24:34 +100071 struct nouveau_gpuobj *ramht = NULL;
Ben Skeggs6ee73862009-12-11 19:24:15 +100072 uint32_t offset;
Ben Skeggsb833ac22010-06-01 15:32:24 +100073 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +100074
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 nv04_instmem_configure_fixed_tables(dev);
76
Ben Skeggsfbd28952010-09-01 15:24:34 +100077 /* Setup shared RAMHT */
78 ret = nouveau_gpuobj_new_fake(dev, dev_priv->ramht_offset, ~0,
79 dev_priv->ramht_size,
80 NVOBJ_FLAG_ZERO_ALLOC, &ramht);
81 if (ret)
82 return ret;
83
84 ret = nouveau_ramht_new(dev, ramht, &dev_priv->ramht);
85 nouveau_gpuobj_ref(NULL, &ramht);
86 if (ret)
87 return ret;
88
Ben Skeggs6ee73862009-12-11 19:24:15 +100089 /* Create a heap to manage RAMIN allocations, we don't allocate
90 * the space that was reserved for RAMHT/FC/RO.
91 */
92 offset = dev_priv->ramfc_offset + dev_priv->ramfc_size;
93
94 /* It appears RAMRO (or something?) is controlled by 0x2220/0x2230
95 * on certain NV4x chipsets as well as RAMFC. When 0x2230 == 0
96 * ("new style" control) the upper 16-bits of 0x2220 points at this
97 * other mysterious table that's clobbering important things.
98 *
99 * We're now pointing this at RAMIN+0x30000 to avoid RAMFC getting
100 * smashed to pieces on us, so reserve 0x30000-0x40000 too..
101 */
102 if (dev_priv->card_type >= NV_40) {
103 if (offset < 0x40000)
104 offset = 0x40000;
105 }
106
Ben Skeggsb833ac22010-06-01 15:32:24 +1000107 ret = drm_mm_init(&dev_priv->ramin_heap, offset,
108 dev_priv->ramin_rsvd_vram - offset);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000109 if (ret) {
Ben Skeggsb833ac22010-06-01 15:32:24 +1000110 NV_ERROR(dev, "Failed to init RAMIN heap: %d\n", ret);
111 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000112 }
113
Ben Skeggs5125bfd2010-09-01 15:24:33 +1000114 dev_priv->ramin_available = true;
Ben Skeggsb833ac22010-06-01 15:32:24 +1000115 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000116}
117
118void
119nv04_instmem_takedown(struct drm_device *dev)
120{
121}
122
123int
Ben Skeggs43efc9c2010-09-01 15:24:32 +1000124nv04_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj,
125 uint32_t *sz)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000126{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 return 0;
128}
129
130void
131nv04_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
132{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133}
134
135int
136nv04_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
137{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000138 return 0;
139}
140
141int
142nv04_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj)
143{
Ben Skeggs6ee73862009-12-11 19:24:15 +1000144 return 0;
145}
146
147void
Ben Skeggsf56cb862010-07-08 11:29:10 +1000148nv04_instmem_flush(struct drm_device *dev)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000149{
150}
151
152int
153nv04_instmem_suspend(struct drm_device *dev)
154{
155 return 0;
156}
157
158void
159nv04_instmem_resume(struct drm_device *dev)
160{
161}
162