Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 1 | #include "drmP.h" |
| 2 | #include "drm.h" |
| 3 | #include "nouveau_drv.h" |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame^] | 4 | #include "nouveau_ramht.h" |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 5 | |
| 6 | /* returns the size of fifo context */ |
| 7 | static int |
| 8 | nouveau_fifo_ctx_size(struct drm_device *dev) |
| 9 | { |
| 10 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 11 | |
| 12 | if (dev_priv->chipset >= 0x40) |
| 13 | return 128; |
| 14 | else |
| 15 | if (dev_priv->chipset >= 0x17) |
| 16 | return 64; |
| 17 | |
| 18 | return 32; |
| 19 | } |
| 20 | |
| 21 | static void |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 22 | nv04_instmem_configure_fixed_tables(struct drm_device *dev) |
| 23 | { |
| 24 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
| 25 | struct nouveau_engine *engine = &dev_priv->engine; |
| 26 | |
| 27 | /* FIFO hash table (RAMHT) |
| 28 | * use 4k hash table at RAMIN+0x10000 |
| 29 | * TODO: extend the hash table |
| 30 | */ |
| 31 | dev_priv->ramht_offset = 0x10000; |
| 32 | dev_priv->ramht_bits = 9; |
| 33 | dev_priv->ramht_size = (1 << dev_priv->ramht_bits); /* nr entries */ |
| 34 | dev_priv->ramht_size *= 8; /* 2 32-bit values per entry in RAMHT */ |
| 35 | NV_DEBUG(dev, "RAMHT offset=0x%x, size=%d\n", dev_priv->ramht_offset, |
| 36 | dev_priv->ramht_size); |
| 37 | |
| 38 | /* FIFO runout table (RAMRO) - 512k at 0x11200 */ |
| 39 | dev_priv->ramro_offset = 0x11200; |
| 40 | dev_priv->ramro_size = 512; |
| 41 | NV_DEBUG(dev, "RAMRO offset=0x%x, size=%d\n", dev_priv->ramro_offset, |
| 42 | dev_priv->ramro_size); |
| 43 | |
| 44 | /* FIFO context table (RAMFC) |
| 45 | * NV40 : Not sure exactly how to position RAMFC on some cards, |
| 46 | * 0x30002 seems to position it at RAMIN+0x20000 on these |
| 47 | * cards. RAMFC is 4kb (32 fifos, 128byte entries). |
| 48 | * Others: Position RAMFC at RAMIN+0x11400 |
| 49 | */ |
| 50 | dev_priv->ramfc_size = engine->fifo.channels * |
| 51 | nouveau_fifo_ctx_size(dev); |
| 52 | switch (dev_priv->card_type) { |
| 53 | case NV_40: |
| 54 | dev_priv->ramfc_offset = 0x20000; |
| 55 | break; |
| 56 | case NV_30: |
| 57 | case NV_20: |
| 58 | case NV_10: |
| 59 | case NV_04: |
| 60 | default: |
| 61 | dev_priv->ramfc_offset = 0x11400; |
| 62 | break; |
| 63 | } |
| 64 | NV_DEBUG(dev, "RAMFC offset=0x%x, size=%d\n", dev_priv->ramfc_offset, |
| 65 | dev_priv->ramfc_size); |
| 66 | } |
| 67 | |
| 68 | int nv04_instmem_init(struct drm_device *dev) |
| 69 | { |
| 70 | struct drm_nouveau_private *dev_priv = dev->dev_private; |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame^] | 71 | struct nouveau_gpuobj *ramht = NULL; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 72 | uint32_t offset; |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 73 | int ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 74 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 75 | nv04_instmem_configure_fixed_tables(dev); |
| 76 | |
Ben Skeggs | fbd2895 | 2010-09-01 15:24:34 +1000 | [diff] [blame^] | 77 | /* Setup shared RAMHT */ |
| 78 | ret = nouveau_gpuobj_new_fake(dev, dev_priv->ramht_offset, ~0, |
| 79 | dev_priv->ramht_size, |
| 80 | NVOBJ_FLAG_ZERO_ALLOC, &ramht); |
| 81 | if (ret) |
| 82 | return ret; |
| 83 | |
| 84 | ret = nouveau_ramht_new(dev, ramht, &dev_priv->ramht); |
| 85 | nouveau_gpuobj_ref(NULL, &ramht); |
| 86 | if (ret) |
| 87 | return ret; |
| 88 | |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 89 | /* Create a heap to manage RAMIN allocations, we don't allocate |
| 90 | * the space that was reserved for RAMHT/FC/RO. |
| 91 | */ |
| 92 | offset = dev_priv->ramfc_offset + dev_priv->ramfc_size; |
| 93 | |
| 94 | /* It appears RAMRO (or something?) is controlled by 0x2220/0x2230 |
| 95 | * on certain NV4x chipsets as well as RAMFC. When 0x2230 == 0 |
| 96 | * ("new style" control) the upper 16-bits of 0x2220 points at this |
| 97 | * other mysterious table that's clobbering important things. |
| 98 | * |
| 99 | * We're now pointing this at RAMIN+0x30000 to avoid RAMFC getting |
| 100 | * smashed to pieces on us, so reserve 0x30000-0x40000 too.. |
| 101 | */ |
| 102 | if (dev_priv->card_type >= NV_40) { |
| 103 | if (offset < 0x40000) |
| 104 | offset = 0x40000; |
| 105 | } |
| 106 | |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 107 | ret = drm_mm_init(&dev_priv->ramin_heap, offset, |
| 108 | dev_priv->ramin_rsvd_vram - offset); |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 109 | if (ret) { |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 110 | NV_ERROR(dev, "Failed to init RAMIN heap: %d\n", ret); |
| 111 | return ret; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 112 | } |
| 113 | |
Ben Skeggs | 5125bfd | 2010-09-01 15:24:33 +1000 | [diff] [blame] | 114 | dev_priv->ramin_available = true; |
Ben Skeggs | b833ac2 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 115 | return 0; |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 116 | } |
| 117 | |
| 118 | void |
| 119 | nv04_instmem_takedown(struct drm_device *dev) |
| 120 | { |
| 121 | } |
| 122 | |
| 123 | int |
Ben Skeggs | 43efc9c | 2010-09-01 15:24:32 +1000 | [diff] [blame] | 124 | nv04_instmem_populate(struct drm_device *dev, struct nouveau_gpuobj *gpuobj, |
| 125 | uint32_t *sz) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 126 | { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 127 | return 0; |
| 128 | } |
| 129 | |
| 130 | void |
| 131 | nv04_instmem_clear(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 132 | { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 133 | } |
| 134 | |
| 135 | int |
| 136 | nv04_instmem_bind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 137 | { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 138 | return 0; |
| 139 | } |
| 140 | |
| 141 | int |
| 142 | nv04_instmem_unbind(struct drm_device *dev, struct nouveau_gpuobj *gpuobj) |
| 143 | { |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 144 | return 0; |
| 145 | } |
| 146 | |
| 147 | void |
Ben Skeggs | f56cb86 | 2010-07-08 11:29:10 +1000 | [diff] [blame] | 148 | nv04_instmem_flush(struct drm_device *dev) |
Ben Skeggs | 6ee7386 | 2009-12-11 19:24:15 +1000 | [diff] [blame] | 149 | { |
| 150 | } |
| 151 | |
| 152 | int |
| 153 | nv04_instmem_suspend(struct drm_device *dev) |
| 154 | { |
| 155 | return 0; |
| 156 | } |
| 157 | |
| 158 | void |
| 159 | nv04_instmem_resume(struct drm_device *dev) |
| 160 | { |
| 161 | } |
| 162 | |