blob: 395cff7d6106f90170c828b9481993159e87371d [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
Brian Carlstrom7940e442013-07-12 13:46:57 -070016#include "dex/compiler_ir.h"
17#include "dex/compiler_internals.h"
Brian Carlstrom60d7a652014-03-13 18:10:08 -070018#include "dex/quick/arm/arm_lir.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070019#include "dex/quick/mir_to_lir-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070020#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "mirror/array.h"
Andreas Gampe9c3b0892014-04-24 17:33:34 +000022#include "mirror/object_array-inl.h"
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -080023#include "mirror/object-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070024#include "verifier/method_verifier.h"
Dave Allisonbcec6fb2014-01-17 12:52:22 -080025#include <functional>
Brian Carlstrom7940e442013-07-12 13:46:57 -070026
27namespace art {
28
Andreas Gampe9c3b0892014-04-24 17:33:34 +000029// Shortcuts to repeatedly used long types.
30typedef mirror::ObjectArray<mirror::Object> ObjArray;
31typedef mirror::ObjectArray<mirror::Class> ClassArray;
32
Brian Carlstrom7940e442013-07-12 13:46:57 -070033/*
34 * This source files contains "gen" codegen routines that should
35 * be applicable to most targets. Only mid-level support utilities
36 * and "op" calls may be used here.
37 */
38
39/*
buzbeeb48819d2013-09-14 16:15:25 -070040 * Generate a kPseudoBarrier marker to indicate the boundary of special
Brian Carlstrom7940e442013-07-12 13:46:57 -070041 * blocks.
42 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -070043void Mir2Lir::GenBarrier() {
Brian Carlstrom7940e442013-07-12 13:46:57 -070044 LIR* barrier = NewLIR0(kPseudoBarrier);
45 /* Mark all resources as being clobbered */
buzbeeb48819d2013-09-14 16:15:25 -070046 DCHECK(!barrier->flags.use_def_invalid);
47 barrier->u.m.def_mask = ENCODE_ALL;
Brian Carlstrom7940e442013-07-12 13:46:57 -070048}
49
Mingyao Yange643a172014-04-08 11:02:52 -070050void Mir2Lir::GenDivZeroException() {
51 LIR* branch = OpUnconditionalBranch(nullptr);
52 AddDivZeroCheckSlowPath(branch);
53}
54
55void Mir2Lir::GenDivZeroCheck(ConditionCode c_code) {
Mingyao Yang42894562014-04-07 12:42:16 -070056 LIR* branch = OpCondBranch(c_code, nullptr);
57 AddDivZeroCheckSlowPath(branch);
58}
59
Mingyao Yange643a172014-04-08 11:02:52 -070060void Mir2Lir::GenDivZeroCheck(RegStorage reg) {
61 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
Mingyao Yang42894562014-04-07 12:42:16 -070062 AddDivZeroCheckSlowPath(branch);
63}
64
65void Mir2Lir::AddDivZeroCheckSlowPath(LIR* branch) {
66 class DivZeroCheckSlowPath : public Mir2Lir::LIRSlowPath {
67 public:
68 DivZeroCheckSlowPath(Mir2Lir* m2l, LIR* branch)
69 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
70 }
71
Mingyao Yange643a172014-04-08 11:02:52 -070072 void Compile() OVERRIDE {
Mingyao Yang42894562014-04-07 12:42:16 -070073 m2l_->ResetRegPool();
74 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070075 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang42894562014-04-07 12:42:16 -070076 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pThrowDivZero), true);
77 }
78 };
79
80 AddSlowPath(new (arena_) DivZeroCheckSlowPath(this, branch));
81}
Dave Allisonb373e092014-02-20 16:06:36 -080082
Mingyao Yang80365d92014-04-18 12:10:58 -070083void Mir2Lir::GenArrayBoundsCheck(RegStorage index, RegStorage length) {
84 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
85 public:
86 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, RegStorage index, RegStorage length)
87 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
88 index_(index), length_(length) {
89 }
90
91 void Compile() OVERRIDE {
92 m2l_->ResetRegPool();
93 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070094 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -070095 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
96 index_, length_, true);
97 }
98
99 private:
100 const RegStorage index_;
101 const RegStorage length_;
102 };
103
104 LIR* branch = OpCmpBranch(kCondUge, index, length, nullptr);
105 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
106}
107
108void Mir2Lir::GenArrayBoundsCheck(int index, RegStorage length) {
109 class ArrayBoundsCheckSlowPath : public Mir2Lir::LIRSlowPath {
110 public:
111 ArrayBoundsCheckSlowPath(Mir2Lir* m2l, LIR* branch, int index, RegStorage length)
112 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch),
113 index_(index), length_(length) {
114 }
115
116 void Compile() OVERRIDE {
117 m2l_->ResetRegPool();
118 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700119 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yang80365d92014-04-18 12:10:58 -0700120
121 m2l_->OpRegCopy(m2l_->TargetReg(kArg1), length_);
122 m2l_->LoadConstant(m2l_->TargetReg(kArg0), index_);
123 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pThrowArrayBounds),
124 m2l_->TargetReg(kArg0), m2l_->TargetReg(kArg1), true);
125 }
126
127 private:
128 const int32_t index_;
129 const RegStorage length_;
130 };
131
132 LIR* branch = OpCmpImmBranch(kCondLs, length, index, nullptr);
133 AddSlowPath(new (arena_) ArrayBoundsCheckSlowPath(this, branch, index, length));
134}
135
Mingyao Yange643a172014-04-08 11:02:52 -0700136LIR* Mir2Lir::GenNullCheck(RegStorage reg) {
137 class NullCheckSlowPath : public Mir2Lir::LIRSlowPath {
138 public:
139 NullCheckSlowPath(Mir2Lir* m2l, LIR* branch)
140 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch) {
141 }
142
143 void Compile() OVERRIDE {
144 m2l_->ResetRegPool();
145 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700146 GenerateTargetLabel(kPseudoThrowTarget);
Mingyao Yange643a172014-04-08 11:02:52 -0700147 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pThrowNullPointer), true);
148 }
149 };
150
151 LIR* branch = OpCmpImmBranch(kCondEq, reg, 0, nullptr);
152 AddSlowPath(new (arena_) NullCheckSlowPath(this, branch));
153 return branch;
154}
155
Brian Carlstrom7940e442013-07-12 13:46:57 -0700156/* Perform null-check on a register. */
buzbee2700f7e2014-03-07 09:46:20 -0800157LIR* Mir2Lir::GenNullCheck(RegStorage m_reg, int opt_flags) {
Dave Allisonb373e092014-02-20 16:06:36 -0800158 if (Runtime::Current()->ExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700159 return GenExplicitNullCheck(m_reg, opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700160 }
Dave Allisonb373e092014-02-20 16:06:36 -0800161 return nullptr;
162}
163
Dave Allisonf9439142014-03-27 15:10:22 -0700164/* Perform an explicit null-check on a register. */
165LIR* Mir2Lir::GenExplicitNullCheck(RegStorage m_reg, int opt_flags) {
166 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
167 return NULL;
168 }
Mingyao Yange643a172014-04-08 11:02:52 -0700169 return GenNullCheck(m_reg);
Dave Allisonf9439142014-03-27 15:10:22 -0700170}
171
Dave Allisonb373e092014-02-20 16:06:36 -0800172void Mir2Lir::MarkPossibleNullPointerException(int opt_flags) {
173 if (!Runtime::Current()->ExplicitNullChecks()) {
174 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
175 return;
176 }
177 MarkSafepointPC(last_lir_insn_);
178 }
179}
180
181void Mir2Lir::MarkPossibleStackOverflowException() {
182 if (!Runtime::Current()->ExplicitStackOverflowChecks()) {
183 MarkSafepointPC(last_lir_insn_);
184 }
185}
186
buzbee2700f7e2014-03-07 09:46:20 -0800187void Mir2Lir::ForceImplicitNullCheck(RegStorage reg, int opt_flags) {
Dave Allisonb373e092014-02-20 16:06:36 -0800188 if (!Runtime::Current()->ExplicitNullChecks()) {
189 if (!(cu_->disable_opt & (1 << kNullCheckElimination)) && (opt_flags & MIR_IGNORE_NULL_CHECK)) {
190 return;
191 }
192 // Force an implicit null check by performing a memory operation (load) from the given
193 // register with offset 0. This will cause a signal if the register contains 0 (null).
buzbee2700f7e2014-03-07 09:46:20 -0800194 RegStorage tmp = AllocTemp();
195 // TODO: for Mips, would be best to use rZERO as the bogus register target.
buzbee695d13a2014-04-19 13:32:20 -0700196 LIR* load = Load32Disp(reg, 0, tmp);
Dave Allisonb373e092014-02-20 16:06:36 -0800197 FreeTemp(tmp);
198 MarkSafepointPC(load);
199 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700200}
201
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202void Mir2Lir::GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1,
203 RegLocation rl_src2, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700204 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700205 ConditionCode cond;
206 switch (opcode) {
207 case Instruction::IF_EQ:
208 cond = kCondEq;
209 break;
210 case Instruction::IF_NE:
211 cond = kCondNe;
212 break;
213 case Instruction::IF_LT:
214 cond = kCondLt;
215 break;
216 case Instruction::IF_GE:
217 cond = kCondGe;
218 break;
219 case Instruction::IF_GT:
220 cond = kCondGt;
221 break;
222 case Instruction::IF_LE:
223 cond = kCondLe;
224 break;
225 default:
226 cond = static_cast<ConditionCode>(0);
227 LOG(FATAL) << "Unexpected opcode " << opcode;
228 }
229
230 // Normalize such that if either operand is constant, src2 will be constant
231 if (rl_src1.is_const) {
232 RegLocation rl_temp = rl_src1;
233 rl_src1 = rl_src2;
234 rl_src2 = rl_temp;
235 cond = FlipComparisonOrder(cond);
236 }
237
238 rl_src1 = LoadValue(rl_src1, kCoreReg);
239 // Is this really an immediate comparison?
240 if (rl_src2.is_const) {
241 // If it's already live in a register or not easily materialized, just keep going
242 RegLocation rl_temp = UpdateLoc(rl_src2);
243 if ((rl_temp.location == kLocDalvikFrame) &&
244 InexpensiveConstantInt(mir_graph_->ConstantValue(rl_src2))) {
245 // OK - convert this to a compare immediate and branch
buzbee2700f7e2014-03-07 09:46:20 -0800246 OpCmpImmBranch(cond, rl_src1.reg, mir_graph_->ConstantValue(rl_src2), taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247 return;
248 }
249 }
250 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -0800251 OpCmpBranch(cond, rl_src1.reg, rl_src2.reg, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700252}
253
254void Mir2Lir::GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700255 LIR* fall_through) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700256 ConditionCode cond;
257 rl_src = LoadValue(rl_src, kCoreReg);
258 switch (opcode) {
259 case Instruction::IF_EQZ:
260 cond = kCondEq;
261 break;
262 case Instruction::IF_NEZ:
263 cond = kCondNe;
264 break;
265 case Instruction::IF_LTZ:
266 cond = kCondLt;
267 break;
268 case Instruction::IF_GEZ:
269 cond = kCondGe;
270 break;
271 case Instruction::IF_GTZ:
272 cond = kCondGt;
273 break;
274 case Instruction::IF_LEZ:
275 cond = kCondLe;
276 break;
277 default:
278 cond = static_cast<ConditionCode>(0);
279 LOG(FATAL) << "Unexpected opcode " << opcode;
280 }
buzbee2700f7e2014-03-07 09:46:20 -0800281 OpCmpImmBranch(cond, rl_src.reg, 0, taken);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700282}
283
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700284void Mir2Lir::GenIntToLong(RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700285 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
286 if (rl_src.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -0800287 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700288 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800289 LoadValueDirect(rl_src, rl_result.reg.GetLow());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700290 }
buzbee2700f7e2014-03-07 09:46:20 -0800291 OpRegRegImm(kOpAsr, rl_result.reg.GetHigh(), rl_result.reg.GetLow(), 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700292 StoreValueWide(rl_dest, rl_result);
293}
294
295void Mir2Lir::GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700296 RegLocation rl_src) {
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700297 rl_src = LoadValue(rl_src, kCoreReg);
298 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
299 OpKind op = kOpInvalid;
300 switch (opcode) {
301 case Instruction::INT_TO_BYTE:
302 op = kOp2Byte;
303 break;
304 case Instruction::INT_TO_SHORT:
305 op = kOp2Short;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700306 break;
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700307 case Instruction::INT_TO_CHAR:
308 op = kOp2Char;
309 break;
310 default:
311 LOG(ERROR) << "Bad int conversion type";
312 }
buzbee2700f7e2014-03-07 09:46:20 -0800313 OpRegReg(op, rl_result.reg, rl_src.reg);
Brian Carlstrom6f485c62013-07-18 15:35:35 -0700314 StoreValue(rl_dest, rl_result);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700315}
316
317/*
318 * Let helper function take care of everything. Will call
319 * Array::AllocFromCode(type_idx, method, count);
320 * Note: AllocFromCode will handle checks for errNegativeArraySize.
321 */
322void Mir2Lir::GenNewArray(uint32_t type_idx, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700323 RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700324 FlushAllRegs(); /* Everything to home location */
Ian Rogersdd7624d2014-03-14 17:43:00 -0700325 ThreadOffset<4> func_offset(-1);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800326 const DexFile* dex_file = cu_->dex_file;
327 CompilerDriver* driver = cu_->compiler_driver;
328 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *dex_file,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700329 type_idx)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800330 bool is_type_initialized; // Ignored as an array does not have an initializer.
331 bool use_direct_type_ptr;
332 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700333 bool is_finalizable;
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800334 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700335 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
336 &direct_type_ptr, &is_finalizable)) {
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800337 // The fast path.
338 if (!use_direct_type_ptr) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800339 LoadClassType(type_idx, kArg0);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700340 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocArrayResolved);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800341 CallRuntimeHelperRegMethodRegLocation(func_offset, TargetReg(kArg0), rl_src, true);
342 } else {
343 // Use the direct pointer.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700344 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocArrayResolved);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800345 CallRuntimeHelperImmMethodRegLocation(func_offset, direct_type_ptr, rl_src, true);
346 }
347 } else {
348 // The slow path.
349 DCHECK_EQ(func_offset.Int32Value(), -1);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700350 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocArray);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800351 CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
352 }
353 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700354 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700355 func_offset= QUICK_ENTRYPOINT_OFFSET(4, pAllocArrayWithAccessCheck);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800356 CallRuntimeHelperImmMethodRegLocation(func_offset, type_idx, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700357 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700358 RegLocation rl_result = GetReturn(false);
359 StoreValue(rl_dest, rl_result);
360}
361
362/*
363 * Similar to GenNewArray, but with post-allocation initialization.
364 * Verifier guarantees we're dealing with an array class. Current
365 * code throws runtime exception "bad Filled array req" for 'D' and 'J'.
366 * Current code also throws internal unimp if not 'L', '[' or 'I'.
367 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700368void Mir2Lir::GenFilledNewArray(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700369 int elems = info->num_arg_words;
370 int type_idx = info->index;
371 FlushAllRegs(); /* Everything to home location */
Ian Rogersdd7624d2014-03-14 17:43:00 -0700372 ThreadOffset<4> func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700373 if (cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx, *cu_->dex_file,
374 type_idx)) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700375 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pCheckAndAllocArray);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700376 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700377 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pCheckAndAllocArrayWithAccessCheck);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700378 }
379 CallRuntimeHelperImmMethodImm(func_offset, type_idx, elems, true);
380 FreeTemp(TargetReg(kArg2));
381 FreeTemp(TargetReg(kArg1));
382 /*
383 * NOTE: the implicit target for Instruction::FILLED_NEW_ARRAY is the
384 * return region. Because AllocFromCode placed the new array
385 * in kRet0, we'll just lock it into place. When debugger support is
386 * added, it may be necessary to additionally copy all return
387 * values to a home location in thread-local storage
388 */
389 LockTemp(TargetReg(kRet0));
390
391 // TODO: use the correct component size, currently all supported types
392 // share array alignment with ints (see comment at head of function)
393 size_t component_size = sizeof(int32_t);
394
395 // Having a range of 0 is legal
396 if (info->is_range && (elems > 0)) {
397 /*
398 * Bit of ugliness here. We're going generate a mem copy loop
399 * on the register range, but it is possible that some regs
400 * in the range have been promoted. This is unlikely, but
401 * before generating the copy, we'll just force a flush
402 * of any regs in the source range that have been promoted to
403 * home location.
404 */
405 for (int i = 0; i < elems; i++) {
406 RegLocation loc = UpdateLoc(info->args[i]);
407 if (loc.location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700408 Store32Disp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700409 }
410 }
411 /*
412 * TUNING note: generated code here could be much improved, but
413 * this is an uncommon operation and isn't especially performance
414 * critical.
415 */
buzbee2700f7e2014-03-07 09:46:20 -0800416 RegStorage r_src = AllocTemp();
417 RegStorage r_dst = AllocTemp();
418 RegStorage r_idx = AllocTemp();
419 RegStorage r_val;
Brian Carlstromdf629502013-07-17 22:39:56 -0700420 switch (cu_->instruction_set) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700421 case kThumb2:
422 r_val = TargetReg(kLr);
423 break;
424 case kX86:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700425 case kX86_64:
Brian Carlstrom7940e442013-07-12 13:46:57 -0700426 FreeTemp(TargetReg(kRet0));
427 r_val = AllocTemp();
428 break;
429 case kMips:
430 r_val = AllocTemp();
431 break;
432 default: LOG(FATAL) << "Unexpected instruction set: " << cu_->instruction_set;
433 }
434 // Set up source pointer
435 RegLocation rl_first = info->args[0];
436 OpRegRegImm(kOpAdd, r_src, TargetReg(kSp), SRegOffset(rl_first.s_reg_low));
437 // Set up the target pointer
438 OpRegRegImm(kOpAdd, r_dst, TargetReg(kRet0),
439 mirror::Array::DataOffset(component_size).Int32Value());
440 // Set up the loop counter (known to be > 0)
441 LoadConstant(r_idx, elems - 1);
442 // Generate the copy loop. Going backwards for convenience
443 LIR* target = NewLIR0(kPseudoTargetLabel);
444 // Copy next element
buzbee695d13a2014-04-19 13:32:20 -0700445 LoadBaseIndexed(r_src, r_idx, r_val, 2, k32);
446 StoreBaseIndexed(r_dst, r_idx, r_val, 2, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700447 FreeTemp(r_val);
448 OpDecAndBranch(kCondGe, r_idx, target);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700449 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700450 // Restore the target pointer
451 OpRegRegImm(kOpAdd, TargetReg(kRet0), r_dst,
452 -mirror::Array::DataOffset(component_size).Int32Value());
453 }
454 } else if (!info->is_range) {
455 // TUNING: interleave
456 for (int i = 0; i < elems; i++) {
457 RegLocation rl_arg = LoadValue(info->args[i], kCoreReg);
buzbee695d13a2014-04-19 13:32:20 -0700458 Store32Disp(TargetReg(kRet0),
459 mirror::Array::DataOffset(component_size).Int32Value() + i * 4, rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460 // If the LoadValue caused a temp to be allocated, free it
buzbee2700f7e2014-03-07 09:46:20 -0800461 if (IsTemp(rl_arg.reg)) {
462 FreeTemp(rl_arg.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463 }
464 }
465 }
466 if (info->result.location != kLocInvalid) {
467 StoreValue(info->result, GetReturn(false /* not fp */));
468 }
469}
470
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800471//
472// Slow path to ensure a class is initialized for sget/sput.
473//
474class StaticFieldSlowPath : public Mir2Lir::LIRSlowPath {
475 public:
buzbee2700f7e2014-03-07 09:46:20 -0800476 StaticFieldSlowPath(Mir2Lir* m2l, LIR* unresolved, LIR* uninit, LIR* cont, int storage_index,
477 RegStorage r_base) :
478 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), unresolved, cont), uninit_(uninit),
479 storage_index_(storage_index), r_base_(r_base) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800480 }
481
482 void Compile() {
483 LIR* unresolved_target = GenerateTargetLabel();
484 uninit_->target = unresolved_target;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700485 m2l_->CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeStaticStorage),
buzbee2700f7e2014-03-07 09:46:20 -0800486 storage_index_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800487 // Copy helper's result into r_base, a no-op on all but MIPS.
488 m2l_->OpRegCopy(r_base_, m2l_->TargetReg(kRet0));
489
490 m2l_->OpUnconditionalBranch(cont_);
491 }
492
493 private:
494 LIR* const uninit_;
495 const int storage_index_;
buzbee2700f7e2014-03-07 09:46:20 -0800496 const RegStorage r_base_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800497};
498
Vladimir Markobe0e5462014-02-26 11:24:15 +0000499void Mir2Lir::GenSput(MIR* mir, RegLocation rl_src, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700500 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000501 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
502 cu_->compiler_driver->ProcessedStaticField(field_info.FastPut(), field_info.IsReferrersClass());
503 if (field_info.FastPut() && !SLOW_FIELD_PATH) {
504 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800505 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000506 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700507 // Fast path, static storage base is this method's class
508 RegLocation rl_method = LoadCurrMethod();
Ian Rogers5ddb4102014-01-07 08:58:46 -0800509 r_base = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700510 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base);
buzbee2700f7e2014-03-07 09:46:20 -0800511 if (IsTemp(rl_method.reg)) {
512 FreeTemp(rl_method.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700513 }
514 } else {
515 // Medium path, static storage base in a different class which requires checks that the other
516 // class is initialized.
517 // TODO: remove initialized check now that we are initializing classes in the compiler driver.
Vladimir Markobe0e5462014-02-26 11:24:15 +0000518 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700519 // May do runtime call so everything to home locations.
520 FlushAllRegs();
521 // Using fixed register to sync with possible call to runtime support.
buzbee2700f7e2014-03-07 09:46:20 -0800522 RegStorage r_method = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700523 LockTemp(r_method);
524 LoadCurrMethodDirect(r_method);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800525 r_base = TargetReg(kArg0);
526 LockTemp(r_base);
buzbee695d13a2014-04-19 13:32:20 -0700527 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000528 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
529 LoadRefDisp(r_base, offset_of_field, r_base);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800530 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Markobfea9c22014-01-17 17:49:33 +0000531 if (!field_info.IsInitialized() &&
532 (mir->optimization_flags & MIR_IGNORE_CLINIT_CHECK) == 0) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800533 // Check if r_base is NULL or a not yet initialized class.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800534
535 // The slow path is invoked if the r_base is NULL or the class pointed
536 // to by it is not initialized.
Ian Rogers5ddb4102014-01-07 08:58:46 -0800537 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
buzbee2700f7e2014-03-07 09:46:20 -0800538 RegStorage r_tmp = TargetReg(kArg2);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800539 LockTemp(r_tmp);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800540 LIR* uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800541 mirror::Class::StatusOffset().Int32Value(),
542 mirror::Class::kStatusInitialized, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800543 LIR* cont = NewLIR0(kPseudoTargetLabel);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800544
buzbee2700f7e2014-03-07 09:46:20 -0800545 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000546 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800547
548 FreeTemp(r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700549 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700550 FreeTemp(r_method);
551 }
552 // rBase now holds static storage base
553 if (is_long_or_double) {
Yevgeny Roubanb4b06672014-04-16 18:13:10 +0700554 RegisterClass register_kind = kAnyReg;
555 if (field_info.IsVolatile() && cu_->instruction_set == kX86) {
556 // Force long/double volatile stores into SSE registers to avoid tearing.
557 register_kind = kFPReg;
558 }
559 rl_src = LoadValueWide(rl_src, register_kind);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700560 } else {
561 rl_src = LoadValue(rl_src, kAnyReg);
562 }
Vladimir Markobe0e5462014-02-26 11:24:15 +0000563 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800564 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 GenMemBarrier(kStoreStore);
566 }
Vladimir Marko455759b2014-05-06 20:49:36 +0100567 OpSize size = LoadStoreOpSize(is_long_or_double, rl_src.ref);
568 StoreBaseDisp(r_base, field_info.FieldOffset().Int32Value(), rl_src.reg, size);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000569 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800570 // A load might follow the volatile store so insert a StoreLoad barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700571 GenMemBarrier(kStoreLoad);
572 }
573 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800574 MarkGCCard(rl_src.reg, r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800576 FreeTemp(r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700577 } else {
578 FlushAllRegs(); // Everything to home locations
Ian Rogersdd7624d2014-03-14 17:43:00 -0700579 ThreadOffset<4> setter_offset =
580 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(4, pSet64Static)
581 : (is_object ? QUICK_ENTRYPOINT_OFFSET(4, pSetObjStatic)
582 : QUICK_ENTRYPOINT_OFFSET(4, pSet32Static));
Vladimir Markobe0e5462014-02-26 11:24:15 +0000583 CallRuntimeHelperImmRegLocation(setter_offset, field_info.FieldIndex(), rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700584 }
585}
586
Vladimir Markobe0e5462014-02-26 11:24:15 +0000587void Mir2Lir::GenSget(MIR* mir, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700588 bool is_long_or_double, bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000589 const MirSFieldLoweringInfo& field_info = mir_graph_->GetSFieldLoweringInfo(mir);
590 cu_->compiler_driver->ProcessedStaticField(field_info.FastGet(), field_info.IsReferrersClass());
591 if (field_info.FastGet() && !SLOW_FIELD_PATH) {
592 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
buzbee2700f7e2014-03-07 09:46:20 -0800593 RegStorage r_base;
Vladimir Markobe0e5462014-02-26 11:24:15 +0000594 if (field_info.IsReferrersClass()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700595 // Fast path, static storage base is this method's class
596 RegLocation rl_method = LoadCurrMethod();
Ian Rogers5ddb4102014-01-07 08:58:46 -0800597 r_base = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700598 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), r_base);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700599 } else {
600 // Medium path, static storage base in a different class which requires checks that the other
601 // class is initialized
Vladimir Markobe0e5462014-02-26 11:24:15 +0000602 DCHECK_NE(field_info.StorageIndex(), DexFile::kDexNoIndex);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700603 // May do runtime call so everything to home locations.
604 FlushAllRegs();
605 // Using fixed register to sync with possible call to runtime support.
buzbee2700f7e2014-03-07 09:46:20 -0800606 RegStorage r_method = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700607 LockTemp(r_method);
608 LoadCurrMethodDirect(r_method);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800609 r_base = TargetReg(kArg0);
610 LockTemp(r_base);
buzbee695d13a2014-04-19 13:32:20 -0700611 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(), r_base);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000612 int32_t offset_of_field = ObjArray::OffsetOfElement(field_info.StorageIndex()).Int32Value();
613 LoadRefDisp(r_base, offset_of_field, r_base);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800614 // r_base now points at static storage (Class*) or NULL if the type is not yet resolved.
Vladimir Markobfea9c22014-01-17 17:49:33 +0000615 if (!field_info.IsInitialized() &&
616 (mir->optimization_flags & MIR_IGNORE_CLINIT_CHECK) == 0) {
Ian Rogers5ddb4102014-01-07 08:58:46 -0800617 // Check if r_base is NULL or a not yet initialized class.
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800618
619 // The slow path is invoked if the r_base is NULL or the class pointed
620 // to by it is not initialized.
Ian Rogers5ddb4102014-01-07 08:58:46 -0800621 LIR* unresolved_branch = OpCmpImmBranch(kCondEq, r_base, 0, NULL);
buzbee2700f7e2014-03-07 09:46:20 -0800622 RegStorage r_tmp = TargetReg(kArg2);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800623 LockTemp(r_tmp);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800624 LIR* uninit_branch = OpCmpMemImmBranch(kCondLt, r_tmp, r_base,
Mark Mendell766e9292014-01-27 07:55:47 -0800625 mirror::Class::StatusOffset().Int32Value(),
626 mirror::Class::kStatusInitialized, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800627 LIR* cont = NewLIR0(kPseudoTargetLabel);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800628
buzbee2700f7e2014-03-07 09:46:20 -0800629 AddSlowPath(new (arena_) StaticFieldSlowPath(this, unresolved_branch, uninit_branch, cont,
Vladimir Markobe0e5462014-02-26 11:24:15 +0000630 field_info.StorageIndex(), r_base));
Ian Rogers5ddb4102014-01-07 08:58:46 -0800631
632 FreeTemp(r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700633 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700634 FreeTemp(r_method);
635 }
Ian Rogers5ddb4102014-01-07 08:58:46 -0800636 // r_base now holds static storage base
Yevgeny Roubanb4b06672014-04-16 18:13:10 +0700637 RegisterClass result_reg_kind = kAnyReg;
638 if (field_info.IsVolatile() && cu_->instruction_set == kX86) {
639 // Force long/double volatile loads into SSE registers to avoid tearing.
640 result_reg_kind = kFPReg;
641 }
642 RegLocation rl_result = EvalLoc(rl_dest, result_reg_kind, true);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800643
Vladimir Marko455759b2014-05-06 20:49:36 +0100644 OpSize size = LoadStoreOpSize(is_long_or_double, rl_result.ref);
645 LoadBaseDisp(r_base, field_info.FieldOffset().Int32Value(), rl_result.reg, size, INVALID_SREG);
Ian Rogers5ddb4102014-01-07 08:58:46 -0800646 FreeTemp(r_base);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800647
648 if (field_info.IsVolatile()) {
649 // Without context sensitive analysis, we must issue the most conservative barriers.
650 // In this case, either a load or store may follow so we issue both barriers.
651 GenMemBarrier(kLoadLoad);
652 GenMemBarrier(kLoadStore);
653 }
654
Brian Carlstrom7940e442013-07-12 13:46:57 -0700655 if (is_long_or_double) {
656 StoreValueWide(rl_dest, rl_result);
657 } else {
658 StoreValue(rl_dest, rl_result);
659 }
660 } else {
661 FlushAllRegs(); // Everything to home locations
Ian Rogersdd7624d2014-03-14 17:43:00 -0700662 ThreadOffset<4> getterOffset =
663 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(4, pGet64Static)
664 :(is_object ? QUICK_ENTRYPOINT_OFFSET(4, pGetObjStatic)
665 : QUICK_ENTRYPOINT_OFFSET(4, pGet32Static));
Vladimir Markobe0e5462014-02-26 11:24:15 +0000666 CallRuntimeHelperImm(getterOffset, field_info.FieldIndex(), true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700667 if (is_long_or_double) {
668 RegLocation rl_result = GetReturnWide(rl_dest.fp);
669 StoreValueWide(rl_dest, rl_result);
670 } else {
671 RegLocation rl_result = GetReturn(rl_dest.fp);
672 StoreValue(rl_dest, rl_result);
673 }
674 }
675}
676
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800677// Generate code for all slow paths.
678void Mir2Lir::HandleSlowPaths() {
679 int n = slow_paths_.Size();
680 for (int i = 0; i < n; ++i) {
681 LIRSlowPath* slowpath = slow_paths_.Get(i);
682 slowpath->Compile();
683 }
684 slow_paths_.Reset();
685}
686
Vladimir Markobe0e5462014-02-26 11:24:15 +0000687void Mir2Lir::GenIGet(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700688 RegLocation rl_dest, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700689 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000690 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
691 cu_->compiler_driver->ProcessedInstanceField(field_info.FastGet());
692 if (field_info.FastGet() && !SLOW_FIELD_PATH) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 RegLocation rl_result;
buzbee091cc402014-03-31 10:14:40 -0700694 RegisterClass reg_class = RegClassBySize(size);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000695 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700696 rl_obj = LoadValue(rl_obj, kCoreReg);
697 if (is_long_or_double) {
698 DCHECK(rl_dest.wide);
buzbee2700f7e2014-03-07 09:46:20 -0800699 GenNullCheck(rl_obj.reg, opt_flags);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700700 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Yevgeny Roubanb4b06672014-04-16 18:13:10 +0700701 RegisterClass result_reg_kind = kAnyReg;
702 if (field_info.IsVolatile() && cu_->instruction_set == kX86) {
703 // Force long/double volatile loads into SSE registers to avoid tearing.
704 result_reg_kind = kFPReg;
705 }
706 rl_result = EvalLoc(rl_dest, result_reg_kind, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100707 LoadBaseDisp(rl_obj.reg, field_info.FieldOffset().Int32Value(), rl_result.reg,
708 size, rl_obj.s_reg_low);
Dave Allisonb373e092014-02-20 16:06:36 -0800709 MarkPossibleNullPointerException(opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000710 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800711 // Without context sensitive analysis, we must issue the most conservative barriers.
712 // In this case, either a load or store may follow so we issue both barriers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700713 GenMemBarrier(kLoadLoad);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800714 GenMemBarrier(kLoadStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715 }
716 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800717 RegStorage reg_ptr = AllocTemp();
718 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.reg, field_info.FieldOffset().Int32Value());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700719 rl_result = EvalLoc(rl_dest, reg_class, true);
Vladimir Marko455759b2014-05-06 20:49:36 +0100720 LoadBaseDisp(reg_ptr, 0, rl_result.reg, size, INVALID_SREG);
Dave Allisonf9439142014-03-27 15:10:22 -0700721 MarkPossibleNullPointerException(opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000722 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800723 // Without context sensitive analysis, we must issue the most conservative barriers.
724 // In this case, either a load or store may follow so we issue both barriers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700725 GenMemBarrier(kLoadLoad);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800726 GenMemBarrier(kLoadStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700727 }
728 FreeTemp(reg_ptr);
729 }
730 StoreValueWide(rl_dest, rl_result);
731 } else {
732 rl_result = EvalLoc(rl_dest, reg_class, true);
buzbee2700f7e2014-03-07 09:46:20 -0800733 GenNullCheck(rl_obj.reg, opt_flags);
buzbee695d13a2014-04-19 13:32:20 -0700734 LoadBaseDisp(rl_obj.reg, field_info.FieldOffset().Int32Value(), rl_result.reg, k32,
buzbee2700f7e2014-03-07 09:46:20 -0800735 rl_obj.s_reg_low);
Dave Allisonb373e092014-02-20 16:06:36 -0800736 MarkPossibleNullPointerException(opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000737 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800738 // Without context sensitive analysis, we must issue the most conservative barriers.
739 // In this case, either a load or store may follow so we issue both barriers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700740 GenMemBarrier(kLoadLoad);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800741 GenMemBarrier(kLoadStore);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700742 }
743 StoreValue(rl_dest, rl_result);
744 }
745 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700746 ThreadOffset<4> getterOffset =
747 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(4, pGet64Instance)
748 : (is_object ? QUICK_ENTRYPOINT_OFFSET(4, pGetObjInstance)
749 : QUICK_ENTRYPOINT_OFFSET(4, pGet32Instance));
Vladimir Markobe0e5462014-02-26 11:24:15 +0000750 CallRuntimeHelperImmRegLocation(getterOffset, field_info.FieldIndex(), rl_obj, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 if (is_long_or_double) {
752 RegLocation rl_result = GetReturnWide(rl_dest.fp);
753 StoreValueWide(rl_dest, rl_result);
754 } else {
755 RegLocation rl_result = GetReturn(rl_dest.fp);
756 StoreValue(rl_dest, rl_result);
757 }
758 }
759}
760
Vladimir Markobe0e5462014-02-26 11:24:15 +0000761void Mir2Lir::GenIPut(MIR* mir, int opt_flags, OpSize size,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700762 RegLocation rl_src, RegLocation rl_obj, bool is_long_or_double,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700763 bool is_object) {
Vladimir Markobe0e5462014-02-26 11:24:15 +0000764 const MirIFieldLoweringInfo& field_info = mir_graph_->GetIFieldLoweringInfo(mir);
765 cu_->compiler_driver->ProcessedInstanceField(field_info.FastPut());
766 if (field_info.FastPut() && !SLOW_FIELD_PATH) {
buzbee091cc402014-03-31 10:14:40 -0700767 RegisterClass reg_class = RegClassBySize(size);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000768 DCHECK_GE(field_info.FieldOffset().Int32Value(), 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700769 rl_obj = LoadValue(rl_obj, kCoreReg);
770 if (is_long_or_double) {
Yevgeny Roubanb4b06672014-04-16 18:13:10 +0700771 RegisterClass src_reg_kind = kAnyReg;
772 if (field_info.IsVolatile() && cu_->instruction_set == kX86) {
773 // Force long/double volatile stores into SSE registers to avoid tearing.
774 src_reg_kind = kFPReg;
775 }
776 rl_src = LoadValueWide(rl_src, src_reg_kind);
buzbee2700f7e2014-03-07 09:46:20 -0800777 GenNullCheck(rl_obj.reg, opt_flags);
778 RegStorage reg_ptr = AllocTemp();
779 OpRegRegImm(kOpAdd, reg_ptr, rl_obj.reg, field_info.FieldOffset().Int32Value());
Vladimir Markobe0e5462014-02-26 11:24:15 +0000780 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800781 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700782 GenMemBarrier(kStoreStore);
783 }
Vladimir Marko455759b2014-05-06 20:49:36 +0100784 StoreBaseDisp(reg_ptr, 0, rl_src.reg, size);
Dave Allisonb373e092014-02-20 16:06:36 -0800785 MarkPossibleNullPointerException(opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000786 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800787 // A load might follow the volatile store so insert a StoreLoad barrier.
788 GenMemBarrier(kStoreLoad);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700789 }
790 FreeTemp(reg_ptr);
791 } else {
792 rl_src = LoadValue(rl_src, reg_class);
buzbee2700f7e2014-03-07 09:46:20 -0800793 GenNullCheck(rl_obj.reg, opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000794 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800795 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796 GenMemBarrier(kStoreStore);
797 }
buzbee695d13a2014-04-19 13:32:20 -0700798 Store32Disp(rl_obj.reg, field_info.FieldOffset().Int32Value(), rl_src.reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800799 MarkPossibleNullPointerException(opt_flags);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000800 if (field_info.IsVolatile()) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800801 // A load might follow the volatile store so insert a StoreLoad barrier.
802 GenMemBarrier(kStoreLoad);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700803 }
804 if (is_object && !mir_graph_->IsConstantNullRef(rl_src)) {
buzbee2700f7e2014-03-07 09:46:20 -0800805 MarkGCCard(rl_src.reg, rl_obj.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700806 }
807 }
808 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700809 ThreadOffset<4> setter_offset =
810 is_long_or_double ? QUICK_ENTRYPOINT_OFFSET(4, pSet64Instance)
811 : (is_object ? QUICK_ENTRYPOINT_OFFSET(4, pSetObjInstance)
812 : QUICK_ENTRYPOINT_OFFSET(4, pSet32Instance));
Vladimir Markobe0e5462014-02-26 11:24:15 +0000813 CallRuntimeHelperImmRegLocationRegLocation(setter_offset, field_info.FieldIndex(),
814 rl_obj, rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 }
816}
817
Ian Rogersa9a82542013-10-04 11:17:26 -0700818void Mir2Lir::GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
819 RegLocation rl_src) {
820 bool needs_range_check = !(opt_flags & MIR_IGNORE_RANGE_CHECK);
821 bool needs_null_check = !((cu_->disable_opt & (1 << kNullCheckElimination)) &&
822 (opt_flags & MIR_IGNORE_NULL_CHECK));
Ian Rogersdd7624d2014-03-14 17:43:00 -0700823 ThreadOffset<4> helper = needs_range_check
824 ? (needs_null_check ? QUICK_ENTRYPOINT_OFFSET(4, pAputObjectWithNullAndBoundCheck)
825 : QUICK_ENTRYPOINT_OFFSET(4, pAputObjectWithBoundCheck))
826 : QUICK_ENTRYPOINT_OFFSET(4, pAputObject);
Ian Rogersa9a82542013-10-04 11:17:26 -0700827 CallRuntimeHelperRegLocationRegLocationRegLocation(helper, rl_array, rl_index, rl_src, true);
828}
829
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700830void Mir2Lir::GenConstClass(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700831 RegLocation rl_method = LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800832 RegStorage res_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700833 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
834 if (!cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
835 *cu_->dex_file,
836 type_idx)) {
837 // Call out to helper which resolves type and verifies access.
838 // Resolved type returned in kRet0.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700839 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
buzbee2700f7e2014-03-07 09:46:20 -0800840 type_idx, rl_method.reg, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 RegLocation rl_result = GetReturn(false);
842 StoreValue(rl_dest, rl_result);
843 } else {
844 // We're don't need access checks, load type from dex cache
845 int32_t dex_cache_offset =
Brian Carlstromea46f952013-07-30 01:26:50 -0700846 mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value();
buzbee695d13a2014-04-19 13:32:20 -0700847 Load32Disp(rl_method.reg, dex_cache_offset, res_reg);
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000848 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
buzbee695d13a2014-04-19 13:32:20 -0700849 Load32Disp(res_reg, offset_of_type, rl_result.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700850 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file,
851 type_idx) || SLOW_TYPE_PATH) {
852 // Slow path, at runtime test if type is null and if so initialize
853 FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800854 LIR* branch = OpCmpImmBranch(kCondEq, rl_result.reg, 0, NULL);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800855 LIR* cont = NewLIR0(kPseudoTargetLabel);
856
857 // Object to generate the slow path for class resolution.
858 class SlowPath : public LIRSlowPath {
859 public:
860 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
861 const RegLocation& rl_method, const RegLocation& rl_result) :
862 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
863 rl_method_(rl_method), rl_result_(rl_result) {
864 }
865
866 void Compile() {
867 GenerateTargetLabel();
868
Ian Rogersdd7624d2014-03-14 17:43:00 -0700869 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx_,
buzbee2700f7e2014-03-07 09:46:20 -0800870 rl_method_.reg, true);
871 m2l_->OpRegCopy(rl_result_.reg, m2l_->TargetReg(kRet0));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800872
873 m2l_->OpUnconditionalBranch(cont_);
874 }
875
876 private:
877 const int type_idx_;
878 const RegLocation rl_method_;
879 const RegLocation rl_result_;
880 };
881
882 // Add to list for future.
buzbee2700f7e2014-03-07 09:46:20 -0800883 AddSlowPath(new (arena_) SlowPath(this, branch, cont, type_idx, rl_method, rl_result));
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800884
Brian Carlstrom7940e442013-07-12 13:46:57 -0700885 StoreValue(rl_dest, rl_result);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800886 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700887 // Fast path, we're done - just store result
888 StoreValue(rl_dest, rl_result);
889 }
890 }
891}
892
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700893void Mir2Lir::GenConstString(uint32_t string_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700894 /* NOTE: Most strings should be available at compile time */
Andreas Gampe9c3b0892014-04-24 17:33:34 +0000895 int32_t offset_of_string = mirror::ObjectArray<mirror::String>::OffsetOfElement(string_idx).
896 Int32Value();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700897 if (!cu_->compiler_driver->CanAssumeStringIsPresentInDexCache(
898 *cu_->dex_file, string_idx) || SLOW_STRING_PATH) {
899 // slow path, resolve string if not in dex cache
900 FlushAllRegs();
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700901 LockCallTemps(); // Using explicit registers
Mark Mendell766e9292014-01-27 07:55:47 -0800902
903 // If the Method* is already in a register, we can save a copy.
904 RegLocation rl_method = mir_graph_->GetMethodLoc();
buzbee2700f7e2014-03-07 09:46:20 -0800905 RegStorage r_method;
Mark Mendell766e9292014-01-27 07:55:47 -0800906 if (rl_method.location == kLocPhysReg) {
907 // A temp would conflict with register use below.
buzbee2700f7e2014-03-07 09:46:20 -0800908 DCHECK(!IsTemp(rl_method.reg));
909 r_method = rl_method.reg;
Mark Mendell766e9292014-01-27 07:55:47 -0800910 } else {
911 r_method = TargetReg(kArg2);
912 LoadCurrMethodDirect(r_method);
913 }
buzbee695d13a2014-04-19 13:32:20 -0700914 LoadRefDisp(r_method, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(),
915 TargetReg(kArg0));
Mark Mendell766e9292014-01-27 07:55:47 -0800916
Brian Carlstrom7940e442013-07-12 13:46:57 -0700917 // Might call out to helper, which will return resolved string in kRet0
buzbee695d13a2014-04-19 13:32:20 -0700918 Load32Disp(TargetReg(kArg0), offset_of_string, TargetReg(kRet0));
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700919 LIR* fromfast = OpCmpImmBranch(kCondEq, TargetReg(kRet0), 0, NULL);
920 LIR* cont = NewLIR0(kPseudoTargetLabel);
Mark Mendell766e9292014-01-27 07:55:47 -0800921
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700922 {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800923 // Object to generate the slow path for string resolution.
924 class SlowPath : public LIRSlowPath {
925 public:
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700926 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, RegStorage r_method, int32_t string_idx) :
927 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont),
928 r_method_(r_method), string_idx_(string_idx) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800929 }
930
931 void Compile() {
932 GenerateTargetLabel();
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700933 m2l_->CallRuntimeHelperRegImm(QUICK_ENTRYPOINT_OFFSET(4, pResolveString),
934 r_method_, string_idx_, true);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800935 m2l_->OpUnconditionalBranch(cont_);
936 }
937
938 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700939 const RegStorage r_method_;
940 const int32_t string_idx_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800941 };
942
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700943 AddSlowPath(new (arena_) SlowPath(this, fromfast, cont, r_method, string_idx));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 }
Mingyao Yang3b004ba2014-04-29 15:55:37 -0700945
Brian Carlstrom7940e442013-07-12 13:46:57 -0700946 GenBarrier();
947 StoreValue(rl_dest, GetReturn(false));
948 } else {
949 RegLocation rl_method = LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800950 RegStorage res_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -0700952 LoadRefDisp(rl_method.reg, mirror::ArtMethod::DexCacheStringsOffset().Int32Value(), res_reg);
953 Load32Disp(res_reg, offset_of_string, rl_result.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700954 StoreValue(rl_dest, rl_result);
955 }
956}
957
958/*
959 * Let helper function take care of everything. Will
960 * call Class::NewInstanceFromCode(type_idx, method);
961 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700962void Mir2Lir::GenNewInstance(uint32_t type_idx, RegLocation rl_dest) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700963 FlushAllRegs(); /* Everything to home location */
964 // alloc will always check for resolution, do we also need to verify
965 // access because the verifier was unable to?
Ian Rogersdd7624d2014-03-14 17:43:00 -0700966 ThreadOffset<4> func_offset(-1);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800967 const DexFile* dex_file = cu_->dex_file;
968 CompilerDriver* driver = cu_->compiler_driver;
969 if (driver->CanAccessInstantiableTypeWithoutChecks(
970 cu_->method_idx, *dex_file, type_idx)) {
971 bool is_type_initialized;
972 bool use_direct_type_ptr;
973 uintptr_t direct_type_ptr;
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700974 bool is_finalizable;
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800975 if (kEmbedClassInCode &&
Mathieu Chartier8668c3c2014-04-24 16:48:11 -0700976 driver->CanEmbedTypeInCode(*dex_file, type_idx, &is_type_initialized, &use_direct_type_ptr,
977 &direct_type_ptr, &is_finalizable) &&
978 !is_finalizable) {
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800979 // The fast path.
980 if (!use_direct_type_ptr) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800981 LoadClassType(type_idx, kArg0);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800982 if (!is_type_initialized) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700983 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObjectResolved);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800984 CallRuntimeHelperRegMethod(func_offset, TargetReg(kArg0), true);
985 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700986 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObjectInitialized);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800987 CallRuntimeHelperRegMethod(func_offset, TargetReg(kArg0), true);
988 }
989 } else {
990 // Use the direct pointer.
991 if (!is_type_initialized) {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700992 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObjectResolved);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800993 CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
994 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -0700995 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObjectInitialized);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800996 CallRuntimeHelperImmMethod(func_offset, direct_type_ptr, true);
997 }
998 }
999 } else {
1000 // The slow path.
1001 DCHECK_EQ(func_offset.Int32Value(), -1);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001002 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObject);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001003 CallRuntimeHelperImmMethod(func_offset, type_idx, true);
1004 }
1005 DCHECK_NE(func_offset.Int32Value(), -1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001006 } else {
Ian Rogersdd7624d2014-03-14 17:43:00 -07001007 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pAllocObjectWithAccessCheck);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001008 CallRuntimeHelperImmMethod(func_offset, type_idx, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001009 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001010 RegLocation rl_result = GetReturn(false);
1011 StoreValue(rl_dest, rl_result);
1012}
1013
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001014void Mir2Lir::GenThrow(RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001015 FlushAllRegs();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001016 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pDeliverException), rl_src, true);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001017}
1018
1019// For final classes there are no sub-classes to check and so we can answer the instance-of
1020// question with simple comparisons.
1021void Mir2Lir::GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx, RegLocation rl_dest,
1022 RegLocation rl_src) {
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001023 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001024 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001025
Brian Carlstrom7940e442013-07-12 13:46:57 -07001026 RegLocation object = LoadValue(rl_src, kCoreReg);
1027 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001028 RegStorage result_reg = rl_result.reg;
1029 if (result_reg == object.reg) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001030 result_reg = AllocTypedTemp(false, kCoreReg);
1031 }
1032 LoadConstant(result_reg, 0); // assume false
buzbee2700f7e2014-03-07 09:46:20 -08001033 LIR* null_branchover = OpCmpImmBranch(kCondEq, object.reg, 0, NULL);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001034
buzbee2700f7e2014-03-07 09:46:20 -08001035 RegStorage check_class = AllocTypedTemp(false, kCoreReg);
1036 RegStorage object_class = AllocTypedTemp(false, kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001037
1038 LoadCurrMethodDirect(check_class);
1039 if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07001040 LoadRefDisp(check_class, mirror::ArtMethod::DeclaringClassOffset().Int32Value(), check_class);
1041 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001042 } else {
buzbee695d13a2014-04-19 13:32:20 -07001043 LoadRefDisp(check_class, mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
1044 check_class);
1045 LoadRefDisp(object.reg, mirror::Object::ClassOffset().Int32Value(), object_class);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001046 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
buzbee695d13a2014-04-19 13:32:20 -07001047 LoadRefDisp(check_class, offset_of_type, check_class);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048 }
1049
1050 LIR* ne_branchover = NULL;
buzbee695d13a2014-04-19 13:32:20 -07001051 // FIXME: what should we be comparing here? compressed or decompressed references?
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 if (cu_->instruction_set == kThumb2) {
1053 OpRegReg(kOpCmp, check_class, object_class); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001054 LIR* it = OpIT(kCondEq, ""); // if-convert the test
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055 LoadConstant(result_reg, 1); // .eq case - load true
Dave Allison3da67a52014-04-02 17:03:45 -07001056 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001057 } else {
1058 ne_branchover = OpCmpBranch(kCondNe, check_class, object_class, NULL);
1059 LoadConstant(result_reg, 1); // eq case - load true
1060 }
1061 LIR* target = NewLIR0(kPseudoTargetLabel);
1062 null_branchover->target = target;
1063 if (ne_branchover != NULL) {
1064 ne_branchover->target = target;
1065 }
1066 FreeTemp(object_class);
1067 FreeTemp(check_class);
1068 if (IsTemp(result_reg)) {
buzbee2700f7e2014-03-07 09:46:20 -08001069 OpRegCopy(rl_result.reg, result_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001070 FreeTemp(result_reg);
1071 }
1072 StoreValue(rl_dest, rl_result);
1073}
1074
1075void Mir2Lir::GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1076 bool type_known_abstract, bool use_declaring_class,
1077 bool can_assume_type_is_in_dex_cache,
1078 uint32_t type_idx, RegLocation rl_dest,
1079 RegLocation rl_src) {
Mark Mendell6607d972014-02-10 06:54:18 -08001080 // X86 has its own implementation.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001081 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Mark Mendell6607d972014-02-10 06:54:18 -08001082
Brian Carlstrom7940e442013-07-12 13:46:57 -07001083 FlushAllRegs();
1084 // May generate a call - use explicit registers
1085 LockCallTemps();
1086 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
buzbee2700f7e2014-03-07 09:46:20 -08001087 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001088 if (needs_access_check) {
1089 // Check we have access to type_idx and if not throw IllegalAccessError,
1090 // returns Class* in kArg0
Ian Rogersdd7624d2014-03-14 17:43:00 -07001091 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001092 type_idx, true);
1093 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
1094 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
1095 } else if (use_declaring_class) {
1096 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
buzbee695d13a2014-04-19 13:32:20 -07001097 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
buzbee2700f7e2014-03-07 09:46:20 -08001098 class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001099 } else {
1100 // Load dex cache entry into class_reg (kArg2)
1101 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
buzbee695d13a2014-04-19 13:32:20 -07001102 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
1103 class_reg);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001104 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
buzbee695d13a2014-04-19 13:32:20 -07001105 LoadRefDisp(class_reg, offset_of_type, class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001106 if (!can_assume_type_is_in_dex_cache) {
1107 // Need to test presence of type in dex cache at runtime
1108 LIR* hop_branch = OpCmpImmBranch(kCondNe, class_reg, 0, NULL);
1109 // Not resolved
1110 // Call out to helper, which will return resolved type in kRet0
Ian Rogersdd7624d2014-03-14 17:43:00 -07001111 CallRuntimeHelperImm(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx, true);
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001112 OpRegCopy(TargetReg(kArg2), TargetReg(kRet0)); // Align usage with fast path
Brian Carlstrom7940e442013-07-12 13:46:57 -07001113 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); /* reload Ref */
1114 // Rejoin code paths
1115 LIR* hop_target = NewLIR0(kPseudoTargetLabel);
1116 hop_branch->target = hop_target;
1117 }
1118 }
1119 /* kArg0 is ref, kArg2 is class. If ref==null, use directly as bool result */
1120 RegLocation rl_result = GetReturn(false);
1121 if (cu_->instruction_set == kMips) {
1122 // On MIPS rArg0 != rl_result, place false in result if branch is taken.
buzbee2700f7e2014-03-07 09:46:20 -08001123 LoadConstant(rl_result.reg, 0);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001124 }
1125 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
1126
1127 /* load object->klass_ */
1128 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07001129 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001130 /* kArg0 is ref, kArg1 is ref->klass_, kArg2 is class */
1131 LIR* branchover = NULL;
1132 if (type_known_final) {
1133 // rl_result == ref == null == 0.
1134 if (cu_->instruction_set == kThumb2) {
1135 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2)); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001136 LIR* it = OpIT(kCondEq, "E"); // if-convert the test
buzbee2700f7e2014-03-07 09:46:20 -08001137 LoadConstant(rl_result.reg, 1); // .eq case - load true
1138 LoadConstant(rl_result.reg, 0); // .ne case - load false
Dave Allison3da67a52014-04-02 17:03:45 -07001139 OpEndIT(it);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001140 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001141 LoadConstant(rl_result.reg, 0); // ne case - load false
Brian Carlstrom7940e442013-07-12 13:46:57 -07001142 branchover = OpCmpBranch(kCondNe, TargetReg(kArg1), TargetReg(kArg2), NULL);
buzbee2700f7e2014-03-07 09:46:20 -08001143 LoadConstant(rl_result.reg, 1); // eq case - load true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001144 }
1145 } else {
1146 if (cu_->instruction_set == kThumb2) {
Ian Rogersdd7624d2014-03-14 17:43:00 -07001147 RegStorage r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
Dave Allison3da67a52014-04-02 17:03:45 -07001148 LIR* it = nullptr;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001149 if (!type_known_abstract) {
1150 /* Uses conditional nullification */
1151 OpRegReg(kOpCmp, TargetReg(kArg1), TargetReg(kArg2)); // Same?
Dave Allison3da67a52014-04-02 17:03:45 -07001152 it = OpIT(kCondEq, "EE"); // if-convert the test
Brian Carlstrom7940e442013-07-12 13:46:57 -07001153 LoadConstant(TargetReg(kArg0), 1); // .eq case - load true
1154 }
1155 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
1156 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
Dave Allison3da67a52014-04-02 17:03:45 -07001157 if (it != nullptr) {
1158 OpEndIT(it);
1159 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001160 FreeTemp(r_tgt);
1161 } else {
1162 if (!type_known_abstract) {
1163 /* Uses branchovers */
buzbee2700f7e2014-03-07 09:46:20 -08001164 LoadConstant(rl_result.reg, 1); // assume true
Brian Carlstrom7940e442013-07-12 13:46:57 -07001165 branchover = OpCmpBranch(kCondEq, TargetReg(kArg1), TargetReg(kArg2), NULL);
1166 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001167 RegStorage r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pInstanceofNonTrivial));
Mark Mendell6607d972014-02-10 06:54:18 -08001168 OpRegCopy(TargetReg(kArg0), TargetReg(kArg2)); // .ne case - arg0 <= class
1169 OpReg(kOpBlx, r_tgt); // .ne case: helper(class, ref->class)
1170 FreeTemp(r_tgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001171 }
1172 }
1173 // TODO: only clobber when type isn't final?
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001174 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001175 /* branch targets here */
1176 LIR* target = NewLIR0(kPseudoTargetLabel);
1177 StoreValue(rl_dest, rl_result);
1178 branch1->target = target;
1179 if (branchover != NULL) {
1180 branchover->target = target;
1181 }
1182}
1183
1184void Mir2Lir::GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src) {
1185 bool type_known_final, type_known_abstract, use_declaring_class;
1186 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1187 *cu_->dex_file,
1188 type_idx,
1189 &type_known_final,
1190 &type_known_abstract,
1191 &use_declaring_class);
1192 bool can_assume_type_is_in_dex_cache = !needs_access_check &&
1193 cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx);
1194
1195 if ((use_declaring_class || can_assume_type_is_in_dex_cache) && type_known_final) {
1196 GenInstanceofFinal(use_declaring_class, type_idx, rl_dest, rl_src);
1197 } else {
1198 GenInstanceofCallingHelper(needs_access_check, type_known_final, type_known_abstract,
1199 use_declaring_class, can_assume_type_is_in_dex_cache,
1200 type_idx, rl_dest, rl_src);
1201 }
1202}
1203
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001204void Mir2Lir::GenCheckCast(uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001205 bool type_known_final, type_known_abstract, use_declaring_class;
1206 bool needs_access_check = !cu_->compiler_driver->CanAccessTypeWithoutChecks(cu_->method_idx,
1207 *cu_->dex_file,
1208 type_idx,
1209 &type_known_final,
1210 &type_known_abstract,
1211 &use_declaring_class);
1212 // Note: currently type_known_final is unused, as optimizing will only improve the performance
1213 // of the exception throw path.
1214 DexCompilationUnit* cu = mir_graph_->GetCurrentDexCompilationUnit();
Vladimir Marko2730db02014-01-27 11:15:17 +00001215 if (!needs_access_check && cu_->compiler_driver->IsSafeCast(cu, insn_idx)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001216 // Verifier type analysis proved this check cast would never cause an exception.
1217 return;
1218 }
1219 FlushAllRegs();
1220 // May generate a call - use explicit registers
1221 LockCallTemps();
1222 LoadCurrMethodDirect(TargetReg(kArg1)); // kArg1 <= current Method*
buzbee2700f7e2014-03-07 09:46:20 -08001223 RegStorage class_reg = TargetReg(kArg2); // kArg2 will hold the Class*
Brian Carlstrom7940e442013-07-12 13:46:57 -07001224 if (needs_access_check) {
1225 // Check we have access to type_idx and if not throw IllegalAccessError,
1226 // returns Class* in kRet0
1227 // InitializeTypeAndVerifyAccess(idx, method)
Ian Rogersdd7624d2014-03-14 17:43:00 -07001228 CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeTypeAndVerifyAccess),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001229 type_idx, TargetReg(kArg1), true);
1230 OpRegCopy(class_reg, TargetReg(kRet0)); // Align usage with fast path
1231 } else if (use_declaring_class) {
buzbee695d13a2014-04-19 13:32:20 -07001232 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DeclaringClassOffset().Int32Value(),
1233 class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001234 } else {
1235 // Load dex cache entry into class_reg (kArg2)
buzbee695d13a2014-04-19 13:32:20 -07001236 LoadRefDisp(TargetReg(kArg1), mirror::ArtMethod::DexCacheResolvedTypesOffset().Int32Value(),
1237 class_reg);
Andreas Gampe9c3b0892014-04-24 17:33:34 +00001238 int32_t offset_of_type = ClassArray::OffsetOfElement(type_idx).Int32Value();
buzbee695d13a2014-04-19 13:32:20 -07001239 LoadRefDisp(class_reg, offset_of_type, class_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 if (!cu_->compiler_driver->CanAssumeTypeIsPresentInDexCache(*cu_->dex_file, type_idx)) {
1241 // Need to test presence of type in dex cache at runtime
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001242 LIR* hop_branch = OpCmpImmBranch(kCondEq, class_reg, 0, NULL);
1243 LIR* cont = NewLIR0(kPseudoTargetLabel);
1244
1245 // Slow path to initialize the type. Executed if the type is NULL.
1246 class SlowPath : public LIRSlowPath {
1247 public:
1248 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, const int type_idx,
buzbee2700f7e2014-03-07 09:46:20 -08001249 const RegStorage class_reg) :
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001250 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), type_idx_(type_idx),
1251 class_reg_(class_reg) {
1252 }
1253
1254 void Compile() {
1255 GenerateTargetLabel();
1256
1257 // Call out to helper, which will return resolved type in kArg0
1258 // InitializeTypeFromCode(idx, method)
Ian Rogersdd7624d2014-03-14 17:43:00 -07001259 m2l_->CallRuntimeHelperImmReg(QUICK_ENTRYPOINT_OFFSET(4, pInitializeType), type_idx_,
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001260 m2l_->TargetReg(kArg1), true);
1261 m2l_->OpRegCopy(class_reg_, m2l_->TargetReg(kRet0)); // Align usage with fast path
1262 m2l_->OpUnconditionalBranch(cont_);
1263 }
1264 public:
1265 const int type_idx_;
buzbee2700f7e2014-03-07 09:46:20 -08001266 const RegStorage class_reg_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001267 };
1268
buzbee2700f7e2014-03-07 09:46:20 -08001269 AddSlowPath(new (arena_) SlowPath(this, hop_branch, cont, type_idx, class_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001270 }
1271 }
1272 // At this point, class_reg (kArg2) has class
1273 LoadValueDirectFixed(rl_src, TargetReg(kArg0)); // kArg0 <= ref
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001274
1275 // Slow path for the case where the classes are not equal. In this case we need
1276 // to call a helper function to do the check.
1277 class SlowPath : public LIRSlowPath {
1278 public:
1279 SlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont, bool load):
1280 LIRSlowPath(m2l, m2l->GetCurrentDexPc(), fromfast, cont), load_(load) {
1281 }
1282
1283 void Compile() {
1284 GenerateTargetLabel();
1285
1286 if (load_) {
buzbee695d13a2014-04-19 13:32:20 -07001287 m2l_->LoadRefDisp(m2l_->TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(),
1288 m2l_->TargetReg(kArg1));
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001289 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001290 m2l_->CallRuntimeHelperRegReg(QUICK_ENTRYPOINT_OFFSET(4, pCheckCast), m2l_->TargetReg(kArg2),
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001291 m2l_->TargetReg(kArg1), true);
1292
1293 m2l_->OpUnconditionalBranch(cont_);
1294 }
1295
1296 private:
Mingyao Yang3b004ba2014-04-29 15:55:37 -07001297 const bool load_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001298 };
1299
1300 if (type_known_abstract) {
1301 // Easier case, run slow path if target is non-null (slow path will load from target)
1302 LIR* branch = OpCmpImmBranch(kCondNe, TargetReg(kArg0), 0, NULL);
1303 LIR* cont = NewLIR0(kPseudoTargetLabel);
1304 AddSlowPath(new (arena_) SlowPath(this, branch, cont, true));
1305 } else {
1306 // Harder, more common case. We need to generate a forward branch over the load
1307 // if the target is null. If it's non-null we perform the load and branch to the
1308 // slow path if the classes are not equal.
1309
1310 /* Null is OK - continue */
1311 LIR* branch1 = OpCmpImmBranch(kCondEq, TargetReg(kArg0), 0, NULL);
1312 /* load object->klass_ */
1313 DCHECK_EQ(mirror::Object::ClassOffset().Int32Value(), 0);
buzbee695d13a2014-04-19 13:32:20 -07001314 LoadRefDisp(TargetReg(kArg0), mirror::Object::ClassOffset().Int32Value(), TargetReg(kArg1));
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001315
1316 LIR* branch2 = OpCmpBranch(kCondNe, TargetReg(kArg1), class_reg, NULL);
1317 LIR* cont = NewLIR0(kPseudoTargetLabel);
1318
1319 // Add the slow path that will not perform load since this is already done.
1320 AddSlowPath(new (arena_) SlowPath(this, branch2, cont, false));
1321
1322 // Set the null check to branch to the continuation.
1323 branch1->target = cont;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001324 }
1325}
1326
1327void Mir2Lir::GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001328 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 RegLocation rl_result;
1330 if (cu_->instruction_set == kThumb2) {
1331 /*
1332 * NOTE: This is the one place in the code in which we might have
1333 * as many as six live temporary registers. There are 5 in the normal
1334 * set for Arm. Until we have spill capabilities, temporarily add
1335 * lr to the temp set. It is safe to do this locally, but note that
1336 * lr is used explicitly elsewhere in the code generator and cannot
1337 * normally be used as a general temp register.
1338 */
1339 MarkTemp(TargetReg(kLr)); // Add lr to the temp pool
1340 FreeTemp(TargetReg(kLr)); // and make it available
1341 }
1342 rl_src1 = LoadValueWide(rl_src1, kCoreReg);
1343 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1344 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1345 // The longs may overlap - use intermediate temp if so
buzbee2700f7e2014-03-07 09:46:20 -08001346 if ((rl_result.reg.GetLowReg() == rl_src1.reg.GetHighReg()) || (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg())) {
1347 RegStorage t_reg = AllocTemp();
1348 OpRegRegReg(first_op, t_reg, rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1349 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
1350 OpRegCopy(rl_result.reg.GetLow(), t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001351 FreeTemp(t_reg);
1352 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001353 OpRegRegReg(first_op, rl_result.reg.GetLow(), rl_src1.reg.GetLow(), rl_src2.reg.GetLow());
1354 OpRegRegReg(second_op, rl_result.reg.GetHigh(), rl_src1.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001355 }
1356 /*
1357 * NOTE: If rl_dest refers to a frame variable in a large frame, the
1358 * following StoreValueWide might need to allocate a temp register.
1359 * To further work around the lack of a spill capability, explicitly
1360 * free any temps from rl_src1 & rl_src2 that aren't still live in rl_result.
1361 * Remove when spill is functional.
1362 */
1363 FreeRegLocTemps(rl_result, rl_src1);
1364 FreeRegLocTemps(rl_result, rl_src2);
1365 StoreValueWide(rl_dest, rl_result);
1366 if (cu_->instruction_set == kThumb2) {
1367 Clobber(TargetReg(kLr));
1368 UnmarkTemp(TargetReg(kLr)); // Remove lr from the temp pool
1369 }
1370}
1371
1372
1373void Mir2Lir::GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001374 RegLocation rl_src1, RegLocation rl_shift) {
Ian Rogersdd7624d2014-03-14 17:43:00 -07001375 ThreadOffset<4> func_offset(-1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001376
1377 switch (opcode) {
1378 case Instruction::SHL_LONG:
1379 case Instruction::SHL_LONG_2ADDR:
Ian Rogersdd7624d2014-03-14 17:43:00 -07001380 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pShlLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001381 break;
1382 case Instruction::SHR_LONG:
1383 case Instruction::SHR_LONG_2ADDR:
Ian Rogersdd7624d2014-03-14 17:43:00 -07001384 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pShrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001385 break;
1386 case Instruction::USHR_LONG:
1387 case Instruction::USHR_LONG_2ADDR:
Ian Rogersdd7624d2014-03-14 17:43:00 -07001388 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pUshrLong);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001389 break;
1390 default:
1391 LOG(FATAL) << "Unexpected case";
1392 }
1393 FlushAllRegs(); /* Send everything to home location */
1394 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_shift, false);
1395 RegLocation rl_result = GetReturnWide(false);
1396 StoreValueWide(rl_dest, rl_result);
1397}
1398
1399
1400void Mir2Lir::GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001401 RegLocation rl_src1, RegLocation rl_src2) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001402 DCHECK(cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001403 OpKind op = kOpBkpt;
1404 bool is_div_rem = false;
1405 bool check_zero = false;
1406 bool unary = false;
1407 RegLocation rl_result;
1408 bool shift_op = false;
1409 switch (opcode) {
1410 case Instruction::NEG_INT:
1411 op = kOpNeg;
1412 unary = true;
1413 break;
1414 case Instruction::NOT_INT:
1415 op = kOpMvn;
1416 unary = true;
1417 break;
1418 case Instruction::ADD_INT:
1419 case Instruction::ADD_INT_2ADDR:
1420 op = kOpAdd;
1421 break;
1422 case Instruction::SUB_INT:
1423 case Instruction::SUB_INT_2ADDR:
1424 op = kOpSub;
1425 break;
1426 case Instruction::MUL_INT:
1427 case Instruction::MUL_INT_2ADDR:
1428 op = kOpMul;
1429 break;
1430 case Instruction::DIV_INT:
1431 case Instruction::DIV_INT_2ADDR:
1432 check_zero = true;
1433 op = kOpDiv;
1434 is_div_rem = true;
1435 break;
1436 /* NOTE: returns in kArg1 */
1437 case Instruction::REM_INT:
1438 case Instruction::REM_INT_2ADDR:
1439 check_zero = true;
1440 op = kOpRem;
1441 is_div_rem = true;
1442 break;
1443 case Instruction::AND_INT:
1444 case Instruction::AND_INT_2ADDR:
1445 op = kOpAnd;
1446 break;
1447 case Instruction::OR_INT:
1448 case Instruction::OR_INT_2ADDR:
1449 op = kOpOr;
1450 break;
1451 case Instruction::XOR_INT:
1452 case Instruction::XOR_INT_2ADDR:
1453 op = kOpXor;
1454 break;
1455 case Instruction::SHL_INT:
1456 case Instruction::SHL_INT_2ADDR:
1457 shift_op = true;
1458 op = kOpLsl;
1459 break;
1460 case Instruction::SHR_INT:
1461 case Instruction::SHR_INT_2ADDR:
1462 shift_op = true;
1463 op = kOpAsr;
1464 break;
1465 case Instruction::USHR_INT:
1466 case Instruction::USHR_INT_2ADDR:
1467 shift_op = true;
1468 op = kOpLsr;
1469 break;
1470 default:
1471 LOG(FATAL) << "Invalid word arith op: " << opcode;
1472 }
1473 if (!is_div_rem) {
1474 if (unary) {
1475 rl_src1 = LoadValue(rl_src1, kCoreReg);
1476 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001477 OpRegReg(op, rl_result.reg, rl_src1.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001478 } else {
1479 if (shift_op) {
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001480 rl_src2 = LoadValue(rl_src2, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001481 RegStorage t_reg = AllocTemp();
1482 OpRegRegImm(kOpAnd, t_reg, rl_src2.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001483 rl_src1 = LoadValue(rl_src1, kCoreReg);
1484 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001485 OpRegRegReg(op, rl_result.reg, rl_src1.reg, t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001486 FreeTemp(t_reg);
1487 } else {
1488 rl_src1 = LoadValue(rl_src1, kCoreReg);
1489 rl_src2 = LoadValue(rl_src2, kCoreReg);
1490 rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001491 OpRegRegReg(op, rl_result.reg, rl_src1.reg, rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001492 }
1493 }
1494 StoreValue(rl_dest, rl_result);
1495 } else {
Dave Allison70202782013-10-22 17:52:19 -07001496 bool done = false; // Set to true if we happen to find a way to use a real instruction.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001497 if (cu_->instruction_set == kMips) {
1498 rl_src1 = LoadValue(rl_src1, kCoreReg);
1499 rl_src2 = LoadValue(rl_src2, kCoreReg);
1500 if (check_zero) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001501 GenDivZeroCheck(rl_src2.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001502 }
buzbee2700f7e2014-03-07 09:46:20 -08001503 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001504 done = true;
1505 } else if (cu_->instruction_set == kThumb2) {
1506 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1507 // Use ARM SDIV instruction for division. For remainder we also need to
1508 // calculate using a MUL and subtract.
1509 rl_src1 = LoadValue(rl_src1, kCoreReg);
1510 rl_src2 = LoadValue(rl_src2, kCoreReg);
1511 if (check_zero) {
Mingyao Yangd15f4e22014-04-17 18:46:24 -07001512 GenDivZeroCheck(rl_src2.reg);
Dave Allison70202782013-10-22 17:52:19 -07001513 }
buzbee2700f7e2014-03-07 09:46:20 -08001514 rl_result = GenDivRem(rl_dest, rl_src1.reg, rl_src2.reg, op == kOpDiv);
Dave Allison70202782013-10-22 17:52:19 -07001515 done = true;
1516 }
1517 }
1518
1519 // If we haven't already generated the code use the callout function.
1520 if (!done) {
Ian Rogersdd7624d2014-03-14 17:43:00 -07001521 ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pIdivmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522 FlushAllRegs(); /* Send everything to home location */
1523 LoadValueDirectFixed(rl_src2, TargetReg(kArg1));
buzbee2700f7e2014-03-07 09:46:20 -08001524 RegStorage r_tgt = CallHelperSetup(func_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525 LoadValueDirectFixed(rl_src1, TargetReg(kArg0));
1526 if (check_zero) {
Mingyao Yange643a172014-04-08 11:02:52 -07001527 GenDivZeroCheck(TargetReg(kArg1));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001528 }
Dave Allison70202782013-10-22 17:52:19 -07001529 // NOTE: callout here is not a safepoint.
Brian Carlstromdf629502013-07-17 22:39:56 -07001530 CallHelper(r_tgt, func_offset, false /* not a safepoint */);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001531 if (op == kOpDiv)
1532 rl_result = GetReturn(false);
1533 else
1534 rl_result = GetReturnAlt();
1535 }
1536 StoreValue(rl_dest, rl_result);
1537 }
1538}
1539
1540/*
1541 * The following are the first-level codegen routines that analyze the format
1542 * of each bytecode then either dispatch special purpose codegen routines
1543 * or produce corresponding Thumb instructions directly.
1544 */
1545
Brian Carlstrom7940e442013-07-12 13:46:57 -07001546// Returns true if no more than two bits are set in 'x'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001547static bool IsPopCountLE2(unsigned int x) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001548 x &= x - 1;
1549 return (x & (x - 1)) == 0;
1550}
1551
Brian Carlstrom7940e442013-07-12 13:46:57 -07001552// Returns true if it added instructions to 'cu' to divide 'rl_src' by 'lit'
1553// and store the result in 'rl_dest'.
buzbee11b63d12013-08-27 07:34:17 -07001554bool Mir2Lir::HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001555 RegLocation rl_src, RegLocation rl_dest, int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556 if ((lit < 2) || ((cu_->instruction_set != kThumb2) && !IsPowerOfTwo(lit))) {
1557 return false;
1558 }
1559 // No divide instruction for Arm, so check for more special cases
1560 if ((cu_->instruction_set == kThumb2) && !IsPowerOfTwo(lit)) {
buzbee11b63d12013-08-27 07:34:17 -07001561 return SmallLiteralDivRem(dalvik_opcode, is_div, rl_src, rl_dest, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001562 }
1563 int k = LowestSetBit(lit);
1564 if (k >= 30) {
1565 // Avoid special cases.
1566 return false;
1567 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001568 rl_src = LoadValue(rl_src, kCoreReg);
1569 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee11b63d12013-08-27 07:34:17 -07001570 if (is_div) {
buzbee2700f7e2014-03-07 09:46:20 -08001571 RegStorage t_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001572 if (lit == 2) {
1573 // Division by 2 is by far the most common division by constant.
buzbee2700f7e2014-03-07 09:46:20 -08001574 OpRegRegImm(kOpLsr, t_reg, rl_src.reg, 32 - k);
1575 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1576 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001577 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001578 OpRegRegImm(kOpAsr, t_reg, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001579 OpRegRegImm(kOpLsr, t_reg, t_reg, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001580 OpRegRegReg(kOpAdd, t_reg, t_reg, rl_src.reg);
1581 OpRegRegImm(kOpAsr, rl_result.reg, t_reg, k);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001582 }
1583 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001584 RegStorage t_reg1 = AllocTemp();
1585 RegStorage t_reg2 = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001586 if (lit == 2) {
buzbee2700f7e2014-03-07 09:46:20 -08001587 OpRegRegImm(kOpLsr, t_reg1, rl_src.reg, 32 - k);
1588 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001589 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit -1);
buzbee2700f7e2014-03-07 09:46:20 -08001590 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001591 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001592 OpRegRegImm(kOpAsr, t_reg1, rl_src.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001593 OpRegRegImm(kOpLsr, t_reg1, t_reg1, 32 - k);
buzbee2700f7e2014-03-07 09:46:20 -08001594 OpRegRegReg(kOpAdd, t_reg2, t_reg1, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001595 OpRegRegImm(kOpAnd, t_reg2, t_reg2, lit - 1);
buzbee2700f7e2014-03-07 09:46:20 -08001596 OpRegRegReg(kOpSub, rl_result.reg, t_reg2, t_reg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001597 }
1598 }
1599 StoreValue(rl_dest, rl_result);
1600 return true;
1601}
1602
1603// Returns true if it added instructions to 'cu' to multiply 'rl_src' by 'lit'
1604// and store the result in 'rl_dest'.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001605bool Mir2Lir::HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001606 if (lit < 0) {
1607 return false;
1608 }
1609 if (lit == 0) {
1610 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1611 LoadConstant(rl_result.reg, 0);
1612 StoreValue(rl_dest, rl_result);
1613 return true;
1614 }
1615 if (lit == 1) {
1616 rl_src = LoadValue(rl_src, kCoreReg);
1617 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1618 OpRegCopy(rl_result.reg, rl_src.reg);
1619 StoreValue(rl_dest, rl_result);
1620 return true;
1621 }
Zheng Xuf9719f92014-04-02 13:31:31 +01001622 // There is RegRegRegShift on Arm, so check for more special cases
1623 if (cu_->instruction_set == kThumb2) {
Ian Rogerse2143c02014-03-28 08:47:16 -07001624 return EasyMultiply(rl_src, rl_dest, lit);
1625 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001626 // Can we simplify this multiplication?
1627 bool power_of_two = false;
1628 bool pop_count_le2 = false;
1629 bool power_of_two_minus_one = false;
Ian Rogerse2143c02014-03-28 08:47:16 -07001630 if (IsPowerOfTwo(lit)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001631 power_of_two = true;
1632 } else if (IsPopCountLE2(lit)) {
1633 pop_count_le2 = true;
1634 } else if (IsPowerOfTwo(lit + 1)) {
1635 power_of_two_minus_one = true;
1636 } else {
1637 return false;
1638 }
1639 rl_src = LoadValue(rl_src, kCoreReg);
1640 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1641 if (power_of_two) {
1642 // Shift.
buzbee2700f7e2014-03-07 09:46:20 -08001643 OpRegRegImm(kOpLsl, rl_result.reg, rl_src.reg, LowestSetBit(lit));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001644 } else if (pop_count_le2) {
1645 // Shift and add and shift.
1646 int first_bit = LowestSetBit(lit);
1647 int second_bit = LowestSetBit(lit ^ (1 << first_bit));
1648 GenMultiplyByTwoBitMultiplier(rl_src, rl_result, lit, first_bit, second_bit);
1649 } else {
1650 // Reverse subtract: (src << (shift + 1)) - src.
1651 DCHECK(power_of_two_minus_one);
1652 // TUNING: rsb dst, src, src lsl#LowestSetBit(lit + 1)
buzbee2700f7e2014-03-07 09:46:20 -08001653 RegStorage t_reg = AllocTemp();
1654 OpRegRegImm(kOpLsl, t_reg, rl_src.reg, LowestSetBit(lit + 1));
1655 OpRegRegReg(kOpSub, rl_result.reg, t_reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001656 }
1657 StoreValue(rl_dest, rl_result);
1658 return true;
1659}
1660
1661void Mir2Lir::GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest, RegLocation rl_src,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001662 int lit) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001663 RegLocation rl_result;
1664 OpKind op = static_cast<OpKind>(0); /* Make gcc happy */
1665 int shift_op = false;
1666 bool is_div = false;
1667
1668 switch (opcode) {
1669 case Instruction::RSUB_INT_LIT8:
1670 case Instruction::RSUB_INT: {
1671 rl_src = LoadValue(rl_src, kCoreReg);
1672 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1673 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001674 OpRegRegImm(kOpRsub, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001675 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001676 OpRegReg(kOpNeg, rl_result.reg, rl_src.reg);
1677 OpRegImm(kOpAdd, rl_result.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001678 }
1679 StoreValue(rl_dest, rl_result);
1680 return;
1681 }
1682
1683 case Instruction::SUB_INT:
1684 case Instruction::SUB_INT_2ADDR:
1685 lit = -lit;
1686 // Intended fallthrough
1687 case Instruction::ADD_INT:
1688 case Instruction::ADD_INT_2ADDR:
1689 case Instruction::ADD_INT_LIT8:
1690 case Instruction::ADD_INT_LIT16:
1691 op = kOpAdd;
1692 break;
1693 case Instruction::MUL_INT:
1694 case Instruction::MUL_INT_2ADDR:
1695 case Instruction::MUL_INT_LIT8:
1696 case Instruction::MUL_INT_LIT16: {
1697 if (HandleEasyMultiply(rl_src, rl_dest, lit)) {
1698 return;
1699 }
1700 op = kOpMul;
1701 break;
1702 }
1703 case Instruction::AND_INT:
1704 case Instruction::AND_INT_2ADDR:
1705 case Instruction::AND_INT_LIT8:
1706 case Instruction::AND_INT_LIT16:
1707 op = kOpAnd;
1708 break;
1709 case Instruction::OR_INT:
1710 case Instruction::OR_INT_2ADDR:
1711 case Instruction::OR_INT_LIT8:
1712 case Instruction::OR_INT_LIT16:
1713 op = kOpOr;
1714 break;
1715 case Instruction::XOR_INT:
1716 case Instruction::XOR_INT_2ADDR:
1717 case Instruction::XOR_INT_LIT8:
1718 case Instruction::XOR_INT_LIT16:
1719 op = kOpXor;
1720 break;
1721 case Instruction::SHL_INT_LIT8:
1722 case Instruction::SHL_INT:
1723 case Instruction::SHL_INT_2ADDR:
1724 lit &= 31;
1725 shift_op = true;
1726 op = kOpLsl;
1727 break;
1728 case Instruction::SHR_INT_LIT8:
1729 case Instruction::SHR_INT:
1730 case Instruction::SHR_INT_2ADDR:
1731 lit &= 31;
1732 shift_op = true;
1733 op = kOpAsr;
1734 break;
1735 case Instruction::USHR_INT_LIT8:
1736 case Instruction::USHR_INT:
1737 case Instruction::USHR_INT_2ADDR:
1738 lit &= 31;
1739 shift_op = true;
1740 op = kOpLsr;
1741 break;
1742
1743 case Instruction::DIV_INT:
1744 case Instruction::DIV_INT_2ADDR:
1745 case Instruction::DIV_INT_LIT8:
1746 case Instruction::DIV_INT_LIT16:
1747 case Instruction::REM_INT:
1748 case Instruction::REM_INT_2ADDR:
1749 case Instruction::REM_INT_LIT8:
1750 case Instruction::REM_INT_LIT16: {
1751 if (lit == 0) {
Mingyao Yange643a172014-04-08 11:02:52 -07001752 GenDivZeroException();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001753 return;
1754 }
buzbee11b63d12013-08-27 07:34:17 -07001755 if ((opcode == Instruction::DIV_INT) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001756 (opcode == Instruction::DIV_INT_2ADDR) ||
buzbee11b63d12013-08-27 07:34:17 -07001757 (opcode == Instruction::DIV_INT_LIT8) ||
Brian Carlstrom7940e442013-07-12 13:46:57 -07001758 (opcode == Instruction::DIV_INT_LIT16)) {
1759 is_div = true;
1760 } else {
1761 is_div = false;
1762 }
buzbee11b63d12013-08-27 07:34:17 -07001763 if (HandleEasyDivRem(opcode, is_div, rl_src, rl_dest, lit)) {
1764 return;
1765 }
Dave Allison70202782013-10-22 17:52:19 -07001766
1767 bool done = false;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001768 if (cu_->instruction_set == kMips) {
1769 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001770 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001771 done = true;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001772 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendell2bf31e62014-01-23 12:13:40 -08001773 rl_result = GenDivRemLit(rl_dest, rl_src, lit, is_div);
1774 done = true;
Dave Allison70202782013-10-22 17:52:19 -07001775 } else if (cu_->instruction_set == kThumb2) {
1776 if (cu_->GetInstructionSetFeatures().HasDivideInstruction()) {
1777 // Use ARM SDIV instruction for division. For remainder we also need to
1778 // calculate using a MUL and subtract.
1779 rl_src = LoadValue(rl_src, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001780 rl_result = GenDivRemLit(rl_dest, rl_src.reg, lit, is_div);
Dave Allison70202782013-10-22 17:52:19 -07001781 done = true;
1782 }
1783 }
1784
1785 if (!done) {
1786 FlushAllRegs(); /* Everything to home location. */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001787 LoadValueDirectFixed(rl_src, TargetReg(kArg0));
1788 Clobber(TargetReg(kArg0));
Ian Rogersdd7624d2014-03-14 17:43:00 -07001789 ThreadOffset<4> func_offset = QUICK_ENTRYPOINT_OFFSET(4, pIdivmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001790 CallRuntimeHelperRegImm(func_offset, TargetReg(kArg0), lit, false);
1791 if (is_div)
1792 rl_result = GetReturn(false);
1793 else
1794 rl_result = GetReturnAlt();
1795 }
1796 StoreValue(rl_dest, rl_result);
1797 return;
1798 }
1799 default:
1800 LOG(FATAL) << "Unexpected opcode " << opcode;
1801 }
1802 rl_src = LoadValue(rl_src, kCoreReg);
1803 rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dave Allison70202782013-10-22 17:52:19 -07001804 // Avoid shifts by literal 0 - no support in Thumb. Change to copy.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001805 if (shift_op && (lit == 0)) {
buzbee2700f7e2014-03-07 09:46:20 -08001806 OpRegCopy(rl_result.reg, rl_src.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001807 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001808 OpRegRegImm(op, rl_result.reg, rl_src.reg, lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001809 }
1810 StoreValue(rl_dest, rl_result);
1811}
1812
1813void Mir2Lir::GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001814 RegLocation rl_src1, RegLocation rl_src2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001815 RegLocation rl_result;
1816 OpKind first_op = kOpBkpt;
1817 OpKind second_op = kOpBkpt;
1818 bool call_out = false;
1819 bool check_zero = false;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001820 ThreadOffset<4> func_offset(-1);
buzbee2700f7e2014-03-07 09:46:20 -08001821 int ret_reg = TargetReg(kRet0).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001822
1823 switch (opcode) {
1824 case Instruction::NOT_LONG:
1825 rl_src2 = LoadValueWide(rl_src2, kCoreReg);
1826 rl_result = EvalLoc(rl_dest, kCoreReg, true);
1827 // Check for destructive overlap
buzbee2700f7e2014-03-07 09:46:20 -08001828 if (rl_result.reg.GetLowReg() == rl_src2.reg.GetHighReg()) {
1829 RegStorage t_reg = AllocTemp();
1830 OpRegCopy(t_reg, rl_src2.reg.GetHigh());
1831 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
1832 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), t_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001833 FreeTemp(t_reg);
1834 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001835 OpRegReg(kOpMvn, rl_result.reg.GetLow(), rl_src2.reg.GetLow());
1836 OpRegReg(kOpMvn, rl_result.reg.GetHigh(), rl_src2.reg.GetHigh());
Brian Carlstrom7940e442013-07-12 13:46:57 -07001837 }
1838 StoreValueWide(rl_dest, rl_result);
1839 return;
1840 case Instruction::ADD_LONG:
1841 case Instruction::ADD_LONG_2ADDR:
1842 if (cu_->instruction_set != kThumb2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001843 GenAddLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001844 return;
1845 }
1846 first_op = kOpAdd;
1847 second_op = kOpAdc;
1848 break;
1849 case Instruction::SUB_LONG:
1850 case Instruction::SUB_LONG_2ADDR:
1851 if (cu_->instruction_set != kThumb2) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001852 GenSubLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001853 return;
1854 }
1855 first_op = kOpSub;
1856 second_op = kOpSbc;
1857 break;
1858 case Instruction::MUL_LONG:
1859 case Instruction::MUL_LONG_2ADDR:
Mark Mendell4708dcd2014-01-22 09:05:18 -08001860 if (cu_->instruction_set != kMips) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001861 GenMulLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001862 return;
1863 } else {
1864 call_out = true;
buzbee2700f7e2014-03-07 09:46:20 -08001865 ret_reg = TargetReg(kRet0).GetReg();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001866 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pLmul);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001867 }
1868 break;
1869 case Instruction::DIV_LONG:
1870 case Instruction::DIV_LONG_2ADDR:
1871 call_out = true;
1872 check_zero = true;
buzbee2700f7e2014-03-07 09:46:20 -08001873 ret_reg = TargetReg(kRet0).GetReg();
Ian Rogersdd7624d2014-03-14 17:43:00 -07001874 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pLdiv);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001875 break;
1876 case Instruction::REM_LONG:
1877 case Instruction::REM_LONG_2ADDR:
1878 call_out = true;
1879 check_zero = true;
Ian Rogersdd7624d2014-03-14 17:43:00 -07001880 func_offset = QUICK_ENTRYPOINT_OFFSET(4, pLmod);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001881 /* NOTE - for Arm, result is in kArg2/kArg3 instead of kRet0/kRet1 */
buzbee2700f7e2014-03-07 09:46:20 -08001882 ret_reg = (cu_->instruction_set == kThumb2) ? TargetReg(kArg2).GetReg() : TargetReg(kRet0).GetReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001883 break;
1884 case Instruction::AND_LONG_2ADDR:
1885 case Instruction::AND_LONG:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001886 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001887 return GenAndLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001888 }
1889 first_op = kOpAnd;
1890 second_op = kOpAnd;
1891 break;
1892 case Instruction::OR_LONG:
1893 case Instruction::OR_LONG_2ADDR:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001894 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001895 GenOrLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001896 return;
1897 }
1898 first_op = kOpOr;
1899 second_op = kOpOr;
1900 break;
1901 case Instruction::XOR_LONG:
1902 case Instruction::XOR_LONG_2ADDR:
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001903 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Mark Mendelle02d48f2014-01-15 11:19:23 -08001904 GenXorLong(opcode, rl_dest, rl_src1, rl_src2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001905 return;
1906 }
1907 first_op = kOpXor;
1908 second_op = kOpXor;
1909 break;
1910 case Instruction::NEG_LONG: {
1911 GenNegLong(rl_dest, rl_src2);
1912 return;
1913 }
1914 default:
1915 LOG(FATAL) << "Invalid long arith op";
1916 }
1917 if (!call_out) {
1918 GenLong3Addr(first_op, second_op, rl_dest, rl_src1, rl_src2);
1919 } else {
1920 FlushAllRegs(); /* Send everything to home location */
1921 if (check_zero) {
buzbee2700f7e2014-03-07 09:46:20 -08001922 RegStorage r_tmp1 = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
1923 RegStorage r_tmp2 = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
1924 LoadValueDirectWideFixed(rl_src2, r_tmp2);
1925 RegStorage r_tgt = CallHelperSetup(func_offset);
Mingyao Yange643a172014-04-08 11:02:52 -07001926 GenDivZeroCheckWide(RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3)));
buzbee2700f7e2014-03-07 09:46:20 -08001927 LoadValueDirectWideFixed(rl_src1, r_tmp1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001928 // NOTE: callout here is not a safepoint
1929 CallHelper(r_tgt, func_offset, false /* not safepoint */);
1930 } else {
1931 CallRuntimeHelperRegLocationRegLocation(func_offset, rl_src1, rl_src2, false);
1932 }
1933 // Adjust return regs in to handle case of rem returning kArg2/kArg3
buzbee2700f7e2014-03-07 09:46:20 -08001934 if (ret_reg == TargetReg(kRet0).GetReg())
Brian Carlstrom7940e442013-07-12 13:46:57 -07001935 rl_result = GetReturnWide(false);
1936 else
1937 rl_result = GetReturnWideAlt();
1938 StoreValueWide(rl_dest, rl_result);
1939 }
1940}
1941
Ian Rogersdd7624d2014-03-14 17:43:00 -07001942void Mir2Lir::GenConversionCall(ThreadOffset<4> func_offset,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001943 RegLocation rl_dest, RegLocation rl_src) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001944 /*
1945 * Don't optimize the register usage since it calls out to support
1946 * functions
1947 */
1948 FlushAllRegs(); /* Send everything to home location */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001949 CallRuntimeHelperRegLocation(func_offset, rl_src, false);
1950 if (rl_dest.wide) {
1951 RegLocation rl_result;
1952 rl_result = GetReturnWide(rl_dest.fp);
1953 StoreValueWide(rl_dest, rl_result);
1954 } else {
1955 RegLocation rl_result;
1956 rl_result = GetReturn(rl_dest.fp);
1957 StoreValue(rl_dest, rl_result);
1958 }
1959}
1960
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001961class SuspendCheckSlowPath : public Mir2Lir::LIRSlowPath {
1962 public:
1963 SuspendCheckSlowPath(Mir2Lir* m2l, LIR* branch, LIR* cont)
1964 : LIRSlowPath(m2l, m2l->GetCurrentDexPc(), branch, cont) {
1965 }
1966
1967 void Compile() OVERRIDE {
1968 m2l_->ResetRegPool();
1969 m2l_->ResetDefTracking();
1970 GenerateTargetLabel(kPseudoSuspendTarget);
1971 m2l_->CallRuntimeHelper(QUICK_ENTRYPOINT_OFFSET(4, pTestSuspend), true);
1972 if (cont_ != nullptr) {
1973 m2l_->OpUnconditionalBranch(cont_);
1974 }
1975 }
1976};
1977
Brian Carlstrom7940e442013-07-12 13:46:57 -07001978/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001979void Mir2Lir::GenSuspendTest(int opt_flags) {
Dave Allisonb373e092014-02-20 16:06:36 -08001980 if (Runtime::Current()->ExplicitSuspendChecks()) {
1981 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
1982 return;
1983 }
1984 FlushAllRegs();
1985 LIR* branch = OpTestSuspend(NULL);
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07001986 LIR* cont = NewLIR0(kPseudoTargetLabel);
1987 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, cont));
Dave Allisonb373e092014-02-20 16:06:36 -08001988 } else {
1989 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
1990 return;
1991 }
1992 FlushAllRegs(); // TODO: needed?
1993 LIR* inst = CheckSuspendUsingLoad();
1994 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001995 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001996}
1997
1998/* Check if we need to check for pending suspend request */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001999void Mir2Lir::GenSuspendTestAndBranch(int opt_flags, LIR* target) {
Dave Allisonb373e092014-02-20 16:06:36 -08002000 if (Runtime::Current()->ExplicitSuspendChecks()) {
2001 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2002 OpUnconditionalBranch(target);
2003 return;
2004 }
2005 OpTestSuspend(target);
Dave Allisonb373e092014-02-20 16:06:36 -08002006 FlushAllRegs();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -07002007 LIR* branch = OpUnconditionalBranch(nullptr);
2008 AddSlowPath(new (arena_) SuspendCheckSlowPath(this, branch, target));
Dave Allisonb373e092014-02-20 16:06:36 -08002009 } else {
2010 // For the implicit suspend check, just perform the trigger
2011 // load and branch to the target.
2012 if (NO_SUSPEND || (opt_flags & MIR_IGNORE_SUSPEND_CHECK)) {
2013 OpUnconditionalBranch(target);
2014 return;
2015 }
2016 FlushAllRegs();
2017 LIR* inst = CheckSuspendUsingLoad();
2018 MarkSafepointPC(inst);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002019 OpUnconditionalBranch(target);
Brian Carlstrom7940e442013-07-12 13:46:57 -07002020 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07002021}
2022
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002023/* Call out to helper assembly routine that will null check obj and then lock it. */
2024void Mir2Lir::GenMonitorEnter(int opt_flags, RegLocation rl_src) {
2025 FlushAllRegs();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002026 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pLockObject), rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002027}
2028
2029/* Call out to helper assembly routine that will null check obj and then unlock it. */
2030void Mir2Lir::GenMonitorExit(int opt_flags, RegLocation rl_src) {
2031 FlushAllRegs();
Ian Rogersdd7624d2014-03-14 17:43:00 -07002032 CallRuntimeHelperRegLocation(QUICK_ENTRYPOINT_OFFSET(4, pUnlockObject), rl_src, true);
Ian Rogersd9c4fc92013-10-01 19:45:43 -07002033}
2034
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002035/* Generic code for generating a wide constant into a VR. */
2036void Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
2037 RegLocation rl_result = EvalLoc(rl_dest, kAnyReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08002038 LoadConstantWide(rl_result.reg, value);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +00002039 StoreValueWide(rl_dest, rl_result);
2040}
2041
Brian Carlstrom7940e442013-07-12 13:46:57 -07002042} // namespace art