blob: 638c590f2e4845181d8325aa7e4ef358c99b036c [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "dex/compiler_ir.h"
Vladimir Marko5c96e6b2013-11-14 15:34:17 +000018#include "dex/frontend.h"
19#include "dex/quick/dex_file_method_inliner.h"
20#include "dex/quick/dex_file_to_method_inliner_map.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070021#include "dex_file-inl.h"
Ian Rogers166db042013-07-26 12:05:57 -070022#include "entrypoints/quick/quick_entrypoints.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "invoke_type.h"
24#include "mirror/array.h"
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070025#include "mirror/object_array-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "mirror/string.h"
27#include "mir_to_lir-inl.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070028#include "x86/codegen_x86.h"
29
30namespace art {
31
Dmitry Petrochenko37498b62014-05-05 20:33:38 +070032// Shortcuts to repeatedly used long types.
33typedef mirror::ObjectArray<mirror::Object> ObjArray;
34
Brian Carlstrom7940e442013-07-12 13:46:57 -070035/*
36 * This source files contains "gen" codegen routines that should
37 * be applicable to most targets. Only mid-level support utilities
38 * and "op" calls may be used here.
39 */
40
Mingyao Yang3a74d152014-04-21 15:39:44 -070041void Mir2Lir::AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume) {
42 class IntrinsicSlowPathPath : public Mir2Lir::LIRSlowPath {
Vladimir Marko3bc86152014-03-13 14:11:28 +000043 public:
Mingyao Yang3a74d152014-04-21 15:39:44 -070044 IntrinsicSlowPathPath(Mir2Lir* m2l, CallInfo* info, LIR* branch, LIR* resume = nullptr)
Vladimir Marko3bc86152014-03-13 14:11:28 +000045 : LIRSlowPath(m2l, info->offset, branch, resume), info_(info) {
46 }
47
48 void Compile() {
49 m2l_->ResetRegPool();
50 m2l_->ResetDefTracking();
Mingyao Yang6ffcfa02014-04-25 11:06:00 -070051 GenerateTargetLabel(kPseudoIntrinsicRetry);
Vladimir Marko3bc86152014-03-13 14:11:28 +000052 // NOTE: GenInvokeNoInline() handles MarkSafepointPC.
53 m2l_->GenInvokeNoInline(info_);
54 if (cont_ != nullptr) {
55 m2l_->OpUnconditionalBranch(cont_);
56 }
57 }
58
59 private:
60 CallInfo* const info_;
61 };
62
Mingyao Yang3a74d152014-04-21 15:39:44 -070063 AddSlowPath(new (arena_) IntrinsicSlowPathPath(this, info, branch, resume));
Vladimir Marko3bc86152014-03-13 14:11:28 +000064}
65
Andreas Gampe2f244e92014-05-08 03:35:25 -070066// Macro to help instantiate.
67// TODO: This might be used to only instantiate <4> on pure 32b systems.
68#define INSTANTIATE(sig_part1, ...) \
69 template sig_part1(ThreadOffset<4>, __VA_ARGS__); \
70 template sig_part1(ThreadOffset<8>, __VA_ARGS__); \
71
72
Brian Carlstrom7940e442013-07-12 13:46:57 -070073/*
74 * To save scheduling time, helper calls are broken into two parts: generation of
Dave Allisond6ed6422014-04-09 23:36:15 +000075 * the helper target address, and the actual call to the helper. Because x86
76 * has a memory call operation, part 1 is a NOP for x86. For other targets,
77 * load arguments between the two parts.
Brian Carlstrom7940e442013-07-12 13:46:57 -070078 */
Andreas Gampe2f244e92014-05-08 03:35:25 -070079// template <size_t pointer_size>
Ian Rogersdd7624d2014-03-14 17:43:00 -070080RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<4> helper_offset) {
Andreas Gampe2f244e92014-05-08 03:35:25 -070081 // All CallRuntimeHelperXXX call this first. So make a central check here.
82 DCHECK_EQ(4U, GetInstructionSetPointerSize(cu_->instruction_set));
83
84 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
85 return RegStorage::InvalidReg();
86 } else {
87 return LoadHelper(helper_offset);
88 }
89}
90
91RegStorage Mir2Lir::CallHelperSetup(ThreadOffset<8> helper_offset) {
92 // All CallRuntimeHelperXXX call this first. So make a central check here.
93 DCHECK_EQ(8U, GetInstructionSetPointerSize(cu_->instruction_set));
94
95 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
96 return RegStorage::InvalidReg();
97 } else {
98 return LoadHelper(helper_offset);
99 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700100}
101
102/* NOTE: if r_tgt is a temp, it will be freed following use */
Andreas Gampe2f244e92014-05-08 03:35:25 -0700103template <size_t pointer_size>
104LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<pointer_size> helper_offset,
105 bool safepoint_pc, bool use_link) {
Dave Allisond6ed6422014-04-09 23:36:15 +0000106 LIR* call_inst;
Brian Carlstrom60d7a652014-03-13 18:10:08 -0700107 OpKind op = use_link ? kOpBlx : kOpBx;
Dave Allisond6ed6422014-04-09 23:36:15 +0000108 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
109 call_inst = OpThreadMem(op, helper_offset);
110 } else {
111 call_inst = OpReg(op, r_tgt);
112 FreeTemp(r_tgt);
113 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114 if (safepoint_pc) {
115 MarkSafepointPC(call_inst);
116 }
117 return call_inst;
118}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700119template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<4> helper_offset,
120 bool safepoint_pc, bool use_link);
121template LIR* Mir2Lir::CallHelper(RegStorage r_tgt, ThreadOffset<8> helper_offset,
122 bool safepoint_pc, bool use_link);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700123
Andreas Gampe2f244e92014-05-08 03:35:25 -0700124template <size_t pointer_size>
125void Mir2Lir::CallRuntimeHelper(ThreadOffset<pointer_size> helper_offset, bool safepoint_pc) {
Mingyao Yang42894562014-04-07 12:42:16 -0700126 RegStorage r_tgt = CallHelperSetup(helper_offset);
127 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700128 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Mingyao Yang42894562014-04-07 12:42:16 -0700129}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700130INSTANTIATE(void Mir2Lir::CallRuntimeHelper, bool safepoint_pc)
Mingyao Yang42894562014-04-07 12:42:16 -0700131
Andreas Gampe2f244e92014-05-08 03:35:25 -0700132template <size_t pointer_size>
133void Mir2Lir::CallRuntimeHelperImm(ThreadOffset<pointer_size> helper_offset, int arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800134 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700135 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000136 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700137 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700138}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700139INSTANTIATE(void Mir2Lir::CallRuntimeHelperImm, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700140
Andreas Gampe2f244e92014-05-08 03:35:25 -0700141template <size_t pointer_size>
142void Mir2Lir::CallRuntimeHelperReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700143 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800144 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700145 OpRegCopy(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000146 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700147 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700148}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700149INSTANTIATE(void Mir2Lir::CallRuntimeHelperReg, RegStorage arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700150
Andreas Gampe2f244e92014-05-08 03:35:25 -0700151template <size_t pointer_size>
152void Mir2Lir::CallRuntimeHelperRegLocation(ThreadOffset<pointer_size> helper_offset,
153 RegLocation arg0, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800154 RegStorage r_tgt = CallHelperSetup(helper_offset);
155 if (arg0.wide == 0) {
156 LoadValueDirectFixed(arg0, TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700157 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700158 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700159 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700160 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
161 } else {
162 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
163 }
buzbee2700f7e2014-03-07 09:46:20 -0800164 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700165 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000166 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700167 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700169INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocation, RegLocation arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700170
Andreas Gampe2f244e92014-05-08 03:35:25 -0700171template <size_t pointer_size>
172void Mir2Lir::CallRuntimeHelperImmImm(ThreadOffset<pointer_size> helper_offset, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700173 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800174 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700175 LoadConstant(TargetReg(kArg0), arg0);
176 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000177 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700178 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700179}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700180INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmImm, int arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181
Andreas Gampe2f244e92014-05-08 03:35:25 -0700182template <size_t pointer_size>
183void Mir2Lir::CallRuntimeHelperImmRegLocation(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184 RegLocation arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800185 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186 if (arg1.wide == 0) {
187 LoadValueDirectFixed(arg1, TargetReg(kArg1));
188 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700189 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700190 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700191 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
192 } else {
193 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
194 }
buzbee2700f7e2014-03-07 09:46:20 -0800195 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700196 }
197 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000198 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700199 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700200}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700201INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocation, int arg0, RegLocation arg1,
202 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700203
Andreas Gampe2f244e92014-05-08 03:35:25 -0700204template <size_t pointer_size>
205void Mir2Lir::CallRuntimeHelperRegLocationImm(ThreadOffset<pointer_size> helper_offset,
206 RegLocation arg0, int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800207 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700208 LoadValueDirectFixed(arg0, TargetReg(kArg0));
209 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000210 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700211 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700212}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700213INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationImm, RegLocation arg0, int arg1,
214 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700215
Andreas Gampe2f244e92014-05-08 03:35:25 -0700216template <size_t pointer_size>
217void Mir2Lir::CallRuntimeHelperImmReg(ThreadOffset<pointer_size> helper_offset, int arg0,
218 RegStorage arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800219 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700220 OpRegCopy(TargetReg(kArg1), arg1);
221 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000222 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700223 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700224}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700225INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmReg, int arg0, RegStorage arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700226
Andreas Gampe2f244e92014-05-08 03:35:25 -0700227template <size_t pointer_size>
228void Mir2Lir::CallRuntimeHelperRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
229 int arg1, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800230 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 OpRegCopy(TargetReg(kArg0), arg0);
232 LoadConstant(TargetReg(kArg1), arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000233 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700234 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700235}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700236INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegImm, RegStorage arg0, int arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237
Andreas Gampe2f244e92014-05-08 03:35:25 -0700238template <size_t pointer_size>
239void Mir2Lir::CallRuntimeHelperImmMethod(ThreadOffset<pointer_size> helper_offset, int arg0,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700240 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800241 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700242 LoadCurrMethodDirect(TargetReg(kArg1));
243 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000244 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700245 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700246}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700247INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethod, int arg0, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700248
Andreas Gampe2f244e92014-05-08 03:35:25 -0700249template <size_t pointer_size>
250void Mir2Lir::CallRuntimeHelperRegMethod(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800251 bool safepoint_pc) {
252 RegStorage r_tgt = CallHelperSetup(helper_offset);
253 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800254 if (TargetReg(kArg0) != arg0) {
255 OpRegCopy(TargetReg(kArg0), arg0);
256 }
257 LoadCurrMethodDirect(TargetReg(kArg1));
258 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700259 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800260}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700261INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethod, RegStorage arg0, bool safepoint_pc)
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -0800262
Andreas Gampe2f244e92014-05-08 03:35:25 -0700263template <size_t pointer_size>
264void Mir2Lir::CallRuntimeHelperRegMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
265 RegStorage arg0, RegLocation arg2,
266 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800267 RegStorage r_tgt = CallHelperSetup(helper_offset);
268 DCHECK_NE(TargetReg(kArg1).GetReg(), arg0.GetReg());
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800269 if (TargetReg(kArg0) != arg0) {
270 OpRegCopy(TargetReg(kArg0), arg0);
271 }
272 LoadCurrMethodDirect(TargetReg(kArg1));
273 LoadValueDirectFixed(arg2, TargetReg(kArg2));
274 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700275 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800276}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700277INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegMethodRegLocation, RegStorage arg0, RegLocation arg2,
278 bool safepoint_pc)
Hiroshi Yamauchibb8f0ab2014-01-27 16:50:29 -0800279
Andreas Gampe2f244e92014-05-08 03:35:25 -0700280template <size_t pointer_size>
281void Mir2Lir::CallRuntimeHelperRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersdd7624d2014-03-14 17:43:00 -0700282 RegLocation arg0, RegLocation arg1,
283 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800284 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700285 if (arg0.wide == 0) {
286 LoadValueDirectFixed(arg0, arg0.fp ? TargetReg(kFArg0) : TargetReg(kArg0));
287 if (arg1.wide == 0) {
288 if (cu_->instruction_set == kMips) {
289 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg1));
Zheng Xu2d41a652014-06-09 11:05:31 +0800290 } else if (cu_->instruction_set == kArm64) {
291 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700292 } else if (cu_->instruction_set == kX86_64) {
293 if (arg0.fp) {
294 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg0));
295 } else {
296 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg0) : TargetReg(kArg1));
297 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700298 } else {
299 LoadValueDirectFixed(arg1, TargetReg(kArg1));
300 }
301 } else {
302 if (cu_->instruction_set == kMips) {
buzbee2700f7e2014-03-07 09:46:20 -0800303 RegStorage r_tmp;
304 if (arg1.fp) {
305 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
306 } else {
307 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
308 }
309 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700310 } else {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700311 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700312 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700313 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
314 } else {
315 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg1), TargetReg(kArg2));
316 }
buzbee2700f7e2014-03-07 09:46:20 -0800317 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700318 }
319 }
320 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800321 RegStorage r_tmp;
322 if (arg0.fp) {
buzbee33ae5582014-06-12 14:56:32 -0700323 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700324 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg0).GetReg());
325 } else {
326 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg0), TargetReg(kFArg1));
327 }
buzbee2700f7e2014-03-07 09:46:20 -0800328 } else {
buzbee33ae5582014-06-12 14:56:32 -0700329 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700330 r_tmp = RegStorage::Solo64(TargetReg(kArg0).GetReg());
331 } else {
332 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg0), TargetReg(kArg1));
333 }
buzbee2700f7e2014-03-07 09:46:20 -0800334 }
335 LoadValueDirectWideFixed(arg0, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700336 if (arg1.wide == 0) {
buzbee33ae5582014-06-12 14:56:32 -0700337 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700338 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg1) : TargetReg(kArg1));
339 } else {
340 LoadValueDirectFixed(arg1, arg1.fp ? TargetReg(kFArg2) : TargetReg(kArg2));
341 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700342 } else {
buzbee2700f7e2014-03-07 09:46:20 -0800343 RegStorage r_tmp;
344 if (arg1.fp) {
buzbee33ae5582014-06-12 14:56:32 -0700345 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700346 r_tmp = RegStorage::FloatSolo64(TargetReg(kFArg1).GetReg());
347 } else {
348 r_tmp = RegStorage::MakeRegPair(TargetReg(kFArg2), TargetReg(kFArg3));
349 }
buzbee2700f7e2014-03-07 09:46:20 -0800350 } else {
buzbee33ae5582014-06-12 14:56:32 -0700351 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700352 r_tmp = RegStorage::Solo64(TargetReg(kArg1).GetReg());
353 } else {
354 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
355 }
buzbee2700f7e2014-03-07 09:46:20 -0800356 }
357 LoadValueDirectWideFixed(arg1, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700358 }
359 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000360 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700361 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700362}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700363INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocation, RegLocation arg0,
364 RegLocation arg1, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700365
Andreas Gampe49c5f502014-06-20 11:34:17 -0700366// TODO: This is a hack! Reshape the two macros into functions and move them to a better place.
367#define IsSameReg(r1, r2) \
368 (GetRegInfo(r1)->Master()->GetReg().GetReg() == GetRegInfo(r2)->Master()->GetReg().GetReg())
369#define TargetArgReg(arg, is_wide) \
370 (GetRegInfo(TargetReg(arg))->FindMatchingView( \
371 (is_wide) ? RegisterInfo::k64SoloStorageMask : RegisterInfo::k32SoloStorageMask)->GetReg())
372
Mingyao Yang80365d92014-04-18 12:10:58 -0700373void Mir2Lir::CopyToArgumentRegs(RegStorage arg0, RegStorage arg1) {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700374 if (IsSameReg(arg1, TargetReg(kArg0))) {
375 if (IsSameReg(arg0, TargetReg(kArg1))) {
Mingyao Yang80365d92014-04-18 12:10:58 -0700376 // Swap kArg0 and kArg1 with kArg2 as temp.
Andreas Gampe49c5f502014-06-20 11:34:17 -0700377 OpRegCopy(TargetArgReg(kArg2, arg1.Is64Bit()), arg1);
378 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
379 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), TargetReg(kArg2));
Mingyao Yang80365d92014-04-18 12:10:58 -0700380 } else {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700381 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), arg1);
382 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
Mingyao Yang80365d92014-04-18 12:10:58 -0700383 }
384 } else {
Andreas Gampe49c5f502014-06-20 11:34:17 -0700385 OpRegCopy(TargetArgReg(kArg0, arg0.Is64Bit()), arg0);
386 OpRegCopy(TargetArgReg(kArg1, arg1.Is64Bit()), arg1);
Mingyao Yang80365d92014-04-18 12:10:58 -0700387 }
388}
389
Andreas Gampe2f244e92014-05-08 03:35:25 -0700390template <size_t pointer_size>
391void Mir2Lir::CallRuntimeHelperRegReg(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800392 RegStorage arg1, bool safepoint_pc) {
393 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700394 CopyToArgumentRegs(arg0, arg1);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000395 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700396 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700397}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700398INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegReg, RegStorage arg0, RegStorage arg1,
399 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700400
Andreas Gampe2f244e92014-05-08 03:35:25 -0700401template <size_t pointer_size>
402void Mir2Lir::CallRuntimeHelperRegRegImm(ThreadOffset<pointer_size> helper_offset, RegStorage arg0,
buzbee2700f7e2014-03-07 09:46:20 -0800403 RegStorage arg1, int arg2, bool safepoint_pc) {
404 RegStorage r_tgt = CallHelperSetup(helper_offset);
Mingyao Yang80365d92014-04-18 12:10:58 -0700405 CopyToArgumentRegs(arg0, arg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700406 LoadConstant(TargetReg(kArg2), arg2);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000407 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700408 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700409}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700410INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegRegImm, RegStorage arg0, RegStorage arg1, int arg2,
411 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700412
Andreas Gampe2f244e92014-05-08 03:35:25 -0700413template <size_t pointer_size>
414void Mir2Lir::CallRuntimeHelperImmMethodRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700415 int arg0, RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800416 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700417 LoadValueDirectFixed(arg2, TargetReg(kArg2));
418 LoadCurrMethodDirect(TargetReg(kArg1));
419 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000420 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700421 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700423INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodRegLocation, int arg0, RegLocation arg2,
424 bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700425
Andreas Gampe2f244e92014-05-08 03:35:25 -0700426template <size_t pointer_size>
427void Mir2Lir::CallRuntimeHelperImmMethodImm(ThreadOffset<pointer_size> helper_offset, int arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 int arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800429 RegStorage r_tgt = CallHelperSetup(helper_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700430 LoadCurrMethodDirect(TargetReg(kArg1));
431 LoadConstant(TargetReg(kArg2), arg2);
432 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000433 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700434 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700435}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700436INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmMethodImm, int arg0, int arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700437
Andreas Gampe2f244e92014-05-08 03:35:25 -0700438template <size_t pointer_size>
439void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700440 int arg0, RegLocation arg1,
441 RegLocation arg2, bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800442 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700443 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U); // The static_cast works around an
444 // instantiation bug in GCC.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700445 LoadValueDirectFixed(arg1, TargetReg(kArg1));
446 if (arg2.wide == 0) {
447 LoadValueDirectFixed(arg2, TargetReg(kArg2));
448 } else {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700449 RegStorage r_tmp;
buzbee33ae5582014-06-12 14:56:32 -0700450 if (cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700451 r_tmp = RegStorage::Solo64(TargetReg(kArg2).GetReg());
452 } else {
453 r_tmp = RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3));
454 }
buzbee2700f7e2014-03-07 09:46:20 -0800455 LoadValueDirectWideFixed(arg2, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 }
457 LoadConstant(TargetReg(kArg0), arg0);
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000458 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700459 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700460}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700461INSTANTIATE(void Mir2Lir::CallRuntimeHelperImmRegLocationRegLocation, int arg0, RegLocation arg1,
462 RegLocation arg2, bool safepoint_pc)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700463
Andreas Gampe2f244e92014-05-08 03:35:25 -0700464template <size_t pointer_size>
465void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation(ThreadOffset<pointer_size> helper_offset,
Ian Rogersa9a82542013-10-04 11:17:26 -0700466 RegLocation arg0, RegLocation arg1,
467 RegLocation arg2,
468 bool safepoint_pc) {
buzbee2700f7e2014-03-07 09:46:20 -0800469 RegStorage r_tgt = CallHelperSetup(helper_offset);
Andreas Gampe2f244e92014-05-08 03:35:25 -0700470 DCHECK_EQ(static_cast<unsigned int>(arg0.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700471 LoadValueDirectFixed(arg0, TargetReg(kArg0));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700472 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700473 LoadValueDirectFixed(arg1, TargetReg(kArg1));
Andreas Gampe2f244e92014-05-08 03:35:25 -0700474 DCHECK_EQ(static_cast<unsigned int>(arg1.wide), 0U);
Ian Rogersa9a82542013-10-04 11:17:26 -0700475 LoadValueDirectFixed(arg2, TargetReg(kArg2));
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000476 ClobberCallerSave();
Andreas Gampe2f244e92014-05-08 03:35:25 -0700477 CallHelper<pointer_size>(r_tgt, helper_offset, safepoint_pc);
Ian Rogersa9a82542013-10-04 11:17:26 -0700478}
Andreas Gampe2f244e92014-05-08 03:35:25 -0700479INSTANTIATE(void Mir2Lir::CallRuntimeHelperRegLocationRegLocationRegLocation, RegLocation arg0,
480 RegLocation arg1, RegLocation arg2, bool safepoint_pc)
Ian Rogersa9a82542013-10-04 11:17:26 -0700481
Brian Carlstrom7940e442013-07-12 13:46:57 -0700482/*
483 * If there are any ins passed in registers that have not been promoted
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100484 * to a callee-save register, flush them to the frame. Perform initial
Brian Carlstrom7940e442013-07-12 13:46:57 -0700485 * assignment of promoted arguments.
486 *
487 * ArgLocs is an array of location records describing the incoming arguments
488 * with one location record per word of argument.
489 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700490void Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700491 /*
Zheng Xu511c8a62014-06-03 16:22:23 +0800492 * Dummy up a RegLocation for the incoming StackReference<mirror::ArtMethod>
Brian Carlstrom7940e442013-07-12 13:46:57 -0700493 * It will attempt to keep kArg0 live (or copy it to home location
494 * if promoted).
495 */
496 RegLocation rl_src = rl_method;
497 rl_src.location = kLocPhysReg;
buzbee2700f7e2014-03-07 09:46:20 -0800498 rl_src.reg = TargetReg(kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700499 rl_src.home = false;
buzbee091cc402014-03-31 10:14:40 -0700500 MarkLive(rl_src);
buzbeef2c3e562014-05-29 12:37:25 -0700501 StoreValue(rl_method, rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700502 // If Method* has been promoted, explicitly flush
503 if (rl_method.location == kLocPhysReg) {
buzbeef2c3e562014-05-29 12:37:25 -0700504 StoreRefDisp(TargetReg(kSp), 0, TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 }
506
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800507 if (cu_->num_ins == 0) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700508 return;
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800509 }
510
Brian Carlstrom7940e442013-07-12 13:46:57 -0700511 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
512 /*
513 * Copy incoming arguments to their proper home locations.
514 * NOTE: an older version of dx had an issue in which
515 * it would reuse static method argument registers.
516 * This could result in the same Dalvik virtual register
517 * being promoted to both core and fp regs. To account for this,
518 * we only copy to the corresponding promoted physical register
519 * if it matches the type of the SSA name for the incoming
520 * argument. It is also possible that long and double arguments
521 * end up half-promoted. In those cases, we must flush the promoted
522 * half to memory as well.
523 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100524 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700525 for (int i = 0; i < cu_->num_ins; i++) {
526 PromotionMap* v_map = &promotion_map_[start_vreg + i];
buzbee2700f7e2014-03-07 09:46:20 -0800527 RegStorage reg = GetArgMappingToPhysicalReg(i);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800528
buzbee2700f7e2014-03-07 09:46:20 -0800529 if (reg.Valid()) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700530 // If arriving in register
531 bool need_flush = true;
532 RegLocation* t_loc = &ArgLocs[i];
533 if ((v_map->core_location == kLocPhysReg) && !t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800534 OpRegCopy(RegStorage::Solo32(v_map->core_reg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700535 need_flush = false;
536 } else if ((v_map->fp_location == kLocPhysReg) && t_loc->fp) {
buzbee2700f7e2014-03-07 09:46:20 -0800537 OpRegCopy(RegStorage::Solo32(v_map->FpReg), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700538 need_flush = false;
539 } else {
540 need_flush = true;
541 }
542
buzbeed0a03b82013-09-14 08:21:05 -0700543 // For wide args, force flush if not fully promoted
Brian Carlstrom7940e442013-07-12 13:46:57 -0700544 if (t_loc->wide) {
545 PromotionMap* p_map = v_map + (t_loc->high_word ? -1 : +1);
buzbeed0a03b82013-09-14 08:21:05 -0700546 // Is only half promoted?
Brian Carlstrom7940e442013-07-12 13:46:57 -0700547 need_flush |= (p_map->core_location != v_map->core_location) ||
548 (p_map->fp_location != v_map->fp_location);
buzbeed0a03b82013-09-14 08:21:05 -0700549 if ((cu_->instruction_set == kThumb2) && t_loc->fp && !need_flush) {
550 /*
551 * In Arm, a double is represented as a pair of consecutive single float
552 * registers starting at an even number. It's possible that both Dalvik vRegs
553 * representing the incoming double were independently promoted as singles - but
554 * not in a form usable as a double. If so, we need to flush - even though the
555 * incoming arg appears fully in register. At this point in the code, both
556 * halves of the double are promoted. Make sure they are in a usable form.
557 */
558 int lowreg_index = start_vreg + i + (t_loc->high_word ? -1 : 0);
559 int low_reg = promotion_map_[lowreg_index].FpReg;
560 int high_reg = promotion_map_[lowreg_index + 1].FpReg;
561 if (((low_reg & 0x1) != 0) || (high_reg != (low_reg + 1))) {
562 need_flush = true;
563 }
564 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700565 }
566 if (need_flush) {
buzbee695d13a2014-04-19 13:32:20 -0700567 Store32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700568 }
569 } else {
570 // If arriving in frame & promoted
571 if (v_map->core_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700572 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->core_reg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700573 }
574 if (v_map->fp_location == kLocPhysReg) {
buzbee695d13a2014-04-19 13:32:20 -0700575 Load32Disp(TargetReg(kSp), SRegOffset(start_vreg + i), RegStorage::Solo32(v_map->FpReg));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700576 }
577 }
578 }
579}
580
581/*
582 * Bit of a hack here - in the absence of a real scheduling pass,
583 * emit the next instruction in static & direct invoke sequences.
584 */
585static int NextSDCallInsn(CompilationUnit* cu, CallInfo* info,
586 int state, const MethodReference& target_method,
587 uint32_t unused,
588 uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700589 InvokeType type) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700590 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700591 if (direct_code != 0 && direct_method != 0) {
592 switch (state) {
593 case 0: // Get the current Method* [sets kArg0]
Ian Rogersff093b32014-04-30 19:04:27 -0700594 if (direct_code != static_cast<uintptr_t>(-1)) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700595 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700596 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
597 }
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700598 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao49161ce2014-03-12 11:05:25 -0700599 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700600 }
Ian Rogersff093b32014-04-30 19:04:27 -0700601 if (direct_method != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700602 cg->LoadConstant(cg->TargetReg(kArg0), direct_method);
603 } else {
Jeff Hao49161ce2014-03-12 11:05:25 -0700604 cg->LoadMethodAddress(target_method, type, kArg0);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700605 }
606 break;
607 default:
608 return -1;
609 }
610 } else {
611 switch (state) {
612 case 0: // Get the current Method* [sets kArg0]
613 // TUNING: we can save a reg copy if Method* has been promoted.
614 cg->LoadCurrMethodDirect(cg->TargetReg(kArg0));
615 break;
616 case 1: // Get method->dex_cache_resolved_methods_
buzbee695d13a2014-04-19 13:32:20 -0700617 cg->LoadRefDisp(cg->TargetReg(kArg0),
618 mirror::ArtMethod::DexCacheResolvedMethodsOffset().Int32Value(),
619 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700620 // Set up direct code if known.
621 if (direct_code != 0) {
Ian Rogersff093b32014-04-30 19:04:27 -0700622 if (direct_code != static_cast<uintptr_t>(-1)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700623 cg->LoadConstant(cg->TargetReg(kInvokeTgt), direct_code);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700624 } else if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Ian Rogers83883d72013-10-21 21:07:24 -0700625 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
Jeff Hao49161ce2014-03-12 11:05:25 -0700626 cg->LoadCodeAddress(target_method, type, kInvokeTgt);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700627 }
628 }
629 break;
630 case 2: // Grab target method*
631 CHECK_EQ(cu->dex_file, target_method.dex_file);
buzbee695d13a2014-04-19 13:32:20 -0700632 cg->LoadRefDisp(cg->TargetReg(kArg0),
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700633 ObjArray::OffsetOfElement(target_method.dex_method_index).Int32Value(),
634 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700635 break;
636 case 3: // Grab the code from the method*
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700637 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700638 if (direct_code == 0) {
639 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800640 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700641 cg->TargetReg(kInvokeTgt));
642 }
643 break;
644 }
645 // Intentional fallthrough for x86
646 default:
647 return -1;
648 }
649 }
650 return state + 1;
651}
652
653/*
654 * Bit of a hack here - in the absence of a real scheduling pass,
655 * emit the next instruction in a virtual invoke sequence.
656 * We can use kLr as a temp prior to target address loading
657 * Note also that we'll load the first argument ("this") into
658 * kArg1 here rather than the standard LoadArgRegs.
659 */
660static int NextVCallInsn(CompilationUnit* cu, CallInfo* info,
661 int state, const MethodReference& target_method,
662 uint32_t method_idx, uintptr_t unused, uintptr_t unused2,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700663 InvokeType unused3) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
665 /*
666 * This is the fast path in which the target virtual method is
667 * fully resolved at compile time.
668 */
669 switch (state) {
670 case 0: { // Get "this" [set kArg1]
671 RegLocation rl_arg = info->args[0];
672 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
673 break;
674 }
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700675 case 1: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800676 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700677 // get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700678 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
679 cg->TargetReg(kInvokeTgt));
Dave Allisonb373e092014-02-20 16:06:36 -0800680 cg->MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700681 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700682 case 2: // Get this->klass_->vtable [usr kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700683 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::VTableOffset().Int32Value(),
684 cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700685 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700686 case 3: // Get target method [use kInvokeTgt, set kArg0]
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700687 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
688 ObjArray::OffsetOfElement(method_idx).Int32Value(),
buzbee695d13a2014-04-19 13:32:20 -0700689 cg->TargetReg(kArg0));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690 break;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700691 case 4: // Get the compiled code address [uses kArg0, sets kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700692 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700693 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800694 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700695 cg->TargetReg(kInvokeTgt));
696 break;
697 }
698 // Intentional fallthrough for X86
699 default:
700 return -1;
701 }
702 return state + 1;
703}
704
705/*
Jeff Hao88474b42013-10-23 16:24:40 -0700706 * Emit the next instruction in an invoke interface sequence. This will do a lookup in the
707 * class's IMT, calling either the actual method or art_quick_imt_conflict_trampoline if
708 * more than one interface method map to the same index. Note also that we'll load the first
709 * argument ("this") into kArg1 here rather than the standard LoadArgRegs.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700710 */
711static int NextInterfaceCallInsn(CompilationUnit* cu, CallInfo* info, int state,
712 const MethodReference& target_method,
Jeff Hao88474b42013-10-23 16:24:40 -0700713 uint32_t method_idx, uintptr_t unused,
714 uintptr_t direct_method, InvokeType unused2) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700716
Jeff Hao88474b42013-10-23 16:24:40 -0700717 switch (state) {
718 case 0: // Set target method index in case of conflict [set kHiddenArg, kHiddenFpArg (x86)]
Jeff Hao88474b42013-10-23 16:24:40 -0700719 CHECK_LT(target_method.dex_method_index, target_method.dex_file->NumMethodIds());
720 cg->LoadConstant(cg->TargetReg(kHiddenArg), target_method.dex_method_index);
Mark Mendelld3703d82014-06-09 15:10:50 -0400721 if (cu->instruction_set == kX86) {
Jeff Hao88474b42013-10-23 16:24:40 -0700722 cg->OpRegCopy(cg->TargetReg(kHiddenFpArg), cg->TargetReg(kHiddenArg));
723 }
724 break;
725 case 1: { // Get "this" [set kArg1]
726 RegLocation rl_arg = info->args[0];
727 cg->LoadValueDirectFixed(rl_arg, cg->TargetReg(kArg1));
728 break;
729 }
730 case 2: // Is "this" null? [use kArg1]
Dave Allisonb373e092014-02-20 16:06:36 -0800731 cg->GenNullCheck(cg->TargetReg(kArg1), info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700732 // Get this->klass_ [use kArg1, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700733 cg->LoadRefDisp(cg->TargetReg(kArg1), mirror::Object::ClassOffset().Int32Value(),
734 cg->TargetReg(kInvokeTgt));
Dave Allisonb373e092014-02-20 16:06:36 -0800735 cg->MarkPossibleNullPointerException(info->opt_flags);
Jeff Hao88474b42013-10-23 16:24:40 -0700736 break;
737 case 3: // Get this->klass_->imtable [use kInvokeTgt, set kInvokeTgt]
buzbee695d13a2014-04-19 13:32:20 -0700738 // NOTE: native pointer.
739 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt), mirror::Class::ImTableOffset().Int32Value(),
740 cg->TargetReg(kInvokeTgt));
Jeff Hao88474b42013-10-23 16:24:40 -0700741 break;
742 case 4: // Get target method [use kInvokeTgt, set kArg0]
buzbee695d13a2014-04-19 13:32:20 -0700743 // NOTE: native pointer.
Dmitry Petrochenko37498b62014-05-05 20:33:38 +0700744 cg->LoadRefDisp(cg->TargetReg(kInvokeTgt),
745 ObjArray::OffsetOfElement(method_idx % ClassLinker::kImtSize).Int32Value(),
Brian Carlstrom7940e442013-07-12 13:46:57 -0700746 cg->TargetReg(kArg0));
747 break;
Jeff Hao88474b42013-10-23 16:24:40 -0700748 case 5: // Get the compiled code address [use kArg0, set kInvokeTgt]
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700749 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Jeff Hao88474b42013-10-23 16:24:40 -0700750 cg->LoadWordDisp(cg->TargetReg(kArg0),
Ian Rogersef7d42f2014-01-06 12:55:46 -0800751 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value(),
Jeff Hao88474b42013-10-23 16:24:40 -0700752 cg->TargetReg(kInvokeTgt));
753 break;
754 }
755 // Intentional fallthrough for X86
Brian Carlstrom7940e442013-07-12 13:46:57 -0700756 default:
757 return -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700758 }
759 return state + 1;
760}
761
Andreas Gampe2f244e92014-05-08 03:35:25 -0700762template <size_t pointer_size>
763static int NextInvokeInsnSP(CompilationUnit* cu, CallInfo* info, ThreadOffset<pointer_size> trampoline,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700764 int state, const MethodReference& target_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700765 uint32_t method_idx) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700766 Mir2Lir* cg = static_cast<Mir2Lir*>(cu->cg.get());
767 /*
768 * This handles the case in which the base method is not fully
769 * resolved at compile time, we bail to a runtime helper.
770 */
771 if (state == 0) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700772 if (cu->instruction_set != kX86 && cu->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700773 // Load trampoline target
Ian Rogers848871b2013-08-05 10:56:33 -0700774 cg->LoadWordDisp(cg->TargetReg(kSelf), trampoline.Int32Value(), cg->TargetReg(kInvokeTgt));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700775 }
776 // Load kArg0 with method index
777 CHECK_EQ(cu->dex_file, target_method.dex_file);
778 cg->LoadConstant(cg->TargetReg(kArg0), target_method.dex_method_index);
779 return 1;
780 }
781 return -1;
782}
783
784static int NextStaticCallInsnSP(CompilationUnit* cu, CallInfo* info,
785 int state,
786 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000787 uint32_t unused, uintptr_t unused2,
788 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700789 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700790 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeStaticTrampolineWithAccessCheck);
791 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
792 } else {
793 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeStaticTrampolineWithAccessCheck);
794 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
795 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700796}
797
798static int NextDirectCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
799 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000800 uint32_t unused, uintptr_t unused2,
801 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700802 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700803 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeDirectTrampolineWithAccessCheck);
804 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
805 } else {
806 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeDirectTrampolineWithAccessCheck);
807 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
808 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700809}
810
811static int NextSuperCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
812 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000813 uint32_t unused, uintptr_t unused2,
814 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700815 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700816 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeSuperTrampolineWithAccessCheck);
817 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
818 } else {
819 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeSuperTrampolineWithAccessCheck);
820 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
821 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700822}
823
824static int NextVCallInsnSP(CompilationUnit* cu, CallInfo* info, int state,
825 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000826 uint32_t unused, uintptr_t unused2,
827 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700828 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700829 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeVirtualTrampolineWithAccessCheck);
830 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
831 } else {
832 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeVirtualTrampolineWithAccessCheck);
833 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
834 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700835}
836
837static int NextInterfaceCallInsnWithAccessCheck(CompilationUnit* cu,
838 CallInfo* info, int state,
839 const MethodReference& target_method,
Vladimir Markof096aad2014-01-23 15:51:58 +0000840 uint32_t unused, uintptr_t unused2,
841 uintptr_t unused3, InvokeType unused4) {
buzbee33ae5582014-06-12 14:56:32 -0700842 if (cu->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -0700843 ThreadOffset<8> trampoline = QUICK_ENTRYPOINT_OFFSET(8, pInvokeInterfaceTrampolineWithAccessCheck);
844 return NextInvokeInsnSP<8>(cu, info, trampoline, state, target_method, 0);
845 } else {
846 ThreadOffset<4> trampoline = QUICK_ENTRYPOINT_OFFSET(4, pInvokeInterfaceTrampolineWithAccessCheck);
847 return NextInvokeInsnSP<4>(cu, info, trampoline, state, target_method, 0);
848 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700849}
850
851int Mir2Lir::LoadArgRegs(CallInfo* info, int call_state,
852 NextCallInsn next_call_insn,
853 const MethodReference& target_method,
854 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700855 uintptr_t direct_method, InvokeType type, bool skip_this) {
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700856 int last_arg_reg = 3 - 1;
857 int arg_regs[3] = {TargetReg(kArg1).GetReg(), TargetReg(kArg2).GetReg(), TargetReg(kArg3).GetReg()};
858
859 int next_reg = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700860 int next_arg = 0;
861 if (skip_this) {
862 next_reg++;
863 next_arg++;
864 }
865 for (; (next_reg <= last_arg_reg) && (next_arg < info->num_arg_words); next_reg++) {
866 RegLocation rl_arg = info->args[next_arg++];
867 rl_arg = UpdateRawLoc(rl_arg);
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700868 if (rl_arg.wide && (next_reg <= last_arg_reg - 1)) {
869 RegStorage r_tmp(RegStorage::k64BitPair, arg_regs[next_reg], arg_regs[next_reg + 1]);
buzbee2700f7e2014-03-07 09:46:20 -0800870 LoadValueDirectWideFixed(rl_arg, r_tmp);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700871 next_reg++;
872 next_arg++;
873 } else {
874 if (rl_arg.wide) {
buzbee2700f7e2014-03-07 09:46:20 -0800875 rl_arg = NarrowRegLoc(rl_arg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 rl_arg.is_const = false;
877 }
Dmitry Petrochenko26ee07a2014-05-13 12:58:19 +0700878 LoadValueDirectFixed(rl_arg, RegStorage::Solo32(arg_regs[next_reg]));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700879 }
880 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
881 direct_code, direct_method, type);
882 }
883 return call_state;
884}
885
886/*
887 * Load up to 5 arguments, the first three of which will be in
888 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
889 * and as part of the load sequence, it must be replaced with
890 * the target method pointer. Note, this may also be called
891 * for "range" variants if the number of arguments is 5 or fewer.
892 */
893int Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
894 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
895 const MethodReference& target_method,
896 uint32_t vtable_idx, uintptr_t direct_code,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700897 uintptr_t direct_method, InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700898 RegLocation rl_arg;
899
900 /* If no arguments, just return */
901 if (info->num_arg_words == 0)
902 return call_state;
903
904 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
905 direct_code, direct_method, type);
906
907 DCHECK_LE(info->num_arg_words, 5);
908 if (info->num_arg_words > 3) {
909 int32_t next_use = 3;
Brian Carlstrom7934ac22013-07-26 10:54:15 -0700910 // Detect special case of wide arg spanning arg3/arg4
Brian Carlstrom7940e442013-07-12 13:46:57 -0700911 RegLocation rl_use0 = info->args[0];
912 RegLocation rl_use1 = info->args[1];
913 RegLocation rl_use2 = info->args[2];
buzbee2700f7e2014-03-07 09:46:20 -0800914 if (((!rl_use0.wide && !rl_use1.wide) || rl_use0.wide) && rl_use2.wide) {
915 RegStorage reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700916 // Wide spans, we need the 2nd half of uses[2].
917 rl_arg = UpdateLocWide(rl_use2);
918 if (rl_arg.location == kLocPhysReg) {
buzbee85089dd2014-05-25 15:10:52 -0700919 if (rl_arg.reg.IsPair()) {
920 reg = rl_arg.reg.GetHigh();
921 } else {
922 RegisterInfo* info = GetRegInfo(rl_arg.reg);
923 info = info->FindMatchingView(RegisterInfo::kHighSingleStorageMask);
924 if (info == nullptr) {
925 // NOTE: For hard float convention we won't split arguments across reg/mem.
926 UNIMPLEMENTED(FATAL) << "Needs hard float api.";
927 }
928 reg = info->GetReg();
929 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700930 } else {
931 // kArg2 & rArg3 can safely be used here
932 reg = TargetReg(kArg3);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100933 {
934 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
935 Load32Disp(TargetReg(kSp), SRegOffset(rl_arg.s_reg_low) + 4, reg);
936 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 call_state = next_call_insn(cu_, info, call_state, target_method,
938 vtable_idx, direct_code, direct_method, type);
939 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100940 {
941 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
942 Store32Disp(TargetReg(kSp), (next_use + 1) * 4, reg);
943 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
945 direct_code, direct_method, type);
946 next_use++;
947 }
948 // Loop through the rest
949 while (next_use < info->num_arg_words) {
buzbee091cc402014-03-31 10:14:40 -0700950 RegStorage arg_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700951 rl_arg = info->args[next_use];
952 rl_arg = UpdateRawLoc(rl_arg);
953 if (rl_arg.location == kLocPhysReg) {
buzbee091cc402014-03-31 10:14:40 -0700954 arg_reg = rl_arg.reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700955 } else {
buzbee091cc402014-03-31 10:14:40 -0700956 arg_reg = rl_arg.wide ? RegStorage::MakeRegPair(TargetReg(kArg2), TargetReg(kArg3)) :
957 TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700958 if (rl_arg.wide) {
buzbee091cc402014-03-31 10:14:40 -0700959 LoadValueDirectWideFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700960 } else {
buzbee091cc402014-03-31 10:14:40 -0700961 LoadValueDirectFixed(rl_arg, arg_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700962 }
963 call_state = next_call_insn(cu_, info, call_state, target_method,
964 vtable_idx, direct_code, direct_method, type);
965 }
966 int outs_offset = (next_use + 1) * 4;
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100967 {
968 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
969 if (rl_arg.wide) {
970 StoreBaseDisp(TargetReg(kSp), outs_offset, arg_reg, k64);
971 next_use += 2;
972 } else {
973 Store32Disp(TargetReg(kSp), outs_offset, arg_reg);
974 next_use++;
975 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700976 }
977 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
978 direct_code, direct_method, type);
979 }
980 }
981
982 call_state = LoadArgRegs(info, call_state, next_call_insn,
983 target_method, vtable_idx, direct_code, direct_method,
984 type, skip_this);
985
986 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -0700987 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -0700988 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
989 } else {
990 *pcrLabel = nullptr;
991 // In lieu of generating a check for kArg1 being null, we need to
992 // perform a load when doing implicit checks.
993 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -0700994 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -0700995 MarkPossibleNullPointerException(info->opt_flags);
996 FreeTemp(tmp);
997 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700998 }
999 return call_state;
1000}
1001
1002/*
1003 * May have 0+ arguments (also used for jumbo). Note that
1004 * source virtual registers may be in physical registers, so may
1005 * need to be flushed to home location before copying. This
1006 * applies to arg3 and above (see below).
1007 *
1008 * Two general strategies:
1009 * If < 20 arguments
1010 * Pass args 3-18 using vldm/vstm block copy
1011 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1012 * If 20+ arguments
1013 * Pass args arg19+ using memcpy block copy
1014 * Pass arg0, arg1 & arg2 in kArg1-kArg3
1015 *
1016 */
1017int Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
1018 LIR** pcrLabel, NextCallInsn next_call_insn,
1019 const MethodReference& target_method,
1020 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001021 InvokeType type, bool skip_this) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001022 // If we can treat it as non-range (Jumbo ops will use range form)
1023 if (info->num_arg_words <= 5)
1024 return GenDalvikArgsNoRange(info, call_state, pcrLabel,
1025 next_call_insn, target_method, vtable_idx,
1026 direct_code, direct_method, type, skip_this);
1027 /*
1028 * First load the non-register arguments. Both forms expect all
1029 * of the source arguments to be in their home frame location, so
1030 * scan the s_reg names and flush any that have been promoted to
1031 * frame backing storage.
1032 */
1033 // Scan the rest of the args - if in phys_reg flush to memory
1034 for (int next_arg = 0; next_arg < info->num_arg_words;) {
1035 RegLocation loc = info->args[next_arg];
1036 if (loc.wide) {
1037 loc = UpdateLocWide(loc);
1038 if ((next_arg >= 2) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001039 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Vladimir Marko455759b2014-05-06 20:49:36 +01001040 StoreBaseDisp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg, k64);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001041 }
1042 next_arg += 2;
1043 } else {
1044 loc = UpdateLoc(loc);
1045 if ((next_arg >= 3) && (loc.location == kLocPhysReg)) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001046 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
buzbee695d13a2014-04-19 13:32:20 -07001047 Store32Disp(TargetReg(kSp), SRegOffset(loc.s_reg_low), loc.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001048 }
1049 next_arg++;
1050 }
1051 }
1052
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001053 // Logic below assumes that Method pointer is at offset zero from SP.
1054 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
1055
1056 // The first 3 arguments are passed via registers.
1057 // TODO: For 64-bit, instead of hardcoding 4 for Method* size, we should either
1058 // get size of uintptr_t or size of object reference according to model being used.
1059 int outs_offset = 4 /* Method* */ + (3 * sizeof(uint32_t));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001060 int start_offset = SRegOffset(info->args[3].s_reg_low);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001061 int regs_left_to_pass_via_stack = info->num_arg_words - 3;
1062 DCHECK_GT(regs_left_to_pass_via_stack, 0);
1063
1064 if (cu_->instruction_set == kThumb2 && regs_left_to_pass_via_stack <= 16) {
1065 // Use vldm/vstm pair using kArg3 as a temp
1066 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1067 direct_code, direct_method, type);
1068 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), start_offset);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001069 LIR* ld = nullptr;
1070 {
1071 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1072 ld = OpVldm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1073 }
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001074 // TUNING: loosen barrier
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001075 ld->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001076 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1077 direct_code, direct_method, type);
1078 OpRegRegImm(kOpAdd, TargetReg(kArg3), TargetReg(kSp), 4 /* Method* */ + (3 * 4));
1079 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1080 direct_code, direct_method, type);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001081 LIR* st = nullptr;
1082 {
1083 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
1084 st = OpVstm(TargetReg(kArg3), regs_left_to_pass_via_stack);
1085 }
1086 st->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001087 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1088 direct_code, direct_method, type);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001089 } else if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001090 int current_src_offset = start_offset;
1091 int current_dest_offset = outs_offset;
1092
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001093 // Only davik regs are accessed in this loop; no next_call_insn() calls.
1094 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001095 while (regs_left_to_pass_via_stack > 0) {
1096 // This is based on the knowledge that the stack itself is 16-byte aligned.
1097 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
1098 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
1099 size_t bytes_to_move;
1100
1101 /*
1102 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
1103 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
1104 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
1105 * We do this because we could potentially do a smaller move to align.
1106 */
1107 if (regs_left_to_pass_via_stack == 4 ||
1108 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
1109 // Moving 128-bits via xmm register.
1110 bytes_to_move = sizeof(uint32_t) * 4;
1111
1112 // Allocate a free xmm temp. Since we are working through the calling sequence,
Mark Mendelle87f9b52014-04-30 14:13:18 -04001113 // we expect to have an xmm temporary available. AllocTempDouble will abort if
1114 // there are no free registers.
buzbee2700f7e2014-03-07 09:46:20 -08001115 RegStorage temp = AllocTempDouble();
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001116
1117 LIR* ld1 = nullptr;
1118 LIR* ld2 = nullptr;
1119 LIR* st1 = nullptr;
1120 LIR* st2 = nullptr;
1121
1122 /*
1123 * The logic is similar for both loads and stores. If we have 16-byte alignment,
1124 * do an aligned move. If we have 8-byte alignment, then do the move in two
1125 * parts. This approach prevents possible cache line splits. Finally, fall back
1126 * to doing an unaligned move. In most cases we likely won't split the cache
1127 * line but we cannot prove it and thus take a conservative approach.
1128 */
1129 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
1130 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
1131
1132 if (src_is_16b_aligned) {
1133 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovA128FP);
1134 } else if (src_is_8b_aligned) {
1135 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001136 ld2 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset + (bytes_to_move >> 1),
1137 kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001138 } else {
1139 ld1 = OpMovRegMem(temp, TargetReg(kSp), current_src_offset, kMovU128FP);
1140 }
1141
1142 if (dest_is_16b_aligned) {
1143 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovA128FP);
1144 } else if (dest_is_8b_aligned) {
1145 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovLo128FP);
buzbee2700f7e2014-03-07 09:46:20 -08001146 st2 = OpMovMemReg(TargetReg(kSp), current_dest_offset + (bytes_to_move >> 1),
1147 temp, kMovHi128FP);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001148 } else {
1149 st1 = OpMovMemReg(TargetReg(kSp), current_dest_offset, temp, kMovU128FP);
1150 }
1151
1152 // TODO If we could keep track of aliasing information for memory accesses that are wider
1153 // than 64-bit, we wouldn't need to set up a barrier.
1154 if (ld1 != nullptr) {
1155 if (ld2 != nullptr) {
1156 // For 64-bit load we can actually set up the aliasing information.
1157 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
1158 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
1159 } else {
1160 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001161 ld1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001162 }
1163 }
1164 if (st1 != nullptr) {
1165 if (st2 != nullptr) {
1166 // For 64-bit store we can actually set up the aliasing information.
1167 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
1168 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
1169 } else {
1170 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001171 st1->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001172 }
1173 }
1174
1175 // Free the temporary used for the data movement.
buzbee091cc402014-03-31 10:14:40 -07001176 FreeTemp(temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001177 } else {
1178 // Moving 32-bits via general purpose register.
1179 bytes_to_move = sizeof(uint32_t);
1180
1181 // Instead of allocating a new temp, simply reuse one of the registers being used
1182 // for argument passing.
buzbee2700f7e2014-03-07 09:46:20 -08001183 RegStorage temp = TargetReg(kArg3);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001184
1185 // Now load the argument VR and store to the outs.
buzbee695d13a2014-04-19 13:32:20 -07001186 Load32Disp(TargetReg(kSp), current_src_offset, temp);
1187 Store32Disp(TargetReg(kSp), current_dest_offset, temp);
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001188 }
1189
1190 current_src_offset += bytes_to_move;
1191 current_dest_offset += bytes_to_move;
1192 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
1193 }
1194 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001195 // Generate memcpy
1196 OpRegRegImm(kOpAdd, TargetReg(kArg0), TargetReg(kSp), outs_offset);
1197 OpRegRegImm(kOpAdd, TargetReg(kArg1), TargetReg(kSp), start_offset);
buzbee33ae5582014-06-12 14:56:32 -07001198 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001199 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(8, pMemcpy), TargetReg(kArg0),
1200 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1201 } else {
1202 CallRuntimeHelperRegRegImm(QUICK_ENTRYPOINT_OFFSET(4, pMemcpy), TargetReg(kArg0),
1203 TargetReg(kArg1), (info->num_arg_words - 3) * 4, false);
1204 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001205 }
1206
1207 call_state = LoadArgRegs(info, call_state, next_call_insn,
1208 target_method, vtable_idx, direct_code, direct_method,
1209 type, skip_this);
1210
1211 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
1212 direct_code, direct_method, type);
1213 if (pcrLabel) {
Andreas Gampe5655e842014-06-17 16:36:07 -07001214 if (cu_->compiler_driver->GetCompilerOptions().GetExplicitNullChecks()) {
Dave Allisonf9439142014-03-27 15:10:22 -07001215 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1), info->opt_flags);
1216 } else {
1217 *pcrLabel = nullptr;
1218 // In lieu of generating a check for kArg1 being null, we need to
1219 // perform a load when doing implicit checks.
1220 RegStorage tmp = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001221 Load32Disp(TargetReg(kArg1), 0, tmp);
Dave Allisonf9439142014-03-27 15:10:22 -07001222 MarkPossibleNullPointerException(info->opt_flags);
1223 FreeTemp(tmp);
1224 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001225 }
1226 return call_state;
1227}
1228
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001229RegLocation Mir2Lir::InlineTarget(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001230 RegLocation res;
1231 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001232 res = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001233 } else {
1234 res = info->result;
1235 }
1236 return res;
1237}
1238
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001239RegLocation Mir2Lir::InlineTargetWide(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001240 RegLocation res;
1241 if (info->result.location == kLocInvalid) {
buzbeea0cd2d72014-06-01 09:33:49 -07001242 res = GetReturnWide(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 } else {
1244 res = info->result;
1245 }
1246 return res;
1247}
1248
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001249bool Mir2Lir::GenInlinedCharAt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 if (cu_->instruction_set == kMips) {
1251 // TODO - add Mips implementation
1252 return false;
1253 }
1254 // Location of reference to data array
1255 int value_offset = mirror::String::ValueOffset().Int32Value();
1256 // Location of count
1257 int count_offset = mirror::String::CountOffset().Int32Value();
1258 // Starting offset within data array
1259 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1260 // Start of char data with array_
1261 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
1262
1263 RegLocation rl_obj = info->args[0];
1264 RegLocation rl_idx = info->args[1];
buzbeea0cd2d72014-06-01 09:33:49 -07001265 rl_obj = LoadValue(rl_obj, kRefReg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001266 // X86 wants to avoid putting a constant index into a register.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001267 if (!((cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64)&& rl_idx.is_const)) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001268 rl_idx = LoadValue(rl_idx, kCoreReg);
1269 }
buzbee2700f7e2014-03-07 09:46:20 -08001270 RegStorage reg_max;
1271 GenNullCheck(rl_obj.reg, info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001272 bool range_check = (!(info->opt_flags & MIR_IGNORE_RANGE_CHECK));
Vladimir Marko3bc86152014-03-13 14:11:28 +00001273 LIR* range_check_branch = nullptr;
buzbee2700f7e2014-03-07 09:46:20 -08001274 RegStorage reg_off;
1275 RegStorage reg_ptr;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001276 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001277 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001278 reg_ptr = AllocTempRef();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001279 if (range_check) {
1280 reg_max = AllocTemp();
buzbee695d13a2014-04-19 13:32:20 -07001281 Load32Disp(rl_obj.reg, count_offset, reg_max);
Dave Allisonb373e092014-02-20 16:06:36 -08001282 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001283 }
buzbee695d13a2014-04-19 13:32:20 -07001284 Load32Disp(rl_obj.reg, offset_offset, reg_off);
Dave Allisonb373e092014-02-20 16:06:36 -08001285 MarkPossibleNullPointerException(info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001286 Load32Disp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001287 if (range_check) {
Mingyao Yang3a74d152014-04-21 15:39:44 -07001288 // Set up a slow path to allow retry in case of bounds violation */
buzbee2700f7e2014-03-07 09:46:20 -08001289 OpRegReg(kOpCmp, rl_idx.reg, reg_max);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001290 FreeTemp(reg_max);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001291 range_check_branch = OpCondBranch(kCondUge, nullptr);
Brian Carlstrom6f485c62013-07-18 15:35:35 -07001292 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001293 OpRegImm(kOpAdd, reg_ptr, data_offset);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001294 } else {
1295 if (range_check) {
Mark Mendell2b724cb2014-02-06 05:24:20 -08001296 // On x86, we can compare to memory directly
Brian Carlstrom7940e442013-07-12 13:46:57 -07001297 // Set up a launch pad to allow retry in case of bounds violation */
Mark Mendell2b724cb2014-02-06 05:24:20 -08001298 if (rl_idx.is_const) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001299 range_check_branch = OpCmpMemImmBranch(
buzbee2700f7e2014-03-07 09:46:20 -08001300 kCondUlt, RegStorage::InvalidReg(), rl_obj.reg, count_offset,
Vladimir Marko3bc86152014-03-13 14:11:28 +00001301 mir_graph_->ConstantValue(rl_idx.orig_sreg), nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001302 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001303 OpRegMem(kOpCmp, rl_idx.reg, rl_obj.reg, count_offset);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001304 range_check_branch = OpCondBranch(kCondUge, nullptr);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001305 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001306 }
1307 reg_off = AllocTemp();
buzbeea0cd2d72014-06-01 09:33:49 -07001308 reg_ptr = AllocTempRef();
buzbee695d13a2014-04-19 13:32:20 -07001309 Load32Disp(rl_obj.reg, offset_offset, reg_off);
buzbeea0cd2d72014-06-01 09:33:49 -07001310 LoadRefDisp(rl_obj.reg, value_offset, reg_ptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001311 }
Mark Mendell2b724cb2014-02-06 05:24:20 -08001312 if (rl_idx.is_const) {
1313 OpRegImm(kOpAdd, reg_off, mir_graph_->ConstantValue(rl_idx.orig_sreg));
1314 } else {
buzbee2700f7e2014-03-07 09:46:20 -08001315 OpRegReg(kOpAdd, reg_off, rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001316 }
buzbee2700f7e2014-03-07 09:46:20 -08001317 FreeTemp(rl_obj.reg);
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001318 if (rl_idx.location == kLocPhysReg) {
buzbee2700f7e2014-03-07 09:46:20 -08001319 FreeTemp(rl_idx.reg);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001320 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001321 RegLocation rl_dest = InlineTarget(info);
1322 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001323 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee2700f7e2014-03-07 09:46:20 -08001324 LoadBaseIndexed(reg_ptr, reg_off, rl_result.reg, 1, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001325 } else {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001326 LoadBaseIndexedDisp(reg_ptr, reg_off, 1, data_offset, rl_result.reg, kUnsignedHalf);
Mark Mendell2b724cb2014-02-06 05:24:20 -08001327 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001328 FreeTemp(reg_off);
1329 FreeTemp(reg_ptr);
1330 StoreValue(rl_dest, rl_result);
1331 if (range_check) {
Vladimir Marko3bc86152014-03-13 14:11:28 +00001332 DCHECK(range_check_branch != nullptr);
1333 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've already null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001334 AddIntrinsicSlowPath(info, range_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001335 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001336 return true;
1337}
1338
1339// Generates an inlined String.is_empty or String.length.
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001340bool Mir2Lir::GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001341 if (cu_->instruction_set == kMips) {
1342 // TODO - add Mips implementation
1343 return false;
1344 }
1345 // dst = src.length();
1346 RegLocation rl_obj = info->args[0];
buzbeea0cd2d72014-06-01 09:33:49 -07001347 rl_obj = LoadValue(rl_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001348 RegLocation rl_dest = InlineTarget(info);
1349 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001350 GenNullCheck(rl_obj.reg, info->opt_flags);
buzbee695d13a2014-04-19 13:32:20 -07001351 Load32Disp(rl_obj.reg, mirror::String::CountOffset().Int32Value(), rl_result.reg);
Dave Allisonb373e092014-02-20 16:06:36 -08001352 MarkPossibleNullPointerException(info->opt_flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001353 if (is_empty) {
1354 // dst = (dst == 0);
1355 if (cu_->instruction_set == kThumb2) {
buzbee2700f7e2014-03-07 09:46:20 -08001356 RegStorage t_reg = AllocTemp();
1357 OpRegReg(kOpNeg, t_reg, rl_result.reg);
1358 OpRegRegReg(kOpAdc, rl_result.reg, rl_result.reg, t_reg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001359 } else if (cu_->instruction_set == kArm64) {
1360 OpRegImm(kOpSub, rl_result.reg, 1);
1361 OpRegRegImm(kOpLsr, rl_result.reg, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001362 } else {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001363 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbee2700f7e2014-03-07 09:46:20 -08001364 OpRegImm(kOpSub, rl_result.reg, 1);
1365 OpRegImm(kOpLsr, rl_result.reg, 31);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001366 }
1367 }
1368 StoreValue(rl_dest, rl_result);
1369 return true;
1370}
1371
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001372bool Mir2Lir::GenInlinedReverseBytes(CallInfo* info, OpSize size) {
1373 if (cu_->instruction_set == kMips) {
1374 // TODO - add Mips implementation
1375 return false;
1376 }
1377 RegLocation rl_src_i = info->args[0];
buzbee695d13a2014-04-19 13:32:20 -07001378 RegLocation rl_dest = (size == k64) ? InlineTargetWide(info) : InlineTarget(info); // result reg
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001379 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee695d13a2014-04-19 13:32:20 -07001380 if (size == k64) {
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001381 RegLocation rl_i = LoadValueWide(rl_src_i, kCoreReg);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001382 if (cu_->instruction_set == kArm64) {
1383 OpRegReg(kOpRev, rl_result.reg, rl_i.reg);
1384 StoreValueWide(rl_dest, rl_result);
1385 return true;
1386 }
buzbee2700f7e2014-03-07 09:46:20 -08001387 RegStorage r_i_low = rl_i.reg.GetLow();
1388 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Bill Buzbee00e1ec62014-02-27 23:44:13 +00001389 // First REV shall clobber rl_result.reg.GetReg(), save the value in a temp for the second REV.
Vladimir Markof246af22013-11-27 12:30:15 +00001390 r_i_low = AllocTemp();
buzbee2700f7e2014-03-07 09:46:20 -08001391 OpRegCopy(r_i_low, rl_i.reg);
Vladimir Markof246af22013-11-27 12:30:15 +00001392 }
buzbee2700f7e2014-03-07 09:46:20 -08001393 OpRegReg(kOpRev, rl_result.reg.GetLow(), rl_i.reg.GetHigh());
1394 OpRegReg(kOpRev, rl_result.reg.GetHigh(), r_i_low);
1395 if (rl_i.reg.GetLowReg() == rl_result.reg.GetLowReg()) {
Vladimir Markof246af22013-11-27 12:30:15 +00001396 FreeTemp(r_i_low);
1397 }
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001398 StoreValueWide(rl_dest, rl_result);
1399 } else {
buzbee695d13a2014-04-19 13:32:20 -07001400 DCHECK(size == k32 || size == kSignedHalf);
1401 OpKind op = (size == k32) ? kOpRev : kOpRevsh;
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001402 RegLocation rl_i = LoadValue(rl_src_i, kCoreReg);
buzbee2700f7e2014-03-07 09:46:20 -08001403 OpRegReg(op, rl_result.reg, rl_i.reg);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +00001404 StoreValue(rl_dest, rl_result);
1405 }
1406 return true;
1407}
1408
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001409bool Mir2Lir::GenInlinedAbsInt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001410 if (cu_->instruction_set == kMips) {
1411 // TODO - add Mips implementation
1412 return false;
1413 }
1414 RegLocation rl_src = info->args[0];
1415 rl_src = LoadValue(rl_src, kCoreReg);
1416 RegLocation rl_dest = InlineTarget(info);
1417 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001418 RegStorage sign_reg = AllocTemp();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001419 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001420 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg, 31);
1421 OpRegRegReg(kOpAdd, rl_result.reg, rl_src.reg, sign_reg);
1422 OpRegReg(kOpXor, rl_result.reg, sign_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001423 StoreValue(rl_dest, rl_result);
1424 return true;
1425}
1426
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001427bool Mir2Lir::GenInlinedAbsLong(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001428 if (cu_->instruction_set == kMips) {
1429 // TODO - add Mips implementation
1430 return false;
1431 }
Vladimir Markob9823312014-03-20 17:38:43 +00001432 RegLocation rl_src = info->args[0];
1433 rl_src = LoadValueWide(rl_src, kCoreReg);
1434 RegLocation rl_dest = InlineTargetWide(info);
1435 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1436
1437 // If on x86 or if we would clobber a register needed later, just copy the source first.
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001438 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64 || rl_result.reg.GetLowReg() == rl_src.reg.GetHighReg()) {
buzbee2700f7e2014-03-07 09:46:20 -08001439 OpRegCopyWide(rl_result.reg, rl_src.reg);
1440 if (rl_result.reg.GetLowReg() != rl_src.reg.GetLowReg() &&
1441 rl_result.reg.GetLowReg() != rl_src.reg.GetHighReg() &&
1442 rl_result.reg.GetHighReg() != rl_src.reg.GetLowReg() &&
Vladimir Markob9823312014-03-20 17:38:43 +00001443 rl_result.reg.GetHighReg() != rl_src.reg.GetHighReg()) {
1444 // Reuse source registers to avoid running out of temps.
buzbee2700f7e2014-03-07 09:46:20 -08001445 FreeTemp(rl_src.reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001446 }
1447 rl_src = rl_result;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001448 }
Vladimir Markob9823312014-03-20 17:38:43 +00001449
1450 // abs(x) = y<=x>>31, (x+y)^y.
buzbee2700f7e2014-03-07 09:46:20 -08001451 RegStorage sign_reg = AllocTemp();
1452 OpRegRegImm(kOpAsr, sign_reg, rl_src.reg.GetHigh(), 31);
1453 OpRegRegReg(kOpAdd, rl_result.reg.GetLow(), rl_src.reg.GetLow(), sign_reg);
1454 OpRegRegReg(kOpAdc, rl_result.reg.GetHigh(), rl_src.reg.GetHigh(), sign_reg);
1455 OpRegReg(kOpXor, rl_result.reg.GetLow(), sign_reg);
1456 OpRegReg(kOpXor, rl_result.reg.GetHigh(), sign_reg);
buzbee082833c2014-05-17 23:16:26 -07001457 FreeTemp(sign_reg);
Vladimir Markob9823312014-03-20 17:38:43 +00001458 StoreValueWide(rl_dest, rl_result);
1459 return true;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001460}
1461
Yixin Shoudbb17e32014-02-07 05:09:30 -08001462bool Mir2Lir::GenInlinedAbsFloat(CallInfo* info) {
1463 if (cu_->instruction_set == kMips) {
1464 // TODO - add Mips implementation
1465 return false;
1466 }
1467 RegLocation rl_src = info->args[0];
1468 rl_src = LoadValue(rl_src, kCoreReg);
1469 RegLocation rl_dest = InlineTarget(info);
1470 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
buzbee2700f7e2014-03-07 09:46:20 -08001471 OpRegRegImm(kOpAnd, rl_result.reg, rl_src.reg, 0x7fffffff);
Yixin Shoudbb17e32014-02-07 05:09:30 -08001472 StoreValue(rl_dest, rl_result);
1473 return true;
1474}
1475
1476bool Mir2Lir::GenInlinedAbsDouble(CallInfo* info) {
1477 if (cu_->instruction_set == kMips) {
1478 // TODO - add Mips implementation
1479 return false;
1480 }
1481 RegLocation rl_src = info->args[0];
1482 rl_src = LoadValueWide(rl_src, kCoreReg);
1483 RegLocation rl_dest = InlineTargetWide(info);
1484 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Serban Constantinescu169489b2014-06-11 16:43:35 +01001485
1486 if (cu_->instruction_set == kArm64) {
1487 // TODO - Can ecode ? UBXF otherwise
1488 // OpRegRegImm(kOpAnd, rl_result.reg, 0x7fffffffffffffff);
1489 return false;
1490 } else {
1491 OpRegCopyWide(rl_result.reg, rl_src.reg);
1492 OpRegImm(kOpAnd, rl_result.reg.GetHigh(), 0x7fffffff);
1493 }
Yixin Shoudbb17e32014-02-07 05:09:30 -08001494 StoreValueWide(rl_dest, rl_result);
1495 return true;
1496}
1497
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001498bool Mir2Lir::GenInlinedFloatCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001499 if (cu_->instruction_set == kMips) {
1500 // TODO - add Mips implementation
1501 return false;
1502 }
1503 RegLocation rl_src = info->args[0];
1504 RegLocation rl_dest = InlineTarget(info);
1505 StoreValue(rl_dest, rl_src);
1506 return true;
1507}
1508
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001509bool Mir2Lir::GenInlinedDoubleCvt(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001510 if (cu_->instruction_set == kMips) {
1511 // TODO - add Mips implementation
1512 return false;
1513 }
1514 RegLocation rl_src = info->args[0];
1515 RegLocation rl_dest = InlineTargetWide(info);
1516 StoreValueWide(rl_dest, rl_src);
1517 return true;
1518}
1519
1520/*
Vladimir Marko3bc86152014-03-13 14:11:28 +00001521 * Fast String.indexOf(I) & (II). Tests for simple case of char <= 0xFFFF,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001522 * otherwise bails to standard library code.
1523 */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001524bool Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001525 if (cu_->instruction_set == kMips) {
1526 // TODO - add Mips implementation
1527 return false;
1528 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001529 RegLocation rl_obj = info->args[0];
1530 RegLocation rl_char = info->args[1];
1531 if (rl_char.is_const && (mir_graph_->ConstantValue(rl_char) & ~0xFFFF) != 0) {
1532 // Code point beyond 0xFFFF. Punt to the real String.indexOf().
1533 return false;
1534 }
1535
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001536 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001538 RegStorage reg_ptr = TargetReg(kArg0);
1539 RegStorage reg_char = TargetReg(kArg1);
1540 RegStorage reg_start = TargetReg(kArg2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001541
Brian Carlstrom7940e442013-07-12 13:46:57 -07001542 LoadValueDirectFixed(rl_obj, reg_ptr);
1543 LoadValueDirectFixed(rl_char, reg_char);
1544 if (zero_based) {
1545 LoadConstant(reg_start, 0);
1546 } else {
buzbeea44d4f52014-03-05 11:26:39 -08001547 RegLocation rl_start = info->args[2]; // 3rd arg only present in III flavor of IndexOf.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001548 LoadValueDirectFixed(rl_start, reg_start);
1549 }
buzbee33ae5582014-06-12 14:56:32 -07001550 RegStorage r_tgt = cu_->target64 ?
Andreas Gampe2f244e92014-05-08 03:35:25 -07001551 LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pIndexOf)) :
1552 LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pIndexOf));
Dave Allisonf9439142014-03-27 15:10:22 -07001553 GenExplicitNullCheck(reg_ptr, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001554 LIR* high_code_point_branch =
1555 rl_char.is_const ? nullptr : OpCmpImmBranch(kCondGt, reg_char, 0xFFFF, nullptr);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001556 // NOTE: not a safepoint
Mark Mendell4028a6c2014-02-19 20:06:20 -08001557 OpReg(kOpBlx, r_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001558 if (!rl_char.is_const) {
1559 // Add the slow path for code points beyond 0xFFFF.
1560 DCHECK(high_code_point_branch != nullptr);
1561 LIR* resume_tgt = NewLIR0(kPseudoTargetLabel);
1562 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001563 AddIntrinsicSlowPath(info, high_code_point_branch, resume_tgt);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001564 } else {
1565 DCHECK_EQ(mir_graph_->ConstantValue(rl_char) & ~0xFFFF, 0);
1566 DCHECK(high_code_point_branch == nullptr);
1567 }
buzbeea0cd2d72014-06-01 09:33:49 -07001568 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001569 RegLocation rl_dest = InlineTarget(info);
1570 StoreValue(rl_dest, rl_return);
1571 return true;
1572}
1573
1574/* Fast string.compareTo(Ljava/lang/string;)I. */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001575bool Mir2Lir::GenInlinedStringCompareTo(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001576 if (cu_->instruction_set == kMips) {
1577 // TODO - add Mips implementation
1578 return false;
1579 }
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001580 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001581 LockCallTemps(); // Using fixed registers
buzbee2700f7e2014-03-07 09:46:20 -08001582 RegStorage reg_this = TargetReg(kArg0);
1583 RegStorage reg_cmp = TargetReg(kArg1);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001584
1585 RegLocation rl_this = info->args[0];
1586 RegLocation rl_cmp = info->args[1];
1587 LoadValueDirectFixed(rl_this, reg_this);
1588 LoadValueDirectFixed(rl_cmp, reg_cmp);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001589 RegStorage r_tgt;
1590 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
buzbee33ae5582014-06-12 14:56:32 -07001591 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001592 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1593 } else {
1594 r_tgt = LoadHelper(QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1595 }
1596 } else {
1597 r_tgt = RegStorage::InvalidReg();
1598 }
Dave Allisonf9439142014-03-27 15:10:22 -07001599 GenExplicitNullCheck(reg_this, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001600 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001601 // TUNING: check if rl_cmp.s_reg_low is already null checked
Vladimir Marko3bc86152014-03-13 14:11:28 +00001602 LIR* cmp_null_check_branch = OpCmpImmBranch(kCondEq, reg_cmp, 0, nullptr);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001603 AddIntrinsicSlowPath(info, cmp_null_check_branch);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001604 // NOTE: not a safepoint
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001605 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001606 OpReg(kOpBlx, r_tgt);
1607 } else {
buzbee33ae5582014-06-12 14:56:32 -07001608 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001609 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(8, pStringCompareTo));
1610 } else {
1611 OpThreadMem(kOpBlx, QUICK_ENTRYPOINT_OFFSET(4, pStringCompareTo));
1612 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001613 }
buzbeea0cd2d72014-06-01 09:33:49 -07001614 RegLocation rl_return = GetReturn(kCoreReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001615 RegLocation rl_dest = InlineTarget(info);
1616 StoreValue(rl_dest, rl_return);
1617 return true;
1618}
1619
1620bool Mir2Lir::GenInlinedCurrentThread(CallInfo* info) {
1621 RegLocation rl_dest = InlineTarget(info);
1622 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
Andreas Gampe2f244e92014-05-08 03:35:25 -07001623
1624 switch (cu_->instruction_set) {
1625 case kArm:
1626 // Fall-through.
1627 case kThumb2:
1628 // Fall-through.
1629 case kMips:
1630 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<4>().Int32Value(), rl_result.reg);
1631 break;
1632
1633 case kArm64:
1634 Load32Disp(TargetReg(kSelf), Thread::PeerOffset<8>().Int32Value(), rl_result.reg);
1635 break;
1636
1637 case kX86:
1638 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1639 Thread::PeerOffset<4>());
1640 break;
1641
1642 case kX86_64:
1643 reinterpret_cast<X86Mir2Lir*>(this)->OpRegThreadMem(kOpMov, rl_result.reg,
1644 Thread::PeerOffset<8>());
1645 break;
1646
1647 default:
1648 LOG(FATAL) << "Unexpected isa " << cu_->instruction_set;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001649 }
1650 StoreValue(rl_dest, rl_result);
1651 return true;
1652}
1653
1654bool Mir2Lir::GenInlinedUnsafeGet(CallInfo* info,
1655 bool is_long, bool is_volatile) {
1656 if (cu_->instruction_set == kMips) {
1657 // TODO - add Mips implementation
1658 return false;
1659 }
1660 // Unused - RegLocation rl_src_unsafe = info->args[0];
1661 RegLocation rl_src_obj = info->args[1]; // Object
1662 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001663 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Mark Mendell55d0eac2014-02-06 11:02:52 -08001664 RegLocation rl_dest = is_long ? InlineTargetWide(info) : InlineTarget(info); // result reg
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001665
buzbeea0cd2d72014-06-01 09:33:49 -07001666 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001667 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1668 RegLocation rl_result = EvalLoc(rl_dest, kCoreReg, true);
1669 if (is_long) {
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001670 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001671 LoadBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_result.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001672 } else {
1673 RegStorage rl_temp_offset = AllocTemp();
1674 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001675 LoadBaseDisp(rl_temp_offset, 0, rl_result.reg, k64);
buzbee091cc402014-03-31 10:14:40 -07001676 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001677 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001678 } else {
buzbee695d13a2014-04-19 13:32:20 -07001679 LoadBaseIndexed(rl_object.reg, rl_offset.reg, rl_result.reg, 0, k32);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001680 }
1681
1682 if (is_volatile) {
1683 // Without context sensitive analysis, we must issue the most conservative barriers.
1684 // In this case, either a load or store may follow so we issue both barriers.
1685 GenMemBarrier(kLoadLoad);
1686 GenMemBarrier(kLoadStore);
1687 }
1688
1689 if (is_long) {
1690 StoreValueWide(rl_dest, rl_result);
1691 } else {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001692 StoreValue(rl_dest, rl_result);
1693 }
1694 return true;
1695}
1696
1697bool Mir2Lir::GenInlinedUnsafePut(CallInfo* info, bool is_long,
1698 bool is_object, bool is_volatile, bool is_ordered) {
1699 if (cu_->instruction_set == kMips) {
1700 // TODO - add Mips implementation
1701 return false;
1702 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001703 // Unused - RegLocation rl_src_unsafe = info->args[0];
1704 RegLocation rl_src_obj = info->args[1]; // Object
1705 RegLocation rl_src_offset = info->args[2]; // long low
buzbee2700f7e2014-03-07 09:46:20 -08001706 rl_src_offset = NarrowRegLoc(rl_src_offset); // ignore high half in info->args[3]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001707 RegLocation rl_src_value = info->args[4]; // value to store
1708 if (is_volatile || is_ordered) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001709 // There might have been a store before this volatile one so insert StoreStore barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001710 GenMemBarrier(kStoreStore);
1711 }
buzbeea0cd2d72014-06-01 09:33:49 -07001712 RegLocation rl_object = LoadValue(rl_src_obj, kRefReg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001713 RegLocation rl_offset = LoadValue(rl_src_offset, kCoreReg);
1714 RegLocation rl_value;
1715 if (is_long) {
1716 rl_value = LoadValueWide(rl_src_value, kCoreReg);
Dmitry Petrochenko9bf549d2014-05-12 11:14:46 +07001717 if (cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64) {
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001718 StoreBaseIndexedDisp(rl_object.reg, rl_offset.reg, 0, 0, rl_value.reg, k64);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001719 } else {
1720 RegStorage rl_temp_offset = AllocTemp();
1721 OpRegRegReg(kOpAdd, rl_temp_offset, rl_object.reg, rl_offset.reg);
Vladimir Marko455759b2014-05-06 20:49:36 +01001722 StoreBaseDisp(rl_temp_offset, 0, rl_value.reg, k64);
buzbee091cc402014-03-31 10:14:40 -07001723 FreeTemp(rl_temp_offset);
Mathieu Chartier7c95cef2014-04-02 17:09:17 -07001724 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001725 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001726 rl_value = LoadValue(rl_src_value);
buzbee695d13a2014-04-19 13:32:20 -07001727 StoreBaseIndexed(rl_object.reg, rl_offset.reg, rl_value.reg, 0, k32);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001728 }
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001729
1730 // Free up the temp early, to ensure x86 doesn't run out of temporaries in MarkGCCard.
buzbee091cc402014-03-31 10:14:40 -07001731 FreeTemp(rl_offset.reg);
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001732
Brian Carlstrom7940e442013-07-12 13:46:57 -07001733 if (is_volatile) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001734 // A load might follow the volatile store so insert a StoreLoad barrier.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001735 GenMemBarrier(kStoreLoad);
1736 }
1737 if (is_object) {
buzbee2700f7e2014-03-07 09:46:20 -08001738 MarkGCCard(rl_value.reg, rl_object.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001739 }
1740 return true;
1741}
1742
Brian Carlstrom2ce745c2013-07-17 17:44:30 -07001743void Mir2Lir::GenInvoke(CallInfo* info) {
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001744 if ((info->opt_flags & MIR_INLINED) != 0) {
1745 // Already inlined but we may still need the null check.
1746 if (info->type != kStatic &&
1747 ((cu_->disable_opt & (1 << kNullCheckElimination)) != 0 ||
1748 (info->opt_flags & MIR_IGNORE_NULL_CHECK) == 0)) {
buzbeea0cd2d72014-06-01 09:33:49 -07001749 RegLocation rl_obj = LoadValue(info->args[0], kRefReg);
Mingyao Yange643a172014-04-08 11:02:52 -07001750 GenNullCheck(rl_obj.reg);
Vladimir Marko9820b7c2014-01-02 16:40:37 +00001751 }
1752 return;
1753 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001754 DCHECK(cu_->compiler_driver->GetMethodInlinerMap() != nullptr);
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001755 // TODO: Enable instrinsics for x86_64
1756 // Temporary disable intrinsics for x86_64. We will enable them later step by step.
buzbee33ae5582014-06-12 14:56:32 -07001757 // Temporary disable intrinsics for Arm64. We will enable them later step by step.
1758 if ((cu_->instruction_set != kX86_64) && (cu_->instruction_set != kArm64)) {
Dmitry Petrochenko4c800432014-05-08 12:20:24 +07001759 if (cu_->compiler_driver->GetMethodInlinerMap()->GetMethodInliner(cu_->dex_file)
1760 ->GenIntrinsic(this, info)) {
1761 return;
1762 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001763 }
Vladimir Marko3bc86152014-03-13 14:11:28 +00001764 GenInvokeNoInline(info);
1765}
1766
Andreas Gampe2f244e92014-05-08 03:35:25 -07001767template <size_t pointer_size>
1768static LIR* GenInvokeNoInlineCall(Mir2Lir* mir_to_lir, InvokeType type) {
1769 ThreadOffset<pointer_size> trampoline(-1);
1770 switch (type) {
1771 case kInterface:
1772 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeInterfaceTrampolineWithAccessCheck);
1773 break;
1774 case kDirect:
1775 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeDirectTrampolineWithAccessCheck);
1776 break;
1777 case kStatic:
1778 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeStaticTrampolineWithAccessCheck);
1779 break;
1780 case kSuper:
1781 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeSuperTrampolineWithAccessCheck);
1782 break;
1783 case kVirtual:
1784 trampoline = QUICK_ENTRYPOINT_OFFSET(pointer_size, pInvokeVirtualTrampolineWithAccessCheck);
1785 break;
1786 default:
1787 LOG(FATAL) << "Unexpected invoke type";
1788 }
1789 return mir_to_lir->OpThreadMem(kOpBlx, trampoline);
1790}
1791
Vladimir Marko3bc86152014-03-13 14:11:28 +00001792void Mir2Lir::GenInvokeNoInline(CallInfo* info) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001793 int call_state = 0;
1794 LIR* null_ck;
1795 LIR** p_null_ck = NULL;
1796 NextCallInsn next_call_insn;
1797 FlushAllRegs(); /* Everything to home location */
1798 // Explicit register usage
1799 LockCallTemps();
1800
Vladimir Markof096aad2014-01-23 15:51:58 +00001801 const MirMethodLoweringInfo& method_info = mir_graph_->GetMethodLoweringInfo(info->mir);
1802 cu_->compiler_driver->ProcessedInvoke(method_info.GetInvokeType(), method_info.StatsFlags());
Mark Mendelle87f9b52014-04-30 14:13:18 -04001803 BeginInvoke(info);
Vladimir Markof096aad2014-01-23 15:51:58 +00001804 InvokeType original_type = static_cast<InvokeType>(method_info.GetInvokeType());
1805 info->type = static_cast<InvokeType>(method_info.GetSharpType());
1806 bool fast_path = method_info.FastPath();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001807 bool skip_this;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001808 if (info->type == kInterface) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001809 next_call_insn = fast_path ? NextInterfaceCallInsn : NextInterfaceCallInsnWithAccessCheck;
Jeff Hao88474b42013-10-23 16:24:40 -07001810 skip_this = fast_path;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001811 } else if (info->type == kDirect) {
1812 if (fast_path) {
1813 p_null_ck = &null_ck;
1814 }
1815 next_call_insn = fast_path ? NextSDCallInsn : NextDirectCallInsnSP;
1816 skip_this = false;
1817 } else if (info->type == kStatic) {
1818 next_call_insn = fast_path ? NextSDCallInsn : NextStaticCallInsnSP;
1819 skip_this = false;
1820 } else if (info->type == kSuper) {
1821 DCHECK(!fast_path); // Fast path is a direct call.
1822 next_call_insn = NextSuperCallInsnSP;
1823 skip_this = false;
1824 } else {
1825 DCHECK_EQ(info->type, kVirtual);
1826 next_call_insn = fast_path ? NextVCallInsn : NextVCallInsnSP;
1827 skip_this = fast_path;
1828 }
Vladimir Markof096aad2014-01-23 15:51:58 +00001829 MethodReference target_method = method_info.GetTargetMethod();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001830 if (!info->is_range) {
1831 call_state = GenDalvikArgsNoRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001832 next_call_insn, target_method, method_info.VTableIndex(),
1833 method_info.DirectCode(), method_info.DirectMethod(),
Brian Carlstrom7940e442013-07-12 13:46:57 -07001834 original_type, skip_this);
1835 } else {
1836 call_state = GenDalvikArgsRange(info, call_state, p_null_ck,
Vladimir Markof096aad2014-01-23 15:51:58 +00001837 next_call_insn, target_method, method_info.VTableIndex(),
1838 method_info.DirectCode(), method_info.DirectMethod(),
1839 original_type, skip_this);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001840 }
1841 // Finish up any of the call sequence not interleaved in arg loading
1842 while (call_state >= 0) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001843 call_state = next_call_insn(cu_, info, call_state, target_method, method_info.VTableIndex(),
1844 method_info.DirectCode(), method_info.DirectMethod(), original_type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001845 }
1846 LIR* call_inst;
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +07001847 if (cu_->instruction_set != kX86 && cu_->instruction_set != kX86_64) {
Brian Carlstrom7940e442013-07-12 13:46:57 -07001848 call_inst = OpReg(kOpBlx, TargetReg(kInvokeTgt));
1849 } else {
Jeff Hao88474b42013-10-23 16:24:40 -07001850 if (fast_path) {
Vladimir Markof096aad2014-01-23 15:51:58 +00001851 if (method_info.DirectCode() == static_cast<uintptr_t>(-1)) {
Mark Mendell55d0eac2014-02-06 11:02:52 -08001852 // We can have the linker fixup a call relative.
1853 call_inst =
Jeff Hao49161ce2014-03-12 11:05:25 -07001854 reinterpret_cast<X86Mir2Lir*>(this)->CallWithLinkerFixup(target_method, info->type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001855 } else {
1856 call_inst = OpMem(kOpBlx, TargetReg(kArg0),
1857 mirror::ArtMethod::EntryPointFromQuickCompiledCodeOffset().Int32Value());
1858 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001859 } else {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001860 // TODO: Extract?
buzbee33ae5582014-06-12 14:56:32 -07001861 if (cu_->target64) {
Andreas Gampe2f244e92014-05-08 03:35:25 -07001862 call_inst = GenInvokeNoInlineCall<8>(this, info->type);
1863 } else {
Andreas Gampe3ec5da22014-05-12 18:43:28 -07001864 call_inst = GenInvokeNoInlineCall<4>(this, info->type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001865 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001866 }
1867 }
Mark Mendelle87f9b52014-04-30 14:13:18 -04001868 EndInvoke(info);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001869 MarkSafepointPC(call_inst);
1870
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001871 ClobberCallerSave();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001872 if (info->result.location != kLocInvalid) {
1873 // We have a following MOVE_RESULT - do it now.
1874 if (info->result.wide) {
buzbeea0cd2d72014-06-01 09:33:49 -07001875 RegLocation ret_loc = GetReturnWide(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001876 StoreValueWide(info->result, ret_loc);
1877 } else {
buzbeea0cd2d72014-06-01 09:33:49 -07001878 RegLocation ret_loc = GetReturn(LocToRegClass(info->result));
Brian Carlstrom7940e442013-07-12 13:46:57 -07001879 StoreValue(info->result, ret_loc);
1880 }
1881 }
1882}
1883
1884} // namespace art