blob: c807877f4b70411a60509440127ac5155f39b23f [file] [log] [blame]
Ben Chengba4fc8b2009-06-01 13:00:29 -07001/*
2 * Copyright (C) 2009 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#ifndef _DALVIK_VM_COMPILER_IR
18#define _DALVIK_VM_COMPILER_IR
19
Ben Cheng4238ec22009-08-24 16:32:22 -070020#include "codegen/Optimizer.h"
21
Bill Buzbee1465db52009-09-23 17:17:35 -070022typedef enum RegisterClass {
23 kCoreReg,
24 kFPReg,
25 kAnyReg,
26} RegisterClass;
27
28typedef enum RegLocationType {
29 kLocDalvikFrame = 0,
30 kLocPhysReg,
31 kLocRetval, // Return region in interpState
32 kLocSpill,
33} RegLocationType;
34
35typedef struct RegLocation {
36 RegLocationType location:2;
37 unsigned wide:1;
38 unsigned fp:1; // Hint for float/double
39 u1 lowReg:6; // First physical register
40 u1 highReg:6; // 2nd physical register (if wide)
41 s2 sRegLow; // SSA name for low Dalvik word
42} RegLocation;
43
44#define INVALID_SREG (-1)
45#define INVALID_REG (-1)
46
Ben Chengba4fc8b2009-06-01 13:00:29 -070047typedef enum BBType {
48 /* For coding convenience reasons chaining cell types should appear first */
Bill Buzbee1465db52009-09-23 17:17:35 -070049 kChainingCellNormal = 0,
50 kChainingCellHot,
51 kChainingCellInvokeSingleton,
52 kChainingCellInvokePredicted,
53 kChainingCellBackwardBranch,
Ben Chengcec26f62010-01-15 15:29:33 -080054 kChainingCellGap,
55 /* Don't insert new fields between Gap and Last */
56 kChainingCellLast = kChainingCellGap + 1,
Ben Cheng7a2697d2010-06-07 13:44:23 -070057 kMethodEntryBlock,
58 kTraceEntryBlock,
Bill Buzbee1465db52009-09-23 17:17:35 -070059 kDalvikByteCode,
Ben Cheng7a2697d2010-06-07 13:44:23 -070060 kTraceExitBlock,
61 kMethodExitBlock,
Bill Buzbee1465db52009-09-23 17:17:35 -070062 kPCReconstruction,
63 kExceptionHandling,
Ben Cheng00603072010-10-28 11:13:58 -070064 kCatchEntry,
Ben Chengba4fc8b2009-06-01 13:00:29 -070065} BBType;
66
Bill Buzbee46cd5b62009-06-05 15:36:06 -070067typedef struct ChainCellCounts {
68 union {
Ben Chengcec26f62010-01-15 15:29:33 -080069 u1 count[kChainingCellLast]; /* include one more space for the gap # */
Bill Buzbee46cd5b62009-06-05 15:36:06 -070070 u4 dummyForAlignment;
71 } u;
72} ChainCellCounts;
73
Ben Chengba4fc8b2009-06-01 13:00:29 -070074typedef struct LIR {
75 int offset;
76 struct LIR *next;
77 struct LIR *prev;
78 struct LIR *target;
79} LIR;
80
Ben Cheng4238ec22009-08-24 16:32:22 -070081enum ExtendedMIROpcode {
Dan Bornsteinccaab182010-12-03 15:32:40 -080082 kMirOpFirst = kNumPackedOpcodes,
Bill Buzbee1465db52009-09-23 17:17:35 -070083 kMirOpPhi = kMirOpFirst,
84 kMirOpNullNRangeUpCheck,
85 kMirOpNullNRangeDownCheck,
86 kMirOpLowerBound,
87 kMirOpPunt,
Ben Cheng7a2697d2010-06-07 13:44:23 -070088 kMirOpCheckInlinePrediction, // Gen checks for predicted inlining
Bill Buzbee1465db52009-09-23 17:17:35 -070089 kMirOpLast,
Ben Cheng4238ec22009-08-24 16:32:22 -070090};
91
92struct SSARepresentation;
93
94typedef enum {
95 kMIRIgnoreNullCheck = 0,
96 kMIRNullCheckOnly,
97 kMIRIgnoreRangeCheck,
98 kMIRRangeCheckOnly,
Ben Cheng7a2697d2010-06-07 13:44:23 -070099 kMIRInlined, // Invoke is inlined (ie dead)
100 kMIRInlinedPred, // Invoke is inlined via prediction
101 kMIRCallee, // Instruction is inlined from callee
Ben Chengcfdeca32011-01-14 11:36:46 -0800102 kMIRInvokeMethodJIT, // Callee is JIT'ed as a whole method
Ben Cheng4238ec22009-08-24 16:32:22 -0700103} MIROptimizationFlagPositons;
104
105#define MIR_IGNORE_NULL_CHECK (1 << kMIRIgnoreNullCheck)
106#define MIR_NULL_CHECK_ONLY (1 << kMIRNullCheckOnly)
107#define MIR_IGNORE_RANGE_CHECK (1 << kMIRIgnoreRangeCheck)
108#define MIR_RANGE_CHECK_ONLY (1 << kMIRRangeCheckOnly)
Ben Cheng7a2697d2010-06-07 13:44:23 -0700109#define MIR_INLINED (1 << kMIRInlined)
110#define MIR_INLINED_PRED (1 << kMIRInlinedPred)
111#define MIR_CALLEE (1 << kMIRCallee)
Ben Chengcfdeca32011-01-14 11:36:46 -0800112#define MIR_INVOKE_METHOD_JIT (1 << kMIRInvokeMethodJIT)
Ben Cheng7a2697d2010-06-07 13:44:23 -0700113
114typedef struct CallsiteInfo {
Ben Cheng385828e2011-03-04 16:48:33 -0800115 const char *classDescriptor;
116 Object *classLoader;
Ben Cheng7a2697d2010-06-07 13:44:23 -0700117 const Method *method;
118 LIR *misPredBranchOver;
119} CallsiteInfo;
Ben Cheng4238ec22009-08-24 16:32:22 -0700120
Ben Chengba4fc8b2009-06-01 13:00:29 -0700121typedef struct MIR {
122 DecodedInstruction dalvikInsn;
123 unsigned int width;
124 unsigned int offset;
125 struct MIR *prev;
126 struct MIR *next;
Ben Cheng4238ec22009-08-24 16:32:22 -0700127 struct SSARepresentation *ssaRep;
128 int OptimizationFlags;
Bill Buzbee1465db52009-09-23 17:17:35 -0700129 int seqNum;
Ben Cheng7a2697d2010-06-07 13:44:23 -0700130 union {
131 // Used by the inlined insn from the callee to find the mother method
132 const Method *calleeMethod;
133 // Used by the inlined invoke to find the class and method pointers
134 CallsiteInfo *callsiteInfo;
135 } meta;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700136} MIR;
137
Ben Cheng4238ec22009-08-24 16:32:22 -0700138struct BasicBlockDataFlow;
139
Ben Cheng00603072010-10-28 11:13:58 -0700140/* For successorBlockList */
141typedef enum BlockListType {
142 kNotUsed = 0,
143 kCatch,
144 kPackedSwitch,
145 kSparseSwitch,
146} BlockListType;
147
Ben Chengba4fc8b2009-06-01 13:00:29 -0700148typedef struct BasicBlock {
149 int id;
Ben Cheng00603072010-10-28 11:13:58 -0700150 bool visited;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700151 unsigned int startOffset;
152 const Method *containingMethod; // For blocks from the callee
153 BBType blockType;
Ben Cheng1efc9c52009-06-08 18:25:27 -0700154 bool needFallThroughBranch; // For blocks ended due to length limit
Ben Cheng7a2697d2010-06-07 13:44:23 -0700155 bool isFallThroughFromInvoke; // True means the block needs alignment
Ben Chengba4fc8b2009-06-01 13:00:29 -0700156 MIR *firstMIRInsn;
157 MIR *lastMIRInsn;
158 struct BasicBlock *fallThrough;
159 struct BasicBlock *taken;
Ben Cheng00603072010-10-28 11:13:58 -0700160 struct BasicBlock *iDom; // Immediate dominator
Ben Cheng4238ec22009-08-24 16:32:22 -0700161 struct BasicBlockDataFlow *dataFlowInfo;
Ben Cheng00603072010-10-28 11:13:58 -0700162 BitVector *predecessors;
163 BitVector *dominators;
164 BitVector *iDominated; // Set nodes being immediately dominated
165 BitVector *domFrontier; // Dominance frontier
166 struct { // For one-to-many successors like
167 BlockListType blockListType; // switch and exception handling
168 GrowableList blocks;
169 } successorBlockList;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700170} BasicBlock;
171
Ben Cheng7a02cb12010-12-15 14:18:31 -0800172/*
173 * The "blocks" field in "successorBlockList" points to an array of
174 * elements with the type "SuccessorBlockInfo".
175 * For catch blocks, key is type index for the exception.
176 * For swtich blocks, key is the case value.
177 */
178typedef struct SuccessorBlockInfo {
179 BasicBlock *block;
180 int key;
181} SuccessorBlockInfo;
182
Ben Cheng4238ec22009-08-24 16:32:22 -0700183struct LoopAnalysis;
Bill Buzbee1465db52009-09-23 17:17:35 -0700184struct RegisterPool;
Ben Cheng4238ec22009-08-24 16:32:22 -0700185
buzbeebff121a2010-08-04 15:25:06 -0700186typedef enum AssemblerStatus {
187 kSuccess,
188 kRetryAll,
189 kRetryHalve
190} AssemblerStatus;
191
Ben Chengba4fc8b2009-06-01 13:00:29 -0700192typedef struct CompilationUnit {
Ben Cheng1efc9c52009-06-08 18:25:27 -0700193 int numInsts;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700194 int numBlocks;
Ben Cheng00603072010-10-28 11:13:58 -0700195 GrowableList blockList;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700196 const Method *method;
197 const JitTraceDescription *traceDesc;
198 LIR *firstLIRInsn;
199 LIR *lastLIRInsn;
Ben Cheng385828e2011-03-04 16:48:33 -0800200 LIR *literalList; // Constants
201 LIR *classPointerList; // Relocatable
202 int numClassPointers;
Bill Buzbee6e963e12009-06-17 16:56:19 -0700203 LIR *chainCellOffsetLIR;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700204 GrowableList pcReconstructionList;
Ben Cheng1efc9c52009-06-08 18:25:27 -0700205 int headerSize; // bytes before the first code ptr
206 int dataOffset; // starting offset of literal pool
207 int totalSize; // header + code size
buzbeebff121a2010-08-04 15:25:06 -0700208 AssemblerStatus assemblerStatus; // Success or fix and retry
209 int assemblerRetries; // How many times tried to fix assembly
Ben Chengba4fc8b2009-06-01 13:00:29 -0700210 unsigned char *codeBuffer;
211 void *baseAddr;
212 bool printMe;
213 bool allSingleStep;
Ben Cheng385828e2011-03-04 16:48:33 -0800214 bool hasClassLiterals; // Contains class ptrs used as literals
Ben Cheng7a2697d2010-06-07 13:44:23 -0700215 bool hasLoop; // Contains a loop
216 bool hasInvoke; // Contains an invoke instruction
jeffhao9e45c0b2010-02-03 10:24:05 -0800217 bool heapMemOp; // Mark mem ops for self verification
Ben Chengd72564c2011-02-08 17:09:25 -0800218 bool usesLinkRegister; // For self-verification only
buzbee2e152ba2010-12-15 16:32:35 -0800219 int profileCodeSize; // Size of the profile prefix in bytes
Ben Chengcec26f62010-01-15 15:29:33 -0800220 int numChainingCells[kChainingCellGap];
221 LIR *firstChainingLIR[kChainingCellGap];
222 LIR *chainingCellBottom;
Bill Buzbee1465db52009-09-23 17:17:35 -0700223 struct RegisterPool *regPool;
Ben Chenge9695e52009-06-16 16:11:47 -0700224 int optRound; // round number to tell an LIR's age
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800225 jmp_buf *bailPtr;
Bill Buzbee716f1202009-07-23 13:22:09 -0700226 JitInstructionSetType instructionSet;
Ben Cheng4238ec22009-08-24 16:32:22 -0700227 /* Number of total regs used in the whole cUnit after SSA transformation */
228 int numSSARegs;
229 /* Map SSA reg i to the Dalvik[15..0]/Sub[31..16] pair. */
230 GrowableList *ssaToDalvikMap;
231
232 /* The following are new data structures to support SSA representations */
233 /* Map original Dalvik reg i to the SSA[15..0]/Sub[31..16] pair */
234 int *dalvikToSSAMap; // length == method->registersSize
235 BitVector *isConstantV; // length == numSSAReg
236 int *constantValues; // length == numSSAReg
237
238 /* Data structure for loop analysis and optimizations */
239 struct LoopAnalysis *loopAnalysis;
Bill Buzbee1465db52009-09-23 17:17:35 -0700240
241 /* Map SSA names to location */
242 RegLocation *regLocation;
243 int sequenceNumber;
Ben Cheng6c10a972009-10-29 14:39:18 -0700244
245 /*
246 * Set to the Dalvik PC of the switch instruction if it has more than
247 * MAX_CHAINED_SWITCH_CASES cases.
248 */
249 const u2 *switchOverflowPad;
Ben Cheng00603072010-10-28 11:13:58 -0700250
251 /* New fields only for method-based compilation */
Ben Chengcfdeca32011-01-14 11:36:46 -0800252 bool methodJitMode;
Ben Cheng00603072010-10-28 11:13:58 -0700253 int numReachableBlocks;
254 int numDalvikRegisters; // method->registersSize + inlined
255 BasicBlock *entryBlock;
256 BasicBlock *exitBlock;
Ben Chengcfdeca32011-01-14 11:36:46 -0800257 BasicBlock *curBlock;
Ben Cheng7ab74e12011-02-03 14:02:06 -0800258 BasicBlock *nextCodegenBlock; // for extended trace codegen
Ben Cheng00603072010-10-28 11:13:58 -0700259 GrowableList dfsOrder;
260 GrowableList domPostOrderTraversal;
261 BitVector *tryBlockAddr;
262 BitVector **defBlockMatrix; // numDalvikRegister x numBlocks
263 BitVector *tempBlockV;
264 BitVector *tempDalvikRegisterV;
265 BitVector *tempSSARegisterV; // numSSARegs
266 bool printSSANames;
Ben Chengcfdeca32011-01-14 11:36:46 -0800267 void *blockLabelList;
Ben Chengba4fc8b2009-06-01 13:00:29 -0700268} CompilationUnit;
269
Ben Cheng11d8f142010-03-24 15:24:19 -0700270#if defined(WITH_SELF_VERIFICATION)
271#define HEAP_ACCESS_SHADOW(_state) cUnit->heapMemOp = _state
272#else
273#define HEAP_ACCESS_SHADOW(_state)
274#endif
275
Ben Cheng00603072010-10-28 11:13:58 -0700276BasicBlock *dvmCompilerNewBB(BBType blockType, int blockId);
Ben Chengba4fc8b2009-06-01 13:00:29 -0700277
278void dvmCompilerAppendMIR(BasicBlock *bb, MIR *mir);
279
Ben Cheng4238ec22009-08-24 16:32:22 -0700280void dvmCompilerPrependMIR(BasicBlock *bb, MIR *mir);
281
Ben Cheng7a2697d2010-06-07 13:44:23 -0700282void dvmCompilerInsertMIRAfter(BasicBlock *bb, MIR *currentMIR, MIR *newMIR);
283
Ben Chengba4fc8b2009-06-01 13:00:29 -0700284void dvmCompilerAppendLIR(CompilationUnit *cUnit, LIR *lir);
285
Ben Chenge9695e52009-06-16 16:11:47 -0700286void dvmCompilerInsertLIRBefore(LIR *currentLIR, LIR *newLIR);
287
Ben Chengdcf3e5d2009-09-11 13:42:05 -0700288void dvmCompilerInsertLIRAfter(LIR *currentLIR, LIR *newLIR);
289
Bill Buzbeefc519dc2010-03-06 23:30:57 -0800290void dvmCompilerAbort(CompilationUnit *cUnit);
291
Ben Chengba4fc8b2009-06-01 13:00:29 -0700292/* Debug Utilities */
293void dvmCompilerDumpCompilationUnit(CompilationUnit *cUnit);
294
295#endif /* _DALVIK_VM_COMPILER_IR */