| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2009 The Android Open Source Project |
| 3 | * |
| 4 | * Licensed under the Apache License, Version 2.0 (the "License"); |
| 5 | * you may not use this file except in compliance with the License. |
| 6 | * You may obtain a copy of the License at |
| 7 | * |
| 8 | * http://www.apache.org/licenses/LICENSE-2.0 |
| 9 | * |
| 10 | * Unless required by applicable law or agreed to in writing, software |
| 11 | * distributed under the License is distributed on an "AS IS" BASIS, |
| 12 | * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied. |
| 13 | * See the License for the specific language governing permissions and |
| 14 | * limitations under the License. |
| 15 | */ |
| 16 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 17 | /* |
| 18 | * This file contains codegen and support common to all supported |
| 19 | * ARM variants. It is included by: |
| 20 | * |
| 21 | * Codegen-$(TARGET_ARCH_VARIANT).c |
| 22 | * |
| 23 | * which combines this common code with specific support found in the |
| 24 | * applicable directory below this one. |
| 25 | */ |
| 26 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 27 | #include "compiler/Loop.h" |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 28 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 29 | /* Array holding the entry offset of each template relative to the first one */ |
| 30 | static intptr_t templateEntryOffsets[TEMPLATE_LAST_MARK]; |
| 31 | |
| 32 | /* Track exercised opcodes */ |
| 33 | static int opcodeCoverage[256]; |
| 34 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 35 | #if defined(WITH_SELF_VERIFICATION) |
| 36 | /* Prevent certain opcodes from being jitted */ |
| 37 | static inline bool selfVerificationPuntOps(OpCode op) |
| 38 | { |
| 39 | return (op == OP_MONITOR_ENTER || op == OP_MONITOR_EXIT || |
| 40 | op == OP_NEW_INSTANCE || op == OP_NEW_ARRAY); |
| 41 | } |
| 42 | |
| 43 | /* |
| 44 | * The following are used to keep compiled loads and stores from modifying |
| 45 | * memory during self verification mode. |
| 46 | * |
| 47 | * Stores do not modify memory. Instead, the address and value pair are stored |
| 48 | * into heapSpace. Addresses within heapSpace are unique. For accesses smaller |
| 49 | * than a word, the word containing the address is loaded first before being |
| 50 | * updated. |
| 51 | * |
| 52 | * Loads check heapSpace first and return data from there if an entry exists. |
| 53 | * Otherwise, data is loaded from memory as usual. |
| 54 | */ |
| 55 | |
| 56 | /* Decode contents of heapArgSpace to determine addr to load from */ |
| 57 | static void selfVerificationLoadDecode(HeapArgSpace* heapArgSpace, int* addr) |
| 58 | { |
| 59 | int reg = heapArgSpace->regMap & 0xF; |
| 60 | |
| 61 | switch (reg) { |
| 62 | case 0: |
| 63 | *addr = heapArgSpace->r0; |
| 64 | break; |
| 65 | case 1: |
| 66 | *addr = heapArgSpace->r1; |
| 67 | break; |
| 68 | case 2: |
| 69 | *addr = heapArgSpace->r2; |
| 70 | break; |
| 71 | case 3: |
| 72 | *addr = heapArgSpace->r3; |
| 73 | break; |
| 74 | default: |
| 75 | LOGE("ERROR: bad reg used in selfVerificationLoadDecode: %d", reg); |
| 76 | break; |
| 77 | } |
| 78 | } |
| 79 | |
| 80 | /* Decode contents of heapArgSpace to determine reg to load into */ |
| 81 | static void selfVerificationLoadDecodeData(HeapArgSpace* heapArgSpace, |
| 82 | int data, int reg) |
| 83 | { |
| 84 | switch (reg) { |
| 85 | case 0: |
| 86 | heapArgSpace->r0 = data; |
| 87 | break; |
| 88 | case 1: |
| 89 | heapArgSpace->r1 = data; |
| 90 | break; |
| 91 | case 2: |
| 92 | heapArgSpace->r2 = data; |
| 93 | break; |
| 94 | case 3: |
| 95 | heapArgSpace->r3 = data; |
| 96 | break; |
| 97 | default: |
| 98 | LOGE("ERROR: bad reg passed to selfVerificationLoadDecodeData: %d", |
| 99 | reg); |
| 100 | break; |
| 101 | } |
| 102 | } |
| 103 | |
| 104 | static void selfVerificationLoad(InterpState* interpState) |
| 105 | { |
| 106 | Thread *self = dvmThreadSelf(); |
| 107 | ShadowHeap *heapSpacePtr; |
| 108 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 109 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 110 | |
| 111 | int addr, data; |
| 112 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 113 | |
| 114 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 115 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 116 | if (heapSpacePtr->addr == addr) { |
| 117 | data = heapSpacePtr->data; |
| 118 | break; |
| 119 | } |
| 120 | } |
| 121 | |
| 122 | if (heapSpacePtr == shadowSpace->heapSpaceTail) |
| 123 | data = *((unsigned int*) addr); |
| 124 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 125 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 126 | |
| 127 | //LOGD("*** HEAP LOAD: Reg:%d Addr: 0x%x Data: 0x%x", reg, addr, data); |
| 128 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 129 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 130 | } |
| 131 | |
| 132 | static void selfVerificationLoadByte(InterpState* interpState) |
| 133 | { |
| 134 | Thread *self = dvmThreadSelf(); |
| 135 | ShadowHeap *heapSpacePtr; |
| 136 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 137 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 138 | |
| 139 | int addr, data; |
| 140 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 141 | |
| 142 | int maskedAddr = addr & 0xFFFFFFFC; |
| 143 | int alignment = addr & 0x3; |
| 144 | |
| 145 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 146 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 147 | if (heapSpacePtr->addr == maskedAddr) { |
| 148 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 149 | data = *((unsigned char*) addr); |
| 150 | break; |
| 151 | } |
| 152 | } |
| 153 | |
| 154 | if (heapSpacePtr == shadowSpace->heapSpaceTail) |
| 155 | data = *((unsigned char*) addr); |
| 156 | |
| 157 | //LOGD("*** HEAP LOAD BYTE: Addr: 0x%x Data: 0x%x", addr, data); |
| 158 | |
| 159 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| 160 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 161 | } |
| 162 | |
| 163 | static void selfVerificationLoadHalfword(InterpState* interpState) |
| 164 | { |
| 165 | Thread *self = dvmThreadSelf(); |
| 166 | ShadowHeap *heapSpacePtr; |
| 167 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 168 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 169 | |
| 170 | int addr, data; |
| 171 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 172 | |
| 173 | int maskedAddr = addr & 0xFFFFFFFC; |
| 174 | int alignment = addr & 0x2; |
| 175 | |
| 176 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 177 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 178 | if (heapSpacePtr->addr == maskedAddr) { |
| 179 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 180 | data = *((unsigned short*) addr); |
| 181 | break; |
| 182 | } |
| 183 | } |
| 184 | |
| 185 | if (heapSpacePtr == shadowSpace->heapSpaceTail) |
| 186 | data = *((unsigned short*) addr); |
| 187 | |
| 188 | //LOGD("*** HEAP LOAD HALFWORD: Addr: 0x%x Data: 0x%x", addr, data); |
| 189 | |
| 190 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| 191 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 192 | } |
| 193 | |
| 194 | static void selfVerificationLoadSignedByte(InterpState* interpState) |
| 195 | { |
| 196 | Thread *self = dvmThreadSelf(); |
| 197 | ShadowHeap* heapSpacePtr; |
| 198 | ShadowSpace* shadowSpace = self->shadowSpace; |
| 199 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 200 | |
| 201 | int addr, data; |
| 202 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 203 | |
| 204 | int maskedAddr = addr & 0xFFFFFFFC; |
| 205 | int alignment = addr & 0x3; |
| 206 | |
| 207 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 208 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 209 | if (heapSpacePtr->addr == maskedAddr) { |
| 210 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 211 | data = *((signed char*) addr); |
| 212 | break; |
| 213 | } |
| 214 | } |
| 215 | |
| 216 | if (heapSpacePtr == shadowSpace->heapSpaceTail) |
| 217 | data = *((signed char*) addr); |
| 218 | |
| 219 | //LOGD("*** HEAP LOAD SIGNED BYTE: Addr: 0x%x Data: 0x%x", addr, data); |
| 220 | |
| 221 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| 222 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 223 | } |
| 224 | |
| 225 | static void selfVerificationLoadSignedHalfword(InterpState* interpState) |
| 226 | { |
| 227 | Thread *self = dvmThreadSelf(); |
| 228 | ShadowHeap* heapSpacePtr; |
| 229 | ShadowSpace* shadowSpace = self->shadowSpace; |
| 230 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 231 | |
| 232 | int addr, data; |
| 233 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 234 | |
| 235 | int maskedAddr = addr & 0xFFFFFFFC; |
| 236 | int alignment = addr & 0x2; |
| 237 | |
| 238 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 239 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 240 | if (heapSpacePtr->addr == maskedAddr) { |
| 241 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 242 | data = *((signed short*) addr); |
| 243 | break; |
| 244 | } |
| 245 | } |
| 246 | |
| 247 | if (heapSpacePtr == shadowSpace->heapSpaceTail) |
| 248 | data = *((signed short*) addr); |
| 249 | |
| 250 | //LOGD("*** HEAP LOAD SIGNED HALFWORD: Addr: 0x%x Data: 0x%x", addr, data); |
| 251 | |
| 252 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| 253 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 254 | } |
| 255 | |
| 256 | static void selfVerificationLoadDoubleword(InterpState* interpState) |
| 257 | { |
| 258 | Thread *self = dvmThreadSelf(); |
| 259 | ShadowHeap* heapSpacePtr; |
| 260 | ShadowSpace* shadowSpace = self->shadowSpace; |
| 261 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 262 | |
| 263 | int addr; |
| 264 | selfVerificationLoadDecode(heapArgSpace, &addr); |
| 265 | |
| 266 | int addr2 = addr+4; |
| 267 | unsigned int data = *((unsigned int*) addr); |
| 268 | unsigned int data2 = *((unsigned int*) addr2); |
| 269 | |
| 270 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 271 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 272 | if (heapSpacePtr->addr == addr) { |
| 273 | data = heapSpacePtr->data; |
| 274 | } else if (heapSpacePtr->addr == addr2) { |
| 275 | data2 = heapSpacePtr->data; |
| 276 | } |
| 277 | } |
| 278 | |
| 279 | //LOGD("*** HEAP LOAD DOUBLEWORD: Addr: 0x%x Data: 0x%x Data2: 0x%x", |
| 280 | // addr, data, data2); |
| 281 | |
| 282 | int reg = (heapArgSpace->regMap >> 4) & 0xF; |
| 283 | int reg2 = (heapArgSpace->regMap >> 8) & 0xF; |
| 284 | selfVerificationLoadDecodeData(heapArgSpace, data, reg); |
| 285 | selfVerificationLoadDecodeData(heapArgSpace, data2, reg2); |
| 286 | } |
| 287 | |
| 288 | /* Decode contents of heapArgSpace to determine arguments to store. */ |
| 289 | static void selfVerificationStoreDecode(HeapArgSpace* heapArgSpace, |
| 290 | int* value, int reg) |
| 291 | { |
| 292 | switch (reg) { |
| 293 | case 0: |
| 294 | *value = heapArgSpace->r0; |
| 295 | break; |
| 296 | case 1: |
| 297 | *value = heapArgSpace->r1; |
| 298 | break; |
| 299 | case 2: |
| 300 | *value = heapArgSpace->r2; |
| 301 | break; |
| 302 | case 3: |
| 303 | *value = heapArgSpace->r3; |
| 304 | break; |
| 305 | default: |
| 306 | LOGE("ERROR: bad reg passed to selfVerificationStoreDecode: %d", |
| 307 | reg); |
| 308 | break; |
| 309 | } |
| 310 | } |
| 311 | |
| 312 | static void selfVerificationStore(InterpState* interpState) |
| 313 | { |
| 314 | Thread *self = dvmThreadSelf(); |
| 315 | ShadowHeap *heapSpacePtr; |
| 316 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 317 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 318 | |
| 319 | int addr, data; |
| 320 | int reg0 = heapArgSpace->regMap & 0xF; |
| 321 | int reg1 = (heapArgSpace->regMap >> 4) & 0xF; |
| 322 | selfVerificationStoreDecode(heapArgSpace, &addr, reg0); |
| 323 | selfVerificationStoreDecode(heapArgSpace, &data, reg1); |
| 324 | |
| 325 | //LOGD("*** HEAP STORE: Addr: 0x%x Data: 0x%x", addr, data); |
| 326 | |
| 327 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 328 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 329 | if (heapSpacePtr->addr == addr) break; |
| 330 | } |
| 331 | |
| 332 | if (heapSpacePtr == shadowSpace->heapSpaceTail) { |
| 333 | heapSpacePtr->addr = addr; |
| 334 | shadowSpace->heapSpaceTail++; |
| 335 | } |
| 336 | |
| 337 | heapSpacePtr->data = data; |
| 338 | } |
| 339 | |
| 340 | static void selfVerificationStoreByte(InterpState* interpState) |
| 341 | { |
| 342 | Thread *self = dvmThreadSelf(); |
| 343 | ShadowHeap *heapSpacePtr; |
| 344 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 345 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 346 | |
| 347 | int addr, data; |
| 348 | int reg0 = heapArgSpace->regMap & 0xF; |
| 349 | int reg1 = (heapArgSpace->regMap >> 4) & 0xF; |
| 350 | selfVerificationStoreDecode(heapArgSpace, &addr, reg0); |
| 351 | selfVerificationStoreDecode(heapArgSpace, &data, reg1); |
| 352 | |
| 353 | int maskedAddr = addr & 0xFFFFFFFC; |
| 354 | int alignment = addr & 0x3; |
| 355 | |
| 356 | //LOGD("*** HEAP STORE BYTE: Addr: 0x%x Data: 0x%x", addr, data); |
| 357 | |
| 358 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 359 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 360 | if (heapSpacePtr->addr == maskedAddr) break; |
| 361 | } |
| 362 | |
| 363 | if (heapSpacePtr == shadowSpace->heapSpaceTail) { |
| 364 | heapSpacePtr->addr = maskedAddr; |
| 365 | heapSpacePtr->data = *((unsigned int*) maskedAddr); |
| 366 | shadowSpace->heapSpaceTail++; |
| 367 | } |
| 368 | |
| 369 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 370 | *((unsigned char*) addr) = (char) data; |
| 371 | |
| 372 | //LOGD("*** HEAP STORE BYTE: Addr: 0x%x Final Data: 0x%x", |
| 373 | // addr, heapSpacePtr->data); |
| 374 | } |
| 375 | |
| 376 | static void selfVerificationStoreHalfword(InterpState* interpState) |
| 377 | { |
| 378 | Thread *self = dvmThreadSelf(); |
| 379 | ShadowHeap *heapSpacePtr; |
| 380 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 381 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 382 | |
| 383 | int addr, data; |
| 384 | int reg0 = heapArgSpace->regMap & 0xF; |
| 385 | int reg1 = (heapArgSpace->regMap >> 4) & 0xF; |
| 386 | selfVerificationStoreDecode(heapArgSpace, &addr, reg0); |
| 387 | selfVerificationStoreDecode(heapArgSpace, &data, reg1); |
| 388 | |
| 389 | int maskedAddr = addr & 0xFFFFFFFC; |
| 390 | int alignment = addr & 0x2; |
| 391 | |
| 392 | //LOGD("*** HEAP STORE HALFWORD: Addr: 0x%x Data: 0x%x", addr, data); |
| 393 | |
| 394 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 395 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 396 | if (heapSpacePtr->addr == maskedAddr) break; |
| 397 | } |
| 398 | |
| 399 | if (heapSpacePtr == shadowSpace->heapSpaceTail) { |
| 400 | heapSpacePtr->addr = maskedAddr; |
| 401 | heapSpacePtr->data = *((unsigned int*) maskedAddr); |
| 402 | shadowSpace->heapSpaceTail++; |
| 403 | } |
| 404 | |
| 405 | addr = ((unsigned int) &(heapSpacePtr->data)) | alignment; |
| 406 | *((unsigned short*) addr) = (short) data; |
| 407 | |
| 408 | //LOGD("*** HEAP STORE HALFWORD: Addr: 0x%x Final Data: 0x%x", |
| 409 | // addr, heapSpacePtr->data); |
| 410 | } |
| 411 | |
| 412 | static void selfVerificationStoreDoubleword(InterpState* interpState) |
| 413 | { |
| 414 | Thread *self = dvmThreadSelf(); |
| 415 | ShadowHeap *heapSpacePtr; |
| 416 | ShadowSpace *shadowSpace = self->shadowSpace; |
| 417 | HeapArgSpace *heapArgSpace = &(interpState->heapArgSpace); |
| 418 | |
| 419 | int addr, data, data2; |
| 420 | int reg0 = heapArgSpace->regMap & 0xF; |
| 421 | int reg1 = (heapArgSpace->regMap >> 4) & 0xF; |
| 422 | int reg2 = (heapArgSpace->regMap >> 8) & 0xF; |
| 423 | selfVerificationStoreDecode(heapArgSpace, &addr, reg0); |
| 424 | selfVerificationStoreDecode(heapArgSpace, &data, reg1); |
| 425 | selfVerificationStoreDecode(heapArgSpace, &data2, reg2); |
| 426 | |
| 427 | int addr2 = addr+4; |
| 428 | bool store1 = false, store2 = false; |
| 429 | |
| 430 | //LOGD("*** HEAP STORE DOUBLEWORD: Addr: 0x%x Data: 0x%x, Data2: 0x%x", |
| 431 | // addr, data, data2); |
| 432 | |
| 433 | for (heapSpacePtr = shadowSpace->heapSpace; |
| 434 | heapSpacePtr != shadowSpace->heapSpaceTail; heapSpacePtr++) { |
| 435 | if (heapSpacePtr->addr == addr) { |
| 436 | heapSpacePtr->data = data; |
| 437 | store1 = true; |
| 438 | } else if (heapSpacePtr->addr == addr2) { |
| 439 | heapSpacePtr->data = data2; |
| 440 | store2 = true; |
| 441 | } |
| 442 | } |
| 443 | |
| 444 | if (!store1) { |
| 445 | shadowSpace->heapSpaceTail->addr = addr; |
| 446 | shadowSpace->heapSpaceTail->data = data; |
| 447 | shadowSpace->heapSpaceTail++; |
| 448 | } |
| 449 | if (!store2) { |
| 450 | shadowSpace->heapSpaceTail->addr = addr2; |
| 451 | shadowSpace->heapSpaceTail->data = data2; |
| 452 | shadowSpace->heapSpaceTail++; |
| 453 | } |
| 454 | } |
| 455 | |
| 456 | /* Common wrapper function for all memory operations */ |
| 457 | static void selfVerificationMemOpWrapper(CompilationUnit *cUnit, int regMap, |
| 458 | void* funct) |
| 459 | { |
| 460 | int regMask = (1 << r4PC) | (1 << r3) | (1 << r2) | (1 << r1) | (1 << r0); |
| 461 | |
| 462 | /* r7 <- InterpState->heapArgSpace */ |
| 463 | loadConstant(cUnit, r4PC, offsetof(InterpState, heapArgSpace)); |
| 464 | newLIR3(cUnit, THUMB_ADD_RRR, r7, rGLUE, r4PC); |
| 465 | |
| 466 | /* Save out values to heapArgSpace */ |
| 467 | loadConstant(cUnit, r4PC, regMap); |
| 468 | newLIR2(cUnit, THUMB_STMIA, r7, regMask); |
| 469 | |
| 470 | /* Pass interpState pointer to function */ |
| 471 | newLIR2(cUnit, THUMB_MOV_RR, r0, rGLUE); |
| 472 | |
| 473 | /* Set function pointer and branch */ |
| 474 | loadConstant(cUnit, r1, (int) funct); |
| 475 | newLIR1(cUnit, THUMB_BLX_R, r1); |
| 476 | |
| 477 | /* r7 <- InterpState->heapArgSpace */ |
| 478 | loadConstant(cUnit, r4PC, offsetof(InterpState, heapArgSpace)); |
| 479 | newLIR3(cUnit, THUMB_ADD_RRR, r7, rGLUE, r4PC); |
| 480 | |
| 481 | /* Restore register state */ |
| 482 | newLIR2(cUnit, THUMB_LDMIA, r7, regMask); |
| 483 | } |
| 484 | #endif |
| 485 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 486 | /* |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 487 | * Mark load/store instructions that access Dalvik registers through rFP + |
| 488 | * offset. |
| 489 | */ |
| 490 | static void annotateDalvikRegAccess(ArmLIR *lir, int regId, bool isLoad) |
| 491 | { |
| 492 | if (isLoad) { |
| 493 | lir->useMask |= ENCODE_DALVIK_REG; |
| 494 | } else { |
| 495 | lir->defMask |= ENCODE_DALVIK_REG; |
| 496 | } |
| 497 | |
| 498 | /* |
| 499 | * Store the Dalvik register id in aliasInfo. Mark he MSB if it is a 64-bit |
| 500 | * access. |
| 501 | */ |
| 502 | lir->aliasInfo = regId; |
| 503 | if (DOUBLEREG(lir->operands[0])) { |
| 504 | lir->aliasInfo |= 0x80000000; |
| 505 | } |
| 506 | } |
| 507 | |
| 508 | /* |
| 509 | * Decode the register id and mark the corresponding bit(s). |
| 510 | */ |
| 511 | static inline void setupRegMask(u8 *mask, int reg) |
| 512 | { |
| 513 | u8 seed; |
| 514 | int shift; |
| 515 | int regId = reg & 0x1f; |
| 516 | |
| 517 | /* |
| 518 | * Each double register is equal to a pair of single-precision FP registers |
| 519 | */ |
| 520 | seed = DOUBLEREG(reg) ? 3 : 1; |
| 521 | /* FP register starts at bit position 16 */ |
| 522 | shift = FPREG(reg) ? kFPReg0 : 0; |
| 523 | /* Expand the double register id into single offset */ |
| 524 | shift += regId; |
| 525 | *mask |= seed << shift; |
| 526 | } |
| 527 | |
| 528 | /* |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 529 | * Set up the proper fields in the resource mask |
| 530 | */ |
| 531 | static void setupResourceMasks(ArmLIR *lir) |
| 532 | { |
| 533 | int opCode = lir->opCode; |
| 534 | int flags; |
| 535 | |
| 536 | if (opCode <= 0) { |
| 537 | lir->useMask = lir->defMask = 0; |
| 538 | return; |
| 539 | } |
| 540 | |
| 541 | flags = EncodingMap[lir->opCode].flags; |
| 542 | |
| 543 | /* Set up the mask for resources that are updated */ |
| 544 | if (flags & IS_BRANCH) { |
| 545 | lir->defMask |= ENCODE_REG_PC; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 546 | lir->useMask |= ENCODE_REG_PC; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 547 | } |
| 548 | |
| 549 | if (flags & REG_DEF0) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 550 | setupRegMask(&lir->defMask, lir->operands[0]); |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 551 | } |
| 552 | |
| 553 | if (flags & REG_DEF1) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 554 | setupRegMask(&lir->defMask, lir->operands[1]); |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 555 | } |
| 556 | |
| 557 | if (flags & REG_DEF_SP) { |
| 558 | lir->defMask |= ENCODE_REG_SP; |
| 559 | } |
| 560 | |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 561 | if (flags & REG_DEF_SP) { |
| 562 | lir->defMask |= ENCODE_REG_LR; |
| 563 | } |
| 564 | |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 565 | if (flags & REG_DEF_LIST0) { |
| 566 | lir->defMask |= ENCODE_REG_LIST(lir->operands[0]); |
| 567 | } |
| 568 | |
| 569 | if (flags & REG_DEF_LIST1) { |
| 570 | lir->defMask |= ENCODE_REG_LIST(lir->operands[1]); |
| 571 | } |
| 572 | |
| 573 | if (flags & SETS_CCODES) { |
| 574 | lir->defMask |= ENCODE_CCODE; |
| 575 | } |
| 576 | |
| 577 | /* Conservatively treat the IT block */ |
| 578 | if (flags & IS_IT) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 579 | lir->defMask = ENCODE_ALL; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 580 | } |
| 581 | |
| 582 | /* Set up the mask for resources that are used */ |
| 583 | if (flags & IS_BRANCH) { |
| 584 | lir->useMask |= ENCODE_REG_PC; |
| 585 | } |
| 586 | |
| 587 | if (flags & (REG_USE0 | REG_USE1 | REG_USE2)) { |
| 588 | int i; |
| 589 | |
| 590 | for (i = 0; i < 3; i++) { |
| 591 | if (flags & (1 << (kRegUse0 + i))) { |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 592 | setupRegMask(&lir->useMask, lir->operands[i]); |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 593 | } |
| 594 | } |
| 595 | } |
| 596 | |
| 597 | if (flags & REG_USE_PC) { |
| 598 | lir->useMask |= ENCODE_REG_PC; |
| 599 | } |
| 600 | |
| 601 | if (flags & REG_USE_SP) { |
| 602 | lir->useMask |= ENCODE_REG_SP; |
| 603 | } |
| 604 | |
| 605 | if (flags & REG_USE_LIST0) { |
| 606 | lir->useMask |= ENCODE_REG_LIST(lir->operands[0]); |
| 607 | } |
| 608 | |
| 609 | if (flags & REG_USE_LIST1) { |
| 610 | lir->useMask |= ENCODE_REG_LIST(lir->operands[1]); |
| 611 | } |
| 612 | |
| 613 | if (flags & USES_CCODES) { |
| 614 | lir->useMask |= ENCODE_CCODE; |
| 615 | } |
| 616 | } |
| 617 | |
| 618 | /* |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 619 | * The following are building blocks to construct low-level IRs with 0 - 4 |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 620 | * operands. |
| 621 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 622 | static ArmLIR *newLIR0(CompilationUnit *cUnit, ArmOpCode opCode) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 623 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 624 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 625 | assert(isPseudoOpCode(opCode) || (EncodingMap[opCode].flags & NO_OPERAND)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 626 | insn->opCode = opCode; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 627 | setupResourceMasks(insn); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 628 | dvmCompilerAppendLIR(cUnit, (LIR *) insn); |
| 629 | return insn; |
| 630 | } |
| 631 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 632 | static ArmLIR *newLIR1(CompilationUnit *cUnit, ArmOpCode opCode, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 633 | int dest) |
| 634 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 635 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 636 | assert(isPseudoOpCode(opCode) || (EncodingMap[opCode].flags & IS_UNARY_OP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 637 | insn->opCode = opCode; |
| 638 | insn->operands[0] = dest; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 639 | setupResourceMasks(insn); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 640 | dvmCompilerAppendLIR(cUnit, (LIR *) insn); |
| 641 | return insn; |
| 642 | } |
| 643 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 644 | static ArmLIR *newLIR2(CompilationUnit *cUnit, ArmOpCode opCode, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 645 | int dest, int src1) |
| 646 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 647 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 648 | assert(isPseudoOpCode(opCode) || |
| 649 | (EncodingMap[opCode].flags & IS_BINARY_OP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 650 | insn->opCode = opCode; |
| 651 | insn->operands[0] = dest; |
| 652 | insn->operands[1] = src1; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 653 | setupResourceMasks(insn); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 654 | dvmCompilerAppendLIR(cUnit, (LIR *) insn); |
| 655 | return insn; |
| 656 | } |
| 657 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 658 | static ArmLIR *newLIR3(CompilationUnit *cUnit, ArmOpCode opCode, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 659 | int dest, int src1, int src2) |
| 660 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 661 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 662 | assert(isPseudoOpCode(opCode) || |
| 663 | (EncodingMap[opCode].flags & IS_TERTIARY_OP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 664 | insn->opCode = opCode; |
| 665 | insn->operands[0] = dest; |
| 666 | insn->operands[1] = src1; |
| 667 | insn->operands[2] = src2; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 668 | setupResourceMasks(insn); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 669 | dvmCompilerAppendLIR(cUnit, (LIR *) insn); |
| 670 | return insn; |
| 671 | } |
| 672 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 673 | static ArmLIR *newLIR4(CompilationUnit *cUnit, ArmOpCode opCode, |
| 674 | int dest, int src1, int src2, int info) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 675 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 676 | ArmLIR *insn = dvmCompilerNew(sizeof(ArmLIR), true); |
| 677 | assert(isPseudoOpCode(opCode) || |
| 678 | (EncodingMap[opCode].flags & IS_QUAD_OP)); |
| 679 | insn->opCode = opCode; |
| 680 | insn->operands[0] = dest; |
| 681 | insn->operands[1] = src1; |
| 682 | insn->operands[2] = src2; |
| 683 | insn->operands[3] = info; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 684 | setupResourceMasks(insn); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 685 | dvmCompilerAppendLIR(cUnit, (LIR *) insn); |
| 686 | return insn; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 687 | } |
| 688 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 689 | /* |
| Bill Buzbee | a4a7f07 | 2009-08-27 13:58:09 -0700 | [diff] [blame] | 690 | * If the next instruction is a move-result or move-result-long, |
| 691 | * return the target Dalvik instruction and convert the next to a |
| 692 | * nop. Otherwise, return -1. Used to optimize method inlining. |
| 693 | */ |
| 694 | static int inlinedTarget(MIR *mir) |
| 695 | { |
| 696 | if (mir->next && |
| 697 | ((mir->next->dalvikInsn.opCode == OP_MOVE_RESULT) || |
| 698 | (mir->next->dalvikInsn.opCode == OP_MOVE_RESULT_OBJECT) || |
| 699 | (mir->next->dalvikInsn.opCode == OP_MOVE_RESULT_WIDE))) { |
| 700 | mir->next->dalvikInsn.opCode = OP_NOP; |
| 701 | return mir->next->dalvikInsn.vA; |
| 702 | } else { |
| 703 | return -1; |
| 704 | } |
| 705 | } |
| 706 | |
| 707 | |
| 708 | |
| 709 | /* |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 710 | * The following are building blocks to insert constants into the pool or |
| 711 | * instruction streams. |
| 712 | */ |
| 713 | |
| 714 | /* Add a 32-bit constant either in the constant pool or mixed with code */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 715 | static ArmLIR *addWordData(CompilationUnit *cUnit, int value, bool inPlace) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 716 | { |
| 717 | /* Add the constant to the literal pool */ |
| 718 | if (!inPlace) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 719 | ArmLIR *newValue = dvmCompilerNew(sizeof(ArmLIR), true); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 720 | newValue->operands[0] = value; |
| 721 | newValue->generic.next = cUnit->wordList; |
| 722 | cUnit->wordList = (LIR *) newValue; |
| 723 | return newValue; |
| 724 | } else { |
| 725 | /* Add the constant in the middle of code stream */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 726 | newLIR1(cUnit, ARM_16BIT_DATA, (value & 0xffff)); |
| 727 | newLIR1(cUnit, ARM_16BIT_DATA, (value >> 16)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 728 | } |
| 729 | return NULL; |
| 730 | } |
| 731 | |
| 732 | /* |
| 733 | * Search the existing constants in the literal pool for an exact or close match |
| 734 | * within specified delta (greater or equal to 0). |
| 735 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 736 | static ArmLIR *scanLiteralPool(CompilationUnit *cUnit, int value, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 737 | unsigned int delta) |
| 738 | { |
| 739 | LIR *dataTarget = cUnit->wordList; |
| 740 | while (dataTarget) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 741 | if (((unsigned) (value - ((ArmLIR *) dataTarget)->operands[0])) <= |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 742 | delta) |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 743 | return (ArmLIR *) dataTarget; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 744 | dataTarget = dataTarget->next; |
| 745 | } |
| 746 | return NULL; |
| 747 | } |
| 748 | |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 749 | /* |
| 750 | * Generate an ARM_PSEUDO_BARRIER marker to indicate the boundary of special |
| 751 | * blocks. |
| 752 | */ |
| 753 | static void genBarrier(CompilationUnit *cUnit) |
| 754 | { |
| 755 | ArmLIR *barrier = newLIR0(cUnit, ARM_PSEUDO_BARRIER); |
| 756 | /* Mark all resources as being clobbered */ |
| 757 | barrier->defMask = -1; |
| 758 | } |
| 759 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 760 | /* Perform the actual operation for OP_RETURN_* */ |
| 761 | static void genReturnCommon(CompilationUnit *cUnit, MIR *mir) |
| 762 | { |
| 763 | genDispatchToHandler(cUnit, TEMPLATE_RETURN); |
| 764 | #if defined(INVOKE_STATS) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 765 | gDvmJit.returnOp++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 766 | #endif |
| 767 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 9bc3df3 | 2009-07-30 10:52:29 -0700 | [diff] [blame] | 768 | /* Insert branch, but defer setting of target */ |
| 769 | ArmLIR *branch = genUnconditionalBranch(cUnit, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 770 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 771 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 772 | pcrLabel->opCode = ARM_PSEUDO_PC_RECONSTRUCTION_CELL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 773 | pcrLabel->operands[0] = dPC; |
| 774 | pcrLabel->operands[1] = mir->offset; |
| 775 | /* Insert the place holder to the growable list */ |
| 776 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 777 | /* Branch to the PC reconstruction code */ |
| 778 | branch->generic.target = (LIR *) pcrLabel; |
| 779 | } |
| 780 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 781 | /* Create the PC reconstruction slot if not already done */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 782 | static inline ArmLIR *genCheckCommon(CompilationUnit *cUnit, int dOffset, |
| 783 | ArmLIR *branch, |
| 784 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 785 | { |
| 786 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 787 | if (pcrLabel == NULL) { |
| 788 | int dPC = (int) (cUnit->method->insns + dOffset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 789 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 790 | pcrLabel->opCode = ARM_PSEUDO_PC_RECONSTRUCTION_CELL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 791 | pcrLabel->operands[0] = dPC; |
| 792 | pcrLabel->operands[1] = dOffset; |
| 793 | /* Insert the place holder to the growable list */ |
| 794 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 795 | } |
| 796 | /* Branch to the PC reconstruction code */ |
| 797 | branch->generic.target = (LIR *) pcrLabel; |
| 798 | return pcrLabel; |
| 799 | } |
| 800 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 801 | |
| 802 | /* |
| 803 | * Perform a "reg cmp reg" operation and jump to the PCR region if condition |
| 804 | * satisfies. |
| 805 | */ |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 806 | static inline ArmLIR *genRegRegCheck(CompilationUnit *cUnit, |
| 807 | ArmConditionCode cond, |
| 808 | int reg1, int reg2, int dOffset, |
| 809 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 810 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 811 | ArmLIR *res; |
| 812 | res = opRegReg(cUnit, OP_CMP, reg1, reg2); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 813 | ArmLIR *branch = opCondBranch(cUnit, cond); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 814 | genCheckCommon(cUnit, dOffset, branch, pcrLabel); |
| 815 | return res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 816 | } |
| 817 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 818 | /* |
| 819 | * Perform null-check on a register. vReg is the Dalvik register being checked, |
| 820 | * and mReg is the machine register holding the actual value. If internal state |
| 821 | * indicates that vReg has been checked before the check request is ignored. |
| 822 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 823 | static ArmLIR *genNullCheck(CompilationUnit *cUnit, int vReg, int mReg, |
| 824 | int dOffset, ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 825 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 826 | /* This particular Dalvik register has been null-checked */ |
| 827 | if (dvmIsBitSet(cUnit->registerScoreboard.nullCheckedRegs, vReg)) { |
| 828 | return pcrLabel; |
| 829 | } |
| 830 | dvmSetBit(cUnit->registerScoreboard.nullCheckedRegs, vReg); |
| 831 | return genRegImmCheck(cUnit, ARM_COND_EQ, mReg, 0, dOffset, pcrLabel); |
| 832 | } |
| 833 | |
| 834 | /* |
| 835 | * Perform zero-check on a register. Similar to genNullCheck but the value being |
| 836 | * checked does not have a corresponding Dalvik register. |
| 837 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 838 | static ArmLIR *genZeroCheck(CompilationUnit *cUnit, int mReg, |
| 839 | int dOffset, ArmLIR *pcrLabel) |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 840 | { |
| 841 | return genRegImmCheck(cUnit, ARM_COND_EQ, mReg, 0, dOffset, pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 842 | } |
| 843 | |
| 844 | /* Perform bound check on two registers */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 845 | static ArmLIR *genBoundsCheck(CompilationUnit *cUnit, int rIndex, |
| 846 | int rBound, int dOffset, ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 847 | { |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 848 | return genRegRegCheck(cUnit, ARM_COND_CS, rIndex, rBound, dOffset, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 849 | pcrLabel); |
| 850 | } |
| 851 | |
| 852 | /* Generate a unconditional branch to go to the interpreter */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 853 | static inline ArmLIR *genTrap(CompilationUnit *cUnit, int dOffset, |
| 854 | ArmLIR *pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 855 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 856 | ArmLIR *branch = opNone(cUnit, OP_UNCOND_BR); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 857 | return genCheckCommon(cUnit, dOffset, branch, pcrLabel); |
| 858 | } |
| 859 | |
| 860 | /* Load a wide field from an object instance */ |
| 861 | static void genIGetWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 862 | { |
| 863 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 864 | int reg0, reg1, reg2, reg3; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 865 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 866 | /* Allocate reg0..reg3 into physical registers r0..r3 */ |
| 867 | |
| 868 | /* See if vB is in a native register. If so, reuse it. */ |
| 869 | reg2 = selectFirstRegister(cUnit, dInsn->vB, false); |
| 870 | /* Ping reg3 to the other register of the same pair containing reg2 */ |
| 871 | reg3 = reg2 ^ 0x1; |
| 872 | /* |
| 873 | * Ping reg0 to the first register of the alternate register pair |
| 874 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 875 | reg0 = (reg2 + 2) & 0xa; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 876 | reg1 = NEXT_REG(reg0); |
| 877 | |
| 878 | loadValue(cUnit, dInsn->vB, reg2); |
| 879 | loadConstant(cUnit, reg3, fieldOffset); |
| 880 | genNullCheck(cUnit, dInsn->vB, reg2, mir->offset, NULL); /* null object? */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 881 | opRegReg(cUnit, OP_ADD, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 882 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 883 | loadMultiple(cUnit, reg2, (1<<reg0 | 1<<reg1)); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 884 | #else |
| 885 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 886 | selfVerificationMemOpWrapper(cUnit, regMap, |
| 887 | &selfVerificationLoadDoubleword); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 888 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 889 | storeValuePair(cUnit, reg0, reg1, dInsn->vA, reg3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 890 | } |
| 891 | |
| 892 | /* Store a wide field to an object instance */ |
| 893 | static void genIPutWide(CompilationUnit *cUnit, MIR *mir, int fieldOffset) |
| 894 | { |
| 895 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 896 | int reg0, reg1, reg2, reg3; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 897 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 898 | /* Allocate reg0..reg3 into physical registers r0..r3 */ |
| 899 | |
| 900 | /* See if vB is in a native register. If so, reuse it. */ |
| 901 | reg2 = selectFirstRegister(cUnit, dInsn->vB, false); |
| 902 | /* Ping reg3 to the other register of the same pair containing reg2 */ |
| 903 | reg3 = reg2 ^ 0x1; |
| 904 | /* |
| 905 | * Ping reg0 to the first register of the alternate register pair |
| 906 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 907 | reg0 = (reg2 + 2) & 0xa; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 908 | reg1 = NEXT_REG(reg0); |
| 909 | |
| 910 | |
| 911 | loadValue(cUnit, dInsn->vB, reg2); |
| 912 | loadValuePair(cUnit, dInsn->vA, reg0, reg1); |
| 913 | updateLiveRegisterPair(cUnit, dInsn->vA, reg0, reg1); |
| 914 | loadConstant(cUnit, reg3, fieldOffset); |
| 915 | genNullCheck(cUnit, dInsn->vB, reg2, mir->offset, NULL); /* null object? */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 916 | opRegReg(cUnit, OP_ADD, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 917 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 918 | storeMultiple(cUnit, reg2, (1<<reg0 | 1<<reg1)); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 919 | #else |
| 920 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 921 | selfVerificationMemOpWrapper(cUnit, regMap, |
| 922 | &selfVerificationStoreDoubleword); |
| 923 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 924 | } |
| 925 | |
| 926 | /* |
| 927 | * Load a field from an object instance |
| 928 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 929 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 930 | static void genIGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 931 | int fieldOffset) |
| 932 | { |
| 933 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 934 | int reg0, reg1; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 935 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 936 | reg0 = selectFirstRegister(cUnit, dInsn->vB, false); |
| 937 | reg1 = NEXT_REG(reg0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 938 | loadValue(cUnit, dInsn->vB, reg0); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 939 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 940 | loadBaseDisp(cUnit, mir, reg0, fieldOffset, reg1, size, true, dInsn->vB); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 941 | #else |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 942 | genNullCheck(cUnit, dInsn->vB, reg0, mir->offset, NULL); /* null object? */ |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 943 | /* Combine address and offset */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 944 | loadConstant(cUnit, reg1, fieldOffset); |
| 945 | opRegReg(cUnit, OP_ADD, reg0, reg1); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 946 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 947 | int regMap = reg1 << 4 | reg0; |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 948 | selfVerificationMemOpWrapper(cUnit, regMap, &selfVerificationLoad); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 949 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 950 | storeValue(cUnit, reg1, dInsn->vA, reg0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 951 | } |
| 952 | |
| 953 | /* |
| 954 | * Store a field to an object instance |
| 955 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 956 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 957 | static void genIPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 958 | int fieldOffset) |
| 959 | { |
| 960 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 961 | int reg0, reg1, reg2; |
| 962 | |
| 963 | reg0 = selectFirstRegister(cUnit, dInsn->vB, false); |
| 964 | reg1 = NEXT_REG(reg0); |
| 965 | reg2 = NEXT_REG(reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 966 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 967 | loadValue(cUnit, dInsn->vB, reg0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 968 | loadValue(cUnit, dInsn->vA, reg2); |
| 969 | updateLiveRegister(cUnit, dInsn->vA, reg2); |
| 970 | genNullCheck(cUnit, dInsn->vB, reg0, mir->offset, NULL); /* null object? */ |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 971 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 972 | storeBaseDisp(cUnit, reg0, fieldOffset, reg2, size, reg1); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 973 | #else |
| 974 | /* Combine address and offset */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 975 | loadConstant(cUnit, reg1, fieldOffset); |
| 976 | opRegReg(cUnit, OP_ADD, reg0, reg1); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 977 | |
| 978 | int regMap = reg2 << 4 | reg0; |
| 979 | selfVerificationMemOpWrapper(cUnit, regMap, &selfVerificationStore); |
| 980 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 981 | opRegReg(cUnit, OP_SUB, reg0, reg1); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 982 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 983 | } |
| 984 | |
| 985 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 986 | /* |
| 987 | * Generate array load |
| 988 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 989 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 990 | static void genArrayGet(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 991 | int vArray, int vIndex, int vDest, int scale) |
| 992 | { |
| 993 | int lenOffset = offsetof(ArrayObject, length); |
| 994 | int dataOffset = offsetof(ArrayObject, contents); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 995 | int reg0, reg1, reg2, reg3; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 996 | |
| Ben Cheng | 9cac6da | 2009-09-27 11:07:01 -0700 | [diff] [blame] | 997 | reg0 = selectFirstRegister(cUnit, vArray, |
| 998 | (size == LONG) || (size == DOUBLE)); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 999 | reg1 = NEXT_REG(reg0); |
| 1000 | reg2 = NEXT_REG(reg1); |
| 1001 | reg3 = NEXT_REG(reg2); |
| 1002 | |
| 1003 | loadValue(cUnit, vArray, reg2); |
| 1004 | loadValue(cUnit, vIndex, reg3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1005 | |
| 1006 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 1007 | ArmLIR * pcrLabel = NULL; |
| 1008 | |
| 1009 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| 1010 | pcrLabel = genNullCheck(cUnit, vArray, reg2, mir->offset, NULL); |
| 1011 | } |
| 1012 | |
| 1013 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| 1014 | /* Get len */ |
| 1015 | loadWordDisp(cUnit, reg2, lenOffset, reg0); |
| 1016 | /* reg2 -> array data */ |
| 1017 | opRegImm(cUnit, OP_ADD, reg2, dataOffset, rNone); |
| 1018 | genBoundsCheck(cUnit, reg3, reg0, mir->offset, pcrLabel); |
| 1019 | } else { |
| 1020 | /* reg2 -> array data */ |
| 1021 | opRegImm(cUnit, OP_ADD, reg2, dataOffset, rNone); |
| 1022 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1023 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1024 | if ((size == LONG) || (size == DOUBLE)) { |
| 1025 | //TUNING: redo. Make specific wide routine, perhaps use ldmia/fp regs |
| 1026 | opRegRegImm(cUnit, OP_LSL, reg3, reg3, scale, rNone); |
| 1027 | loadBaseIndexed(cUnit, reg2, reg3, reg0, 0, WORD); |
| 1028 | opRegImm(cUnit, OP_ADD, reg2, 4, rNone); |
| 1029 | loadBaseIndexed(cUnit, reg2, reg3, reg1, 0, WORD); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1030 | storeValuePair(cUnit, reg0, reg1, vDest, reg3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1031 | } else { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1032 | loadBaseIndexed(cUnit, reg2, reg3, reg0, scale, size); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1033 | storeValue(cUnit, reg0, vDest, reg3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1034 | } |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1035 | #else |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1036 | //TODO: probably want to move this into loadBaseIndexed |
| 1037 | void *funct = NULL; |
| 1038 | switch(size) { |
| 1039 | case LONG: |
| 1040 | case DOUBLE: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1041 | funct = (void*) &selfVerificationLoadDoubleword; |
| 1042 | break; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1043 | case WORD: |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1044 | funct = (void*) &selfVerificationLoad; |
| 1045 | break; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1046 | case UNSIGNED_HALF: |
| 1047 | funct = (void*) &selfVerificationLoadHalfword; |
| 1048 | break; |
| 1049 | case SIGNED_HALF: |
| 1050 | funct = (void*) &selfVerificationLoadSignedHalfword; |
| 1051 | break; |
| 1052 | case UNSIGNED_BYTE: |
| 1053 | funct = (void*) &selfVerificationLoadByte; |
| 1054 | break; |
| 1055 | case SIGNED_BYTE: |
| 1056 | funct = (void*) &selfVerificationLoadSignedByte; |
| 1057 | break; |
| 1058 | default: |
| 1059 | assert(0); |
| 1060 | dvmAbort(); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1061 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1062 | /* Combine address and index */ |
| 1063 | if (scale) |
| 1064 | opRegRegImm(cUnit, OP_LSL, reg3, reg3, scale, rNone); |
| 1065 | opRegReg(cUnit, OP_ADD, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1066 | |
| 1067 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 1068 | selfVerificationMemOpWrapper(cUnit, regMap, funct); |
| 1069 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1070 | opRegReg(cUnit, OP_SUB, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1071 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1072 | if ((size == LONG) || (size == DOUBLE)) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1073 | storeValuePair(cUnit, reg0, reg1, vDest, reg3); |
| 1074 | else |
| 1075 | storeValue(cUnit, reg0, vDest, reg3); |
| 1076 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1077 | } |
| 1078 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1079 | /* |
| 1080 | * Generate array store |
| 1081 | * |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1082 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1083 | static void genArrayPut(CompilationUnit *cUnit, MIR *mir, OpSize size, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1084 | int vArray, int vIndex, int vSrc, int scale) |
| 1085 | { |
| 1086 | int lenOffset = offsetof(ArrayObject, length); |
| 1087 | int dataOffset = offsetof(ArrayObject, contents); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1088 | int reg0, reg1, reg2, reg3; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1089 | |
| Ben Cheng | 9cac6da | 2009-09-27 11:07:01 -0700 | [diff] [blame] | 1090 | reg0 = selectFirstRegister(cUnit, vArray, |
| 1091 | (size == LONG) || (size == DOUBLE)); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1092 | reg1 = NEXT_REG(reg0); |
| 1093 | reg2 = NEXT_REG(reg1); |
| 1094 | reg3 = NEXT_REG(reg2); |
| 1095 | |
| 1096 | loadValue(cUnit, vArray, reg2); |
| 1097 | loadValue(cUnit, vIndex, reg3); |
| 1098 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 1099 | /* null object? */ |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 1100 | ArmLIR * pcrLabel = NULL; |
| 1101 | |
| 1102 | if (!(mir->OptimizationFlags & MIR_IGNORE_NULL_CHECK)) { |
| 1103 | pcrLabel = genNullCheck(cUnit, vArray, reg2, mir->offset, NULL); |
| 1104 | } |
| 1105 | |
| 1106 | if (!(mir->OptimizationFlags & MIR_IGNORE_RANGE_CHECK)) { |
| 1107 | /* Get len */ |
| 1108 | loadWordDisp(cUnit, reg2, lenOffset, reg0); |
| 1109 | /* reg2 -> array data */ |
| 1110 | opRegImm(cUnit, OP_ADD, reg2, dataOffset, rNone); |
| 1111 | genBoundsCheck(cUnit, reg3, reg0, mir->offset, pcrLabel); |
| 1112 | } else { |
| 1113 | /* reg2 -> array data */ |
| 1114 | opRegImm(cUnit, OP_ADD, reg2, dataOffset, rNone); |
| 1115 | } |
| 1116 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1117 | /* at this point, reg2 points to array, reg3 is unscaled index */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1118 | #if !defined(WITH_SELF_VERIFICATION) |
| 1119 | if ((size == LONG) || (size == DOUBLE)) { |
| 1120 | //TUNING: redo. Make specific wide routine, perhaps use ldmia/fp regs |
| 1121 | loadValuePair(cUnit, vSrc, reg0, reg1); |
| 1122 | updateLiveRegisterPair(cUnit, vSrc, reg0, reg1); |
| 1123 | if (scale) |
| 1124 | opRegRegImm(cUnit, OP_LSL, reg3, reg3, scale, rNone); |
| 1125 | storeBaseIndexed(cUnit, reg2, reg3, reg0, 0, WORD); |
| 1126 | opRegImm(cUnit, OP_ADD, reg2, 4, rNone); |
| 1127 | storeBaseIndexed(cUnit, reg2, reg3, reg1, 0, WORD); |
| 1128 | } else { |
| 1129 | loadValue(cUnit, vSrc, reg0); |
| 1130 | updateLiveRegister(cUnit, vSrc, reg0); |
| 1131 | storeBaseIndexed(cUnit, reg2, reg3, reg0, scale, size); |
| 1132 | } |
| 1133 | #else |
| 1134 | //TODO: probably want to move this into storeBaseIndexed |
| 1135 | void *funct = NULL; |
| 1136 | switch(size) { |
| 1137 | case LONG: |
| 1138 | case DOUBLE: |
| 1139 | funct = (void*) &selfVerificationStoreDoubleword; |
| 1140 | break; |
| 1141 | case WORD: |
| 1142 | funct = (void*) &selfVerificationStore; |
| 1143 | break; |
| 1144 | case SIGNED_HALF: |
| 1145 | case UNSIGNED_HALF: |
| 1146 | funct = (void*) &selfVerificationStoreHalfword; |
| 1147 | break; |
| 1148 | case SIGNED_BYTE: |
| 1149 | case UNSIGNED_BYTE: |
| 1150 | funct = (void*) &selfVerificationStoreByte; |
| 1151 | break; |
| 1152 | default: |
| 1153 | assert(0); |
| 1154 | dvmAbort(); |
| 1155 | } |
| 1156 | |
| 1157 | /* Combine address and index */ |
| 1158 | if ((size == LONG) || (size == DOUBLE)) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1159 | loadValuePair(cUnit, vSrc, reg0, reg1); |
| 1160 | updateLiveRegisterPair(cUnit, vSrc, reg0, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1161 | } else { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1162 | loadValue(cUnit, vSrc, reg0); |
| 1163 | updateLiveRegister(cUnit, vSrc, reg0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1164 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1165 | if (scale) |
| 1166 | opRegRegImm(cUnit, OP_LSL, reg3, reg3, scale, rNone); |
| 1167 | opRegReg(cUnit, OP_ADD, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1168 | |
| 1169 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 1170 | selfVerificationMemOpWrapper(cUnit, regMap, funct); |
| 1171 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1172 | opRegReg(cUnit, OP_SUB, reg2, reg3); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 1173 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1174 | } |
| 1175 | |
| 1176 | static bool genShiftOpLong(CompilationUnit *cUnit, MIR *mir, int vDest, |
| 1177 | int vSrc1, int vShift) |
| 1178 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1179 | /* |
| 1180 | * Don't mess with the regsiters here as there is a particular calling |
| 1181 | * convention to the out-of-line handler. |
| 1182 | */ |
| 1183 | loadValue(cUnit, vShift, r2); |
| 1184 | loadValuePair(cUnit, vSrc1, r0, r1); |
| 1185 | switch( mir->dalvikInsn.opCode) { |
| 1186 | case OP_SHL_LONG: |
| 1187 | case OP_SHL_LONG_2ADDR: |
| 1188 | genDispatchToHandler(cUnit, TEMPLATE_SHL_LONG); |
| 1189 | break; |
| 1190 | case OP_SHR_LONG: |
| 1191 | case OP_SHR_LONG_2ADDR: |
| 1192 | genDispatchToHandler(cUnit, TEMPLATE_SHR_LONG); |
| 1193 | break; |
| 1194 | case OP_USHR_LONG: |
| 1195 | case OP_USHR_LONG_2ADDR: |
| 1196 | genDispatchToHandler(cUnit, TEMPLATE_USHR_LONG); |
| 1197 | break; |
| 1198 | default: |
| 1199 | return true; |
| 1200 | } |
| 1201 | storeValuePair(cUnit, r0, r1, vDest, r2); |
| 1202 | return false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1203 | } |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1204 | bool genArithOpFloatPortable(CompilationUnit *cUnit, MIR *mir, |
| 1205 | int vDest, int vSrc1, int vSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1206 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1207 | /* |
| 1208 | * Don't optimize the regsiter usage here as they are governed by the EABI |
| 1209 | * calling convention. |
| 1210 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1211 | void* funct; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1212 | int reg0, reg1; |
| 1213 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1214 | /* TODO: use a proper include file to define these */ |
| 1215 | float __aeabi_fadd(float a, float b); |
| 1216 | float __aeabi_fsub(float a, float b); |
| 1217 | float __aeabi_fdiv(float a, float b); |
| 1218 | float __aeabi_fmul(float a, float b); |
| 1219 | float fmodf(float a, float b); |
| 1220 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1221 | reg0 = selectFirstRegister(cUnit, vSrc2, false); |
| 1222 | reg1 = NEXT_REG(reg0); |
| 1223 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1224 | switch (mir->dalvikInsn.opCode) { |
| 1225 | case OP_ADD_FLOAT_2ADDR: |
| 1226 | case OP_ADD_FLOAT: |
| 1227 | funct = (void*) __aeabi_fadd; |
| 1228 | break; |
| 1229 | case OP_SUB_FLOAT_2ADDR: |
| 1230 | case OP_SUB_FLOAT: |
| 1231 | funct = (void*) __aeabi_fsub; |
| 1232 | break; |
| 1233 | case OP_DIV_FLOAT_2ADDR: |
| 1234 | case OP_DIV_FLOAT: |
| 1235 | funct = (void*) __aeabi_fdiv; |
| 1236 | break; |
| 1237 | case OP_MUL_FLOAT_2ADDR: |
| 1238 | case OP_MUL_FLOAT: |
| 1239 | funct = (void*) __aeabi_fmul; |
| 1240 | break; |
| 1241 | case OP_REM_FLOAT_2ADDR: |
| 1242 | case OP_REM_FLOAT: |
| 1243 | funct = (void*) fmodf; |
| 1244 | break; |
| 1245 | case OP_NEG_FLOAT: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1246 | loadValue(cUnit, vSrc2, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1247 | opRegImm(cUnit, OP_ADD, reg0, 0x80000000, reg1); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1248 | storeValue(cUnit, reg0, vDest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1249 | return false; |
| 1250 | } |
| 1251 | default: |
| 1252 | return true; |
| 1253 | } |
| 1254 | loadConstant(cUnit, r2, (int)funct); |
| 1255 | loadValue(cUnit, vSrc1, r0); |
| 1256 | loadValue(cUnit, vSrc2, r1); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1257 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1258 | storeValue(cUnit, r0, vDest, r1); |
| 1259 | return false; |
| 1260 | } |
| 1261 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1262 | bool genArithOpDoublePortable(CompilationUnit *cUnit, MIR *mir, |
| 1263 | int vDest, int vSrc1, int vSrc2) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1264 | { |
| 1265 | void* funct; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1266 | int reg0, reg1, reg2; |
| 1267 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1268 | /* TODO: use a proper include file to define these */ |
| 1269 | double __aeabi_dadd(double a, double b); |
| 1270 | double __aeabi_dsub(double a, double b); |
| 1271 | double __aeabi_ddiv(double a, double b); |
| 1272 | double __aeabi_dmul(double a, double b); |
| 1273 | double fmod(double a, double b); |
| 1274 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1275 | reg0 = selectFirstRegister(cUnit, vSrc2, true); |
| 1276 | reg1 = NEXT_REG(reg0); |
| 1277 | reg2 = NEXT_REG(reg1); |
| 1278 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1279 | switch (mir->dalvikInsn.opCode) { |
| 1280 | case OP_ADD_DOUBLE_2ADDR: |
| 1281 | case OP_ADD_DOUBLE: |
| 1282 | funct = (void*) __aeabi_dadd; |
| 1283 | break; |
| 1284 | case OP_SUB_DOUBLE_2ADDR: |
| 1285 | case OP_SUB_DOUBLE: |
| 1286 | funct = (void*) __aeabi_dsub; |
| 1287 | break; |
| 1288 | case OP_DIV_DOUBLE_2ADDR: |
| 1289 | case OP_DIV_DOUBLE: |
| 1290 | funct = (void*) __aeabi_ddiv; |
| 1291 | break; |
| 1292 | case OP_MUL_DOUBLE_2ADDR: |
| 1293 | case OP_MUL_DOUBLE: |
| 1294 | funct = (void*) __aeabi_dmul; |
| 1295 | break; |
| 1296 | case OP_REM_DOUBLE_2ADDR: |
| 1297 | case OP_REM_DOUBLE: |
| 1298 | funct = (void*) fmod; |
| 1299 | break; |
| 1300 | case OP_NEG_DOUBLE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1301 | loadValuePair(cUnit, vSrc2, reg0, reg1); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1302 | opRegImm(cUnit, OP_ADD, reg1, 0x80000000, reg2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1303 | storeValuePair(cUnit, reg0, reg1, vDest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1304 | return false; |
| 1305 | } |
| 1306 | default: |
| 1307 | return true; |
| 1308 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1309 | /* |
| 1310 | * Don't optimize the regsiter usage here as they are governed by the EABI |
| 1311 | * calling convention. |
| 1312 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1313 | loadConstant(cUnit, r4PC, (int)funct); |
| 1314 | loadValuePair(cUnit, vSrc1, r0, r1); |
| 1315 | loadValuePair(cUnit, vSrc2, r2, r3); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1316 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1317 | storeValuePair(cUnit, r0, r1, vDest, r2); |
| 1318 | return false; |
| 1319 | } |
| 1320 | |
| 1321 | static bool genArithOpLong(CompilationUnit *cUnit, MIR *mir, int vDest, |
| 1322 | int vSrc1, int vSrc2) |
| 1323 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1324 | OpKind firstOp = OP_BKPT; |
| 1325 | OpKind secondOp = OP_BKPT; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1326 | bool callOut = false; |
| 1327 | void *callTgt; |
| 1328 | int retReg = r0; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1329 | int reg0, reg1, reg2, reg3; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1330 | /* TODO - find proper .h file to declare these */ |
| 1331 | long long __aeabi_ldivmod(long long op1, long long op2); |
| 1332 | |
| 1333 | switch (mir->dalvikInsn.opCode) { |
| 1334 | case OP_NOT_LONG: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1335 | firstOp = OP_MVN; |
| 1336 | secondOp = OP_MVN; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1337 | break; |
| 1338 | case OP_ADD_LONG: |
| 1339 | case OP_ADD_LONG_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1340 | firstOp = OP_ADD; |
| 1341 | secondOp = OP_ADC; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1342 | break; |
| 1343 | case OP_SUB_LONG: |
| 1344 | case OP_SUB_LONG_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1345 | firstOp = OP_SUB; |
| 1346 | secondOp = OP_SBC; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1347 | break; |
| 1348 | case OP_MUL_LONG: |
| 1349 | case OP_MUL_LONG_2ADDR: |
| 1350 | loadValuePair(cUnit, vSrc1, r0, r1); |
| 1351 | loadValuePair(cUnit, vSrc2, r2, r3); |
| 1352 | genDispatchToHandler(cUnit, TEMPLATE_MUL_LONG); |
| 1353 | storeValuePair(cUnit, r0, r1, vDest, r2); |
| 1354 | return false; |
| 1355 | break; |
| 1356 | case OP_DIV_LONG: |
| 1357 | case OP_DIV_LONG_2ADDR: |
| 1358 | callOut = true; |
| 1359 | retReg = r0; |
| 1360 | callTgt = (void*)__aeabi_ldivmod; |
| 1361 | break; |
| 1362 | /* NOTE - result is in r2/r3 instead of r0/r1 */ |
| 1363 | case OP_REM_LONG: |
| 1364 | case OP_REM_LONG_2ADDR: |
| 1365 | callOut = true; |
| 1366 | callTgt = (void*)__aeabi_ldivmod; |
| 1367 | retReg = r2; |
| 1368 | break; |
| 1369 | case OP_AND_LONG: |
| 1370 | case OP_AND_LONG_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1371 | firstOp = OP_AND; |
| 1372 | secondOp = OP_AND; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1373 | break; |
| 1374 | case OP_OR_LONG: |
| 1375 | case OP_OR_LONG_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1376 | firstOp = OP_OR; |
| 1377 | secondOp = OP_OR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1378 | break; |
| 1379 | case OP_XOR_LONG: |
| 1380 | case OP_XOR_LONG_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1381 | firstOp = OP_XOR; |
| 1382 | secondOp = OP_XOR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1383 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1384 | case OP_NEG_LONG: { |
| 1385 | reg0 = selectFirstRegister(cUnit, vSrc2, true); |
| 1386 | reg1 = NEXT_REG(reg0); |
| 1387 | reg2 = NEXT_REG(reg1); |
| 1388 | reg3 = NEXT_REG(reg2); |
| 1389 | |
| 1390 | loadValuePair(cUnit, vSrc2, reg0, reg1); |
| 1391 | loadConstant(cUnit, reg3, 0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1392 | opRegRegReg(cUnit, OP_SUB, reg2, reg3, reg0); |
| 1393 | opRegReg(cUnit, OP_SBC, reg3, reg1); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1394 | storeValuePair(cUnit, reg2, reg3, vDest, reg0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1395 | return false; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1396 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1397 | default: |
| 1398 | LOGE("Invalid long arith op"); |
| 1399 | dvmAbort(); |
| 1400 | } |
| 1401 | if (!callOut) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1402 | reg0 = selectFirstRegister(cUnit, vSrc1, true); |
| 1403 | reg1 = NEXT_REG(reg0); |
| 1404 | reg2 = NEXT_REG(reg1); |
| 1405 | reg3 = NEXT_REG(reg2); |
| 1406 | |
| 1407 | loadValuePair(cUnit, vSrc1, reg0, reg1); |
| 1408 | loadValuePair(cUnit, vSrc2, reg2, reg3); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1409 | opRegReg(cUnit, firstOp, reg0, reg2); |
| 1410 | opRegReg(cUnit, secondOp, reg1, reg3); |
| 1411 | storeValuePair(cUnit, reg0, reg1, vDest, reg2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1412 | /* |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1413 | * Don't optimize the register usage here as they are governed by the EABI |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1414 | * calling convention. |
| 1415 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1416 | } else { |
| 1417 | loadValuePair(cUnit, vSrc2, r2, r3); |
| 1418 | loadConstant(cUnit, r4PC, (int) callTgt); |
| 1419 | loadValuePair(cUnit, vSrc1, r0, r1); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1420 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1421 | storeValuePair(cUnit, retReg, retReg+1, vDest, r4PC); |
| 1422 | } |
| 1423 | return false; |
| 1424 | } |
| 1425 | |
| 1426 | static bool genArithOpInt(CompilationUnit *cUnit, MIR *mir, int vDest, |
| 1427 | int vSrc1, int vSrc2) |
| 1428 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1429 | OpKind op = OP_BKPT; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1430 | bool callOut = false; |
| 1431 | bool checkZero = false; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1432 | bool threeOperand = false; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1433 | int retReg = r0; |
| 1434 | void *callTgt; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1435 | int reg0, reg1, regDest; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1436 | |
| 1437 | /* TODO - find proper .h file to declare these */ |
| 1438 | int __aeabi_idivmod(int op1, int op2); |
| 1439 | int __aeabi_idiv(int op1, int op2); |
| 1440 | |
| 1441 | switch (mir->dalvikInsn.opCode) { |
| 1442 | case OP_NEG_INT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1443 | op = OP_NEG; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1444 | break; |
| 1445 | case OP_NOT_INT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1446 | op = OP_MVN; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1447 | break; |
| 1448 | case OP_ADD_INT: |
| 1449 | case OP_ADD_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1450 | op = OP_ADD; |
| 1451 | threeOperand = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1452 | break; |
| 1453 | case OP_SUB_INT: |
| 1454 | case OP_SUB_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1455 | op = OP_SUB; |
| 1456 | threeOperand = true; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1457 | break; |
| 1458 | case OP_MUL_INT: |
| 1459 | case OP_MUL_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1460 | op = OP_MUL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1461 | break; |
| 1462 | case OP_DIV_INT: |
| 1463 | case OP_DIV_INT_2ADDR: |
| 1464 | callOut = true; |
| 1465 | checkZero = true; |
| 1466 | callTgt = __aeabi_idiv; |
| 1467 | retReg = r0; |
| 1468 | break; |
| 1469 | /* NOTE: returns in r1 */ |
| 1470 | case OP_REM_INT: |
| 1471 | case OP_REM_INT_2ADDR: |
| 1472 | callOut = true; |
| 1473 | checkZero = true; |
| 1474 | callTgt = __aeabi_idivmod; |
| 1475 | retReg = r1; |
| 1476 | break; |
| 1477 | case OP_AND_INT: |
| 1478 | case OP_AND_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1479 | op = OP_AND; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1480 | break; |
| 1481 | case OP_OR_INT: |
| 1482 | case OP_OR_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1483 | op = OP_OR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1484 | break; |
| 1485 | case OP_XOR_INT: |
| 1486 | case OP_XOR_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1487 | op = OP_XOR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1488 | break; |
| 1489 | case OP_SHL_INT: |
| 1490 | case OP_SHL_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1491 | op = OP_LSL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1492 | break; |
| 1493 | case OP_SHR_INT: |
| 1494 | case OP_SHR_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1495 | op = OP_ASR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1496 | break; |
| 1497 | case OP_USHR_INT: |
| 1498 | case OP_USHR_INT_2ADDR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1499 | op = OP_LSR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1500 | break; |
| 1501 | default: |
| 1502 | LOGE("Invalid word arith op: 0x%x(%d)", |
| 1503 | mir->dalvikInsn.opCode, mir->dalvikInsn.opCode); |
| 1504 | dvmAbort(); |
| 1505 | } |
| 1506 | if (!callOut) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1507 | /* Try to allocate reg0 to the currently cached source operand */ |
| 1508 | if (cUnit->registerScoreboard.liveDalvikReg == vSrc1) { |
| 1509 | reg0 = selectFirstRegister(cUnit, vSrc1, false); |
| 1510 | reg1 = NEXT_REG(reg0); |
| 1511 | regDest = NEXT_REG(reg1); |
| 1512 | |
| 1513 | loadValue(cUnit, vSrc1, reg0); /* Should be optimized away */ |
| 1514 | loadValue(cUnit, vSrc2, reg1); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1515 | if (threeOperand) { |
| 1516 | opRegRegReg(cUnit, op, regDest, reg0, reg1); |
| 1517 | storeValue(cUnit, regDest, vDest, reg1); |
| 1518 | } else { |
| 1519 | opRegReg(cUnit, op, reg0, reg1); |
| 1520 | storeValue(cUnit, reg0, vDest, reg1); |
| 1521 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1522 | } else { |
| 1523 | reg0 = selectFirstRegister(cUnit, vSrc2, false); |
| 1524 | reg1 = NEXT_REG(reg0); |
| 1525 | regDest = NEXT_REG(reg1); |
| 1526 | |
| 1527 | loadValue(cUnit, vSrc1, reg1); /* Load this value first */ |
| 1528 | loadValue(cUnit, vSrc2, reg0); /* May be optimized away */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1529 | if (threeOperand) { |
| 1530 | opRegRegReg(cUnit, op, regDest, reg1, reg0); |
| 1531 | storeValue(cUnit, regDest, vDest, reg1); |
| 1532 | } else { |
| 1533 | opRegReg(cUnit, op, reg1, reg0); |
| 1534 | storeValue(cUnit, reg1, vDest, reg0); |
| 1535 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1536 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1537 | } else { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1538 | /* |
| 1539 | * Load the callout target first since it will never be eliminated |
| 1540 | * and its value will be used first. |
| 1541 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1542 | loadConstant(cUnit, r2, (int) callTgt); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1543 | /* |
| 1544 | * Load vSrc2 first if it is not cached in a native register or it |
| 1545 | * is in r0 which will be clobbered if vSrc1 is loaded first. |
| 1546 | */ |
| 1547 | if (cUnit->registerScoreboard.liveDalvikReg != vSrc2 || |
| 1548 | cUnit->registerScoreboard.nativeReg == r0) { |
| 1549 | /* Cannot be optimized and won't clobber r0 */ |
| 1550 | loadValue(cUnit, vSrc2, r1); |
| 1551 | /* May be optimized if vSrc1 is cached */ |
| 1552 | loadValue(cUnit, vSrc1, r0); |
| 1553 | } else { |
| 1554 | loadValue(cUnit, vSrc1, r0); |
| 1555 | loadValue(cUnit, vSrc2, r1); |
| 1556 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1557 | if (checkZero) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1558 | genNullCheck(cUnit, vSrc2, r1, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1559 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1560 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1561 | storeValue(cUnit, retReg, vDest, r2); |
| 1562 | } |
| 1563 | return false; |
| 1564 | } |
| 1565 | |
| 1566 | static bool genArithOp(CompilationUnit *cUnit, MIR *mir) |
| 1567 | { |
| 1568 | OpCode opCode = mir->dalvikInsn.opCode; |
| 1569 | int vA = mir->dalvikInsn.vA; |
| 1570 | int vB = mir->dalvikInsn.vB; |
| 1571 | int vC = mir->dalvikInsn.vC; |
| 1572 | |
| 1573 | if ((opCode >= OP_ADD_LONG_2ADDR) && (opCode <= OP_XOR_LONG_2ADDR)) { |
| 1574 | return genArithOpLong(cUnit,mir, vA, vA, vB); |
| 1575 | } |
| 1576 | if ((opCode >= OP_ADD_LONG) && (opCode <= OP_XOR_LONG)) { |
| 1577 | return genArithOpLong(cUnit,mir, vA, vB, vC); |
| 1578 | } |
| 1579 | if ((opCode >= OP_SHL_LONG_2ADDR) && (opCode <= OP_USHR_LONG_2ADDR)) { |
| 1580 | return genShiftOpLong(cUnit,mir, vA, vA, vB); |
| 1581 | } |
| 1582 | if ((opCode >= OP_SHL_LONG) && (opCode <= OP_USHR_LONG)) { |
| 1583 | return genShiftOpLong(cUnit,mir, vA, vB, vC); |
| 1584 | } |
| 1585 | if ((opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_USHR_INT_2ADDR)) { |
| 1586 | return genArithOpInt(cUnit,mir, vA, vA, vB); |
| 1587 | } |
| 1588 | if ((opCode >= OP_ADD_INT) && (opCode <= OP_USHR_INT)) { |
| 1589 | return genArithOpInt(cUnit,mir, vA, vB, vC); |
| 1590 | } |
| 1591 | if ((opCode >= OP_ADD_FLOAT_2ADDR) && (opCode <= OP_REM_FLOAT_2ADDR)) { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1592 | return genArithOpFloat(cUnit,mir, vA, vA, vB); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1593 | } |
| 1594 | if ((opCode >= OP_ADD_FLOAT) && (opCode <= OP_REM_FLOAT)) { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1595 | return genArithOpFloat(cUnit, mir, vA, vB, vC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1596 | } |
| 1597 | if ((opCode >= OP_ADD_DOUBLE_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1598 | return genArithOpDouble(cUnit,mir, vA, vA, vB); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1599 | } |
| 1600 | if ((opCode >= OP_ADD_DOUBLE) && (opCode <= OP_REM_DOUBLE)) { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 1601 | return genArithOpDouble(cUnit,mir, vA, vB, vC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1602 | } |
| 1603 | return true; |
| 1604 | } |
| 1605 | |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 1606 | static bool genConversionCall(CompilationUnit *cUnit, MIR *mir, void *funct, |
| 1607 | int srcSize, int tgtSize) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1608 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1609 | /* |
| 1610 | * Don't optimize the register usage since it calls out to template |
| 1611 | * functions |
| 1612 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1613 | loadConstant(cUnit, r2, (int)funct); |
| 1614 | if (srcSize == 1) { |
| 1615 | loadValue(cUnit, mir->dalvikInsn.vB, r0); |
| 1616 | } else { |
| 1617 | loadValuePair(cUnit, mir->dalvikInsn.vB, r0, r1); |
| 1618 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1619 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1620 | if (tgtSize == 1) { |
| 1621 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| 1622 | } else { |
| 1623 | storeValuePair(cUnit, r0, r1, mir->dalvikInsn.vA, r2); |
| 1624 | } |
| 1625 | return false; |
| 1626 | } |
| 1627 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1628 | static void genProcessArgsNoRange(CompilationUnit *cUnit, MIR *mir, |
| 1629 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1630 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1631 | { |
| 1632 | unsigned int i; |
| 1633 | unsigned int regMask = 0; |
| 1634 | |
| 1635 | /* Load arguments to r0..r4 */ |
| 1636 | for (i = 0; i < dInsn->vA; i++) { |
| 1637 | regMask |= 1 << i; |
| 1638 | loadValue(cUnit, dInsn->arg[i], i); |
| 1639 | } |
| 1640 | if (regMask) { |
| 1641 | /* Up to 5 args are pushed on top of FP - sizeofStackSaveArea */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1642 | opRegRegImm(cUnit, OP_SUB, r7, rFP, |
| 1643 | sizeof(StackSaveArea) + (dInsn->vA << 2), rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1644 | /* generate null check */ |
| 1645 | if (pcrLabel) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1646 | *pcrLabel = genNullCheck(cUnit, dInsn->arg[0], r0, mir->offset, |
| 1647 | NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1648 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1649 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1650 | } |
| 1651 | } |
| 1652 | |
| 1653 | static void genProcessArgsRange(CompilationUnit *cUnit, MIR *mir, |
| 1654 | DecodedInstruction *dInsn, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1655 | ArmLIR **pcrLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1656 | { |
| 1657 | int srcOffset = dInsn->vC << 2; |
| 1658 | int numArgs = dInsn->vA; |
| 1659 | int regMask; |
| 1660 | /* |
| 1661 | * r4PC : &rFP[vC] |
| 1662 | * r7: &newFP[0] |
| 1663 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1664 | opRegRegImm(cUnit, OP_ADD, r4PC, rFP, srcOffset, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1665 | /* load [r0 .. min(numArgs,4)] */ |
| 1666 | regMask = (1 << ((numArgs < 4) ? numArgs : 4)) - 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1667 | /* |
| 1668 | * Protect the loadMultiple instruction from being reordered with other |
| 1669 | * Dalvik stack accesses. |
| 1670 | */ |
| 1671 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1672 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1673 | genBarrier(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1674 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1675 | opRegRegImm(cUnit, OP_SUB, r7, rFP, |
| 1676 | sizeof(StackSaveArea) + (numArgs << 2), rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1677 | /* generate null check */ |
| 1678 | if (pcrLabel) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 1679 | *pcrLabel = genNullCheck(cUnit, dInsn->vC, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1680 | } |
| 1681 | |
| 1682 | /* |
| 1683 | * Handle remaining 4n arguments: |
| 1684 | * store previously loaded 4 values and load the next 4 values |
| 1685 | */ |
| 1686 | if (numArgs >= 8) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1687 | ArmLIR *loopLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1688 | /* |
| 1689 | * r0 contains "this" and it will be used later, so push it to the stack |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1690 | * first. Pushing r5 (rFP) is just for stack alignment purposes. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1691 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1692 | opImm(cUnit, OP_PUSH, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1693 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1694 | if (numArgs > 11) { |
| 1695 | loadConstant(cUnit, 5, ((numArgs - 4) >> 2) << 2); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1696 | loopLabel = newLIR0(cUnit, ARM_PSEUDO_TARGET_LABEL); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1697 | loopLabel->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1698 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1699 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1700 | /* |
| 1701 | * Protect the loadMultiple instruction from being reordered with other |
| 1702 | * Dalvik stack accesses. |
| 1703 | */ |
| 1704 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1705 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1706 | genBarrier(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1707 | /* No need to generate the loop structure if numArgs <= 11 */ |
| 1708 | if (numArgs > 11) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1709 | opRegImm(cUnit, OP_SUB, rFP, 4, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1710 | genConditionalBranch(cUnit, ARM_COND_NE, loopLabel); |
| 1711 | } |
| 1712 | } |
| 1713 | |
| 1714 | /* Save the last batch of loaded values */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1715 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1716 | |
| 1717 | /* Generate the loop epilogue - don't use r0 */ |
| 1718 | if ((numArgs > 4) && (numArgs % 4)) { |
| 1719 | regMask = ((1 << (numArgs & 0x3)) - 1) << 1; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1720 | /* |
| 1721 | * Protect the loadMultiple instruction from being reordered with other |
| 1722 | * Dalvik stack accesses. |
| 1723 | */ |
| 1724 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1725 | loadMultiple(cUnit, r4PC, regMask); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 1726 | genBarrier(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1727 | } |
| 1728 | if (numArgs >= 8) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1729 | opImm(cUnit, OP_POP, (1 << r0 | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1730 | |
| 1731 | /* Save the modulo 4 arguments */ |
| 1732 | if ((numArgs > 4) && (numArgs % 4)) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1733 | storeMultiple(cUnit, r7, regMask); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1734 | } |
| 1735 | } |
| 1736 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1737 | /* |
| 1738 | * Generate code to setup the call stack then jump to the chaining cell if it |
| 1739 | * is not a native method. |
| 1740 | */ |
| 1741 | static void genInvokeSingletonCommon(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1742 | BasicBlock *bb, ArmLIR *labelList, |
| 1743 | ArmLIR *pcrLabel, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1744 | const Method *calleeMethod) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1745 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1746 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1747 | |
| 1748 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1749 | ArmLIR *addrRetChain = opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1750 | /* r4PC = dalvikCallsite */ |
| 1751 | loadConstant(cUnit, r4PC, |
| 1752 | (int) (cUnit->method->insns + mir->offset)); |
| 1753 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1754 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1755 | * r0 = calleeMethod (loaded upon calling genInvokeSingletonCommon) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1756 | * r1 = &ChainingCell |
| 1757 | * r4PC = callsiteDPC |
| 1758 | */ |
| 1759 | if (dvmIsNativeMethod(calleeMethod)) { |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1760 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NATIVE); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1761 | #if defined(INVOKE_STATS) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1762 | gDvmJit.invokeNative++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1763 | #endif |
| 1764 | } else { |
| 1765 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_CHAIN); |
| 1766 | #if defined(INVOKE_STATS) |
| 1767 | gDvmJit.invokeChain++; |
| 1768 | #endif |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1769 | /* Branch to the chaining cell */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1770 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 1771 | } |
| 1772 | /* Handle exceptions using the interpreter */ |
| 1773 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1774 | } |
| 1775 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1776 | /* |
| 1777 | * Generate code to check the validity of a predicted chain and take actions |
| 1778 | * based on the result. |
| 1779 | * |
| 1780 | * 0x426a99aa : ldr r4, [pc, #72] --> r4 <- dalvikPC of this invoke |
| 1781 | * 0x426a99ac : add r1, pc, #32 --> r1 <- &retChainingCell |
| 1782 | * 0x426a99ae : add r2, pc, #40 --> r2 <- &predictedChainingCell |
| 1783 | * 0x426a99b0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN |
| 1784 | * 0x426a99b2 : blx_2 see above --+ |
| 1785 | * 0x426a99b4 : b 0x426a99d8 --> off to the predicted chain |
| 1786 | * 0x426a99b6 : b 0x426a99c8 --> punt to the interpreter |
| 1787 | * 0x426a99b8 : ldr r0, [r7, #44] --> r0 <- this->class->vtable[methodIdx] |
| 1788 | * 0x426a99ba : cmp r1, #0 --> compare r1 (rechain count) against 0 |
| 1789 | * 0x426a99bc : bgt 0x426a99c2 --> >=0? don't rechain |
| 1790 | * 0x426a99be : ldr r7, [r6, #96] --+ dvmJitToPatchPredictedChain |
| 1791 | * 0x426a99c0 : blx r7 --+ |
| 1792 | * 0x426a99c2 : add r1, pc, #12 --> r1 <- &retChainingCell |
| 1793 | * 0x426a99c4 : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 1794 | * 0x426a99c6 : blx_2 see above --+ |
| 1795 | */ |
| 1796 | static void genInvokeVirtualCommon(CompilationUnit *cUnit, MIR *mir, |
| 1797 | int methodIndex, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1798 | ArmLIR *retChainingCell, |
| 1799 | ArmLIR *predChainingCell, |
| 1800 | ArmLIR *pcrLabel) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1801 | { |
| 1802 | /* "this" is already left in r0 by genProcessArgs* */ |
| 1803 | |
| 1804 | /* r4PC = dalvikCallsite */ |
| 1805 | loadConstant(cUnit, r4PC, |
| 1806 | (int) (cUnit->method->insns + mir->offset)); |
| 1807 | |
| 1808 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1809 | ArmLIR *addrRetChain = opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1810 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1811 | |
| 1812 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1813 | ArmLIR *predictedChainingCell = opRegRegImm(cUnit, OP_ADD, r2, rpc, 0, |
| 1814 | rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1815 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 1816 | |
| 1817 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 1818 | |
| 1819 | /* return through lr - jump to the chaining cell */ |
| 1820 | genUnconditionalBranch(cUnit, predChainingCell); |
| 1821 | |
| 1822 | /* |
| 1823 | * null-check on "this" may have been eliminated, but we still need a PC- |
| 1824 | * reconstruction label for stack overflow bailout. |
| 1825 | */ |
| 1826 | if (pcrLabel == NULL) { |
| 1827 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1828 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 1829 | pcrLabel->opCode = ARM_PSEUDO_PC_RECONSTRUCTION_CELL; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1830 | pcrLabel->operands[0] = dPC; |
| 1831 | pcrLabel->operands[1] = mir->offset; |
| 1832 | /* Insert the place holder to the growable list */ |
| 1833 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 1834 | } |
| 1835 | |
| 1836 | /* return through lr+2 - punt to the interpreter */ |
| 1837 | genUnconditionalBranch(cUnit, pcrLabel); |
| 1838 | |
| 1839 | /* |
| 1840 | * return through lr+4 - fully resolve the callee method. |
| 1841 | * r1 <- count |
| 1842 | * r2 <- &predictedChainCell |
| 1843 | * r3 <- this->class |
| 1844 | * r4 <- dPC |
| 1845 | * r7 <- this->class->vtable |
| 1846 | */ |
| 1847 | |
| 1848 | /* r0 <- calleeMethod */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1849 | loadWordDisp(cUnit, r7, methodIndex * 4, r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1850 | |
| 1851 | /* Check if rechain limit is reached */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1852 | opRegImm(cUnit, OP_CMP, r1, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1853 | |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1854 | ArmLIR *bypassRechaining = opCondBranch(cUnit, ARM_COND_GT); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1855 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1856 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1857 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1858 | |
| 1859 | /* |
| 1860 | * r0 = calleeMethod |
| 1861 | * r2 = &predictedChainingCell |
| 1862 | * r3 = class |
| 1863 | * |
| 1864 | * &returnChainingCell has been loaded into r1 but is not needed |
| 1865 | * when patching the chaining cell and will be clobbered upon |
| 1866 | * returning so it will be reconstructed again. |
| 1867 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1868 | opReg(cUnit, OP_BLX, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1869 | |
| 1870 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1871 | addrRetChain = opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1872 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1873 | |
| 1874 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 1875 | /* |
| 1876 | * r0 = calleeMethod, |
| 1877 | * r1 = &ChainingCell, |
| 1878 | * r4PC = callsiteDPC, |
| 1879 | */ |
| 1880 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| 1881 | #if defined(INVOKE_STATS) |
| 1882 | gDvmJit.invokePredictedChain++; |
| 1883 | #endif |
| 1884 | /* Handle exceptions using the interpreter */ |
| 1885 | genTrap(cUnit, mir->offset, pcrLabel); |
| 1886 | } |
| 1887 | |
| 1888 | /* |
| 1889 | * Up calling this function, "this" is stored in r0. The actual class will be |
| 1890 | * chased down off r0 and the predicted one will be retrieved through |
| 1891 | * predictedChainingCell then a comparison is performed to see whether the |
| 1892 | * previously established chaining is still valid. |
| 1893 | * |
| 1894 | * The return LIR is a branch based on the comparison result. The actual branch |
| 1895 | * target will be setup in the caller. |
| 1896 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1897 | static ArmLIR *genCheckPredictedChain(CompilationUnit *cUnit, |
| 1898 | ArmLIR *predChainingCell, |
| 1899 | ArmLIR *retChainingCell, |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1900 | MIR *mir) |
| 1901 | { |
| 1902 | /* r3 now contains this->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1903 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1904 | |
| 1905 | /* |
| 1906 | * r2 now contains predicted class. The starting offset of the |
| 1907 | * cached value is 4 bytes into the chaining cell. |
| 1908 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1909 | ArmLIR *getPredictedClass = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1910 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, clazz), r2); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1911 | getPredictedClass->generic.target = (LIR *) predChainingCell; |
| 1912 | |
| 1913 | /* |
| 1914 | * r0 now contains predicted method. The starting offset of the |
| 1915 | * cached value is 8 bytes into the chaining cell. |
| 1916 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1917 | ArmLIR *getPredictedMethod = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1918 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, method), r0); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1919 | getPredictedMethod->generic.target = (LIR *) predChainingCell; |
| 1920 | |
| 1921 | /* Load the stats counter to see if it is time to unchain and refresh */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 1922 | ArmLIR *getRechainingRequestCount = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1923 | loadWordDisp(cUnit, rpc, offsetof(PredictedChainingCell, counter), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1924 | getRechainingRequestCount->generic.target = |
| 1925 | (LIR *) predChainingCell; |
| 1926 | |
| 1927 | /* r4PC = dalvikCallsite */ |
| 1928 | loadConstant(cUnit, r4PC, |
| 1929 | (int) (cUnit->method->insns + mir->offset)); |
| 1930 | |
| 1931 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1932 | ArmLIR *addrRetChain = opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1933 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 1934 | |
| 1935 | /* Check if r2 (predicted class) == r3 (actual class) */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1936 | opRegReg(cUnit, OP_CMP, r2, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1937 | |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1938 | return opCondBranch(cUnit, ARM_COND_EQ); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 1939 | } |
| 1940 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1941 | /* Geneate a branch to go back to the interpreter */ |
| 1942 | static void genPuntToInterp(CompilationUnit *cUnit, unsigned int offset) |
| 1943 | { |
| 1944 | /* r0 = dalvik pc */ |
| 1945 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1946 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r3); |
| 1947 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 1948 | jitToInterpEntries.dvmJitToInterpPunt), r1); |
| 1949 | opReg(cUnit, OP_BLX, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1950 | } |
| 1951 | |
| 1952 | /* |
| 1953 | * Attempt to single step one instruction using the interpreter and return |
| 1954 | * to the compiled code for the next Dalvik instruction |
| 1955 | */ |
| 1956 | static void genInterpSingleStep(CompilationUnit *cUnit, MIR *mir) |
| 1957 | { |
| 1958 | int flags = dexGetInstrFlags(gDvm.instrFlags, mir->dalvikInsn.opCode); |
| 1959 | int flagsToCheck = kInstrCanBranch | kInstrCanSwitch | kInstrCanReturn | |
| 1960 | kInstrCanThrow; |
| 1961 | if ((mir->next == NULL) || (flags & flagsToCheck)) { |
| 1962 | genPuntToInterp(cUnit, mir->offset); |
| 1963 | return; |
| 1964 | } |
| 1965 | int entryAddr = offsetof(InterpState, |
| 1966 | jitToInterpEntries.dvmJitToInterpSingleStep); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1967 | loadWordDisp(cUnit, rGLUE, entryAddr, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1968 | /* r0 = dalvik pc */ |
| 1969 | loadConstant(cUnit, r0, (int) (cUnit->method->insns + mir->offset)); |
| 1970 | /* r1 = dalvik pc of following instruction */ |
| 1971 | loadConstant(cUnit, r1, (int) (cUnit->method->insns + mir->next->offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1972 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1973 | } |
| 1974 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1975 | /* Generate conditional branch instructions */ |
| 1976 | static ArmLIR *genConditionalBranch(CompilationUnit *cUnit, |
| 1977 | ArmConditionCode cond, |
| 1978 | ArmLIR *target) |
| 1979 | { |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 1980 | ArmLIR *branch = opCondBranch(cUnit, cond); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1981 | branch->generic.target = (LIR *) target; |
| 1982 | return branch; |
| 1983 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 1984 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 1985 | /* Generate unconditional branch instructions */ |
| 1986 | static ArmLIR *genUnconditionalBranch(CompilationUnit *cUnit, ArmLIR *target) |
| 1987 | { |
| 1988 | ArmLIR *branch = opNone(cUnit, OP_UNCOND_BR); |
| 1989 | branch->generic.target = (LIR *) target; |
| 1990 | return branch; |
| 1991 | } |
| 1992 | |
| 1993 | /* Load the address of a Dalvik register on the frame */ |
| 1994 | static ArmLIR *loadValueAddress(CompilationUnit *cUnit, int vSrc, int rDest) |
| 1995 | { |
| 1996 | return opRegRegImm(cUnit, OP_ADD, rDest, rFP, vSrc*4, rNone); |
| 1997 | } |
| 1998 | |
| 1999 | /* Load a single value from rFP[src] and store them into rDest */ |
| 2000 | static ArmLIR *loadValue(CompilationUnit *cUnit, int vSrc, int rDest) |
| 2001 | { |
| 2002 | return loadBaseDisp(cUnit, NULL, rFP, vSrc * 4, rDest, WORD, false, -1); |
| 2003 | } |
| 2004 | |
| 2005 | /* Load a word at base + displacement. Displacement must be word multiple */ |
| 2006 | static ArmLIR *loadWordDisp(CompilationUnit *cUnit, int rBase, int displacement, |
| 2007 | int rDest) |
| 2008 | { |
| 2009 | return loadBaseDisp(cUnit, NULL, rBase, displacement, rDest, WORD, false, |
| 2010 | -1); |
| 2011 | } |
| 2012 | |
| 2013 | static ArmLIR *storeWordDisp(CompilationUnit *cUnit, int rBase, |
| 2014 | int displacement, int rSrc, int rScratch) |
| 2015 | { |
| 2016 | return storeBaseDisp(cUnit, rBase, displacement, rSrc, WORD, rScratch); |
| 2017 | } |
| 2018 | |
| 2019 | /* Store a value from rSrc to vDest */ |
| 2020 | static ArmLIR *storeValue(CompilationUnit *cUnit, int rSrc, int vDest, |
| 2021 | int rScratch) |
| 2022 | { |
| 2023 | killNullCheckedRegister(cUnit, vDest); |
| 2024 | updateLiveRegister(cUnit, vDest, rSrc); |
| 2025 | return storeBaseDisp(cUnit, rFP, vDest * 4, rSrc, WORD, rScratch); |
| 2026 | } |
| 2027 | /* |
| 2028 | * Load a pair of values of rFP[src..src+1] and store them into rDestLo and |
| 2029 | * rDestHi |
| 2030 | */ |
| 2031 | static ArmLIR *loadValuePair(CompilationUnit *cUnit, int vSrc, int rDestLo, |
| 2032 | int rDestHi) |
| 2033 | { |
| 2034 | ArmLIR *res; |
| 2035 | /* Use reg + imm5*4 to load the values if possible */ |
| 2036 | if (vSrc <= 30) { |
| 2037 | res = loadWordDisp(cUnit, rFP, vSrc*4, rDestLo); |
| 2038 | loadWordDisp(cUnit, rFP, (vSrc+1)*4, rDestHi); |
| 2039 | } else { |
| 2040 | assert(rDestLo < rDestHi); |
| 2041 | res = loadValueAddress(cUnit, vSrc, rDestLo); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2042 | /* |
| 2043 | * Protect the loadMultiple instruction from being reordered with other |
| 2044 | * Dalvik stack accesses. |
| 2045 | */ |
| 2046 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2047 | loadMultiple(cUnit, rDestLo, (1<<rDestLo) | (1<<rDestHi)); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2048 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2049 | } |
| 2050 | return res; |
| 2051 | } |
| 2052 | |
| 2053 | /* |
| 2054 | * Store a pair of values of rSrc and rSrc+1 and store them into vDest and |
| 2055 | * vDest+1 |
| 2056 | */ |
| 2057 | static ArmLIR *storeValuePair(CompilationUnit *cUnit, int rSrcLo, int rSrcHi, |
| 2058 | int vDest, int rScratch) |
| 2059 | { |
| 2060 | ArmLIR *res; |
| 2061 | killNullCheckedRegister(cUnit, vDest); |
| 2062 | killNullCheckedRegister(cUnit, vDest+1); |
| 2063 | updateLiveRegisterPair(cUnit, vDest, rSrcLo, rSrcHi); |
| 2064 | |
| 2065 | /* Use reg + imm5*4 to store the values if possible */ |
| 2066 | if (vDest <= 30) { |
| 2067 | res = storeWordDisp(cUnit, rFP, vDest*4, rSrcLo, rScratch); |
| 2068 | storeWordDisp(cUnit, rFP, (vDest+1)*4, rSrcHi, rScratch); |
| 2069 | } else { |
| 2070 | assert(rSrcLo < rSrcHi); |
| 2071 | res = loadValueAddress(cUnit, vDest, rScratch); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2072 | /* |
| 2073 | * Protect the storeMultiple instruction from being reordered with |
| 2074 | * other Dalvik stack accesses. |
| 2075 | */ |
| 2076 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2077 | storeMultiple(cUnit, rScratch, (1<<rSrcLo) | (1 << rSrcHi)); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2078 | genBarrier(cUnit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2079 | } |
| 2080 | return res; |
| 2081 | } |
| 2082 | |
| 2083 | static ArmLIR *genRegCopy(CompilationUnit *cUnit, int rDest, int rSrc) |
| 2084 | { |
| 2085 | ArmLIR *res = dvmCompilerRegCopy(cUnit, rDest, rSrc); |
| 2086 | dvmCompilerAppendLIR(cUnit, (LIR*)res); |
| 2087 | return res; |
| 2088 | } |
| 2089 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2090 | /* |
| 2091 | * The following are the first-level codegen routines that analyze the format |
| 2092 | * of each bytecode then either dispatch special purpose codegen routines |
| 2093 | * or produce corresponding Thumb instructions directly. |
| 2094 | */ |
| 2095 | |
| 2096 | static bool handleFmt10t_Fmt20t_Fmt30t(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2097 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2098 | { |
| 2099 | /* For OP_GOTO, OP_GOTO_16, and OP_GOTO_32 */ |
| 2100 | genUnconditionalBranch(cUnit, &labelList[bb->taken->id]); |
| 2101 | return false; |
| 2102 | } |
| 2103 | |
| 2104 | static bool handleFmt10x(CompilationUnit *cUnit, MIR *mir) |
| 2105 | { |
| 2106 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2107 | if (((dalvikOpCode >= OP_UNUSED_3E) && (dalvikOpCode <= OP_UNUSED_43)) || |
| 2108 | ((dalvikOpCode >= OP_UNUSED_E3) && (dalvikOpCode <= OP_UNUSED_EC))) { |
| 2109 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 2110 | return true; |
| 2111 | } |
| 2112 | switch (dalvikOpCode) { |
| 2113 | case OP_RETURN_VOID: |
| 2114 | genReturnCommon(cUnit,mir); |
| 2115 | break; |
| 2116 | case OP_UNUSED_73: |
| 2117 | case OP_UNUSED_79: |
| 2118 | case OP_UNUSED_7A: |
| 2119 | LOGE("Codegen: got unused opcode 0x%x\n",dalvikOpCode); |
| 2120 | return true; |
| 2121 | case OP_NOP: |
| 2122 | break; |
| 2123 | default: |
| 2124 | return true; |
| 2125 | } |
| 2126 | return false; |
| 2127 | } |
| 2128 | |
| 2129 | static bool handleFmt11n_Fmt31i(CompilationUnit *cUnit, MIR *mir) |
| 2130 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2131 | int reg0, reg1, reg2; |
| 2132 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2133 | switch (mir->dalvikInsn.opCode) { |
| 2134 | case OP_CONST: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2135 | case OP_CONST_4: { |
| 2136 | /* Avoid using the previously used register */ |
| 2137 | reg0 = selectFirstRegister(cUnit, vNone, false); |
| 2138 | reg1 = NEXT_REG(reg0); |
| 2139 | loadConstant(cUnit, reg0, mir->dalvikInsn.vB); |
| 2140 | storeValue(cUnit, reg0, mir->dalvikInsn.vA, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2141 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2142 | } |
| 2143 | case OP_CONST_WIDE_32: { |
| 2144 | /* Avoid using the previously used register */ |
| 2145 | reg0 = selectFirstRegister(cUnit, vNone, true); |
| 2146 | reg1 = NEXT_REG(reg0); |
| 2147 | reg2 = NEXT_REG(reg1); |
| 2148 | loadConstant(cUnit, reg0, mir->dalvikInsn.vB); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2149 | opRegRegImm(cUnit, OP_ASR, reg1, reg0, 31, rNone); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2150 | storeValuePair(cUnit, reg0, reg1, mir->dalvikInsn.vA, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2151 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2152 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2153 | default: |
| 2154 | return true; |
| 2155 | } |
| 2156 | return false; |
| 2157 | } |
| 2158 | |
| 2159 | static bool handleFmt21h(CompilationUnit *cUnit, MIR *mir) |
| 2160 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2161 | int reg0, reg1, reg2; |
| 2162 | |
| 2163 | /* Avoid using the previously used register */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2164 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2165 | case OP_CONST_HIGH16: { |
| 2166 | reg0 = selectFirstRegister(cUnit, vNone, false); |
| 2167 | reg1 = NEXT_REG(reg0); |
| 2168 | loadConstant(cUnit, reg0, mir->dalvikInsn.vB << 16); |
| 2169 | storeValue(cUnit, reg0, mir->dalvikInsn.vA, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2170 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2171 | } |
| 2172 | case OP_CONST_WIDE_HIGH16: { |
| 2173 | reg0 = selectFirstRegister(cUnit, vNone, true); |
| 2174 | reg1 = NEXT_REG(reg0); |
| 2175 | reg2 = NEXT_REG(reg1); |
| 2176 | loadConstant(cUnit, reg1, mir->dalvikInsn.vB << 16); |
| 2177 | loadConstant(cUnit, reg0, 0); |
| 2178 | storeValuePair(cUnit, reg0, reg1, mir->dalvikInsn.vA, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2179 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2180 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2181 | default: |
| 2182 | return true; |
| 2183 | } |
| 2184 | return false; |
| 2185 | } |
| 2186 | |
| 2187 | static bool handleFmt20bc(CompilationUnit *cUnit, MIR *mir) |
| 2188 | { |
| 2189 | /* For OP_THROW_VERIFICATION_ERROR */ |
| 2190 | genInterpSingleStep(cUnit, mir); |
| 2191 | return false; |
| 2192 | } |
| 2193 | |
| 2194 | static bool handleFmt21c_Fmt31c(CompilationUnit *cUnit, MIR *mir) |
| 2195 | { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2196 | /* Native register to use if the interested value is vA */ |
| 2197 | int regvA = selectFirstRegister(cUnit, mir->dalvikInsn.vA, false); |
| 2198 | /* Native register to use if source is not from Dalvik registers */ |
| 2199 | int regvNone = selectFirstRegister(cUnit, vNone, false); |
| 2200 | /* Similar to regvA but for 64-bit values */ |
| 2201 | int regvAWide = selectFirstRegister(cUnit, mir->dalvikInsn.vA, true); |
| 2202 | /* Similar to regvNone but for 64-bit values */ |
| 2203 | int regvNoneWide = selectFirstRegister(cUnit, vNone, true); |
| 2204 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2205 | switch (mir->dalvikInsn.opCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2206 | case OP_CONST_STRING_JUMBO: |
| 2207 | case OP_CONST_STRING: { |
| 2208 | void *strPtr = (void*) |
| 2209 | (cUnit->method->clazz->pDvmDex->pResStrings[mir->dalvikInsn.vB]); |
| 2210 | assert(strPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2211 | loadConstant(cUnit, regvNone, (int) strPtr ); |
| 2212 | storeValue(cUnit, regvNone, mir->dalvikInsn.vA, NEXT_REG(regvNone)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2213 | break; |
| 2214 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2215 | case OP_CONST_CLASS: { |
| 2216 | void *classPtr = (void*) |
| 2217 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| 2218 | assert(classPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2219 | loadConstant(cUnit, regvNone, (int) classPtr ); |
| 2220 | storeValue(cUnit, regvNone, mir->dalvikInsn.vA, NEXT_REG(regvNone)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2221 | break; |
| 2222 | } |
| 2223 | case OP_SGET_OBJECT: |
| 2224 | case OP_SGET_BOOLEAN: |
| 2225 | case OP_SGET_CHAR: |
| 2226 | case OP_SGET_BYTE: |
| 2227 | case OP_SGET_SHORT: |
| 2228 | case OP_SGET: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2229 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2230 | void *fieldPtr = (void*) |
| 2231 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| 2232 | assert(fieldPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2233 | loadConstant(cUnit, regvNone, (int) fieldPtr + valOffset); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2234 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2235 | loadWordDisp(cUnit, regvNone, 0, regvNone); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2236 | #else |
| 2237 | int regMap = regvNone << 4 | regvNone; |
| 2238 | selfVerificationMemOpWrapper(cUnit, regMap, &selfVerificationLoad); |
| 2239 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2240 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2241 | storeValue(cUnit, regvNone, mir->dalvikInsn.vA, NEXT_REG(regvNone)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2242 | break; |
| 2243 | } |
| 2244 | case OP_SGET_WIDE: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2245 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2246 | void *fieldPtr = (void*) |
| 2247 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2248 | int reg0, reg1, reg2; |
| 2249 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2250 | assert(fieldPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2251 | reg0 = regvNoneWide; |
| 2252 | reg1 = NEXT_REG(reg0); |
| 2253 | reg2 = NEXT_REG(reg1); |
| 2254 | loadConstant(cUnit, reg2, (int) fieldPtr + valOffset); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2255 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2256 | loadMultiple(cUnit, reg2, (1<<reg0 | 1<<reg1)); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2257 | #else |
| 2258 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 2259 | selfVerificationMemOpWrapper(cUnit, regMap, |
| 2260 | &selfVerificationLoadDoubleword); |
| 2261 | |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2262 | #endif |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2263 | storeValuePair(cUnit, reg0, reg1, mir->dalvikInsn.vA, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2264 | break; |
| 2265 | } |
| 2266 | case OP_SPUT_OBJECT: |
| 2267 | case OP_SPUT_BOOLEAN: |
| 2268 | case OP_SPUT_CHAR: |
| 2269 | case OP_SPUT_BYTE: |
| 2270 | case OP_SPUT_SHORT: |
| 2271 | case OP_SPUT: { |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2272 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2273 | void *fieldPtr = (void*) |
| 2274 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2275 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2276 | assert(fieldPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2277 | loadValue(cUnit, mir->dalvikInsn.vA, regvA); |
| 2278 | updateLiveRegister(cUnit, mir->dalvikInsn.vA, regvA); |
| 2279 | loadConstant(cUnit, NEXT_REG(regvA), (int) fieldPtr + valOffset); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2280 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2281 | storeWordDisp(cUnit, NEXT_REG(regvA), 0 , regvA, -1); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2282 | #else |
| 2283 | int regMap = regvA << 4 | NEXT_REG(regvA); |
| 2284 | selfVerificationMemOpWrapper(cUnit, regMap, &selfVerificationStore); |
| 2285 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2286 | break; |
| 2287 | } |
| 2288 | case OP_SPUT_WIDE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2289 | int reg0, reg1, reg2; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2290 | int valOffset = offsetof(StaticField, value); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2291 | void *fieldPtr = (void*) |
| 2292 | (cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vB]); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2293 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2294 | assert(fieldPtr != NULL); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2295 | reg0 = regvAWide; |
| 2296 | reg1 = NEXT_REG(reg0); |
| 2297 | reg2 = NEXT_REG(reg1); |
| 2298 | loadValuePair(cUnit, mir->dalvikInsn.vA, reg0, reg1); |
| 2299 | updateLiveRegisterPair(cUnit, mir->dalvikInsn.vA, reg0, reg1); |
| 2300 | loadConstant(cUnit, reg2, (int) fieldPtr + valOffset); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2301 | #if !defined(WITH_SELF_VERIFICATION) |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2302 | storeMultiple(cUnit, reg2, (1<<reg0 | 1<<reg1)); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 2303 | #else |
| 2304 | int regMap = reg1 << 8 | reg0 << 4 | reg2; |
| 2305 | selfVerificationMemOpWrapper(cUnit, regMap, |
| 2306 | &selfVerificationStoreDoubleword); |
| 2307 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2308 | break; |
| 2309 | } |
| 2310 | case OP_NEW_INSTANCE: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2311 | /* |
| 2312 | * Obey the calling convention and don't mess with the register |
| 2313 | * usage. |
| 2314 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2315 | ClassObject *classPtr = (void*) |
| 2316 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| 2317 | assert(classPtr != NULL); |
| 2318 | assert(classPtr->status & CLASS_INITIALIZED); |
| Ben Cheng | 79d173c | 2009-09-29 16:12:51 -0700 | [diff] [blame] | 2319 | /* |
| 2320 | * If it is going to throw, it should not make to the trace to begin |
| 2321 | * with. |
| 2322 | */ |
| 2323 | assert((classPtr->accessFlags & (ACC_INTERFACE|ACC_ABSTRACT)) == 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2324 | loadConstant(cUnit, r4PC, (int)dvmAllocObject); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2325 | loadConstant(cUnit, r0, (int) classPtr); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2326 | genExportPC(cUnit, mir, r2, r3 ); |
| 2327 | loadConstant(cUnit, r1, ALLOC_DONT_TRACK); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2328 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2329 | /* generate a branch over if allocation is successful */ |
| 2330 | opRegImm(cUnit, OP_CMP, r0, 0, rNone); /* NULL? */ |
| 2331 | ArmLIR *branchOver = opCondBranch(cUnit, ARM_COND_NE); |
| 2332 | /* |
| 2333 | * OOM exception needs to be thrown here and cannot re-execute |
| 2334 | */ |
| 2335 | loadConstant(cUnit, r0, |
| 2336 | (int) (cUnit->method->insns + mir->offset)); |
| 2337 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2338 | /* noreturn */ |
| 2339 | |
| 2340 | ArmLIR *target = newLIR0(cUnit, ARM_PSEUDO_TARGET_LABEL); |
| 2341 | target->defMask = ENCODE_ALL; |
| 2342 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2343 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| 2344 | break; |
| 2345 | } |
| 2346 | case OP_CHECK_CAST: { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2347 | /* |
| 2348 | * Obey the calling convention and don't mess with the register |
| 2349 | * usage. |
| 2350 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2351 | ClassObject *classPtr = |
| 2352 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vB]); |
| 2353 | loadConstant(cUnit, r1, (int) classPtr ); |
| 2354 | loadValue(cUnit, mir->dalvikInsn.vA, r0); /* Ref */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2355 | opRegImm(cUnit, OP_CMP, r0, 0, rNone); /* Null? */ |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2356 | ArmLIR *branch1 = opCondBranch(cUnit, ARM_COND_EQ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2357 | /* r0 now contains object->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2358 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2359 | loadConstant(cUnit, r4PC, (int)dvmInstanceofNonTrivial); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2360 | opRegReg(cUnit, OP_CMP, r0, r1); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2361 | ArmLIR *branch2 = opCondBranch(cUnit, ARM_COND_EQ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2362 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2363 | /* check cast failed - punt to the interpreter */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2364 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2365 | /* check cast passed - branch target here */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2366 | ArmLIR *target = newLIR0(cUnit, ARM_PSEUDO_TARGET_LABEL); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2367 | target->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2368 | branch1->generic.target = (LIR *)target; |
| 2369 | branch2->generic.target = (LIR *)target; |
| 2370 | break; |
| 2371 | } |
| 2372 | default: |
| 2373 | return true; |
| 2374 | } |
| 2375 | return false; |
| 2376 | } |
| 2377 | |
| 2378 | static bool handleFmt11x(CompilationUnit *cUnit, MIR *mir) |
| 2379 | { |
| 2380 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2381 | switch (dalvikOpCode) { |
| 2382 | case OP_MOVE_EXCEPTION: { |
| 2383 | int offset = offsetof(InterpState, self); |
| 2384 | int exOffset = offsetof(Thread, exception); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2385 | loadWordDisp(cUnit, rGLUE, offset, r1); |
| 2386 | loadWordDisp(cUnit, r1, exOffset, r0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2387 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2388 | break; |
| 2389 | } |
| 2390 | case OP_MOVE_RESULT: |
| 2391 | case OP_MOVE_RESULT_OBJECT: { |
| 2392 | int offset = offsetof(InterpState, retval); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2393 | loadWordDisp(cUnit, rGLUE, offset, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2394 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| 2395 | break; |
| 2396 | } |
| 2397 | case OP_MOVE_RESULT_WIDE: { |
| 2398 | int offset = offsetof(InterpState, retval); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2399 | loadWordDisp(cUnit, rGLUE, offset, r0); |
| 2400 | loadWordDisp(cUnit, rGLUE, offset+4, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2401 | storeValuePair(cUnit, r0, r1, mir->dalvikInsn.vA, r2); |
| 2402 | break; |
| 2403 | } |
| 2404 | case OP_RETURN_WIDE: { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2405 | int vSrc = mir->dalvikInsn.vA; |
| 2406 | int reg0 = selectFirstRegister(cUnit, vSrc, true); |
| 2407 | int reg1 = NEXT_REG(reg0); |
| 2408 | int rScratch = NEXT_REG(reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2409 | int offset = offsetof(InterpState, retval); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2410 | loadValuePair(cUnit, vSrc, reg0, reg1); |
| 2411 | storeWordDisp(cUnit, rGLUE, offset, reg0, rScratch); |
| 2412 | storeWordDisp(cUnit, rGLUE, offset + 4, reg1, rScratch); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2413 | genReturnCommon(cUnit,mir); |
| 2414 | break; |
| 2415 | } |
| 2416 | case OP_RETURN: |
| 2417 | case OP_RETURN_OBJECT: { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2418 | int vSrc = mir->dalvikInsn.vA; |
| 2419 | int reg0 = selectFirstRegister(cUnit, vSrc, false); |
| 2420 | int rScratch = NEXT_REG(reg0); |
| 2421 | loadValue(cUnit, vSrc, reg0); |
| 2422 | storeWordDisp(cUnit, rGLUE, offsetof(InterpState, retval), |
| 2423 | reg0, rScratch); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2424 | genReturnCommon(cUnit,mir); |
| 2425 | break; |
| 2426 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2427 | case OP_MONITOR_ENTER: |
| 2428 | case OP_MONITOR_EXIT: { |
| 2429 | int offset = offsetof(InterpState, self); |
| 2430 | loadValue(cUnit, mir->dalvikInsn.vA, r1); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2431 | loadWordDisp(cUnit, rGLUE, offset, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2432 | if (dalvikOpCode == OP_MONITOR_ENTER) { |
| 2433 | loadConstant(cUnit, r2, (int)dvmLockObject); |
| 2434 | } else { |
| 2435 | loadConstant(cUnit, r2, (int)dvmUnlockObject); |
| 2436 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2437 | genNullCheck(cUnit, mir->dalvikInsn.vA, r1, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2438 | /* Do the call */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2439 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2440 | break; |
| 2441 | } |
| 2442 | case OP_THROW: { |
| 2443 | genInterpSingleStep(cUnit, mir); |
| 2444 | break; |
| 2445 | } |
| 2446 | default: |
| 2447 | return true; |
| 2448 | } |
| 2449 | return false; |
| 2450 | } |
| 2451 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2452 | static bool genConversionPortable(CompilationUnit *cUnit, MIR *mir) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2453 | { |
| 2454 | OpCode opCode = mir->dalvikInsn.opCode; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2455 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2456 | float __aeabi_i2f( int op1 ); |
| 2457 | int __aeabi_f2iz( float op1 ); |
| 2458 | float __aeabi_d2f( double op1 ); |
| 2459 | double __aeabi_f2d( float op1 ); |
| 2460 | double __aeabi_i2d( int op1 ); |
| 2461 | int __aeabi_d2iz( double op1 ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2462 | float __aeabi_l2f( long op1 ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2463 | double __aeabi_l2d( long op1 ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2464 | s8 dvmJitf2l( float op1 ); |
| 2465 | s8 dvmJitd2l( double op1 ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2466 | |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2467 | switch (opCode) { |
| 2468 | case OP_INT_TO_FLOAT: |
| 2469 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2f, 1, 1); |
| 2470 | case OP_FLOAT_TO_INT: |
| 2471 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2iz, 1, 1); |
| 2472 | case OP_DOUBLE_TO_FLOAT: |
| 2473 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2f, 2, 1); |
| 2474 | case OP_FLOAT_TO_DOUBLE: |
| 2475 | return genConversionCall(cUnit, mir, (void*)__aeabi_f2d, 1, 2); |
| 2476 | case OP_INT_TO_DOUBLE: |
| 2477 | return genConversionCall(cUnit, mir, (void*)__aeabi_i2d, 1, 2); |
| 2478 | case OP_DOUBLE_TO_INT: |
| 2479 | return genConversionCall(cUnit, mir, (void*)__aeabi_d2iz, 2, 1); |
| 2480 | case OP_FLOAT_TO_LONG: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2481 | return genConversionCall(cUnit, mir, (void*)dvmJitf2l, 1, 2); |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2482 | case OP_LONG_TO_FLOAT: |
| 2483 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2f, 2, 1); |
| 2484 | case OP_DOUBLE_TO_LONG: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2485 | return genConversionCall(cUnit, mir, (void*)dvmJitd2l, 2, 2); |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2486 | case OP_LONG_TO_DOUBLE: |
| 2487 | return genConversionCall(cUnit, mir, (void*)__aeabi_l2d, 2, 2); |
| 2488 | default: |
| 2489 | return true; |
| 2490 | } |
| 2491 | return false; |
| 2492 | } |
| 2493 | |
| 2494 | static bool handleFmt12x(CompilationUnit *cUnit, MIR *mir) |
| 2495 | { |
| 2496 | OpCode opCode = mir->dalvikInsn.opCode; |
| 2497 | int vSrc1Dest = mir->dalvikInsn.vA; |
| 2498 | int vSrc2 = mir->dalvikInsn.vB; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2499 | int reg0, reg1, reg2; |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 2500 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2501 | if ( (opCode >= OP_ADD_INT_2ADDR) && (opCode <= OP_REM_DOUBLE_2ADDR)) { |
| 2502 | return genArithOp( cUnit, mir ); |
| 2503 | } |
| 2504 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2505 | /* |
| 2506 | * If data type is 64-bit, re-calculate the register numbers in the |
| 2507 | * corresponding cases. |
| 2508 | */ |
| 2509 | reg0 = selectFirstRegister(cUnit, vSrc2, false); |
| 2510 | reg1 = NEXT_REG(reg0); |
| 2511 | reg2 = NEXT_REG(reg1); |
| 2512 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2513 | switch (opCode) { |
| 2514 | case OP_INT_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2515 | case OP_FLOAT_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2516 | case OP_DOUBLE_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2517 | case OP_FLOAT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2518 | case OP_INT_TO_DOUBLE: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2519 | case OP_DOUBLE_TO_INT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2520 | case OP_FLOAT_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2521 | case OP_LONG_TO_FLOAT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2522 | case OP_DOUBLE_TO_LONG: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2523 | case OP_LONG_TO_DOUBLE: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2524 | return genConversion(cUnit, mir); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2525 | case OP_NEG_INT: |
| 2526 | case OP_NOT_INT: |
| 2527 | return genArithOpInt(cUnit, mir, vSrc1Dest, vSrc1Dest, vSrc2); |
| 2528 | case OP_NEG_LONG: |
| 2529 | case OP_NOT_LONG: |
| 2530 | return genArithOpLong(cUnit,mir, vSrc1Dest, vSrc1Dest, vSrc2); |
| 2531 | case OP_NEG_FLOAT: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2532 | return genArithOpFloat(cUnit, mir, vSrc1Dest, vSrc1Dest, vSrc2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2533 | case OP_NEG_DOUBLE: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2534 | return genArithOpDouble(cUnit, mir, vSrc1Dest, vSrc1Dest, vSrc2); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2535 | case OP_MOVE_WIDE: { |
| 2536 | reg0 = selectFirstRegister(cUnit, vSrc2, true); |
| 2537 | reg1 = NEXT_REG(reg0); |
| 2538 | reg2 = NEXT_REG(reg1); |
| 2539 | |
| 2540 | loadValuePair(cUnit, vSrc2, reg0, reg1); |
| 2541 | storeValuePair(cUnit, reg0, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2542 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2543 | } |
| 2544 | case OP_INT_TO_LONG: { |
| 2545 | reg0 = selectFirstRegister(cUnit, vSrc2, true); |
| 2546 | reg1 = NEXT_REG(reg0); |
| 2547 | reg2 = NEXT_REG(reg1); |
| 2548 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 2549 | loadValue(cUnit, vSrc2, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2550 | opRegRegImm(cUnit, OP_ASR, reg1, reg0, 31, rNone); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2551 | storeValuePair(cUnit, reg0, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2552 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2553 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2554 | case OP_MOVE: |
| 2555 | case OP_MOVE_OBJECT: |
| 2556 | case OP_LONG_TO_INT: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2557 | loadValue(cUnit, vSrc2, reg0); |
| 2558 | storeValue(cUnit, reg0, vSrc1Dest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2559 | break; |
| 2560 | case OP_INT_TO_BYTE: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2561 | loadValue(cUnit, vSrc2, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2562 | opRegReg(cUnit, OP_2BYTE, reg1, reg0); |
| 2563 | storeValue(cUnit, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2564 | break; |
| 2565 | case OP_INT_TO_SHORT: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2566 | loadValue(cUnit, vSrc2, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2567 | opRegReg(cUnit, OP_2SHORT, reg1, reg0); |
| 2568 | storeValue(cUnit, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2569 | break; |
| 2570 | case OP_INT_TO_CHAR: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2571 | loadValue(cUnit, vSrc2, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2572 | opRegReg(cUnit, OP_2CHAR, reg1, reg0); |
| 2573 | storeValue(cUnit, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2574 | break; |
| 2575 | case OP_ARRAY_LENGTH: { |
| 2576 | int lenOffset = offsetof(ArrayObject, length); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2577 | loadValue(cUnit, vSrc2, reg1); |
| 2578 | genNullCheck(cUnit, vSrc2, reg1, mir->offset, NULL); |
| 2579 | loadWordDisp(cUnit, reg1, lenOffset, reg0); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2580 | storeValue(cUnit, reg0, vSrc1Dest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2581 | break; |
| 2582 | } |
| 2583 | default: |
| 2584 | return true; |
| 2585 | } |
| 2586 | return false; |
| 2587 | } |
| 2588 | |
| 2589 | static bool handleFmt21s(CompilationUnit *cUnit, MIR *mir) |
| 2590 | { |
| 2591 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2592 | int reg0, reg1, reg2; |
| 2593 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2594 | /* It takes few instructions to handle OP_CONST_WIDE_16 inline */ |
| 2595 | if (dalvikOpCode == OP_CONST_WIDE_16) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2596 | int vDest = mir->dalvikInsn.vA; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2597 | int BBBB = mir->dalvikInsn.vB; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2598 | |
| 2599 | reg0 = selectFirstRegister(cUnit, vNone, true); |
| 2600 | reg1 = NEXT_REG(reg0); |
| 2601 | reg2 = NEXT_REG(reg1); |
| 2602 | |
| 2603 | loadConstant(cUnit, reg0, BBBB); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2604 | opRegRegImm(cUnit, OP_ASR, reg1, reg0, 31, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2605 | |
| 2606 | /* Save the long values to the specified Dalvik register pair */ |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2607 | storeValuePair(cUnit, reg0, reg1, vDest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2608 | } else if (dalvikOpCode == OP_CONST_16) { |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2609 | int vDest = mir->dalvikInsn.vA; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2610 | int BBBB = mir->dalvikInsn.vB; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2611 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2612 | reg0 = selectFirstRegister(cUnit, vNone, false); |
| 2613 | reg1 = NEXT_REG(reg0); |
| 2614 | |
| 2615 | loadConstant(cUnit, reg0, BBBB); |
| 2616 | storeValue(cUnit, reg0, vDest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2617 | } else { |
| 2618 | return true; |
| 2619 | } |
| 2620 | return false; |
| 2621 | } |
| 2622 | |
| 2623 | /* Compare agaist zero */ |
| 2624 | static bool handleFmt21t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2625 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2626 | { |
| 2627 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2628 | ArmConditionCode cond; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2629 | int reg0 = selectFirstRegister(cUnit, mir->dalvikInsn.vA, false); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2630 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2631 | loadValue(cUnit, mir->dalvikInsn.vA, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2632 | opRegImm(cUnit, OP_CMP, reg0, 0, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2633 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2634 | //TUNING: break this out to allow use of Thumb2 CB[N]Z |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2635 | switch (dalvikOpCode) { |
| 2636 | case OP_IF_EQZ: |
| 2637 | cond = ARM_COND_EQ; |
| 2638 | break; |
| 2639 | case OP_IF_NEZ: |
| 2640 | cond = ARM_COND_NE; |
| 2641 | break; |
| 2642 | case OP_IF_LTZ: |
| 2643 | cond = ARM_COND_LT; |
| 2644 | break; |
| 2645 | case OP_IF_GEZ: |
| 2646 | cond = ARM_COND_GE; |
| 2647 | break; |
| 2648 | case OP_IF_GTZ: |
| 2649 | cond = ARM_COND_GT; |
| 2650 | break; |
| 2651 | case OP_IF_LEZ: |
| 2652 | cond = ARM_COND_LE; |
| 2653 | break; |
| 2654 | default: |
| 2655 | cond = 0; |
| 2656 | LOGE("Unexpected opcode (%d) for Fmt21t\n", dalvikOpCode); |
| 2657 | dvmAbort(); |
| 2658 | } |
| 2659 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 2660 | /* This mostly likely will be optimized away in a later phase */ |
| 2661 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 2662 | return false; |
| 2663 | } |
| 2664 | |
| 2665 | static bool handleFmt22b_Fmt22s(CompilationUnit *cUnit, MIR *mir) |
| 2666 | { |
| 2667 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2668 | int vSrc = mir->dalvikInsn.vB; |
| 2669 | int vDest = mir->dalvikInsn.vA; |
| 2670 | int lit = mir->dalvikInsn.vC; |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2671 | OpKind op = 0; /* Make gcc happy */ |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2672 | int reg0, reg1, regDest; |
| 2673 | |
| 2674 | reg0 = selectFirstRegister(cUnit, vSrc, false); |
| 2675 | reg1 = NEXT_REG(reg0); |
| 2676 | regDest = NEXT_REG(reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2677 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2678 | int __aeabi_idivmod(int op1, int op2); |
| 2679 | int __aeabi_idiv(int op1, int op2); |
| 2680 | |
| 2681 | switch (dalvikOpCode) { |
| 2682 | case OP_ADD_INT_LIT8: |
| 2683 | case OP_ADD_INT_LIT16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2684 | loadValue(cUnit, vSrc, reg0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2685 | opRegImm(cUnit, OP_ADD, reg0, lit, reg1); |
| 2686 | storeValue(cUnit, reg0, vDest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2687 | break; |
| 2688 | |
| 2689 | case OP_RSUB_INT_LIT8: |
| 2690 | case OP_RSUB_INT: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2691 | loadValue(cUnit, vSrc, reg1); |
| 2692 | loadConstant(cUnit, reg0, lit); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2693 | opRegRegReg(cUnit, OP_SUB, regDest, reg0, reg1); |
| 2694 | storeValue(cUnit, regDest, vDest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2695 | break; |
| 2696 | |
| 2697 | case OP_MUL_INT_LIT8: |
| 2698 | case OP_MUL_INT_LIT16: |
| 2699 | case OP_AND_INT_LIT8: |
| 2700 | case OP_AND_INT_LIT16: |
| 2701 | case OP_OR_INT_LIT8: |
| 2702 | case OP_OR_INT_LIT16: |
| 2703 | case OP_XOR_INT_LIT8: |
| 2704 | case OP_XOR_INT_LIT16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2705 | loadValue(cUnit, vSrc, reg0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2706 | switch (dalvikOpCode) { |
| 2707 | case OP_MUL_INT_LIT8: |
| 2708 | case OP_MUL_INT_LIT16: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2709 | op = OP_MUL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2710 | break; |
| 2711 | case OP_AND_INT_LIT8: |
| 2712 | case OP_AND_INT_LIT16: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2713 | op = OP_AND; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2714 | break; |
| 2715 | case OP_OR_INT_LIT8: |
| 2716 | case OP_OR_INT_LIT16: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2717 | op = OP_OR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2718 | break; |
| 2719 | case OP_XOR_INT_LIT8: |
| 2720 | case OP_XOR_INT_LIT16: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2721 | op = OP_XOR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2722 | break; |
| 2723 | default: |
| 2724 | dvmAbort(); |
| 2725 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2726 | opRegRegImm(cUnit, op, regDest, reg0, lit, reg1); |
| 2727 | storeValue(cUnit, regDest, vDest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2728 | break; |
| 2729 | |
| 2730 | case OP_SHL_INT_LIT8: |
| 2731 | case OP_SHR_INT_LIT8: |
| 2732 | case OP_USHR_INT_LIT8: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2733 | loadValue(cUnit, vSrc, reg0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2734 | switch (dalvikOpCode) { |
| 2735 | case OP_SHL_INT_LIT8: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2736 | op = OP_LSL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2737 | break; |
| 2738 | case OP_SHR_INT_LIT8: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2739 | op = OP_ASR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2740 | break; |
| 2741 | case OP_USHR_INT_LIT8: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2742 | op = OP_LSR; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2743 | break; |
| 2744 | default: dvmAbort(); |
| 2745 | } |
| Bill Buzbee | a6f40f1 | 2009-09-22 09:45:41 -0700 | [diff] [blame] | 2746 | if (lit != 0) { |
| 2747 | opRegRegImm(cUnit, op, regDest, reg0, lit, reg1); |
| 2748 | storeValue(cUnit, regDest, vDest, reg1); |
| 2749 | } else { |
| 2750 | storeValue(cUnit, reg0, vDest, reg1); |
| 2751 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2752 | break; |
| 2753 | |
| 2754 | case OP_DIV_INT_LIT8: |
| 2755 | case OP_DIV_INT_LIT16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2756 | /* Register usage based on the calling convention */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2757 | if (lit == 0) { |
| 2758 | /* Let the interpreter deal with div by 0 */ |
| 2759 | genInterpSingleStep(cUnit, mir); |
| 2760 | return false; |
| 2761 | } |
| 2762 | loadConstant(cUnit, r2, (int)__aeabi_idiv); |
| 2763 | loadConstant(cUnit, r1, lit); |
| 2764 | loadValue(cUnit, vSrc, r0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2765 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2766 | storeValue(cUnit, r0, vDest, r2); |
| 2767 | break; |
| 2768 | |
| 2769 | case OP_REM_INT_LIT8: |
| 2770 | case OP_REM_INT_LIT16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2771 | /* Register usage based on the calling convention */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2772 | if (lit == 0) { |
| 2773 | /* Let the interpreter deal with div by 0 */ |
| 2774 | genInterpSingleStep(cUnit, mir); |
| 2775 | return false; |
| 2776 | } |
| 2777 | loadConstant(cUnit, r2, (int)__aeabi_idivmod); |
| 2778 | loadConstant(cUnit, r1, lit); |
| 2779 | loadValue(cUnit, vSrc, r0); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2780 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2781 | storeValue(cUnit, r1, vDest, r2); |
| 2782 | break; |
| 2783 | default: |
| 2784 | return true; |
| 2785 | } |
| 2786 | return false; |
| 2787 | } |
| 2788 | |
| 2789 | static bool handleFmt22c(CompilationUnit *cUnit, MIR *mir) |
| 2790 | { |
| 2791 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2792 | int fieldOffset; |
| 2793 | |
| 2794 | if (dalvikOpCode >= OP_IGET && dalvikOpCode <= OP_IPUT_SHORT) { |
| 2795 | InstField *pInstField = (InstField *) |
| 2796 | cUnit->method->clazz->pDvmDex->pResFields[mir->dalvikInsn.vC]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2797 | |
| 2798 | assert(pInstField != NULL); |
| 2799 | fieldOffset = pInstField->byteOffset; |
| 2800 | } else { |
| Ben Cheng | a0e7b60 | 2009-10-13 23:09:01 -0700 | [diff] [blame] | 2801 | /* Deliberately break the code while make the compiler happy */ |
| 2802 | fieldOffset = -1; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2803 | } |
| 2804 | switch (dalvikOpCode) { |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2805 | case OP_NEW_ARRAY: { |
| 2806 | void *classPtr = (void*) |
| 2807 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| 2808 | assert(classPtr != NULL); |
| 2809 | loadValue(cUnit, mir->dalvikInsn.vB, r1); /* Len */ |
| 2810 | loadConstant(cUnit, r0, (int) classPtr ); |
| 2811 | loadConstant(cUnit, r4PC, (int)dvmAllocArrayByClass); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2812 | /* |
| 2813 | * "len < 0": bail to the interpreter to re-execute the |
| 2814 | * instruction |
| 2815 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2816 | ArmLIR *pcrLabel = |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2817 | genRegImmCheck(cUnit, ARM_COND_MI, r1, 0, mir->offset, NULL); |
| 2818 | genExportPC(cUnit, mir, r2, r3 ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2819 | loadConstant(cUnit, r2, ALLOC_DONT_TRACK); |
| 2820 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2821 | /* generate a branch over if allocation is successful */ |
| 2822 | opRegImm(cUnit, OP_CMP, r0, 0, rNone); /* NULL? */ |
| 2823 | ArmLIR *branchOver = opCondBranch(cUnit, ARM_COND_NE); |
| 2824 | /* |
| 2825 | * OOM exception needs to be thrown here and cannot re-execute |
| 2826 | */ |
| 2827 | loadConstant(cUnit, r0, |
| 2828 | (int) (cUnit->method->insns + mir->offset)); |
| 2829 | genDispatchToHandler(cUnit, TEMPLATE_THROW_EXCEPTION_COMMON); |
| 2830 | /* noreturn */ |
| 2831 | |
| 2832 | ArmLIR *target = newLIR0(cUnit, ARM_PSEUDO_TARGET_LABEL); |
| 2833 | target->defMask = ENCODE_ALL; |
| 2834 | branchOver->generic.target = (LIR *) target; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2835 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| 2836 | break; |
| 2837 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2838 | case OP_INSTANCE_OF: { |
| 2839 | ClassObject *classPtr = |
| 2840 | (cUnit->method->clazz->pDvmDex->pResClasses[mir->dalvikInsn.vC]); |
| 2841 | assert(classPtr != NULL); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2842 | loadValue(cUnit, mir->dalvikInsn.vB, r0); /* Ref */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2843 | loadConstant(cUnit, r2, (int) classPtr ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2844 | //TUNING: compare to 0 primative to allow use of CB[N]Z |
| 2845 | opRegImm(cUnit, OP_CMP, r0, 0, rNone); /* NULL? */ |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2846 | /* When taken r0 has NULL which can be used for store directly */ |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2847 | ArmLIR *branch1 = opCondBranch(cUnit, ARM_COND_EQ); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2848 | /* r1 now contains object->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2849 | loadWordDisp(cUnit, r0, offsetof(Object, clazz), r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2850 | loadConstant(cUnit, r4PC, (int)dvmInstanceofNonTrivial); |
| Ben Cheng | 752c794 | 2009-06-22 10:50:07 -0700 | [diff] [blame] | 2851 | loadConstant(cUnit, r0, 1); /* Assume true */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2852 | opRegReg(cUnit, OP_CMP, r1, r2); |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 2853 | ArmLIR *branch2 = opCondBranch(cUnit, ARM_COND_EQ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2854 | opRegReg(cUnit, OP_MOV, r0, r1); |
| 2855 | opRegReg(cUnit, OP_MOV, r1, r2); |
| 2856 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2857 | /* branch target here */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2858 | ArmLIR *target = newLIR0(cUnit, ARM_PSEUDO_TARGET_LABEL); |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 2859 | target->defMask = ENCODE_ALL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2860 | storeValue(cUnit, r0, mir->dalvikInsn.vA, r1); |
| 2861 | branch1->generic.target = (LIR *)target; |
| 2862 | branch2->generic.target = (LIR *)target; |
| 2863 | break; |
| 2864 | } |
| 2865 | case OP_IGET_WIDE: |
| 2866 | genIGetWide(cUnit, mir, fieldOffset); |
| 2867 | break; |
| 2868 | case OP_IGET: |
| 2869 | case OP_IGET_OBJECT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2870 | genIGet(cUnit, mir, WORD, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2871 | break; |
| 2872 | case OP_IGET_BOOLEAN: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2873 | genIGet(cUnit, mir, UNSIGNED_BYTE, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2874 | break; |
| 2875 | case OP_IGET_BYTE: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2876 | genIGet(cUnit, mir, SIGNED_BYTE, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2877 | break; |
| 2878 | case OP_IGET_CHAR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2879 | genIGet(cUnit, mir, UNSIGNED_HALF, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2880 | break; |
| 2881 | case OP_IGET_SHORT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2882 | genIGet(cUnit, mir, SIGNED_HALF, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2883 | break; |
| 2884 | case OP_IPUT_WIDE: |
| 2885 | genIPutWide(cUnit, mir, fieldOffset); |
| 2886 | break; |
| 2887 | case OP_IPUT: |
| 2888 | case OP_IPUT_OBJECT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2889 | genIPut(cUnit, mir, WORD, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2890 | break; |
| 2891 | case OP_IPUT_SHORT: |
| 2892 | case OP_IPUT_CHAR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2893 | genIPut(cUnit, mir, UNSIGNED_HALF, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2894 | break; |
| 2895 | case OP_IPUT_BYTE: |
| 2896 | case OP_IPUT_BOOLEAN: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2897 | genIPut(cUnit, mir, UNSIGNED_BYTE, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2898 | break; |
| 2899 | default: |
| 2900 | return true; |
| 2901 | } |
| 2902 | return false; |
| 2903 | } |
| 2904 | |
| 2905 | static bool handleFmt22cs(CompilationUnit *cUnit, MIR *mir) |
| 2906 | { |
| 2907 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 2908 | int fieldOffset = mir->dalvikInsn.vC; |
| 2909 | switch (dalvikOpCode) { |
| 2910 | case OP_IGET_QUICK: |
| 2911 | case OP_IGET_OBJECT_QUICK: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2912 | genIGet(cUnit, mir, WORD, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2913 | break; |
| 2914 | case OP_IPUT_QUICK: |
| 2915 | case OP_IPUT_OBJECT_QUICK: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2916 | genIPut(cUnit, mir, WORD, fieldOffset); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2917 | break; |
| 2918 | case OP_IGET_WIDE_QUICK: |
| 2919 | genIGetWide(cUnit, mir, fieldOffset); |
| 2920 | break; |
| 2921 | case OP_IPUT_WIDE_QUICK: |
| 2922 | genIPutWide(cUnit, mir, fieldOffset); |
| 2923 | break; |
| 2924 | default: |
| 2925 | return true; |
| 2926 | } |
| 2927 | return false; |
| 2928 | |
| 2929 | } |
| 2930 | |
| 2931 | /* Compare agaist zero */ |
| 2932 | static bool handleFmt22t(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2933 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2934 | { |
| 2935 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 2936 | ArmConditionCode cond; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2937 | int reg0, reg1; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2938 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2939 | if (cUnit->registerScoreboard.liveDalvikReg == (int) mir->dalvikInsn.vA) { |
| 2940 | reg0 = selectFirstRegister(cUnit, mir->dalvikInsn.vA, false); |
| 2941 | reg1 = NEXT_REG(reg0); |
| 2942 | /* Load vB first since vA can be fetched via a move */ |
| 2943 | loadValue(cUnit, mir->dalvikInsn.vB, reg1); |
| 2944 | loadValue(cUnit, mir->dalvikInsn.vA, reg0); |
| 2945 | } else { |
| 2946 | reg0 = selectFirstRegister(cUnit, mir->dalvikInsn.vB, false); |
| 2947 | reg1 = NEXT_REG(reg0); |
| 2948 | /* Load vA first since vB can be fetched via a move */ |
| 2949 | loadValue(cUnit, mir->dalvikInsn.vA, reg0); |
| 2950 | loadValue(cUnit, mir->dalvikInsn.vB, reg1); |
| 2951 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 2952 | opRegReg(cUnit, OP_CMP, reg0, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2953 | |
| 2954 | switch (dalvikOpCode) { |
| 2955 | case OP_IF_EQ: |
| 2956 | cond = ARM_COND_EQ; |
| 2957 | break; |
| 2958 | case OP_IF_NE: |
| 2959 | cond = ARM_COND_NE; |
| 2960 | break; |
| 2961 | case OP_IF_LT: |
| 2962 | cond = ARM_COND_LT; |
| 2963 | break; |
| 2964 | case OP_IF_GE: |
| 2965 | cond = ARM_COND_GE; |
| 2966 | break; |
| 2967 | case OP_IF_GT: |
| 2968 | cond = ARM_COND_GT; |
| 2969 | break; |
| 2970 | case OP_IF_LE: |
| 2971 | cond = ARM_COND_LE; |
| 2972 | break; |
| 2973 | default: |
| 2974 | cond = 0; |
| 2975 | LOGE("Unexpected opcode (%d) for Fmt22t\n", dalvikOpCode); |
| 2976 | dvmAbort(); |
| 2977 | } |
| 2978 | genConditionalBranch(cUnit, cond, &labelList[bb->taken->id]); |
| 2979 | /* This mostly likely will be optimized away in a later phase */ |
| 2980 | genUnconditionalBranch(cUnit, &labelList[bb->fallThrough->id]); |
| 2981 | return false; |
| 2982 | } |
| 2983 | |
| 2984 | static bool handleFmt22x_Fmt32x(CompilationUnit *cUnit, MIR *mir) |
| 2985 | { |
| 2986 | OpCode opCode = mir->dalvikInsn.opCode; |
| 2987 | int vSrc1Dest = mir->dalvikInsn.vA; |
| 2988 | int vSrc2 = mir->dalvikInsn.vB; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2989 | int reg0, reg1, reg2; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 2990 | |
| 2991 | switch (opCode) { |
| 2992 | case OP_MOVE_16: |
| 2993 | case OP_MOVE_OBJECT_16: |
| 2994 | case OP_MOVE_FROM16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 2995 | case OP_MOVE_OBJECT_FROM16: { |
| 2996 | reg0 = selectFirstRegister(cUnit, vSrc2, false); |
| 2997 | reg1 = NEXT_REG(reg0); |
| 2998 | loadValue(cUnit, vSrc2, reg0); |
| 2999 | storeValue(cUnit, reg0, vSrc1Dest, reg1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3000 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3001 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3002 | case OP_MOVE_WIDE_16: |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3003 | case OP_MOVE_WIDE_FROM16: { |
| 3004 | reg0 = selectFirstRegister(cUnit, vSrc2, true); |
| 3005 | reg1 = NEXT_REG(reg0); |
| 3006 | reg2 = NEXT_REG(reg1); |
| 3007 | loadValuePair(cUnit, vSrc2, reg0, reg1); |
| 3008 | storeValuePair(cUnit, reg0, reg1, vSrc1Dest, reg2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3009 | break; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3010 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3011 | default: |
| 3012 | return true; |
| 3013 | } |
| 3014 | return false; |
| 3015 | } |
| 3016 | |
| 3017 | static bool handleFmt23x(CompilationUnit *cUnit, MIR *mir) |
| 3018 | { |
| 3019 | OpCode opCode = mir->dalvikInsn.opCode; |
| 3020 | int vA = mir->dalvikInsn.vA; |
| 3021 | int vB = mir->dalvikInsn.vB; |
| 3022 | int vC = mir->dalvikInsn.vC; |
| 3023 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3024 | /* Don't optimize for register usage since out-of-line handlers are used */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3025 | if ( (opCode >= OP_ADD_INT) && (opCode <= OP_REM_DOUBLE)) { |
| 3026 | return genArithOp( cUnit, mir ); |
| 3027 | } |
| 3028 | |
| 3029 | switch (opCode) { |
| Bill Buzbee | d45ba37 | 2009-06-15 17:00:57 -0700 | [diff] [blame] | 3030 | case OP_CMPL_FLOAT: |
| 3031 | case OP_CMPG_FLOAT: |
| 3032 | case OP_CMPL_DOUBLE: |
| 3033 | case OP_CMPG_DOUBLE: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3034 | return genCmpX(cUnit, mir, vA, vB, vC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3035 | case OP_CMP_LONG: |
| Bill Buzbee | a4a7f07 | 2009-08-27 13:58:09 -0700 | [diff] [blame] | 3036 | genCmpLong(cUnit, mir, vA, vB, vC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3037 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3038 | case OP_AGET_WIDE: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3039 | genArrayGet(cUnit, mir, LONG, vB, vC, vA, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3040 | break; |
| 3041 | case OP_AGET: |
| 3042 | case OP_AGET_OBJECT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3043 | genArrayGet(cUnit, mir, WORD, vB, vC, vA, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3044 | break; |
| 3045 | case OP_AGET_BOOLEAN: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3046 | genArrayGet(cUnit, mir, UNSIGNED_BYTE, vB, vC, vA, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3047 | break; |
| 3048 | case OP_AGET_BYTE: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3049 | genArrayGet(cUnit, mir, SIGNED_BYTE, vB, vC, vA, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3050 | break; |
| 3051 | case OP_AGET_CHAR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3052 | genArrayGet(cUnit, mir, UNSIGNED_HALF, vB, vC, vA, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3053 | break; |
| 3054 | case OP_AGET_SHORT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3055 | genArrayGet(cUnit, mir, SIGNED_HALF, vB, vC, vA, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3056 | break; |
| 3057 | case OP_APUT_WIDE: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3058 | genArrayPut(cUnit, mir, LONG, vB, vC, vA, 3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3059 | break; |
| 3060 | case OP_APUT: |
| 3061 | case OP_APUT_OBJECT: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3062 | genArrayPut(cUnit, mir, WORD, vB, vC, vA, 2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3063 | break; |
| 3064 | case OP_APUT_SHORT: |
| 3065 | case OP_APUT_CHAR: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3066 | genArrayPut(cUnit, mir, UNSIGNED_HALF, vB, vC, vA, 1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3067 | break; |
| 3068 | case OP_APUT_BYTE: |
| 3069 | case OP_APUT_BOOLEAN: |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3070 | genArrayPut(cUnit, mir, UNSIGNED_BYTE, vB, vC, vA, 0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3071 | break; |
| 3072 | default: |
| 3073 | return true; |
| 3074 | } |
| 3075 | return false; |
| 3076 | } |
| 3077 | |
| 3078 | static bool handleFmt31t(CompilationUnit *cUnit, MIR *mir) |
| 3079 | { |
| 3080 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 3081 | switch (dalvikOpCode) { |
| 3082 | case OP_FILL_ARRAY_DATA: { |
| 3083 | loadConstant(cUnit, r4PC, (int)dvmInterpHandleFillArrayData); |
| 3084 | loadValue(cUnit, mir->dalvikInsn.vA, r0); |
| 3085 | loadConstant(cUnit, r1, (mir->dalvikInsn.vB << 1) + |
| 3086 | (int) (cUnit->method->insns + mir->offset)); |
| 3087 | genExportPC(cUnit, mir, r2, r3 ); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3088 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3089 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3090 | break; |
| 3091 | } |
| 3092 | /* |
| 3093 | * TODO |
| 3094 | * - Add a 1 to 3-entry per-location cache here to completely |
| 3095 | * bypass the dvmInterpHandle[Packed/Sparse]Switch call w/ chaining |
| 3096 | * - Use out-of-line handlers for both of these |
| 3097 | */ |
| 3098 | case OP_PACKED_SWITCH: |
| 3099 | case OP_SPARSE_SWITCH: { |
| 3100 | if (dalvikOpCode == OP_PACKED_SWITCH) { |
| 3101 | loadConstant(cUnit, r4PC, (int)dvmInterpHandlePackedSwitch); |
| 3102 | } else { |
| 3103 | loadConstant(cUnit, r4PC, (int)dvmInterpHandleSparseSwitch); |
| 3104 | } |
| 3105 | loadValue(cUnit, mir->dalvikInsn.vA, r1); |
| 3106 | loadConstant(cUnit, r0, (mir->dalvikInsn.vB << 1) + |
| 3107 | (int) (cUnit->method->insns + mir->offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3108 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3109 | loadConstant(cUnit, r1, (int)(cUnit->method->insns + mir->offset)); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3110 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3111 | jitToInterpEntries.dvmJitToInterpNoChain), r2); |
| 3112 | opRegReg(cUnit, OP_ADD, r0, r0); |
| 3113 | opRegRegReg(cUnit, OP_ADD, r4PC, r0, r1); |
| 3114 | opReg(cUnit, OP_BLX, r2); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3115 | break; |
| 3116 | } |
| 3117 | default: |
| 3118 | return true; |
| 3119 | } |
| 3120 | return false; |
| 3121 | } |
| 3122 | |
| 3123 | static bool handleFmt35c_3rc(CompilationUnit *cUnit, MIR *mir, BasicBlock *bb, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3124 | ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3125 | { |
| Bill Buzbee | 9bc3df3 | 2009-07-30 10:52:29 -0700 | [diff] [blame] | 3126 | ArmLIR *retChainingCell = NULL; |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3127 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3128 | |
| Bill Buzbee | f4ce16f | 2009-07-28 13:28:25 -0700 | [diff] [blame] | 3129 | if (bb->fallThrough != NULL) |
| 3130 | retChainingCell = &labelList[bb->fallThrough->id]; |
| 3131 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3132 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3133 | switch (mir->dalvikInsn.opCode) { |
| 3134 | /* |
| 3135 | * calleeMethod = this->clazz->vtable[ |
| 3136 | * method->clazz->pDvmDex->pResMethods[BBBB]->methodIndex |
| 3137 | * ] |
| 3138 | */ |
| 3139 | case OP_INVOKE_VIRTUAL: |
| 3140 | case OP_INVOKE_VIRTUAL_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3141 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3142 | int methodIndex = |
| 3143 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]-> |
| 3144 | methodIndex; |
| 3145 | |
| 3146 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL) |
| 3147 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3148 | else |
| 3149 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3150 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3151 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 3152 | retChainingCell, |
| 3153 | predChainingCell, |
| 3154 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3155 | break; |
| 3156 | } |
| 3157 | /* |
| 3158 | * calleeMethod = method->clazz->super->vtable[method->clazz->pDvmDex |
| 3159 | * ->pResMethods[BBBB]->methodIndex] |
| 3160 | */ |
| 3161 | /* TODO - not excersized in RunPerf.jar */ |
| 3162 | case OP_INVOKE_SUPER: |
| 3163 | case OP_INVOKE_SUPER_RANGE: { |
| 3164 | int mIndex = cUnit->method->clazz->pDvmDex-> |
| 3165 | pResMethods[dInsn->vB]->methodIndex; |
| 3166 | const Method *calleeMethod = |
| 3167 | cUnit->method->clazz->super->vtable[mIndex]; |
| 3168 | |
| 3169 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER) |
| 3170 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3171 | else |
| 3172 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3173 | |
| 3174 | /* r0 = calleeMethod */ |
| 3175 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3176 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3177 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3178 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3179 | break; |
| 3180 | } |
| 3181 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 3182 | case OP_INVOKE_DIRECT: |
| 3183 | case OP_INVOKE_DIRECT_RANGE: { |
| 3184 | const Method *calleeMethod = |
| 3185 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]; |
| 3186 | |
| 3187 | if (mir->dalvikInsn.opCode == OP_INVOKE_DIRECT) |
| 3188 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3189 | else |
| 3190 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3191 | |
| 3192 | /* r0 = calleeMethod */ |
| 3193 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3194 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3195 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3196 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3197 | break; |
| 3198 | } |
| 3199 | /* calleeMethod = method->clazz->pDvmDex->pResMethods[BBBB] */ |
| 3200 | case OP_INVOKE_STATIC: |
| 3201 | case OP_INVOKE_STATIC_RANGE: { |
| 3202 | const Method *calleeMethod = |
| 3203 | cUnit->method->clazz->pDvmDex->pResMethods[dInsn->vB]; |
| 3204 | |
| 3205 | if (mir->dalvikInsn.opCode == OP_INVOKE_STATIC) |
| 3206 | genProcessArgsNoRange(cUnit, mir, dInsn, |
| 3207 | NULL /* no null check */); |
| 3208 | else |
| 3209 | genProcessArgsRange(cUnit, mir, dInsn, |
| 3210 | NULL /* no null check */); |
| 3211 | |
| 3212 | /* r0 = calleeMethod */ |
| 3213 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3214 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3215 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3216 | calleeMethod); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3217 | break; |
| 3218 | } |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3219 | /* |
| 3220 | * TODO: When we move to using upper registers in Thumb2, make sure |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3221 | * the register allocater is told that r8, r9, & r10 are killed |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3222 | * here. |
| 3223 | */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3224 | /* |
| 3225 | * calleeMethod = dvmFindInterfaceMethodInCache(this->clazz, |
| 3226 | * BBBB, method, method->clazz->pDvmDex) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3227 | * |
| 3228 | * Given "invoke-interface {v0}", the following is the generated code: |
| 3229 | * |
| 3230 | * 0x426a9abe : ldr r0, [r5, #0] --+ |
| 3231 | * 0x426a9ac0 : mov r7, r5 | |
| 3232 | * 0x426a9ac2 : sub r7, #24 | |
| 3233 | * 0x426a9ac4 : cmp r0, #0 | genProcessArgsNoRange |
| 3234 | * 0x426a9ac6 : beq 0x426a9afe | |
| 3235 | * 0x426a9ac8 : stmia r7, <r0> --+ |
| 3236 | * 0x426a9aca : ldr r4, [pc, #104] --> r4 <- dalvikPC of this invoke |
| 3237 | * 0x426a9acc : add r1, pc, #52 --> r1 <- &retChainingCell |
| 3238 | * 0x426a9ace : add r2, pc, #60 --> r2 <- &predictedChainingCell |
| 3239 | * 0x426a9ad0 : blx_1 0x426a918c --+ TEMPLATE_INVOKE_METHOD_ |
| 3240 | * 0x426a9ad2 : blx_2 see above --+ PREDICTED_CHAIN |
| 3241 | * 0x426a9ad4 : b 0x426a9b0c --> off to the predicted chain |
| 3242 | * 0x426a9ad6 : b 0x426a9afe --> punt to the interpreter |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3243 | * 0x426a9ad8 : mov r8, r1 --+ |
| 3244 | * 0x426a9ada : mov r9, r2 | |
| 3245 | * 0x426a9adc : mov r10, r3 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3246 | * 0x426a9ade : mov r0, r3 | |
| 3247 | * 0x426a9ae0 : mov r1, #74 | dvmFindInterfaceMethodInCache |
| 3248 | * 0x426a9ae2 : ldr r2, [pc, #76] | |
| 3249 | * 0x426a9ae4 : ldr r3, [pc, #68] | |
| 3250 | * 0x426a9ae6 : ldr r7, [pc, #64] | |
| 3251 | * 0x426a9ae8 : blx r7 --+ |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3252 | * 0x426a9aea : mov r1, r8 --> r1 <- rechain count |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3253 | * 0x426a9aec : cmp r1, #0 --> compare against 0 |
| 3254 | * 0x426a9aee : bgt 0x426a9af8 --> >=0? don't rechain |
| 3255 | * 0x426a9af0 : ldr r7, [r6, #96] --+ |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3256 | * 0x426a9af2 : mov r2, r9 | dvmJitToPatchPredictedChain |
| 3257 | * 0x426a9af4 : mov r3, r10 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3258 | * 0x426a9af6 : blx r7 --+ |
| 3259 | * 0x426a9af8 : add r1, pc, #8 --> r1 <- &retChainingCell |
| 3260 | * 0x426a9afa : blx_1 0x426a9098 --+ TEMPLATE_INVOKE_METHOD_NO_OPT |
| 3261 | * 0x426a9afc : blx_2 see above --+ |
| 3262 | * -------- reconstruct dalvik PC : 0x428b786c @ +0x001e |
| 3263 | * 0x426a9afe (0042): ldr r0, [pc, #52] |
| 3264 | * Exception_Handling: |
| 3265 | * 0x426a9b00 (0044): ldr r1, [r6, #84] |
| 3266 | * 0x426a9b02 (0046): blx r1 |
| 3267 | * 0x426a9b04 (0048): .align4 |
| 3268 | * -------- chaining cell (hot): 0x0021 |
| 3269 | * 0x426a9b04 (0048): ldr r0, [r6, #92] |
| 3270 | * 0x426a9b06 (004a): blx r0 |
| 3271 | * 0x426a9b08 (004c): data 0x7872(30834) |
| 3272 | * 0x426a9b0a (004e): data 0x428b(17035) |
| 3273 | * 0x426a9b0c (0050): .align4 |
| 3274 | * -------- chaining cell (predicted) |
| 3275 | * 0x426a9b0c (0050): data 0x0000(0) --> will be patched into bx |
| 3276 | * 0x426a9b0e (0052): data 0x0000(0) |
| 3277 | * 0x426a9b10 (0054): data 0x0000(0) --> class |
| 3278 | * 0x426a9b12 (0056): data 0x0000(0) |
| 3279 | * 0x426a9b14 (0058): data 0x0000(0) --> method |
| 3280 | * 0x426a9b16 (005a): data 0x0000(0) |
| 3281 | * 0x426a9b18 (005c): data 0x0000(0) --> reset count |
| 3282 | * 0x426a9b1a (005e): data 0x0000(0) |
| 3283 | * 0x426a9b28 (006c): .word (0xad0392a5) |
| 3284 | * 0x426a9b2c (0070): .word (0x6e750) |
| 3285 | * 0x426a9b30 (0074): .word (0x4109a618) |
| 3286 | * 0x426a9b34 (0078): .word (0x428b786c) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3287 | */ |
| 3288 | case OP_INVOKE_INTERFACE: |
| 3289 | case OP_INVOKE_INTERFACE_RANGE: { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3290 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3291 | int methodIndex = dInsn->vB; |
| 3292 | |
| 3293 | if (mir->dalvikInsn.opCode == OP_INVOKE_INTERFACE) |
| 3294 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3295 | else |
| 3296 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3297 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3298 | /* "this" is already left in r0 by genProcessArgs* */ |
| 3299 | |
| 3300 | /* r4PC = dalvikCallsite */ |
| 3301 | loadConstant(cUnit, r4PC, |
| 3302 | (int) (cUnit->method->insns + mir->offset)); |
| 3303 | |
| 3304 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3305 | ArmLIR *addrRetChain = |
| 3306 | opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3307 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| 3308 | |
| 3309 | /* r2 = &predictedChainingCell */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3310 | ArmLIR *predictedChainingCell = |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3311 | opRegRegImm(cUnit, OP_ADD, r2, rpc, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3312 | predictedChainingCell->generic.target = (LIR *) predChainingCell; |
| 3313 | |
| 3314 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_PREDICTED_CHAIN); |
| 3315 | |
| 3316 | /* return through lr - jump to the chaining cell */ |
| 3317 | genUnconditionalBranch(cUnit, predChainingCell); |
| 3318 | |
| 3319 | /* |
| 3320 | * null-check on "this" may have been eliminated, but we still need |
| 3321 | * a PC-reconstruction label for stack overflow bailout. |
| 3322 | */ |
| 3323 | if (pcrLabel == NULL) { |
| 3324 | int dPC = (int) (cUnit->method->insns + mir->offset); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3325 | pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 3326 | pcrLabel->opCode = ARM_PSEUDO_PC_RECONSTRUCTION_CELL; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3327 | pcrLabel->operands[0] = dPC; |
| 3328 | pcrLabel->operands[1] = mir->offset; |
| 3329 | /* Insert the place holder to the growable list */ |
| 3330 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3331 | } |
| 3332 | |
| 3333 | /* return through lr+2 - punt to the interpreter */ |
| 3334 | genUnconditionalBranch(cUnit, pcrLabel); |
| 3335 | |
| 3336 | /* |
| 3337 | * return through lr+4 - fully resolve the callee method. |
| 3338 | * r1 <- count |
| 3339 | * r2 <- &predictedChainCell |
| 3340 | * r3 <- this->class |
| 3341 | * r4 <- dPC |
| 3342 | * r7 <- this->class->vtable |
| 3343 | */ |
| 3344 | |
| 3345 | /* Save count, &predictedChainCell, and class to high regs first */ |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3346 | opRegReg(cUnit, OP_MOV, r8, r1); |
| 3347 | opRegReg(cUnit, OP_MOV, r9, r2); |
| 3348 | opRegReg(cUnit, OP_MOV, r10, r3); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3349 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3350 | /* r0 now contains this->clazz */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3351 | opRegReg(cUnit, OP_MOV, r0, r3); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3352 | |
| 3353 | /* r1 = BBBB */ |
| 3354 | loadConstant(cUnit, r1, dInsn->vB); |
| 3355 | |
| 3356 | /* r2 = method (caller) */ |
| 3357 | loadConstant(cUnit, r2, (int) cUnit->method); |
| 3358 | |
| 3359 | /* r3 = pDvmDex */ |
| 3360 | loadConstant(cUnit, r3, (int) cUnit->method->clazz->pDvmDex); |
| 3361 | |
| 3362 | loadConstant(cUnit, r7, |
| 3363 | (intptr_t) dvmFindInterfaceMethodInCache); |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3364 | opReg(cUnit, OP_BLX, r7); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3365 | |
| 3366 | /* r0 = calleeMethod (returned from dvmFindInterfaceMethodInCache */ |
| 3367 | |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3368 | opRegReg(cUnit, OP_MOV, r1, r8); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3369 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3370 | /* Check if rechain limit is reached */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3371 | opRegImm(cUnit, OP_CMP, r1, 0, rNone); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3372 | |
| Ben Cheng | 4f48917 | 2009-09-27 17:08:35 -0700 | [diff] [blame] | 3373 | ArmLIR *bypassRechaining = opCondBranch(cUnit, ARM_COND_GT); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3374 | |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3375 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3376 | jitToInterpEntries.dvmJitToPatchPredictedChain), r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3377 | |
| Ben Cheng | a8e64a7 | 2009-10-20 13:01:36 -0700 | [diff] [blame^] | 3378 | opRegReg(cUnit, OP_MOV, r2, r9); |
| 3379 | opRegReg(cUnit, OP_MOV, r3, r10); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3380 | |
| 3381 | /* |
| 3382 | * r0 = calleeMethod |
| 3383 | * r2 = &predictedChainingCell |
| 3384 | * r3 = class |
| 3385 | * |
| 3386 | * &returnChainingCell has been loaded into r1 but is not needed |
| 3387 | * when patching the chaining cell and will be clobbered upon |
| 3388 | * returning so it will be reconstructed again. |
| 3389 | */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3390 | opReg(cUnit, OP_BLX, r7); |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3391 | |
| 3392 | /* r1 = &retChainingCell */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3393 | addrRetChain = opRegRegImm(cUnit, OP_ADD, r1, rpc, 0, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3394 | addrRetChain->generic.target = (LIR *) retChainingCell; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3395 | |
| 3396 | bypassRechaining->generic.target = (LIR *) addrRetChain; |
| 3397 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3398 | /* |
| 3399 | * r0 = this, r1 = calleeMethod, |
| 3400 | * r1 = &ChainingCell, |
| 3401 | * r4PC = callsiteDPC, |
| 3402 | */ |
| 3403 | genDispatchToHandler(cUnit, TEMPLATE_INVOKE_METHOD_NO_OPT); |
| 3404 | #if defined(INVOKE_STATS) |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3405 | gDvmJit.invokePredictedChain++; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3406 | #endif |
| 3407 | /* Handle exceptions using the interpreter */ |
| 3408 | genTrap(cUnit, mir->offset, pcrLabel); |
| 3409 | break; |
| 3410 | } |
| 3411 | /* NOP */ |
| 3412 | case OP_INVOKE_DIRECT_EMPTY: { |
| 3413 | return false; |
| 3414 | } |
| 3415 | case OP_FILLED_NEW_ARRAY: |
| 3416 | case OP_FILLED_NEW_ARRAY_RANGE: { |
| 3417 | /* Just let the interpreter deal with these */ |
| 3418 | genInterpSingleStep(cUnit, mir); |
| 3419 | break; |
| 3420 | } |
| 3421 | default: |
| 3422 | return true; |
| 3423 | } |
| 3424 | return false; |
| 3425 | } |
| 3426 | |
| 3427 | static bool handleFmt35ms_3rms(CompilationUnit *cUnit, MIR *mir, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3428 | BasicBlock *bb, ArmLIR *labelList) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3429 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3430 | ArmLIR *retChainingCell = &labelList[bb->fallThrough->id]; |
| 3431 | ArmLIR *predChainingCell = &labelList[bb->taken->id]; |
| 3432 | ArmLIR *pcrLabel = NULL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3433 | |
| 3434 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3435 | switch (mir->dalvikInsn.opCode) { |
| 3436 | /* calleeMethod = this->clazz->vtable[BBBB] */ |
| 3437 | case OP_INVOKE_VIRTUAL_QUICK_RANGE: |
| 3438 | case OP_INVOKE_VIRTUAL_QUICK: { |
| 3439 | int methodIndex = dInsn->vB; |
| 3440 | if (mir->dalvikInsn.opCode == OP_INVOKE_VIRTUAL_QUICK) |
| 3441 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3442 | else |
| 3443 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3444 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3445 | genInvokeVirtualCommon(cUnit, mir, methodIndex, |
| 3446 | retChainingCell, |
| 3447 | predChainingCell, |
| 3448 | pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3449 | break; |
| 3450 | } |
| 3451 | /* calleeMethod = method->clazz->super->vtable[BBBB] */ |
| 3452 | case OP_INVOKE_SUPER_QUICK: |
| 3453 | case OP_INVOKE_SUPER_QUICK_RANGE: { |
| 3454 | const Method *calleeMethod = |
| 3455 | cUnit->method->clazz->super->vtable[dInsn->vB]; |
| 3456 | |
| 3457 | if (mir->dalvikInsn.opCode == OP_INVOKE_SUPER_QUICK) |
| 3458 | genProcessArgsNoRange(cUnit, mir, dInsn, &pcrLabel); |
| 3459 | else |
| 3460 | genProcessArgsRange(cUnit, mir, dInsn, &pcrLabel); |
| 3461 | |
| 3462 | /* r0 = calleeMethod */ |
| 3463 | loadConstant(cUnit, r0, (int) calleeMethod); |
| 3464 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3465 | genInvokeSingletonCommon(cUnit, mir, bb, labelList, pcrLabel, |
| 3466 | calleeMethod); |
| 3467 | /* Handle exceptions using the interpreter */ |
| 3468 | genTrap(cUnit, mir->offset, pcrLabel); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3469 | break; |
| 3470 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3471 | default: |
| 3472 | return true; |
| 3473 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3474 | return false; |
| 3475 | } |
| 3476 | |
| 3477 | /* |
| 3478 | * NOTE: We assume here that the special native inline routines |
| 3479 | * are side-effect free. By making this assumption, we can safely |
| 3480 | * re-execute the routine from the interpreter if it decides it |
| 3481 | * wants to throw an exception. We still need to EXPORT_PC(), though. |
| 3482 | */ |
| 3483 | static bool handleFmt3inline(CompilationUnit *cUnit, MIR *mir) |
| 3484 | { |
| 3485 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3486 | switch( mir->dalvikInsn.opCode) { |
| 3487 | case OP_EXECUTE_INLINE: { |
| 3488 | unsigned int i; |
| 3489 | const InlineOperation* inLineTable = dvmGetInlineOpsTable(); |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3490 | int offset = offsetof(InterpState, retval); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3491 | int operation = dInsn->vB; |
| 3492 | |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3493 | switch (operation) { |
| 3494 | case INLINE_EMPTYINLINEMETHOD: |
| 3495 | return false; /* Nop */ |
| 3496 | case INLINE_STRING_LENGTH: |
| 3497 | return genInlinedStringLength(cUnit, mir); |
| 3498 | case INLINE_MATH_ABS_INT: |
| 3499 | return genInlinedAbsInt(cUnit, mir); |
| 3500 | case INLINE_MATH_ABS_LONG: |
| 3501 | return genInlinedAbsLong(cUnit, mir); |
| 3502 | case INLINE_MATH_MIN_INT: |
| 3503 | return genInlinedMinMaxInt(cUnit, mir, true); |
| 3504 | case INLINE_MATH_MAX_INT: |
| 3505 | return genInlinedMinMaxInt(cUnit, mir, false); |
| 3506 | case INLINE_STRING_CHARAT: |
| 3507 | return genInlinedStringCharAt(cUnit, mir); |
| 3508 | case INLINE_MATH_SQRT: |
| 3509 | if (genInlineSqrt(cUnit, mir)) |
| Bill Buzbee | 9727c3d | 2009-08-01 11:32:36 -0700 | [diff] [blame] | 3510 | return false; |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3511 | else |
| 3512 | break; /* Handle with C routine */ |
| 3513 | case INLINE_MATH_COS: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3514 | case INLINE_MATH_SIN: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3515 | break; /* Handle with C routine */ |
| 3516 | case INLINE_MATH_ABS_FLOAT: |
| 3517 | return genInlinedAbsFloat(cUnit, mir); |
| 3518 | case INLINE_MATH_ABS_DOUBLE: |
| 3519 | return genInlinedAbsDouble(cUnit, mir); |
| 3520 | case INLINE_STRING_COMPARETO: |
| 3521 | case INLINE_STRING_EQUALS: |
| Bill Buzbee | 12ba015 | 2009-09-03 14:03:09 -0700 | [diff] [blame] | 3522 | case INLINE_STRING_INDEXOF_I: |
| 3523 | case INLINE_STRING_INDEXOF_II: |
| Bill Buzbee | 50a6bf2 | 2009-07-08 13:08:04 -0700 | [diff] [blame] | 3524 | break; |
| 3525 | default: |
| 3526 | dvmAbort(); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3527 | } |
| 3528 | |
| 3529 | /* Materialize pointer to retval & push */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3530 | opRegReg(cUnit, OP_MOV, r4PC, rGLUE); |
| 3531 | opRegImm(cUnit, OP_ADD, r4PC, offset, rNone); |
| 3532 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3533 | /* Push r4 and (just to take up space) r5) */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3534 | opImm(cUnit, OP_PUSH, (1 << r4PC | 1 << rFP)); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3535 | |
| 3536 | /* Get code pointer to inline routine */ |
| 3537 | loadConstant(cUnit, r4PC, (int)inLineTable[operation].func); |
| 3538 | |
| 3539 | /* Export PC */ |
| 3540 | genExportPC(cUnit, mir, r0, r1 ); |
| 3541 | |
| 3542 | /* Load arguments to r0 through r3 as applicable */ |
| 3543 | for (i=0; i < dInsn->vA; i++) { |
| 3544 | loadValue(cUnit, dInsn->arg[i], i); |
| 3545 | } |
| 3546 | /* Call inline routine */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3547 | opReg(cUnit, OP_BLX, r4PC); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3548 | |
| 3549 | /* Strip frame */ |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3550 | opRegImm(cUnit, OP_ADD, r13, 8, rNone); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3551 | |
| 3552 | /* Did we throw? If so, redo under interpreter*/ |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3553 | genZeroCheck(cUnit, r0, mir->offset, NULL); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3554 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3555 | resetRegisterScoreboard(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3556 | break; |
| 3557 | } |
| 3558 | default: |
| 3559 | return true; |
| 3560 | } |
| 3561 | return false; |
| 3562 | } |
| 3563 | |
| 3564 | static bool handleFmt51l(CompilationUnit *cUnit, MIR *mir) |
| 3565 | { |
| 3566 | loadConstant(cUnit, r0, mir->dalvikInsn.vB_wide & 0xFFFFFFFFUL); |
| 3567 | loadConstant(cUnit, r1, (mir->dalvikInsn.vB_wide>>32) & 0xFFFFFFFFUL); |
| 3568 | storeValuePair(cUnit, r0, r1, mir->dalvikInsn.vA, r2); |
| 3569 | return false; |
| 3570 | } |
| 3571 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3572 | /* |
| 3573 | * The following are special processing routines that handle transfer of |
| 3574 | * controls between compiled code and the interpreter. Certain VM states like |
| 3575 | * Dalvik PC and special-purpose registers are reconstructed here. |
| 3576 | */ |
| 3577 | |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3578 | /* Chaining cell for code that may need warmup. */ |
| 3579 | static void handleNormalChainingCell(CompilationUnit *cUnit, |
| 3580 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3581 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3582 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3583 | jitToInterpEntries.dvmJitToInterpNormal), r0); |
| 3584 | opReg(cUnit, OP_BLX, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3585 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3586 | } |
| 3587 | |
| 3588 | /* |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3589 | * Chaining cell for instructions that immediately following already translated |
| 3590 | * code. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3591 | */ |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3592 | static void handleHotChainingCell(CompilationUnit *cUnit, |
| 3593 | unsigned int offset) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3594 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3595 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3596 | jitToInterpEntries.dvmJitToTraceSelect), r0); |
| 3597 | opReg(cUnit, OP_BLX, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3598 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3599 | } |
| 3600 | |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3601 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3602 | /* Chaining cell for branches that branch back into the same basic block */ |
| 3603 | static void handleBackwardBranchChainingCell(CompilationUnit *cUnit, |
| 3604 | unsigned int offset) |
| 3605 | { |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3606 | #if defined(WITH_SELF_VERIFICATION) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3607 | newLIR3(cUnit, THUMB_LDR_RRI5, r0, rGLUE, |
| 3608 | offsetof(InterpState, jitToInterpEntries.dvmJitToBackwardBranch) >> 2); |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3609 | #else |
| 3610 | newLIR3(cUnit, THUMB_LDR_RRI5, r0, rGLUE, |
| 3611 | offsetof(InterpState, jitToInterpEntries.dvmJitToInterpNormal) >> 2); |
| 3612 | #endif |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3613 | newLIR1(cUnit, THUMB_BLX_R, r0); |
| 3614 | addWordData(cUnit, (int) (cUnit->method->insns + offset), true); |
| 3615 | } |
| 3616 | |
| 3617 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3618 | /* Chaining cell for monomorphic method invocations. */ |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3619 | static void handleInvokeSingletonChainingCell(CompilationUnit *cUnit, |
| 3620 | const Method *callee) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3621 | { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3622 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3623 | jitToInterpEntries.dvmJitToTraceSelect), r0); |
| 3624 | opReg(cUnit, OP_BLX, r0); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3625 | addWordData(cUnit, (int) (callee->insns), true); |
| 3626 | } |
| 3627 | |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3628 | /* Chaining cell for monomorphic method invocations. */ |
| 3629 | static void handleInvokePredictedChainingCell(CompilationUnit *cUnit) |
| 3630 | { |
| 3631 | |
| 3632 | /* Should not be executed in the initial state */ |
| 3633 | addWordData(cUnit, PREDICTED_CHAIN_BX_PAIR_INIT, true); |
| 3634 | /* To be filled: class */ |
| 3635 | addWordData(cUnit, PREDICTED_CHAIN_CLAZZ_INIT, true); |
| 3636 | /* To be filled: method */ |
| 3637 | addWordData(cUnit, PREDICTED_CHAIN_METHOD_INIT, true); |
| 3638 | /* |
| 3639 | * Rechain count. The initial value of 0 here will trigger chaining upon |
| 3640 | * the first invocation of this callsite. |
| 3641 | */ |
| 3642 | addWordData(cUnit, PREDICTED_CHAIN_COUNTER_INIT, true); |
| 3643 | } |
| 3644 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3645 | /* Load the Dalvik PC into r0 and jump to the specified target */ |
| 3646 | static void handlePCReconstruction(CompilationUnit *cUnit, |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3647 | ArmLIR *targetLabel) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3648 | { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3649 | ArmLIR **pcrLabel = |
| 3650 | (ArmLIR **) cUnit->pcReconstructionList.elemList; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3651 | int numElems = cUnit->pcReconstructionList.numUsed; |
| 3652 | int i; |
| 3653 | for (i = 0; i < numElems; i++) { |
| 3654 | dvmCompilerAppendLIR(cUnit, (LIR *) pcrLabel[i]); |
| 3655 | /* r0 = dalvik PC */ |
| 3656 | loadConstant(cUnit, r0, pcrLabel[i]->operands[0]); |
| 3657 | genUnconditionalBranch(cUnit, targetLabel); |
| 3658 | } |
| 3659 | } |
| 3660 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3661 | static char *extendedMIROpNames[MIR_OP_LAST - MIR_OP_FIRST] = { |
| 3662 | "MIR_OP_PHI", |
| 3663 | "MIR_OP_NULL_N_RANGE_UP_CHECK", |
| 3664 | "MIR_OP_NULL_N_RANGE_DOWN_CHECK", |
| 3665 | "MIR_OP_LOWER_BOUND_CHECK", |
| 3666 | "MIR_OP_PUNT", |
| 3667 | }; |
| 3668 | |
| 3669 | /* |
| 3670 | * vA = arrayReg; |
| 3671 | * vB = idxReg; |
| 3672 | * vC = endConditionReg; |
| 3673 | * arg[0] = maxC |
| 3674 | * arg[1] = minC |
| 3675 | * arg[2] = loopBranchConditionCode |
| 3676 | */ |
| 3677 | static void genHoistedChecksForCountUpLoop(CompilationUnit *cUnit, MIR *mir) |
| 3678 | { |
| 3679 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3680 | const int lenOffset = offsetof(ArrayObject, length); |
| 3681 | const int regArray = 0; |
| 3682 | const int regIdxEnd = NEXT_REG(regArray); |
| 3683 | const int regLength = regArray; |
| 3684 | const int maxC = dInsn->arg[0]; |
| 3685 | const int minC = dInsn->arg[1]; |
| 3686 | |
| 3687 | /* regArray <- arrayRef */ |
| 3688 | loadValue(cUnit, mir->dalvikInsn.vA, regArray); |
| 3689 | loadValue(cUnit, mir->dalvikInsn.vC, regIdxEnd); |
| 3690 | genRegImmCheck(cUnit, ARM_COND_EQ, regArray, 0, 0, |
| 3691 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3692 | |
| 3693 | /* regLength <- len(arrayRef) */ |
| 3694 | loadWordDisp(cUnit, regArray, lenOffset, regLength); |
| 3695 | |
| 3696 | int delta = maxC; |
| 3697 | /* |
| 3698 | * If the loop end condition is ">=" instead of ">", then the largest value |
| 3699 | * of the index is "endCondition - 1". |
| 3700 | */ |
| 3701 | if (dInsn->arg[2] == OP_IF_GE) { |
| 3702 | delta--; |
| 3703 | } |
| 3704 | |
| 3705 | if (delta) { |
| 3706 | opRegImm(cUnit, OP_ADD, regIdxEnd, delta, regIdxEnd); |
| 3707 | } |
| 3708 | /* Punt if "regIdxEnd < len(Array)" is false */ |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3709 | genRegRegCheck(cUnit, ARM_COND_GE, regIdxEnd, regLength, 0, |
| 3710 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3711 | } |
| 3712 | |
| 3713 | /* |
| 3714 | * vA = arrayReg; |
| 3715 | * vB = idxReg; |
| 3716 | * vC = endConditionReg; |
| 3717 | * arg[0] = maxC |
| 3718 | * arg[1] = minC |
| 3719 | * arg[2] = loopBranchConditionCode |
| 3720 | */ |
| 3721 | static void genHoistedChecksForCountDownLoop(CompilationUnit *cUnit, MIR *mir) |
| 3722 | { |
| 3723 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3724 | const int lenOffset = offsetof(ArrayObject, length); |
| 3725 | const int regArray = 0; |
| 3726 | const int regIdxInit = NEXT_REG(regArray); |
| 3727 | const int regLength = regArray; |
| 3728 | const int maxC = dInsn->arg[0]; |
| 3729 | const int minC = dInsn->arg[1]; |
| 3730 | |
| 3731 | /* regArray <- arrayRef */ |
| 3732 | loadValue(cUnit, mir->dalvikInsn.vA, regArray); |
| 3733 | loadValue(cUnit, mir->dalvikInsn.vB, regIdxInit); |
| 3734 | genRegImmCheck(cUnit, ARM_COND_EQ, regArray, 0, 0, |
| 3735 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3736 | |
| 3737 | /* regLength <- len(arrayRef) */ |
| 3738 | loadWordDisp(cUnit, regArray, lenOffset, regLength); |
| 3739 | |
| 3740 | if (maxC) { |
| 3741 | opRegImm(cUnit, OP_ADD, regIdxInit, maxC, regIdxInit); |
| 3742 | } |
| 3743 | |
| 3744 | /* Punt if "regIdxInit < len(Array)" is false */ |
| Ben Cheng | 0fd31e4 | 2009-09-03 14:40:16 -0700 | [diff] [blame] | 3745 | genRegRegCheck(cUnit, ARM_COND_GE, regIdxInit, regLength, 0, |
| 3746 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3747 | } |
| 3748 | |
| 3749 | /* |
| 3750 | * vA = idxReg; |
| 3751 | * vB = minC; |
| 3752 | */ |
| 3753 | static void genHoistedLowerBoundCheck(CompilationUnit *cUnit, MIR *mir) |
| 3754 | { |
| 3755 | DecodedInstruction *dInsn = &mir->dalvikInsn; |
| 3756 | const int regIdx = 0; |
| 3757 | const int minC = dInsn->vB; |
| 3758 | |
| 3759 | /* regIdx <- initial index value */ |
| 3760 | loadValue(cUnit, mir->dalvikInsn.vA, regIdx); |
| 3761 | |
| 3762 | /* Punt if "regIdxInit + minC >= 0" is false */ |
| 3763 | genRegImmCheck(cUnit, ARM_COND_LT, regIdx, -minC, 0, |
| 3764 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3765 | } |
| 3766 | |
| 3767 | /* Extended MIR instructions like PHI */ |
| 3768 | static void handleExtendedMIR(CompilationUnit *cUnit, MIR *mir) |
| 3769 | { |
| 3770 | int opOffset = mir->dalvikInsn.opCode - MIR_OP_FIRST; |
| 3771 | char *msg = dvmCompilerNew(strlen(extendedMIROpNames[opOffset]) + 1, |
| 3772 | false); |
| 3773 | strcpy(msg, extendedMIROpNames[opOffset]); |
| 3774 | newLIR1(cUnit, ARM_PSEUDO_EXTENDED_MIR, (int) msg); |
| 3775 | |
| 3776 | switch (mir->dalvikInsn.opCode) { |
| 3777 | case MIR_OP_PHI: { |
| 3778 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| 3779 | newLIR1(cUnit, ARM_PSEUDO_SSA_REP, (int) ssaString); |
| 3780 | break; |
| 3781 | } |
| 3782 | case MIR_OP_NULL_N_RANGE_UP_CHECK: { |
| 3783 | genHoistedChecksForCountUpLoop(cUnit, mir); |
| 3784 | break; |
| 3785 | } |
| 3786 | case MIR_OP_NULL_N_RANGE_DOWN_CHECK: { |
| 3787 | genHoistedChecksForCountDownLoop(cUnit, mir); |
| 3788 | break; |
| 3789 | } |
| 3790 | case MIR_OP_LOWER_BOUND_CHECK: { |
| 3791 | genHoistedLowerBoundCheck(cUnit, mir); |
| 3792 | break; |
| 3793 | } |
| 3794 | case MIR_OP_PUNT: { |
| 3795 | genUnconditionalBranch(cUnit, |
| 3796 | (ArmLIR *) cUnit->loopAnalysis->branchToPCR); |
| 3797 | break; |
| 3798 | } |
| 3799 | default: |
| 3800 | break; |
| 3801 | } |
| 3802 | } |
| 3803 | |
| 3804 | /* |
| 3805 | * Create a PC-reconstruction cell for the starting offset of this trace. |
| 3806 | * Since the PCR cell is placed near the end of the compiled code which is |
| 3807 | * usually out of range for a conditional branch, we put two branches (one |
| 3808 | * branch over to the loop body and one layover branch to the actual PCR) at the |
| 3809 | * end of the entry block. |
| 3810 | */ |
| 3811 | static void setupLoopEntryBlock(CompilationUnit *cUnit, BasicBlock *entry, |
| 3812 | ArmLIR *bodyLabel) |
| 3813 | { |
| 3814 | /* Set up the place holder to reconstruct this Dalvik PC */ |
| 3815 | ArmLIR *pcrLabel = dvmCompilerNew(sizeof(ArmLIR), true); |
| 3816 | pcrLabel->opCode = ARM_PSEUDO_PC_RECONSTRUCTION_CELL; |
| 3817 | pcrLabel->operands[0] = |
| 3818 | (int) (cUnit->method->insns + entry->startOffset); |
| 3819 | pcrLabel->operands[1] = entry->startOffset; |
| 3820 | /* Insert the place holder to the growable list */ |
| 3821 | dvmInsertGrowableList(&cUnit->pcReconstructionList, pcrLabel); |
| 3822 | |
| 3823 | /* |
| 3824 | * Next, create two branches - one branch over to the loop body and the |
| 3825 | * other branch to the PCR cell to punt. |
| 3826 | */ |
| 3827 | ArmLIR *branchToBody = dvmCompilerNew(sizeof(ArmLIR), true); |
| 3828 | branchToBody->opCode = THUMB_B_UNCOND; |
| 3829 | branchToBody->generic.target = (LIR *) bodyLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3830 | setupResourceMasks(branchToBody); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3831 | cUnit->loopAnalysis->branchToBody = (LIR *) branchToBody; |
| 3832 | |
| 3833 | ArmLIR *branchToPCR = dvmCompilerNew(sizeof(ArmLIR), true); |
| 3834 | branchToPCR->opCode = THUMB_B_UNCOND; |
| 3835 | branchToPCR->generic.target = (LIR *) pcrLabel; |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3836 | setupResourceMasks(branchToPCR); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3837 | cUnit->loopAnalysis->branchToPCR = (LIR *) branchToPCR; |
| 3838 | } |
| 3839 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3840 | void dvmCompilerMIR2LIR(CompilationUnit *cUnit) |
| 3841 | { |
| 3842 | /* Used to hold the labels of each block */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3843 | ArmLIR *labelList = |
| 3844 | dvmCompilerNew(sizeof(ArmLIR) * cUnit->numBlocks, true); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3845 | GrowableList chainingListByType[CHAINING_CELL_LAST]; |
| 3846 | int i; |
| 3847 | |
| 3848 | /* |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3849 | * Initialize various types chaining lists. |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3850 | */ |
| 3851 | for (i = 0; i < CHAINING_CELL_LAST; i++) { |
| 3852 | dvmInitGrowableList(&chainingListByType[i], 2); |
| 3853 | } |
| 3854 | |
| 3855 | BasicBlock **blockList = cUnit->blockList; |
| 3856 | |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3857 | if (cUnit->executionCount) { |
| 3858 | /* |
| 3859 | * Reserve 6 bytes at the beginning of the trace |
| 3860 | * +----------------------------+ |
| 3861 | * | execution count (4 bytes) | |
| 3862 | * +----------------------------+ |
| 3863 | * | chain cell offset (2 bytes)| |
| 3864 | * +----------------------------+ |
| 3865 | * ...and then code to increment the execution |
| 3866 | * count: |
| 3867 | * mov r0, pc @ move adr of "mov r0,pc" + 4 to r0 |
| 3868 | * sub r0, #10 @ back up to addr of executionCount |
| 3869 | * ldr r1, [r0] |
| 3870 | * add r1, #1 |
| 3871 | * str r1, [r0] |
| 3872 | */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3873 | newLIR1(cUnit, ARM_16BIT_DATA, 0); |
| 3874 | newLIR1(cUnit, ARM_16BIT_DATA, 0); |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3875 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3876 | (LIR *) newLIR1(cUnit, ARM_16BIT_DATA, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3877 | cUnit->headerSize = 6; |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3878 | /* Thumb instruction used directly here to ensure correct size */ |
| Ben Cheng | dcf3e5d | 2009-09-11 13:42:05 -0700 | [diff] [blame] | 3879 | newLIR2(cUnit, THUMB_MOV_RR_H2L, r0, rpc); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3880 | newLIR2(cUnit, THUMB_SUB_RI8, r0, 10); |
| 3881 | newLIR3(cUnit, THUMB_LDR_RRI5, r1, r0, 0); |
| 3882 | newLIR2(cUnit, THUMB_ADD_RI8, r1, 1); |
| 3883 | newLIR3(cUnit, THUMB_STR_RRI5, r1, r0, 0); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3884 | } else { |
| 3885 | /* Just reserve 2 bytes for the chain cell offset */ |
| Ben Cheng | cc6600c | 2009-06-22 14:45:16 -0700 | [diff] [blame] | 3886 | cUnit->chainCellOffsetLIR = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3887 | (LIR *) newLIR1(cUnit, ARM_16BIT_DATA, CHAIN_CELL_OFFSET_TAG); |
| Bill Buzbee | 6e963e1 | 2009-06-17 16:56:19 -0700 | [diff] [blame] | 3888 | cUnit->headerSize = 2; |
| 3889 | } |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3890 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3891 | /* Handle the content in each basic block */ |
| 3892 | for (i = 0; i < cUnit->numBlocks; i++) { |
| 3893 | blockList[i]->visited = true; |
| 3894 | MIR *mir; |
| 3895 | |
| 3896 | labelList[i].operands[0] = blockList[i]->startOffset; |
| 3897 | |
| 3898 | if (blockList[i]->blockType >= CHAINING_CELL_LAST) { |
| 3899 | /* |
| 3900 | * Append the label pseudo LIR first. Chaining cells will be handled |
| 3901 | * separately afterwards. |
| 3902 | */ |
| 3903 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[i]); |
| 3904 | } |
| 3905 | |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3906 | if (blockList[i]->blockType == ENTRY_BLOCK) { |
| 3907 | labelList[i].opCode = ARM_PSEUDO_ENTRY_BLOCK; |
| 3908 | if (blockList[i]->firstMIRInsn == NULL) { |
| 3909 | continue; |
| 3910 | } else { |
| 3911 | setupLoopEntryBlock(cUnit, blockList[i], |
| 3912 | &labelList[blockList[i]->fallThrough->id]); |
| 3913 | } |
| 3914 | } else if (blockList[i]->blockType == EXIT_BLOCK) { |
| 3915 | labelList[i].opCode = ARM_PSEUDO_EXIT_BLOCK; |
| 3916 | goto gen_fallthrough; |
| 3917 | } else if (blockList[i]->blockType == DALVIK_BYTECODE) { |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3918 | labelList[i].opCode = ARM_PSEUDO_NORMAL_BLOCK_LABEL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3919 | /* Reset the register state */ |
| 3920 | resetRegisterScoreboard(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3921 | } else { |
| 3922 | switch (blockList[i]->blockType) { |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3923 | case CHAINING_CELL_NORMAL: |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3924 | labelList[i].opCode = ARM_PSEUDO_CHAINING_CELL_NORMAL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3925 | /* handle the codegen later */ |
| 3926 | dvmInsertGrowableList( |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3927 | &chainingListByType[CHAINING_CELL_NORMAL], (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3928 | break; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3929 | case CHAINING_CELL_INVOKE_SINGLETON: |
| 3930 | labelList[i].opCode = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3931 | ARM_PSEUDO_CHAINING_CELL_INVOKE_SINGLETON; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3932 | labelList[i].operands[0] = |
| 3933 | (int) blockList[i]->containingMethod; |
| 3934 | /* handle the codegen later */ |
| 3935 | dvmInsertGrowableList( |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3936 | &chainingListByType[CHAINING_CELL_INVOKE_SINGLETON], |
| 3937 | (void *) i); |
| 3938 | break; |
| 3939 | case CHAINING_CELL_INVOKE_PREDICTED: |
| 3940 | labelList[i].opCode = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3941 | ARM_PSEUDO_CHAINING_CELL_INVOKE_PREDICTED; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 3942 | /* handle the codegen later */ |
| 3943 | dvmInsertGrowableList( |
| 3944 | &chainingListByType[CHAINING_CELL_INVOKE_PREDICTED], |
| 3945 | (void *) i); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3946 | break; |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3947 | case CHAINING_CELL_HOT: |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3948 | labelList[i].opCode = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3949 | ARM_PSEUDO_CHAINING_CELL_HOT; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3950 | /* handle the codegen later */ |
| 3951 | dvmInsertGrowableList( |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 3952 | &chainingListByType[CHAINING_CELL_HOT], |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3953 | (void *) i); |
| 3954 | break; |
| 3955 | case PC_RECONSTRUCTION: |
| 3956 | /* Make sure exception handling block is next */ |
| 3957 | labelList[i].opCode = |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3958 | ARM_PSEUDO_PC_RECONSTRUCTION_BLOCK_LABEL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3959 | assert (i == cUnit->numBlocks - 2); |
| 3960 | handlePCReconstruction(cUnit, &labelList[i+1]); |
| 3961 | break; |
| 3962 | case EXCEPTION_HANDLING: |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3963 | labelList[i].opCode = ARM_PSEUDO_EH_BLOCK_LABEL; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3964 | if (cUnit->pcReconstructionList.numUsed) { |
| Bill Buzbee | 270c1d6 | 2009-08-13 16:58:07 -0700 | [diff] [blame] | 3965 | loadWordDisp(cUnit, rGLUE, offsetof(InterpState, |
| 3966 | jitToInterpEntries.dvmJitToInterpPunt), |
| 3967 | r1); |
| 3968 | opReg(cUnit, OP_BLX, r1); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3969 | } |
| 3970 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 3971 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 3972 | case CHAINING_CELL_BACKWARD_BRANCH: |
| 3973 | labelList[i].opCode = |
| 3974 | ARM_PSEUDO_CHAINING_CELL_BACKWARD_BRANCH; |
| 3975 | /* handle the codegen later */ |
| 3976 | dvmInsertGrowableList( |
| 3977 | &chainingListByType[CHAINING_CELL_BACKWARD_BRANCH], |
| 3978 | (void *) i); |
| 3979 | break; |
| 3980 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3981 | default: |
| 3982 | break; |
| 3983 | } |
| 3984 | continue; |
| 3985 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3986 | |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3987 | ArmLIR *headLIR = NULL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 3988 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3989 | for (mir = blockList[i]->firstMIRInsn; mir; mir = mir->next) { |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 3990 | if (mir->dalvikInsn.opCode >= MIR_OP_FIRST) { |
| 3991 | handleExtendedMIR(cUnit, mir); |
| 3992 | continue; |
| 3993 | } |
| 3994 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 3995 | OpCode dalvikOpCode = mir->dalvikInsn.opCode; |
| 3996 | InstructionFormat dalvikFormat = |
| 3997 | dexGetInstrFormat(gDvm.instrFormat, dalvikOpCode); |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 3998 | ArmLIR *boundaryLIR = |
| 3999 | newLIR2(cUnit, ARM_PSEUDO_DALVIK_BYTECODE_BOUNDARY, |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4000 | mir->offset, |
| 4001 | (int) dvmCompilerGetDalvikDisassembly(&mir->dalvikInsn) |
| 4002 | ); |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4003 | if (mir->ssaRep) { |
| 4004 | char *ssaString = dvmCompilerGetSSAString(cUnit, mir->ssaRep); |
| 4005 | newLIR1(cUnit, ARM_PSEUDO_SSA_REP, (int) ssaString); |
| 4006 | } |
| 4007 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4008 | /* Remember the first LIR for this block */ |
| 4009 | if (headLIR == NULL) { |
| 4010 | headLIR = boundaryLIR; |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4011 | /* Set the first boundaryLIR as a scheduling barrier */ |
| 4012 | headLIR->defMask = ENCODE_ALL; |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4013 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4014 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4015 | bool notHandled; |
| 4016 | /* |
| 4017 | * Debugging: screen the opcode first to see if it is in the |
| 4018 | * do[-not]-compile list |
| 4019 | */ |
| 4020 | bool singleStepMe = |
| 4021 | gDvmJit.includeSelectedOp != |
| 4022 | ((gDvmJit.opList[dalvikOpCode >> 3] & |
| 4023 | (1 << (dalvikOpCode & 0x7))) != |
| 4024 | 0); |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4025 | #if defined(WITH_SELF_VERIFICATION) |
| 4026 | /* Punt on opcodes we can't replay */ |
| 4027 | if (selfVerificationPuntOps(dalvikOpCode)) |
| 4028 | singleStepMe = true; |
| 4029 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4030 | if (singleStepMe || cUnit->allSingleStep) { |
| 4031 | notHandled = false; |
| 4032 | genInterpSingleStep(cUnit, mir); |
| 4033 | } else { |
| 4034 | opcodeCoverage[dalvikOpCode]++; |
| 4035 | switch (dalvikFormat) { |
| 4036 | case kFmt10t: |
| 4037 | case kFmt20t: |
| 4038 | case kFmt30t: |
| 4039 | notHandled = handleFmt10t_Fmt20t_Fmt30t(cUnit, |
| 4040 | mir, blockList[i], labelList); |
| 4041 | break; |
| 4042 | case kFmt10x: |
| 4043 | notHandled = handleFmt10x(cUnit, mir); |
| 4044 | break; |
| 4045 | case kFmt11n: |
| 4046 | case kFmt31i: |
| 4047 | notHandled = handleFmt11n_Fmt31i(cUnit, mir); |
| 4048 | break; |
| 4049 | case kFmt11x: |
| 4050 | notHandled = handleFmt11x(cUnit, mir); |
| 4051 | break; |
| 4052 | case kFmt12x: |
| 4053 | notHandled = handleFmt12x(cUnit, mir); |
| 4054 | break; |
| 4055 | case kFmt20bc: |
| 4056 | notHandled = handleFmt20bc(cUnit, mir); |
| 4057 | break; |
| 4058 | case kFmt21c: |
| 4059 | case kFmt31c: |
| 4060 | notHandled = handleFmt21c_Fmt31c(cUnit, mir); |
| 4061 | break; |
| 4062 | case kFmt21h: |
| 4063 | notHandled = handleFmt21h(cUnit, mir); |
| 4064 | break; |
| 4065 | case kFmt21s: |
| 4066 | notHandled = handleFmt21s(cUnit, mir); |
| 4067 | break; |
| 4068 | case kFmt21t: |
| 4069 | notHandled = handleFmt21t(cUnit, mir, blockList[i], |
| 4070 | labelList); |
| 4071 | break; |
| 4072 | case kFmt22b: |
| 4073 | case kFmt22s: |
| 4074 | notHandled = handleFmt22b_Fmt22s(cUnit, mir); |
| 4075 | break; |
| 4076 | case kFmt22c: |
| 4077 | notHandled = handleFmt22c(cUnit, mir); |
| 4078 | break; |
| 4079 | case kFmt22cs: |
| 4080 | notHandled = handleFmt22cs(cUnit, mir); |
| 4081 | break; |
| 4082 | case kFmt22t: |
| 4083 | notHandled = handleFmt22t(cUnit, mir, blockList[i], |
| 4084 | labelList); |
| 4085 | break; |
| 4086 | case kFmt22x: |
| 4087 | case kFmt32x: |
| 4088 | notHandled = handleFmt22x_Fmt32x(cUnit, mir); |
| 4089 | break; |
| 4090 | case kFmt23x: |
| 4091 | notHandled = handleFmt23x(cUnit, mir); |
| 4092 | break; |
| 4093 | case kFmt31t: |
| 4094 | notHandled = handleFmt31t(cUnit, mir); |
| 4095 | break; |
| 4096 | case kFmt3rc: |
| 4097 | case kFmt35c: |
| 4098 | notHandled = handleFmt35c_3rc(cUnit, mir, blockList[i], |
| 4099 | labelList); |
| 4100 | break; |
| 4101 | case kFmt3rms: |
| 4102 | case kFmt35ms: |
| 4103 | notHandled = handleFmt35ms_3rms(cUnit, mir,blockList[i], |
| 4104 | labelList); |
| 4105 | break; |
| 4106 | case kFmt3inline: |
| 4107 | notHandled = handleFmt3inline(cUnit, mir); |
| 4108 | break; |
| 4109 | case kFmt51l: |
| 4110 | notHandled = handleFmt51l(cUnit, mir); |
| 4111 | break; |
| 4112 | default: |
| 4113 | notHandled = true; |
| 4114 | break; |
| 4115 | } |
| 4116 | } |
| 4117 | if (notHandled) { |
| 4118 | LOGE("%#06x: Opcode 0x%x (%s) / Fmt %d not handled\n", |
| 4119 | mir->offset, |
| 4120 | dalvikOpCode, getOpcodeName(dalvikOpCode), |
| 4121 | dalvikFormat); |
| 4122 | dvmAbort(); |
| 4123 | break; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4124 | } |
| 4125 | } |
| Ben Cheng | 4238ec2 | 2009-08-24 16:32:22 -0700 | [diff] [blame] | 4126 | |
| 4127 | if (blockList[i]->blockType == ENTRY_BLOCK) { |
| 4128 | dvmCompilerAppendLIR(cUnit, |
| 4129 | (LIR *) cUnit->loopAnalysis->branchToBody); |
| 4130 | dvmCompilerAppendLIR(cUnit, |
| 4131 | (LIR *) cUnit->loopAnalysis->branchToPCR); |
| 4132 | } |
| 4133 | |
| 4134 | if (headLIR) { |
| 4135 | /* |
| 4136 | * Eliminate redundant loads/stores and delay stores into later |
| 4137 | * slots |
| 4138 | */ |
| 4139 | dvmCompilerApplyLocalOptimizations(cUnit, (LIR *) headLIR, |
| 4140 | cUnit->lastLIRInsn); |
| 4141 | } |
| 4142 | |
| 4143 | gen_fallthrough: |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4144 | /* |
| 4145 | * Check if the block is terminated due to trace length constraint - |
| 4146 | * insert an unconditional branch to the chaining cell. |
| 4147 | */ |
| 4148 | if (blockList[i]->needFallThroughBranch) { |
| 4149 | genUnconditionalBranch(cUnit, |
| 4150 | &labelList[blockList[i]->fallThrough->id]); |
| 4151 | } |
| 4152 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4153 | } |
| 4154 | |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4155 | /* Handle the chaining cells in predefined order */ |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4156 | for (i = 0; i < CHAINING_CELL_LAST; i++) { |
| 4157 | size_t j; |
| 4158 | int *blockIdList = (int *) chainingListByType[i].elemList; |
| 4159 | |
| 4160 | cUnit->numChainingCells[i] = chainingListByType[i].numUsed; |
| 4161 | |
| 4162 | /* No chaining cells of this type */ |
| 4163 | if (cUnit->numChainingCells[i] == 0) |
| 4164 | continue; |
| 4165 | |
| 4166 | /* Record the first LIR for a new type of chaining cell */ |
| 4167 | cUnit->firstChainingLIR[i] = (LIR *) &labelList[blockIdList[0]]; |
| 4168 | |
| 4169 | for (j = 0; j < chainingListByType[i].numUsed; j++) { |
| 4170 | int blockId = blockIdList[j]; |
| 4171 | |
| 4172 | /* Align this chaining cell first */ |
| Bill Buzbee | 89efc3d | 2009-07-28 11:22:22 -0700 | [diff] [blame] | 4173 | newLIR0(cUnit, ARM_PSEUDO_ALIGN4); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4174 | |
| 4175 | /* Insert the pseudo chaining instruction */ |
| 4176 | dvmCompilerAppendLIR(cUnit, (LIR *) &labelList[blockId]); |
| 4177 | |
| 4178 | |
| 4179 | switch (blockList[blockId]->blockType) { |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4180 | case CHAINING_CELL_NORMAL: |
| 4181 | handleNormalChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4182 | blockList[blockId]->startOffset); |
| 4183 | break; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4184 | case CHAINING_CELL_INVOKE_SINGLETON: |
| 4185 | handleInvokeSingletonChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4186 | blockList[blockId]->containingMethod); |
| 4187 | break; |
| Ben Cheng | 38329f5 | 2009-07-07 14:19:20 -0700 | [diff] [blame] | 4188 | case CHAINING_CELL_INVOKE_PREDICTED: |
| 4189 | handleInvokePredictedChainingCell(cUnit); |
| 4190 | break; |
| Ben Cheng | 1efc9c5 | 2009-06-08 18:25:27 -0700 | [diff] [blame] | 4191 | case CHAINING_CELL_HOT: |
| 4192 | handleHotChainingCell(cUnit, |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4193 | blockList[blockId]->startOffset); |
| 4194 | break; |
| Bill Buzbee | 9c4b7c8 | 2009-09-10 10:10:38 -0700 | [diff] [blame] | 4195 | #if defined(WITH_SELF_VERIFICATION) || defined(WITH_JIT_TUNING) |
| Jeff Hao | 97319a8 | 2009-08-12 16:57:15 -0700 | [diff] [blame] | 4196 | case CHAINING_CELL_BACKWARD_BRANCH: |
| 4197 | handleBackwardBranchChainingCell(cUnit, |
| 4198 | blockList[blockId]->startOffset); |
| 4199 | break; |
| 4200 | #endif |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4201 | default: |
| 4202 | dvmAbort(); |
| 4203 | break; |
| 4204 | } |
| 4205 | } |
| 4206 | } |
| Ben Cheng | e9695e5 | 2009-06-16 16:11:47 -0700 | [diff] [blame] | 4207 | |
| 4208 | dvmCompilerApplyGlobalOptimizations(cUnit); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4209 | } |
| 4210 | |
| 4211 | /* Accept the work and start compiling */ |
| Bill Buzbee | 716f120 | 2009-07-23 13:22:09 -0700 | [diff] [blame] | 4212 | bool dvmCompilerDoWork(CompilerWorkOrder *work) |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4213 | { |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4214 | bool res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4215 | |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4216 | if (gDvmJit.codeCacheFull) { |
| 4217 | return false; |
| 4218 | } |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4219 | |
| Ben Cheng | ccd6c01 | 2009-10-15 14:52:45 -0700 | [diff] [blame] | 4220 | switch (work->kind) { |
| 4221 | case kWorkOrderMethod: |
| 4222 | res = dvmCompileMethod(work->info, &work->result); |
| 4223 | break; |
| 4224 | case kWorkOrderTrace: |
| 4225 | /* Start compilation with maximally allowed trace length */ |
| 4226 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result); |
| 4227 | break; |
| 4228 | case kWorkOrderTraceDebug: { |
| 4229 | bool oldPrintMe = gDvmJit.printMe; |
| 4230 | gDvmJit.printMe = true; |
| 4231 | /* Start compilation with maximally allowed trace length */ |
| 4232 | res = dvmCompileTrace(work->info, JIT_MAX_TRACE_LEN, &work->result); |
| 4233 | gDvmJit.printMe = oldPrintMe;; |
| 4234 | break; |
| 4235 | } |
| 4236 | default: |
| 4237 | res = false; |
| 4238 | dvmAbort(); |
| 4239 | } |
| 4240 | return res; |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4241 | } |
| 4242 | |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4243 | /* Architectural-specific debugging helpers go here */ |
| 4244 | void dvmCompilerArchDump(void) |
| 4245 | { |
| 4246 | /* Print compiled opcode in this VM instance */ |
| 4247 | int i, start, streak; |
| 4248 | char buf[1024]; |
| 4249 | |
| 4250 | streak = i = 0; |
| 4251 | buf[0] = 0; |
| 4252 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4253 | i++; |
| 4254 | } |
| 4255 | if (i == 256) { |
| 4256 | return; |
| 4257 | } |
| 4258 | for (start = i++, streak = 1; i < 256; i++) { |
| 4259 | if (opcodeCoverage[i]) { |
| 4260 | streak++; |
| 4261 | } else { |
| 4262 | if (streak == 1) { |
| 4263 | sprintf(buf+strlen(buf), "%x,", start); |
| 4264 | } else { |
| 4265 | sprintf(buf+strlen(buf), "%x-%x,", start, start + streak - 1); |
| 4266 | } |
| 4267 | streak = 0; |
| 4268 | while (opcodeCoverage[i] == 0 && i < 256) { |
| 4269 | i++; |
| 4270 | } |
| 4271 | if (i < 256) { |
| 4272 | streak = 1; |
| 4273 | start = i; |
| 4274 | } |
| 4275 | } |
| 4276 | } |
| 4277 | if (streak) { |
| 4278 | if (streak == 1) { |
| 4279 | sprintf(buf+strlen(buf), "%x", start); |
| 4280 | } else { |
| 4281 | sprintf(buf+strlen(buf), "%x-%x", start, start + streak - 1); |
| 4282 | } |
| 4283 | } |
| 4284 | if (strlen(buf)) { |
| Ben Cheng | 8b258bf | 2009-06-24 17:27:07 -0700 | [diff] [blame] | 4285 | LOGD("dalvik.vm.jit.op = %s", buf); |
| Ben Cheng | ba4fc8b | 2009-06-01 13:00:29 -0700 | [diff] [blame] | 4286 | } |
| 4287 | } |
| Ben Cheng | d7d426a | 2009-09-22 11:23:36 -0700 | [diff] [blame] | 4288 | |
| 4289 | /* Common initialization routine for an architecture family */ |
| 4290 | bool dvmCompilerArchInit() |
| 4291 | { |
| 4292 | int i; |
| 4293 | |
| 4294 | for (i = 0; i < ARM_LAST; i++) { |
| 4295 | if (EncodingMap[i].opCode != i) { |
| 4296 | LOGE("Encoding order for %s is wrong: expecting %d, seeing %d", |
| 4297 | EncodingMap[i].name, i, EncodingMap[i].opCode); |
| 4298 | dvmAbort(); |
| 4299 | } |
| 4300 | } |
| 4301 | |
| 4302 | return compilerArchVariantInit(); |
| 4303 | } |