blob: be6fe12b787c2b44736836d6c761c398ea0007e9 [file] [log] [blame]
Kristian Høgsberg2b42af92009-11-17 09:23:59 -05001/**
2 * \file drm.h
3 * Header for the Direct Rendering Manager
4 *
5 * \author Rickard E. (Rik) Faith <faith@valinux.com>
6 *
7 * \par Acknowledgments:
8 * Dec 1999, Richard Henderson <rth@twiddle.net>, move to generic \c cmpxchg.
9 */
10
11/*
12 * Copyright 1999 Precision Insight, Inc., Cedar Park, Texas.
13 * Copyright 2000 VA Linux Systems, Inc., Sunnyvale, California.
14 * All rights reserved.
15 *
16 * Permission is hereby granted, free of charge, to any person obtaining a
17 * copy of this software and associated documentation files (the "Software"),
18 * to deal in the Software without restriction, including without limitation
19 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
20 * and/or sell copies of the Software, and to permit persons to whom the
21 * Software is furnished to do so, subject to the following conditions:
22 *
23 * The above copyright notice and this permission notice (including the next
24 * paragraph) shall be included in all copies or substantial portions of the
25 * Software.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
28 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
29 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
30 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
31 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
32 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
33 * OTHER DEALINGS IN THE SOFTWARE.
34 */
35
36#ifndef _DRM_H_
37#define _DRM_H_
38
Kristian Høgsberg500f5b52009-11-23 18:25:08 -050039#if defined(__linux__)
Kristian Høgsberg2b42af92009-11-17 09:23:59 -050040
Kristian Høgsberg500f5b52009-11-23 18:25:08 -050041#include <linux/types.h>
42#include <asm/ioctl.h>
43typedef unsigned int drm_handle_t;
44
45#else /* One of the BSDs */
46
47#include <sys/ioccom.h>
48#include <sys/types.h>
49typedef uint32_t __u32;
50typedef uint64_t __u64;
51typedef unsigned long drm_handle_t;
52
53#endif
Kristian Høgsberg2b42af92009-11-17 09:23:59 -050054
55#define DRM_NAME "drm" /**< Name in kernel, /dev, and /proc */
56#define DRM_MIN_ORDER 5 /**< At least 2^5 bytes = 32 bytes */
57#define DRM_MAX_ORDER 22 /**< Up to 2^22 bytes = 4MB */
58#define DRM_RAM_PERCENT 10 /**< How much system ram can we lock? */
59
60#define _DRM_LOCK_HELD 0x80000000U /**< Hardware lock is held */
61#define _DRM_LOCK_CONT 0x40000000U /**< Hardware lock is contended */
62#define _DRM_LOCK_IS_HELD(lock) ((lock) & _DRM_LOCK_HELD)
63#define _DRM_LOCK_IS_CONT(lock) ((lock) & _DRM_LOCK_CONT)
64#define _DRM_LOCKING_CONTEXT(lock) ((lock) & ~(_DRM_LOCK_HELD|_DRM_LOCK_CONT))
65
Kristian Høgsberg2b42af92009-11-17 09:23:59 -050066typedef unsigned int drm_context_t;
67typedef unsigned int drm_drawable_t;
68typedef unsigned int drm_magic_t;
69
70/**
71 * Cliprect.
72 *
73 * \warning: If you change this structure, make sure you change
74 * XF86DRIClipRectRec in the server as well
75 *
76 * \note KW: Actually it's illegal to change either for
77 * backwards-compatibility reasons.
78 */
79struct drm_clip_rect {
80 unsigned short x1;
81 unsigned short y1;
82 unsigned short x2;
83 unsigned short y2;
84};
85
86/**
87 * Drawable information.
88 */
89struct drm_drawable_info {
90 unsigned int num_rects;
91 struct drm_clip_rect *rects;
92};
93
94/**
95 * Texture region,
96 */
97struct drm_tex_region {
98 unsigned char next;
99 unsigned char prev;
100 unsigned char in_use;
101 unsigned char padding;
102 unsigned int age;
103};
104
105/**
106 * Hardware lock.
107 *
108 * The lock structure is a simple cache-line aligned integer. To avoid
109 * processor bus contention on a multiprocessor system, there should not be any
110 * other data stored in the same cache line.
111 */
112struct drm_hw_lock {
113 __volatile__ unsigned int lock; /**< lock variable */
114 char padding[60]; /**< Pad to cache line */
115};
116
117/**
118 * DRM_IOCTL_VERSION ioctl argument type.
119 *
120 * \sa drmGetVersion().
121 */
122struct drm_version {
123 int version_major; /**< Major version */
124 int version_minor; /**< Minor version */
125 int version_patchlevel; /**< Patch level */
126 size_t name_len; /**< Length of name buffer */
127 char *name; /**< Name of driver */
128 size_t date_len; /**< Length of date buffer */
129 char *date; /**< User-space buffer to hold date */
130 size_t desc_len; /**< Length of desc buffer */
131 char *desc; /**< User-space buffer to hold desc */
132};
133
134/**
135 * DRM_IOCTL_GET_UNIQUE ioctl argument type.
136 *
137 * \sa drmGetBusid() and drmSetBusId().
138 */
139struct drm_unique {
140 size_t unique_len; /**< Length of unique */
141 char *unique; /**< Unique name for driver instantiation */
142};
143
144struct drm_list {
145 int count; /**< Length of user-space structures */
146 struct drm_version *version;
147};
148
149struct drm_block {
150 int unused;
151};
152
153/**
154 * DRM_IOCTL_CONTROL ioctl argument type.
155 *
156 * \sa drmCtlInstHandler() and drmCtlUninstHandler().
157 */
158struct drm_control {
159 enum {
160 DRM_ADD_COMMAND,
161 DRM_RM_COMMAND,
162 DRM_INST_HANDLER,
163 DRM_UNINST_HANDLER
164 } func;
165 int irq;
166};
167
168/**
169 * Type of memory to map.
170 */
171enum drm_map_type {
172 _DRM_FRAME_BUFFER = 0, /**< WC (no caching), no core dump */
173 _DRM_REGISTERS = 1, /**< no caching, no core dump */
174 _DRM_SHM = 2, /**< shared, cached */
175 _DRM_AGP = 3, /**< AGP/GART */
176 _DRM_SCATTER_GATHER = 4, /**< Scatter/gather memory for PCI DMA */
177 _DRM_CONSISTENT = 5, /**< Consistent memory for PCI DMA */
178 _DRM_GEM = 6, /**< GEM object */
179};
180
181/**
182 * Memory mapping flags.
183 */
184enum drm_map_flags {
185 _DRM_RESTRICTED = 0x01, /**< Cannot be mapped to user-virtual */
186 _DRM_READ_ONLY = 0x02,
187 _DRM_LOCKED = 0x04, /**< shared, cached, locked */
188 _DRM_KERNEL = 0x08, /**< kernel requires access */
189 _DRM_WRITE_COMBINING = 0x10, /**< use write-combining if available */
190 _DRM_CONTAINS_LOCK = 0x20, /**< SHM page that contains lock */
191 _DRM_REMOVABLE = 0x40, /**< Removable mapping */
192 _DRM_DRIVER = 0x80 /**< Managed by driver */
193};
194
195struct drm_ctx_priv_map {
196 unsigned int ctx_id; /**< Context requesting private mapping */
197 void *handle; /**< Handle of map */
198};
199
200/**
201 * DRM_IOCTL_GET_MAP, DRM_IOCTL_ADD_MAP and DRM_IOCTL_RM_MAP ioctls
202 * argument type.
203 *
204 * \sa drmAddMap().
205 */
206struct drm_map {
207 unsigned long offset; /**< Requested physical address (0 for SAREA)*/
208 unsigned long size; /**< Requested physical size (bytes) */
209 enum drm_map_type type; /**< Type of memory to map */
210 enum drm_map_flags flags; /**< Flags */
211 void *handle; /**< User-space: "Handle" to pass to mmap() */
212 /**< Kernel-space: kernel-virtual address */
213 int mtrr; /**< MTRR slot used */
214 /* Private data */
215};
216
217/**
218 * DRM_IOCTL_GET_CLIENT ioctl argument type.
219 */
220struct drm_client {
221 int idx; /**< Which client desired? */
222 int auth; /**< Is client authenticated? */
223 unsigned long pid; /**< Process ID */
224 unsigned long uid; /**< User ID */
225 unsigned long magic; /**< Magic */
226 unsigned long iocs; /**< Ioctl count */
227};
228
229enum drm_stat_type {
230 _DRM_STAT_LOCK,
231 _DRM_STAT_OPENS,
232 _DRM_STAT_CLOSES,
233 _DRM_STAT_IOCTLS,
234 _DRM_STAT_LOCKS,
235 _DRM_STAT_UNLOCKS,
236 _DRM_STAT_VALUE, /**< Generic value */
237 _DRM_STAT_BYTE, /**< Generic byte counter (1024bytes/K) */
238 _DRM_STAT_COUNT, /**< Generic non-byte counter (1000/k) */
239
240 _DRM_STAT_IRQ, /**< IRQ */
241 _DRM_STAT_PRIMARY, /**< Primary DMA bytes */
242 _DRM_STAT_SECONDARY, /**< Secondary DMA bytes */
243 _DRM_STAT_DMA, /**< DMA */
244 _DRM_STAT_SPECIAL, /**< Special DMA (e.g., priority or polled) */
245 _DRM_STAT_MISSED /**< Missed DMA opportunity */
246 /* Add to the *END* of the list */
247};
248
249/**
250 * DRM_IOCTL_GET_STATS ioctl argument type.
251 */
252struct drm_stats {
253 unsigned long count;
254 struct {
255 unsigned long value;
256 enum drm_stat_type type;
257 } data[15];
258};
259
260/**
261 * Hardware locking flags.
262 */
263enum drm_lock_flags {
264 _DRM_LOCK_READY = 0x01, /**< Wait until hardware is ready for DMA */
265 _DRM_LOCK_QUIESCENT = 0x02, /**< Wait until hardware quiescent */
266 _DRM_LOCK_FLUSH = 0x04, /**< Flush this context's DMA queue first */
267 _DRM_LOCK_FLUSH_ALL = 0x08, /**< Flush all DMA queues first */
268 /* These *HALT* flags aren't supported yet
269 -- they will be used to support the
270 full-screen DGA-like mode. */
271 _DRM_HALT_ALL_QUEUES = 0x10, /**< Halt all current and future queues */
272 _DRM_HALT_CUR_QUEUES = 0x20 /**< Halt all current queues */
273};
274
275/**
276 * DRM_IOCTL_LOCK, DRM_IOCTL_UNLOCK and DRM_IOCTL_FINISH ioctl argument type.
277 *
278 * \sa drmGetLock() and drmUnlock().
279 */
280struct drm_lock {
281 int context;
282 enum drm_lock_flags flags;
283};
284
285/**
286 * DMA flags
287 *
288 * \warning
289 * These values \e must match xf86drm.h.
290 *
291 * \sa drm_dma.
292 */
293enum drm_dma_flags {
294 /* Flags for DMA buffer dispatch */
295 _DRM_DMA_BLOCK = 0x01, /**<
296 * Block until buffer dispatched.
297 *
298 * \note The buffer may not yet have
299 * been processed by the hardware --
300 * getting a hardware lock with the
301 * hardware quiescent will ensure
302 * that the buffer has been
303 * processed.
304 */
305 _DRM_DMA_WHILE_LOCKED = 0x02, /**< Dispatch while lock held */
306 _DRM_DMA_PRIORITY = 0x04, /**< High priority dispatch */
307
308 /* Flags for DMA buffer request */
309 _DRM_DMA_WAIT = 0x10, /**< Wait for free buffers */
310 _DRM_DMA_SMALLER_OK = 0x20, /**< Smaller-than-requested buffers OK */
311 _DRM_DMA_LARGER_OK = 0x40 /**< Larger-than-requested buffers OK */
312};
313
314/**
315 * DRM_IOCTL_ADD_BUFS and DRM_IOCTL_MARK_BUFS ioctl argument type.
316 *
317 * \sa drmAddBufs().
318 */
319struct drm_buf_desc {
320 int count; /**< Number of buffers of this size */
321 int size; /**< Size in bytes */
322 int low_mark; /**< Low water mark */
323 int high_mark; /**< High water mark */
324 enum {
325 _DRM_PAGE_ALIGN = 0x01, /**< Align on page boundaries for DMA */
326 _DRM_AGP_BUFFER = 0x02, /**< Buffer is in AGP space */
327 _DRM_SG_BUFFER = 0x04, /**< Scatter/gather memory buffer */
328 _DRM_FB_BUFFER = 0x08, /**< Buffer is in frame buffer */
329 _DRM_PCI_BUFFER_RO = 0x10 /**< Map PCI DMA buffer read-only */
330 } flags;
331 unsigned long agp_start; /**<
332 * Start address of where the AGP buffers are
333 * in the AGP aperture
334 */
335};
336
337/**
338 * DRM_IOCTL_INFO_BUFS ioctl argument type.
339 */
340struct drm_buf_info {
341 int count; /**< Entries in list */
342 struct drm_buf_desc *list;
343};
344
345/**
346 * DRM_IOCTL_FREE_BUFS ioctl argument type.
347 */
348struct drm_buf_free {
349 int count;
350 int *list;
351};
352
353/**
354 * Buffer information
355 *
356 * \sa drm_buf_map.
357 */
358struct drm_buf_pub {
359 int idx; /**< Index into the master buffer list */
360 int total; /**< Buffer size */
361 int used; /**< Amount of buffer in use (for DMA) */
362 void *address; /**< Address of buffer */
363};
364
365/**
366 * DRM_IOCTL_MAP_BUFS ioctl argument type.
367 */
368struct drm_buf_map {
369 int count; /**< Length of the buffer list */
370 void *virtual; /**< Mmap'd area in user-virtual */
371 struct drm_buf_pub *list; /**< Buffer information */
372};
373
374/**
375 * DRM_IOCTL_DMA ioctl argument type.
376 *
377 * Indices here refer to the offset into the buffer list in drm_buf_get.
378 *
379 * \sa drmDMA().
380 */
381struct drm_dma {
382 int context; /**< Context handle */
383 int send_count; /**< Number of buffers to send */
384 int *send_indices; /**< List of handles to buffers */
385 int *send_sizes; /**< Lengths of data to send */
386 enum drm_dma_flags flags; /**< Flags */
387 int request_count; /**< Number of buffers requested */
388 int request_size; /**< Desired size for buffers */
389 int *request_indices; /**< Buffer information */
390 int *request_sizes;
391 int granted_count; /**< Number of buffers granted */
392};
393
394enum drm_ctx_flags {
395 _DRM_CONTEXT_PRESERVED = 0x01,
396 _DRM_CONTEXT_2DONLY = 0x02
397};
398
399/**
400 * DRM_IOCTL_ADD_CTX ioctl argument type.
401 *
402 * \sa drmCreateContext() and drmDestroyContext().
403 */
404struct drm_ctx {
405 drm_context_t handle;
406 enum drm_ctx_flags flags;
407};
408
409/**
410 * DRM_IOCTL_RES_CTX ioctl argument type.
411 */
412struct drm_ctx_res {
413 int count;
414 struct drm_ctx *contexts;
415};
416
417/**
418 * DRM_IOCTL_ADD_DRAW and DRM_IOCTL_RM_DRAW ioctl argument type.
419 */
420struct drm_draw {
421 drm_drawable_t handle;
422};
423
424/**
425 * DRM_IOCTL_UPDATE_DRAW ioctl argument type.
426 */
427typedef enum {
428 DRM_DRAWABLE_CLIPRECTS,
429} drm_drawable_info_type_t;
430
431struct drm_update_draw {
432 drm_drawable_t handle;
433 unsigned int type;
434 unsigned int num;
435 unsigned long long data;
436};
437
438/**
439 * DRM_IOCTL_GET_MAGIC and DRM_IOCTL_AUTH_MAGIC ioctl argument type.
440 */
441struct drm_auth {
442 drm_magic_t magic;
443};
444
445/**
446 * DRM_IOCTL_IRQ_BUSID ioctl argument type.
447 *
448 * \sa drmGetInterruptFromBusID().
449 */
450struct drm_irq_busid {
451 int irq; /**< IRQ number */
452 int busnum; /**< bus number */
453 int devnum; /**< device number */
454 int funcnum; /**< function number */
455};
456
457enum drm_vblank_seq_type {
458 _DRM_VBLANK_ABSOLUTE = 0x0, /**< Wait for specific vblank sequence number */
459 _DRM_VBLANK_RELATIVE = 0x1, /**< Wait for given number of vblanks */
460 _DRM_VBLANK_EVENT = 0x4000000, /**< Send event instead of blocking */
461 _DRM_VBLANK_FLIP = 0x8000000, /**< Scheduled buffer swap should flip */
462 _DRM_VBLANK_NEXTONMISS = 0x10000000, /**< If missed, wait for next vblank */
463 _DRM_VBLANK_SECONDARY = 0x20000000, /**< Secondary display controller */
464 _DRM_VBLANK_SIGNAL = 0x40000000 /**< Send signal instead of blocking, unsupported */
465};
466
467#define _DRM_VBLANK_TYPES_MASK (_DRM_VBLANK_ABSOLUTE | _DRM_VBLANK_RELATIVE)
468#define _DRM_VBLANK_FLAGS_MASK (_DRM_VBLANK_EVENT | _DRM_VBLANK_SIGNAL | \
469 _DRM_VBLANK_SECONDARY | _DRM_VBLANK_NEXTONMISS)
470
471struct drm_wait_vblank_request {
472 enum drm_vblank_seq_type type;
473 unsigned int sequence;
474 unsigned long signal;
475};
476
477struct drm_wait_vblank_reply {
478 enum drm_vblank_seq_type type;
479 unsigned int sequence;
480 long tval_sec;
481 long tval_usec;
482};
483
484/**
485 * DRM_IOCTL_WAIT_VBLANK ioctl argument type.
486 *
487 * \sa drmWaitVBlank().
488 */
489union drm_wait_vblank {
490 struct drm_wait_vblank_request request;
491 struct drm_wait_vblank_reply reply;
492};
493
494#define _DRM_PRE_MODESET 1
495#define _DRM_POST_MODESET 2
496
497/**
498 * DRM_IOCTL_MODESET_CTL ioctl argument type
499 *
500 * \sa drmModesetCtl().
501 */
502struct drm_modeset_ctl {
503 __u32 crtc;
504 __u32 cmd;
505};
506
507/**
508 * DRM_IOCTL_AGP_ENABLE ioctl argument type.
509 *
510 * \sa drmAgpEnable().
511 */
512struct drm_agp_mode {
513 unsigned long mode; /**< AGP mode */
514};
515
516/**
517 * DRM_IOCTL_AGP_ALLOC and DRM_IOCTL_AGP_FREE ioctls argument type.
518 *
519 * \sa drmAgpAlloc() and drmAgpFree().
520 */
521struct drm_agp_buffer {
522 unsigned long size; /**< In bytes -- will round to page boundary */
523 unsigned long handle; /**< Used for binding / unbinding */
524 unsigned long type; /**< Type of memory to allocate */
525 unsigned long physical; /**< Physical used by i810 */
526};
527
528/**
529 * DRM_IOCTL_AGP_BIND and DRM_IOCTL_AGP_UNBIND ioctls argument type.
530 *
531 * \sa drmAgpBind() and drmAgpUnbind().
532 */
533struct drm_agp_binding {
534 unsigned long handle; /**< From drm_agp_buffer */
535 unsigned long offset; /**< In bytes -- will round to page boundary */
536};
537
538/**
539 * DRM_IOCTL_AGP_INFO ioctl argument type.
540 *
541 * \sa drmAgpVersionMajor(), drmAgpVersionMinor(), drmAgpGetMode(),
542 * drmAgpBase(), drmAgpSize(), drmAgpMemoryUsed(), drmAgpMemoryAvail(),
543 * drmAgpVendorId() and drmAgpDeviceId().
544 */
545struct drm_agp_info {
546 int agp_version_major;
547 int agp_version_minor;
548 unsigned long mode;
549 unsigned long aperture_base; /* physical address */
550 unsigned long aperture_size; /* bytes */
551 unsigned long memory_allowed; /* bytes */
552 unsigned long memory_used;
553
554 /* PCI information */
555 unsigned short id_vendor;
556 unsigned short id_device;
557};
558
559/**
560 * DRM_IOCTL_SG_ALLOC ioctl argument type.
561 */
562struct drm_scatter_gather {
563 unsigned long size; /**< In bytes -- will round to page boundary */
564 unsigned long handle; /**< Used for mapping / unmapping */
565};
566
567/**
568 * DRM_IOCTL_SET_VERSION ioctl argument type.
569 */
570struct drm_set_version {
571 int drm_di_major;
572 int drm_di_minor;
573 int drm_dd_major;
574 int drm_dd_minor;
575};
576
577/** DRM_IOCTL_GEM_CLOSE ioctl argument type */
578struct drm_gem_close {
579 /** Handle of the object to be closed. */
580 __u32 handle;
581 __u32 pad;
582};
583
584/** DRM_IOCTL_GEM_FLINK ioctl argument type */
585struct drm_gem_flink {
586 /** Handle for the object being named */
587 __u32 handle;
588
589 /** Returned global name */
590 __u32 name;
591};
592
593/** DRM_IOCTL_GEM_OPEN ioctl argument type */
594struct drm_gem_open {
595 /** Name of object being opened */
596 __u32 name;
597
598 /** Returned handle for the object */
599 __u32 handle;
600
601 /** Returned size of the object */
602 __u64 size;
603};
604
605#include "drm_mode.h"
606
607#define DRM_IOCTL_BASE 'd'
608#define DRM_IO(nr) _IO(DRM_IOCTL_BASE,nr)
609#define DRM_IOR(nr,type) _IOR(DRM_IOCTL_BASE,nr,type)
610#define DRM_IOW(nr,type) _IOW(DRM_IOCTL_BASE,nr,type)
611#define DRM_IOWR(nr,type) _IOWR(DRM_IOCTL_BASE,nr,type)
612
613#define DRM_IOCTL_VERSION DRM_IOWR(0x00, struct drm_version)
614#define DRM_IOCTL_GET_UNIQUE DRM_IOWR(0x01, struct drm_unique)
615#define DRM_IOCTL_GET_MAGIC DRM_IOR( 0x02, struct drm_auth)
616#define DRM_IOCTL_IRQ_BUSID DRM_IOWR(0x03, struct drm_irq_busid)
617#define DRM_IOCTL_GET_MAP DRM_IOWR(0x04, struct drm_map)
618#define DRM_IOCTL_GET_CLIENT DRM_IOWR(0x05, struct drm_client)
619#define DRM_IOCTL_GET_STATS DRM_IOR( 0x06, struct drm_stats)
620#define DRM_IOCTL_SET_VERSION DRM_IOWR(0x07, struct drm_set_version)
621#define DRM_IOCTL_MODESET_CTL DRM_IOW(0x08, struct drm_modeset_ctl)
622#define DRM_IOCTL_GEM_CLOSE DRM_IOW (0x09, struct drm_gem_close)
623#define DRM_IOCTL_GEM_FLINK DRM_IOWR(0x0a, struct drm_gem_flink)
624#define DRM_IOCTL_GEM_OPEN DRM_IOWR(0x0b, struct drm_gem_open)
625
626#define DRM_IOCTL_SET_UNIQUE DRM_IOW( 0x10, struct drm_unique)
627#define DRM_IOCTL_AUTH_MAGIC DRM_IOW( 0x11, struct drm_auth)
628#define DRM_IOCTL_BLOCK DRM_IOWR(0x12, struct drm_block)
629#define DRM_IOCTL_UNBLOCK DRM_IOWR(0x13, struct drm_block)
630#define DRM_IOCTL_CONTROL DRM_IOW( 0x14, struct drm_control)
631#define DRM_IOCTL_ADD_MAP DRM_IOWR(0x15, struct drm_map)
632#define DRM_IOCTL_ADD_BUFS DRM_IOWR(0x16, struct drm_buf_desc)
633#define DRM_IOCTL_MARK_BUFS DRM_IOW( 0x17, struct drm_buf_desc)
634#define DRM_IOCTL_INFO_BUFS DRM_IOWR(0x18, struct drm_buf_info)
635#define DRM_IOCTL_MAP_BUFS DRM_IOWR(0x19, struct drm_buf_map)
636#define DRM_IOCTL_FREE_BUFS DRM_IOW( 0x1a, struct drm_buf_free)
637
638#define DRM_IOCTL_RM_MAP DRM_IOW( 0x1b, struct drm_map)
639
640#define DRM_IOCTL_SET_SAREA_CTX DRM_IOW( 0x1c, struct drm_ctx_priv_map)
641#define DRM_IOCTL_GET_SAREA_CTX DRM_IOWR(0x1d, struct drm_ctx_priv_map)
642
643#define DRM_IOCTL_SET_MASTER DRM_IO(0x1e)
644#define DRM_IOCTL_DROP_MASTER DRM_IO(0x1f)
645
646#define DRM_IOCTL_ADD_CTX DRM_IOWR(0x20, struct drm_ctx)
647#define DRM_IOCTL_RM_CTX DRM_IOWR(0x21, struct drm_ctx)
648#define DRM_IOCTL_MOD_CTX DRM_IOW( 0x22, struct drm_ctx)
649#define DRM_IOCTL_GET_CTX DRM_IOWR(0x23, struct drm_ctx)
650#define DRM_IOCTL_SWITCH_CTX DRM_IOW( 0x24, struct drm_ctx)
651#define DRM_IOCTL_NEW_CTX DRM_IOW( 0x25, struct drm_ctx)
652#define DRM_IOCTL_RES_CTX DRM_IOWR(0x26, struct drm_ctx_res)
653#define DRM_IOCTL_ADD_DRAW DRM_IOWR(0x27, struct drm_draw)
654#define DRM_IOCTL_RM_DRAW DRM_IOWR(0x28, struct drm_draw)
655#define DRM_IOCTL_DMA DRM_IOWR(0x29, struct drm_dma)
656#define DRM_IOCTL_LOCK DRM_IOW( 0x2a, struct drm_lock)
657#define DRM_IOCTL_UNLOCK DRM_IOW( 0x2b, struct drm_lock)
658#define DRM_IOCTL_FINISH DRM_IOW( 0x2c, struct drm_lock)
659
660#define DRM_IOCTL_AGP_ACQUIRE DRM_IO( 0x30)
661#define DRM_IOCTL_AGP_RELEASE DRM_IO( 0x31)
662#define DRM_IOCTL_AGP_ENABLE DRM_IOW( 0x32, struct drm_agp_mode)
663#define DRM_IOCTL_AGP_INFO DRM_IOR( 0x33, struct drm_agp_info)
664#define DRM_IOCTL_AGP_ALLOC DRM_IOWR(0x34, struct drm_agp_buffer)
665#define DRM_IOCTL_AGP_FREE DRM_IOW( 0x35, struct drm_agp_buffer)
666#define DRM_IOCTL_AGP_BIND DRM_IOW( 0x36, struct drm_agp_binding)
667#define DRM_IOCTL_AGP_UNBIND DRM_IOW( 0x37, struct drm_agp_binding)
668
669#define DRM_IOCTL_SG_ALLOC DRM_IOWR(0x38, struct drm_scatter_gather)
670#define DRM_IOCTL_SG_FREE DRM_IOW( 0x39, struct drm_scatter_gather)
671
672#define DRM_IOCTL_WAIT_VBLANK DRM_IOWR(0x3a, union drm_wait_vblank)
673
674#define DRM_IOCTL_UPDATE_DRAW DRM_IOW(0x3f, struct drm_update_draw)
675
676#define DRM_IOCTL_MODE_GETRESOURCES DRM_IOWR(0xA0, struct drm_mode_card_res)
677#define DRM_IOCTL_MODE_GETCRTC DRM_IOWR(0xA1, struct drm_mode_crtc)
678#define DRM_IOCTL_MODE_SETCRTC DRM_IOWR(0xA2, struct drm_mode_crtc)
679#define DRM_IOCTL_MODE_CURSOR DRM_IOWR(0xA3, struct drm_mode_cursor)
680#define DRM_IOCTL_MODE_GETGAMMA DRM_IOWR(0xA4, struct drm_mode_crtc_lut)
681#define DRM_IOCTL_MODE_SETGAMMA DRM_IOWR(0xA5, struct drm_mode_crtc_lut)
682#define DRM_IOCTL_MODE_GETENCODER DRM_IOWR(0xA6, struct drm_mode_get_encoder)
683#define DRM_IOCTL_MODE_GETCONNECTOR DRM_IOWR(0xA7, struct drm_mode_get_connector)
684#define DRM_IOCTL_MODE_ATTACHMODE DRM_IOWR(0xA8, struct drm_mode_mode_cmd)
685#define DRM_IOCTL_MODE_DETACHMODE DRM_IOWR(0xA9, struct drm_mode_mode_cmd)
686
687#define DRM_IOCTL_MODE_GETPROPERTY DRM_IOWR(0xAA, struct drm_mode_get_property)
688#define DRM_IOCTL_MODE_SETPROPERTY DRM_IOWR(0xAB, struct drm_mode_connector_set_property)
689#define DRM_IOCTL_MODE_GETPROPBLOB DRM_IOWR(0xAC, struct drm_mode_get_blob)
690#define DRM_IOCTL_MODE_GETFB DRM_IOWR(0xAD, struct drm_mode_fb_cmd)
691#define DRM_IOCTL_MODE_ADDFB DRM_IOWR(0xAE, struct drm_mode_fb_cmd)
692#define DRM_IOCTL_MODE_RMFB DRM_IOWR(0xAF, unsigned int)
693
694/**
695 * Device specific ioctls should only be in their respective headers
696 * The device specific ioctl range is from 0x40 to 0x99.
697 * Generic IOCTLS restart at 0xA0.
698 *
699 * \sa drmCommandNone(), drmCommandRead(), drmCommandWrite(), and
700 * drmCommandReadWrite().
701 */
702#define DRM_COMMAND_BASE 0x40
703#define DRM_COMMAND_END 0xA0
704
705/**
706 * Header for events written back to userspace on the drm fd. The
707 * type defines the type of event, the length specifies the total
708 * length of the event (including the header), and user_data is
709 * typically a 64 bit value passed with the ioctl that triggered the
710 * event. A read on the drm fd will always only return complete
711 * events, that is, if for example the read buffer is 100 bytes, and
712 * there are two 64 byte events pending, only one will be returned.
713 *
714 * Event types 0 - 0x7fffffff are generic drm events, 0x80000000 and
715 * up are chipset specific.
716 */
717struct drm_event {
718 __u32 type;
719 __u32 length;
720};
721
722#define DRM_EVENT_VBLANK 0x01
723
724struct drm_event_vblank {
725 struct drm_event base;
726 __u64 user_data;
727 __u32 tv_sec;
728 __u32 tv_usec;
729 __u32 sequence;
730 __u32 reserved;
731};
732
733/* typedef area */
734typedef struct drm_clip_rect drm_clip_rect_t;
735typedef struct drm_drawable_info drm_drawable_info_t;
736typedef struct drm_tex_region drm_tex_region_t;
737typedef struct drm_hw_lock drm_hw_lock_t;
738typedef struct drm_version drm_version_t;
739typedef struct drm_unique drm_unique_t;
740typedef struct drm_list drm_list_t;
741typedef struct drm_block drm_block_t;
742typedef struct drm_control drm_control_t;
743typedef enum drm_map_type drm_map_type_t;
744typedef enum drm_map_flags drm_map_flags_t;
745typedef struct drm_ctx_priv_map drm_ctx_priv_map_t;
746typedef struct drm_map drm_map_t;
747typedef struct drm_client drm_client_t;
748typedef enum drm_stat_type drm_stat_type_t;
749typedef struct drm_stats drm_stats_t;
750typedef enum drm_lock_flags drm_lock_flags_t;
751typedef struct drm_lock drm_lock_t;
752typedef enum drm_dma_flags drm_dma_flags_t;
753typedef struct drm_buf_desc drm_buf_desc_t;
754typedef struct drm_buf_info drm_buf_info_t;
755typedef struct drm_buf_free drm_buf_free_t;
756typedef struct drm_buf_pub drm_buf_pub_t;
757typedef struct drm_buf_map drm_buf_map_t;
758typedef struct drm_dma drm_dma_t;
759typedef union drm_wait_vblank drm_wait_vblank_t;
760typedef struct drm_agp_mode drm_agp_mode_t;
761typedef enum drm_ctx_flags drm_ctx_flags_t;
762typedef struct drm_ctx drm_ctx_t;
763typedef struct drm_ctx_res drm_ctx_res_t;
764typedef struct drm_draw drm_draw_t;
765typedef struct drm_update_draw drm_update_draw_t;
766typedef struct drm_auth drm_auth_t;
767typedef struct drm_irq_busid drm_irq_busid_t;
768typedef enum drm_vblank_seq_type drm_vblank_seq_type_t;
769
770typedef struct drm_agp_buffer drm_agp_buffer_t;
771typedef struct drm_agp_binding drm_agp_binding_t;
772typedef struct drm_agp_info drm_agp_info_t;
773typedef struct drm_scatter_gather drm_scatter_gather_t;
774typedef struct drm_set_version drm_set_version_t;
775
776#endif