blob: a054bdcbe3c3d645cbad49d301d7b2df9f1eb2c0 [file] [log] [blame]
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +00001//===- PIC16InstrInfo.td - PIC16 Instruction defs -------------*- tblgen-*-===//
Sanjiv Gupta09bb4202008-05-13 09:02:57 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +00009//
Sanjiv Guptab2d77212009-01-30 09:01:44 +000010// This file describes the PIC16 instructions in TableGen format.
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000011//
Sanjiv Gupta09bb4202008-05-13 09:02:57 +000012//===----------------------------------------------------------------------===//
13
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000014//===----------------------------------------------------------------------===//
15// PIC16 Specific Type Constraints.
16//===----------------------------------------------------------------------===//
17class SDTCisI8<int OpNum> : SDTCisVT<OpNum, i8>;
18class SDTCisI16<int OpNum> : SDTCisVT<OpNum, i16>;
19
20//===----------------------------------------------------------------------===//
21// PIC16 Specific Type Profiles.
22//===----------------------------------------------------------------------===//
23
24// Generic type profiles for i8/i16 unary/binary operations.
25// Taking one i8 or i16 and producing void.
26def SDTI8VoidOp : SDTypeProfile<0, 1, [SDTCisI8<0>]>;
27def SDTI16VoidOp : SDTypeProfile<0, 1, [SDTCisI16<0>]>;
28
29// Taking one value and producing an output of same type.
30def SDTI8UnaryOp : SDTypeProfile<1, 1, [SDTCisI8<0>, SDTCisI8<1>]>;
31def SDTI16UnaryOp : SDTypeProfile<1, 1, [SDTCisI16<0>, SDTCisI16<1>]>;
32
33// Taking two values and producing an output of same type.
34def SDTI8BinOp : SDTypeProfile<1, 2, [SDTCisI8<0>, SDTCisI8<1>, SDTCisI8<2>]>;
35def SDTI16BinOp : SDTypeProfile<1, 2, [SDTCisI16<0>, SDTCisI16<1>,
36 SDTCisI16<2>]>;
37
38// Node specific type profiles.
39def SDT_PIC16Load : SDTypeProfile<1, 3, [SDTCisI8<0>, SDTCisI8<1>,
40 SDTCisI8<2>, SDTCisI8<3>]>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000041
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000042def SDT_PIC16Store : SDTypeProfile<0, 4, [SDTCisI8<0>, SDTCisI8<1>,
43 SDTCisI8<2>, SDTCisI8<3>]>;
44
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +000045def SDT_PIC16Connect : SDTypeProfile<1, 2, [SDTCisI8<0>, SDTCisI8<1>,
46 SDTCisI8<2>]>;
47
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000048// PIC16ISD::CALL type prorile
49def SDT_PIC16call : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +000050def SDT_PIC16callw : SDTypeProfile<1, -1, [SDTCisInt<0>]>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000051
52// PIC16ISD::BRCOND
53def SDT_PIC16Brcond: SDTypeProfile<0, 2,
54 [SDTCisVT<0, OtherVT>, SDTCisI8<1>]>;
55
56// PIC16ISD::BRCOND
57def SDT_PIC16Selecticc: SDTypeProfile<1, 3,
58 [SDTCisI8<0>, SDTCisI8<1>, SDTCisI8<2>,
59 SDTCisI8<3>]>;
60
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000061//===----------------------------------------------------------------------===//
62// PIC16 addressing modes matching via DAG.
63//===----------------------------------------------------------------------===//
64def diraddr : ComplexPattern<i8, 1, "SelectDirectAddr", [], []>;
65
66//===----------------------------------------------------------------------===//
67// PIC16 Specific Node Definitions.
68//===----------------------------------------------------------------------===//
69def PIC16callseq_start : SDNode<"ISD::CALLSEQ_START", SDTI8VoidOp,
70 [SDNPHasChain, SDNPOutFlag]>;
71def PIC16callseq_end : SDNode<"ISD::CALLSEQ_END", SDTI8VoidOp,
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000072 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000073
74// Low 8-bits of GlobalAddress.
Sanjiv Guptaa8792002009-04-14 02:49:52 +000075def PIC16Lo : SDNode<"PIC16ISD::Lo", SDTI8BinOp>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000076
77// High 8-bits of GlobalAddress.
Sanjiv Guptaa8792002009-04-14 02:49:52 +000078def PIC16Hi : SDNode<"PIC16ISD::Hi", SDTI8BinOp>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000079
80// The MTHI and MTLO nodes are used only to match them in the incoming
81// DAG for replacement by corresponding set_fsrhi, set_fsrlo insntructions.
82// These nodes are not used for defining any instructions.
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +000083def MTLO : SDNode<"PIC16ISD::MTLO", SDTI8UnaryOp>;
84def MTHI : SDNode<"PIC16ISD::MTHI", SDTI8UnaryOp>;
85def MTPCLATH : SDNode<"PIC16ISD::MTPCLATH", SDTI8UnaryOp>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000086
87// Node to generate Bank Select for a GlobalAddress.
88def Banksel : SDNode<"PIC16ISD::Banksel", SDTI8UnaryOp>;
89
90// Node to match a direct store operation.
91def PIC16Store : SDNode<"PIC16ISD::PIC16Store", SDT_PIC16Store, [SDNPHasChain]>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000092def PIC16StWF : SDNode<"PIC16ISD::PIC16StWF", SDT_PIC16Store,
93 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +000094
95// Node to match a direct load operation.
Sanjiv Guptae48b2ee2009-04-02 17:42:00 +000096def PIC16Load : SDNode<"PIC16ISD::PIC16Load", SDT_PIC16Load, [SDNPHasChain]>;
97def PIC16LdArg : SDNode<"PIC16ISD::PIC16LdArg", SDT_PIC16Load, [SDNPHasChain]>;
98def PIC16LdWF : SDNode<"PIC16ISD::PIC16LdWF", SDT_PIC16Load,
Sanjiv Gupta4affaea2009-01-13 19:18:47 +000099 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000100def PIC16Connect: SDNode<"PIC16ISD::PIC16Connect", SDT_PIC16Connect, []>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000101
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000102// Node to match PIC16 call
103def PIC16call : SDNode<"PIC16ISD::CALL", SDT_PIC16call,
104 [SDNPHasChain , SDNPOptInFlag, SDNPOutFlag]>;
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000105def PIC16callw : SDNode<"PIC16ISD::CALLW", SDT_PIC16callw,
106 [SDNPHasChain , SDNPOptInFlag, SDNPOutFlag]>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000107
108// Node to match a comparison instruction.
109def PIC16Subcc : SDNode<"PIC16ISD::SUBCC", SDTI8BinOp, [SDNPOutFlag]>;
110
111// Node to match a conditional branch.
112def PIC16Brcond : SDNode<"PIC16ISD::BRCOND", SDT_PIC16Brcond,
113 [SDNPHasChain, SDNPInFlag]>;
114
115def PIC16Selecticc : SDNode<"PIC16ISD::SELECT_ICC", SDT_PIC16Selecticc,
116 [SDNPInFlag]>;
117
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000118//===----------------------------------------------------------------------===//
119// PIC16 Operand Definitions.
120//===----------------------------------------------------------------------===//
121def i8mem : Operand<i8>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000122def brtarget: Operand<OtherVT>;
123
124// Operand for printing out a condition code.
125let PrintMethod = "printCCOperand" in
126 def CCOp : Operand<i8>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000127
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000128include "PIC16InstrFormats.td"
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000129
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000130//===----------------------------------------------------------------------===//
131// PIC16 Common Classes.
132//===----------------------------------------------------------------------===//
133
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000134// W = W Op F : Load the value from F and do Op to W.
Sanjiv Gupta0ba7dab2009-05-12 04:30:38 +0000135let isTwoAddress = 1, mayLoad = 1 in
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000136class BinOpFW<bits<6> OpCode, string OpcStr, SDNode OpNode>:
137 ByteFormat<OpCode, (outs GPR:$dst),
138 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
139 !strconcat(OpcStr, " $ptrlo + $offset, W"),
140 [(set GPR:$dst, (OpNode GPR:$src, (PIC16Load diraddr:$ptrlo,
141 (i8 imm:$ptrhi),
142 (i8 imm:$offset))))]>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000143
144// F = F Op W : Load the value from F, do op with W and store in F.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000145// This insn class is not marked as TwoAddress because the reg is
146// being used as a source operand only. (Remember a TwoAddress insn
147// needs a copyRegToReg.)
Sanjiv Gupta0ba7dab2009-05-12 04:30:38 +0000148let mayStore = 1 in
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000149class BinOpWF<bits<6> OpCode, string OpcStr, SDNode OpNode>:
150 ByteFormat<OpCode, (outs),
151 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
152 !strconcat(OpcStr, " $ptrlo + $offset"),
153 [(PIC16Store (OpNode GPR:$src, (PIC16Load diraddr:$ptrlo,
154 (i8 imm:$ptrhi),
155 (i8 imm:$offset))),
156 diraddr:$ptrlo,
157 (i8 imm:$ptrhi), (i8 imm:$offset)
158 )]>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000159
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000160// W = W Op L : Do Op of L with W and place result in W.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000161let isTwoAddress = 1 in
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000162class BinOpLW<bits<6> opcode, string OpcStr, SDNode OpNode> :
163 LiteralFormat<opcode, (outs GPR:$dst),
164 (ins GPR:$src, i8imm:$literal),
165 !strconcat(OpcStr, " $literal"),
166 [(set GPR:$dst, (OpNode GPR:$src, (i8 imm:$literal)))]>;
167
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000168//===----------------------------------------------------------------------===//
169// PIC16 Instructions.
170//===----------------------------------------------------------------------===//
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000171
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000172// Pseudo-instructions.
173def ADJCALLSTACKDOWN : Pseudo<(outs), (ins i8imm:$amt),
174 "!ADJCALLSTACKDOWN $amt",
175 [(PIC16callseq_start imm:$amt)]>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000176
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000177def ADJCALLSTACKUP : Pseudo<(outs), (ins i8imm:$amt),
178 "!ADJCALLSTACKUP $amt",
179 [(PIC16callseq_end imm:$amt)]>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000180
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000181//-----------------------------------
182// Vaious movlw insn patterns.
183//-----------------------------------
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000184let isReMaterializable = 1 in {
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000185// Move 8-bit literal to W.
186def movlw : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src),
187 "movlw $src",
188 [(set GPR:$dst, (i8 imm:$src))]>;
189
190// Move a Lo(TGA) to W.
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000191def movlw_lo_1 : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src, i8imm:$src2),
Sanjiv Gupta6f8dca82009-06-03 15:31:12 +0000192 "movlw LOW(${src} + ${src2})",
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000193 [(set GPR:$dst, (PIC16Lo tglobaladdr:$src, imm:$src2 ))]>;
194
195// Move a Lo(TES) to W.
196def movlw_lo_2 : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src, i8imm:$src2),
Sanjiv Gupta6f8dca82009-06-03 15:31:12 +0000197 "movlw LOW(${src} + ${src2})",
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000198 [(set GPR:$dst, (PIC16Lo texternalsym:$src, imm:$src2 ))]>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000199
200// Move a Hi(TGA) to W.
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000201def movlw_hi_1 : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src, i8imm:$src2),
Sanjiv Gupta6f8dca82009-06-03 15:31:12 +0000202 "movlw HIGH(${src} + ${src2})",
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000203 [(set GPR:$dst, (PIC16Hi tglobaladdr:$src, imm:$src2))]>;
204
205// Move a Hi(TES) to W.
206def movlw_hi_2 : BitFormat<12, (outs GPR:$dst), (ins i8imm:$src, i8imm:$src2),
Sanjiv Gupta6f8dca82009-06-03 15:31:12 +0000207 "movlw HIGH(${src} + ${src2})",
Sanjiv Guptaa8792002009-04-14 02:49:52 +0000208 [(set GPR:$dst, (PIC16Hi texternalsym:$src, imm:$src2))]>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000209}
210
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000211//-------------------
212// FSR setting insns.
213//-------------------
214// These insns are matched via a DAG replacement pattern.
215def set_fsrlo:
216 ByteFormat<0, (outs FSR16:$fsr),
217 (ins GPR:$val),
218 "movwf ${fsr}L",
219 []>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000220
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000221let isTwoAddress = 1 in
222def set_fsrhi:
223 ByteFormat<0, (outs FSR16:$dst),
224 (ins FSR16:$src, GPR:$val),
225 "movwf ${dst}H",
226 []>;
227
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000228def set_pclath:
229 ByteFormat<0, (outs PCLATHR:$dst),
230 (ins GPR:$val),
231 "movwf ${dst}",
232 [(set PCLATHR:$dst , (MTPCLATH GPR:$val))]>;
233
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000234//----------------------------
235// copyRegToReg
236// copyRegToReg insns. These are dummy. They should always be deleted
237// by the optimizer and never be present in the final generated code.
238// if they are, then we have to write correct macros for these insns.
239//----------------------------
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000240def copy_fsr:
241 Pseudo<(outs FSR16:$dst), (ins FSR16:$src), "copy_fsr $dst, $src", []>;
242
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000243def copy_w:
244 Pseudo<(outs GPR:$dst), (ins GPR:$src), "copy_w $dst, $src", []>;
245
Sanjiv Guptaab5e8d92009-04-10 15:10:14 +0000246class SAVE_FSR<string OpcStr>:
247 Pseudo<(outs),
248 (ins FSR16:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
249 !strconcat(OpcStr, " $ptrlo, $offset"),
250 []>;
251
252def save_fsr0: SAVE_FSR<"save_fsr0">;
253def save_fsr1: SAVE_FSR<"save_fsr1">;
254
255class RESTORE_FSR<string OpcStr>:
256 Pseudo<(outs FSR16:$dst),
257 (ins i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
258 !strconcat(OpcStr, " $ptrlo, $offset"),
259 []>;
260
261def restore_fsr0: RESTORE_FSR<"restore_fsr0">;
262def restore_fsr1: RESTORE_FSR<"restore_fsr1">;
263
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000264//--------------------------
265// Store to memory
266//-------------------------
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000267
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000268// Direct store.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000269// Input operands are: val = W, ptrlo = GA, offset = offset, ptrhi = banksel.
Sanjiv Gupta0ba7dab2009-05-12 04:30:38 +0000270let mayStore = 1 in
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000271class MOVWF_INSN<bits<6> OpCode, SDNode OpNodeDest, SDNode Op>:
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000272 ByteFormat<0, (outs),
273 (ins GPR:$val, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
274 "movwf ${ptrlo} + ${offset}",
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000275 [(Op GPR:$val, OpNodeDest:$ptrlo, (i8 imm:$ptrhi),
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000276 (i8 imm:$offset))]>;
277
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000278// Store W to a Global Address.
279def movwf : MOVWF_INSN<0, tglobaladdr, PIC16Store>;
280
281// Store W to an External Symobol.
282def movwf_1 : MOVWF_INSN<0, texternalsym, PIC16Store>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000283
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000284// Store with InFlag and OutFlag
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000285// This is same as movwf_1 but has a flag. A flag is required to
286// order the stores while passing the params to function.
287def movwf_2 : MOVWF_INSN<0, texternalsym, PIC16StWF>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000288
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000289// Indirect store. Matched via a DAG replacement pattern.
290def store_indirect :
291 ByteFormat<0, (outs),
292 (ins GPR:$val, FSR16:$fsr, i8imm:$offset),
293 "movwi $offset[$fsr]",
294 []>;
295
296//----------------------------
297// Load from memory
298//----------------------------
299// Direct load.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000300// Input Operands are: ptrlo = GA, offset = offset, ptrhi = banksel.
301// Output: dst = W
Sanjiv Gupta018bde12009-07-03 07:58:59 +0000302let Defs = [STATUS], mayLoad = 1 in
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000303class MOVF_INSN<bits<6> OpCode, SDNode OpNodeSrc, SDNode Op>:
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000304 ByteFormat<0, (outs GPR:$dst),
305 (ins i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
306 "movf ${ptrlo} + ${offset}, W",
307 [(set GPR:$dst,
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000308 (Op OpNodeSrc:$ptrlo, (i8 imm:$ptrhi),
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000309 (i8 imm:$offset)))]>;
310
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000311// Load from a GA.
312def movf : MOVF_INSN<0, tglobaladdr, PIC16Load>;
313
314// Load from an ES.
315def movf_1 : MOVF_INSN<0, texternalsym, PIC16Load>;
Sanjiv Guptae48b2ee2009-04-02 17:42:00 +0000316def movf_1_1 : MOVF_INSN<0, texternalsym, PIC16LdArg>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000317
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000318// Load with InFlag and OutFlag
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000319// This is same as movf_1 but has a flag. A flag is required to
320// order the loads while copying the return value of a function.
321def movf_2 : MOVF_INSN<0, texternalsym, PIC16LdWF>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000322
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000323// Indirect load. Matched via a DAG replacement pattern.
324def load_indirect :
325 ByteFormat<0, (outs GPR:$dst),
326 (ins FSR16:$fsr, i8imm:$offset),
327 "moviw $offset[$fsr]",
328 []>;
329
330//-------------------------
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000331// Bitwise operations patterns
332//--------------------------
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000333// W = W op [F]
334let Defs = [STATUS] in {
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000335def OrFW : BinOpFW<0, "iorwf", or>;
336def XOrFW : BinOpFW<0, "xorwf", xor>;
337def AndFW : BinOpFW<0, "andwf", and>;
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000338
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000339// F = W op [F]
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000340def OrWF : BinOpWF<0, "iorwf", or>;
341def XOrWF : BinOpWF<0, "xorwf", xor>;
342def AndWF : BinOpWF<0, "andwf", and>;
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000343
344//-------------------------
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000345// Various add/sub patterns.
346//-------------------------
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000347
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000348// W = W + [F]
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000349def addfw_1: BinOpFW<0, "addwf", add>;
350def addfw_2: BinOpFW<0, "addwf", addc>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000351
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000352let Uses = [STATUS] in
353def addfwc: BinOpFW<0, "addwfc", adde>; // With Carry.
354
355// F = W + [F]
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000356def addwf_1: BinOpWF<0, "addwf", add>;
357def addwf_2: BinOpWF<0, "addwf", addc>;
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000358let Uses = [STATUS] in
Sanjiv Guptaecfffdb2008-11-26 10:53:50 +0000359def addwfc: BinOpWF<0, "addwfc", adde>; // With Carry.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000360}
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000361
362// W -= [F] ; load from F and sub the value from W.
Sanjiv Gupta0ba7dab2009-05-12 04:30:38 +0000363let isTwoAddress = 1, mayLoad = 1 in
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000364class SUBFW<bits<6> OpCode, string OpcStr, SDNode OpNode>:
365 ByteFormat<OpCode, (outs GPR:$dst),
366 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
367 !strconcat(OpcStr, " $ptrlo + $offset, W"),
368 [(set GPR:$dst, (OpNode (PIC16Load diraddr:$ptrlo,
369 (i8 imm:$ptrhi), (i8 imm:$offset)),
370 GPR:$src))]>;
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000371let Defs = [STATUS] in {
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000372def subfw_1: SUBFW<0, "subwf", sub>;
373def subfw_2: SUBFW<0, "subwf", subc>;
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000374
375let Uses = [STATUS] in
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000376def subfwb: SUBFW<0, "subwfb", sube>; // With Borrow.
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000377
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000378def subfw_cc: SUBFW<0, "subwf", PIC16Subcc>;
379}
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000380
381// [F] -= W ;
Sanjiv Gupta0ba7dab2009-05-12 04:30:38 +0000382let mayStore = 1 in
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000383class SUBWF<bits<6> OpCode, string OpcStr, SDNode OpNode>:
384 ByteFormat<OpCode, (outs),
385 (ins GPR:$src, i8imm:$offset, i8mem:$ptrlo, i8imm:$ptrhi),
386 !strconcat(OpcStr, " $ptrlo + $offset"),
387 [(PIC16Store (OpNode (PIC16Load diraddr:$ptrlo,
388 (i8 imm:$ptrhi), (i8 imm:$offset)),
389 GPR:$src), diraddr:$ptrlo,
390 (i8 imm:$ptrhi), (i8 imm:$offset))]>;
391
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000392let Defs = [STATUS] in {
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000393def subwf_1: SUBWF<0, "subwf", sub>;
394def subwf_2: SUBWF<0, "subwf", subc>;
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000395
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000396let Uses = [STATUS] in
397 def subwfb: SUBWF<0, "subwfb", sube>; // With Borrow.
398
399def subwf_cc: SUBWF<0, "subwf", PIC16Subcc>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000400}
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000401
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000402// addlw
403let Defs = [STATUS] in {
404def addlw_1 : BinOpLW<0, "addlw", add>;
405def addlw_2 : BinOpLW<0, "addlw", addc>;
406
407let Uses = [STATUS] in
408def addlwc : BinOpLW<0, "addlwc", adde>; // With Carry. (Assembler macro).
409
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000410// bitwise operations involving a literal and w.
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000411def andlw : BinOpLW<0, "andlw", and>;
412def xorlw : BinOpLW<0, "xorlw", xor>;
413def orlw : BinOpLW<0, "iorlw", or>;
414}
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000415
416// sublw
417// W = C - W ; sub W from literal. (Without borrow).
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000418let isTwoAddress = 1 in
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000419class SUBLW<bits<6> opcode, SDNode OpNode> :
420 LiteralFormat<opcode, (outs GPR:$dst),
421 (ins GPR:$src, i8imm:$literal),
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000422 "sublw $literal",
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000423 [(set GPR:$dst, (OpNode (i8 imm:$literal), GPR:$src))]>;
424
Sanjiv Guptaa5f3bc42009-03-10 10:35:34 +0000425let Defs = [STATUS] in {
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000426def sublw_1 : SUBLW<0, sub>;
427def sublw_2 : SUBLW<0, subc>;
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000428def sublw_cc : SUBLW<0, PIC16Subcc>;
429}
430
431// Call instruction.
Sanjiv Guptaab5e8d92009-04-10 15:10:14 +0000432let isCall = 1,
433 Defs = [W, FSR0, FSR1] in {
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000434 def CALL: LiteralFormat<0x1, (outs), (ins i8imm:$func),
Sanjiv Gupta769f3332009-04-22 12:02:36 +0000435 //"call ${func} + 2",
436 "call ${func}",
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000437 [(PIC16call diraddr:$func)]>;
438}
439
Sanjiv Guptaab5e8d92009-04-10 15:10:14 +0000440let isCall = 1,
441 Defs = [W, FSR0, FSR1] in {
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000442 def CALL_1: LiteralFormat<0x1, (outs), (ins GPR:$func, PCLATHR:$pc),
443 "callw",
444 [(PIC16call (PIC16Connect GPR:$func, PCLATHR:$pc))]>;
445}
446
Sanjiv Guptaab5e8d92009-04-10 15:10:14 +0000447let isCall = 1,
448 Defs = [FSR0, FSR1] in {
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000449 def CALLW: LiteralFormat<0x1, (outs GPR:$dest),
450 (ins GPR:$func, PCLATHR:$pc),
451 "callw",
452 [(set GPR:$dest, (PIC16callw (PIC16Connect GPR:$func, PCLATHR:$pc)))]>;
453}
454
Sanjiv Gupta902e91c2009-05-28 17:32:56 +0000455let Uses = [STATUS], isBranch = 1, isTerminator = 1, hasDelaySlot = 0 in
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000456def pic16brcond: ControlFormat<0x0, (outs), (ins brtarget:$dst, CCOp:$cc),
457 "b$cc $dst",
458 [(PIC16Brcond bb:$dst, imm:$cc)]>;
459
460// Unconditional branch.
Sanjiv Gupta902e91c2009-05-28 17:32:56 +0000461let isBranch = 1, isTerminator = 1, hasDelaySlot = 0 in
Sanjiv Gupta4affaea2009-01-13 19:18:47 +0000462def br_uncond: ControlFormat<0x0, (outs), (ins brtarget:$dst),
463 "goto $dst",
464 [(br bb:$dst)]>;
465
466// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
467// scheduler into a branch sequence.
468let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
469 def SELECT_CC_Int_ICC
470 : Pseudo<(outs GPR:$dst), (ins GPR:$T, GPR:$F, i8imm:$Cond),
471 "; SELECT_CC_Int_ICC PSEUDO!",
472 [(set GPR:$dst, (PIC16Selecticc GPR:$T, GPR:$F,
473 imm:$Cond))]>;
474}
475
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000476
477// Banksel.
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000478def banksel :
Sanjiv Guptabb4a5c72009-05-06 08:02:01 +0000479 Pseudo<(outs),
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000480 (ins i8mem:$ptr),
481 "banksel $ptr",
Sanjiv Guptabb4a5c72009-05-06 08:02:01 +0000482 []>;
483
484def pagesel :
485 Pseudo<(outs),
486 (ins i8mem:$ptr),
487 "movlp $ptr",
488 []>;
489
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000490
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000491// Return insn.
492def Return :
493 ControlFormat<0, (outs), (ins), "return", [(ret)]>;
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000494
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000495//===----------------------------------------------------------------------===//
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000496// PIC16 Replacment Patterns.
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000497//===----------------------------------------------------------------------===//
498
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000499// Identify an indirect store and select insns for it.
500def : Pat<(PIC16Store GPR:$val, (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
501 imm:$offset),
502 (store_indirect GPR:$val,
503 (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
504 imm:$offset)>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000505
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000506def : Pat<(PIC16StWF GPR:$val, (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
507 imm:$offset),
508 (store_indirect GPR:$val,
509 (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
510 imm:$offset)>;
511
Sanjiv Gupta085ae4f2008-11-19 11:00:54 +0000512// Identify an indirect load and select insns for it.
513def : Pat<(PIC16Load (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
514 imm:$offset),
515 (load_indirect (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
516 imm:$offset)>;
Sanjiv Gupta09bb4202008-05-13 09:02:57 +0000517
Sanjiv Gupta4a912ed2009-04-08 05:38:48 +0000518def : Pat<(PIC16LdWF (MTLO GPR:$loaddr), (MTHI GPR:$hiaddr),
519 imm:$offset),
520 (load_indirect (set_fsrhi (set_fsrlo GPR:$loaddr), GPR:$hiaddr),
521 imm:$offset)>;
522