Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1 | //===- X86InstrInfo.td - Describe the X86 Instruction Set -------*- C++ -*-===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
| 5 | // This file was developed by the LLVM research group and is distributed under |
| 6 | // the University of Illinois Open Source License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the X86 instruction set, defining the instructions, and |
| 11 | // properties of the instructions which are needed for code generation, machine |
| 12 | // code emission, and analysis. |
| 13 | // |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | |
| 16 | //===----------------------------------------------------------------------===// |
| 17 | // X86 specific DAG Nodes. |
| 18 | // |
| 19 | |
| 20 | def SDTIntShiftDOp: SDTypeProfile<1, 3, |
| 21 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 22 | SDTCisInt<0>, SDTCisInt<3>]>; |
| 23 | |
| 24 | def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 25 | |
| 26 | def SDTX86Cmov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 28 | SDTCisVT<3, i8>]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 29 | def SDTX86Cmov_NEW : SDTypeProfile<1, 4, |
| 30 | [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>, |
| 31 | SDTCisVT<3, i8>, SDTCisVT<4, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 32 | |
| 33 | def SDTX86BrCond : SDTypeProfile<0, 2, |
| 34 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i8>]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 35 | def SDTX86BrCond_NEW : SDTypeProfile<0, 3, |
| 36 | [SDTCisVT<0, OtherVT>, |
| 37 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 38 | |
| 39 | def SDTX86SetCC : SDTypeProfile<1, 1, |
| 40 | [SDTCisVT<0, i8>, SDTCisVT<1, i8>]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 41 | def SDTX86SetCC_NEW : SDTypeProfile<1, 2, |
| 42 | [SDTCisVT<0, i8>, |
| 43 | SDTCisVT<1, i8>, SDTCisVT<2, i32>]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 44 | |
| 45 | def SDTX86Ret : SDTypeProfile<0, 1, [SDTCisVT<0, i16>]>; |
| 46 | |
| 47 | def SDT_X86CallSeqStart : SDTypeProfile<0, 1, [ SDTCisVT<0, i32> ]>; |
| 48 | def SDT_X86CallSeqEnd : SDTypeProfile<0, 2, [ SDTCisVT<0, i32>, |
| 49 | SDTCisVT<1, i32> ]>; |
| 50 | |
| 51 | def SDT_X86Call : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>; |
| 52 | |
| 53 | def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>; |
| 54 | |
| 55 | def SDTX86RdTsc : SDTypeProfile<0, 0, []>; |
| 56 | |
| 57 | def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>; |
| 58 | |
| 59 | def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
| 60 | |
| 61 | def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
| 62 | |
| 63 | def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
| 64 | |
| 65 | def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>; |
| 66 | def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>; |
| 67 | |
| 68 | def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest, |
| 69 | [SDNPHasChain, SDNPOutFlag]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 70 | def X86cmp_new : SDNode<"X86ISD::CMP_NEW" , SDTX86CmpTest>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 71 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 72 | def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov, |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 73 | [SDNPInFlag, SDNPOutFlag]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 74 | def X86cmov_new: SDNode<"X86ISD::CMOV_NEW", SDTX86Cmov_NEW>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 75 | def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond, |
| 76 | [SDNPHasChain, SDNPInFlag]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 77 | def X86brcond_new : SDNode<"X86ISD::BRCOND_NEW", SDTX86BrCond_NEW, |
| 78 | [SDNPHasChain]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 79 | def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC, |
| 80 | [SDNPInFlag, SDNPOutFlag]>; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 81 | def X86setcc_new : SDNode<"X86ISD::SETCC_NEW", SDTX86SetCC_NEW>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 82 | |
| 83 | def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret, |
| 84 | [SDNPHasChain, SDNPOptInFlag]>; |
| 85 | |
| 86 | def X86callseq_start : |
| 87 | SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart, |
| 88 | [SDNPHasChain, SDNPOutFlag]>; |
| 89 | def X86callseq_end : |
| 90 | SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd, |
| 91 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 92 | |
| 93 | def X86call : SDNode<"X86ISD::CALL", SDT_X86Call, |
| 94 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 95 | |
| 96 | def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call, |
| 97 | [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>; |
| 98 | |
| 99 | def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr, |
| 100 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 101 | def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr, |
| 102 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 103 | |
| 104 | def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc, |
| 105 | [SDNPHasChain, SDNPOutFlag]>; |
| 106 | |
| 107 | def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>; |
| 108 | def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>; |
| 109 | |
| 110 | def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR, |
| 111 | [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>; |
| 112 | def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>; |
| 113 | |
| 114 | def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET, |
| 115 | [SDNPHasChain]>; |
| 116 | |
| 117 | |
| 118 | //===----------------------------------------------------------------------===// |
| 119 | // X86 Operand Definitions. |
| 120 | // |
| 121 | |
| 122 | // *mem - Operand definitions for the funky X86 addressing mode operands. |
| 123 | // |
| 124 | class X86MemOperand<string printMethod> : Operand<iPTR> { |
| 125 | let PrintMethod = printMethod; |
| 126 | let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm); |
| 127 | } |
| 128 | |
| 129 | def i8mem : X86MemOperand<"printi8mem">; |
| 130 | def i16mem : X86MemOperand<"printi16mem">; |
| 131 | def i32mem : X86MemOperand<"printi32mem">; |
| 132 | def i64mem : X86MemOperand<"printi64mem">; |
| 133 | def i128mem : X86MemOperand<"printi128mem">; |
| 134 | def f32mem : X86MemOperand<"printf32mem">; |
| 135 | def f64mem : X86MemOperand<"printf64mem">; |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 136 | def f80mem : X86MemOperand<"printf80mem">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 137 | def f128mem : X86MemOperand<"printf128mem">; |
| 138 | |
| 139 | def lea32mem : Operand<i32> { |
| 140 | let PrintMethod = "printi32mem"; |
| 141 | let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm); |
| 142 | } |
| 143 | |
| 144 | def SSECC : Operand<i8> { |
| 145 | let PrintMethod = "printSSECC"; |
| 146 | } |
| 147 | |
| 148 | def piclabel: Operand<i32> { |
| 149 | let PrintMethod = "printPICLabel"; |
| 150 | } |
| 151 | |
| 152 | // A couple of more descriptive operand definitions. |
| 153 | // 16-bits but only 8 bits are significant. |
| 154 | def i16i8imm : Operand<i16>; |
| 155 | // 32-bits but only 8 bits are significant. |
| 156 | def i32i8imm : Operand<i32>; |
| 157 | |
| 158 | // Branch targets have OtherVT type. |
| 159 | def brtarget : Operand<OtherVT>; |
| 160 | |
| 161 | //===----------------------------------------------------------------------===// |
| 162 | // X86 Complex Pattern Definitions. |
| 163 | // |
| 164 | |
| 165 | // Define X86 specific addressing mode. |
| 166 | def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>; |
| 167 | def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr", |
| 168 | [add, mul, shl, or, frameindex], []>; |
| 169 | |
| 170 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 171 | // X86 Instruction Predicate Definitions. |
| 172 | def HasMMX : Predicate<"Subtarget->hasMMX()">; |
| 173 | def HasSSE1 : Predicate<"Subtarget->hasSSE1()">; |
| 174 | def HasSSE2 : Predicate<"Subtarget->hasSSE2()">; |
| 175 | def HasSSE3 : Predicate<"Subtarget->hasSSE3()">; |
| 176 | def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">; |
Dale Johannesen | e0e0fd0 | 2007-09-23 14:52:20 +0000 | [diff] [blame] | 177 | def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">; |
| 178 | def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 179 | def In32BitMode : Predicate<"!Subtarget->is64Bit()">; |
| 180 | def In64BitMode : Predicate<"Subtarget->is64Bit()">; |
Evan Cheng | 09e1379 | 2007-08-01 23:45:51 +0000 | [diff] [blame] | 181 | def HasLow4G : Predicate<"Subtarget->hasLow4GUserSpaceAddress()">; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 182 | def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">; |
| 183 | def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">; |
| 184 | def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">; |
| 185 | |
| 186 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 187 | // X86 Instruction Format Definitions. |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 188 | // |
| 189 | |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 190 | include "X86InstrFormats.td" |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 191 | |
| 192 | //===----------------------------------------------------------------------===// |
| 193 | // Pattern fragments... |
| 194 | // |
| 195 | |
| 196 | // X86 specific condition code. These correspond to CondCode in |
| 197 | // X86InstrInfo.h. They must be kept in synch. |
| 198 | def X86_COND_A : PatLeaf<(i8 0)>; |
| 199 | def X86_COND_AE : PatLeaf<(i8 1)>; |
| 200 | def X86_COND_B : PatLeaf<(i8 2)>; |
| 201 | def X86_COND_BE : PatLeaf<(i8 3)>; |
| 202 | def X86_COND_E : PatLeaf<(i8 4)>; |
| 203 | def X86_COND_G : PatLeaf<(i8 5)>; |
| 204 | def X86_COND_GE : PatLeaf<(i8 6)>; |
| 205 | def X86_COND_L : PatLeaf<(i8 7)>; |
| 206 | def X86_COND_LE : PatLeaf<(i8 8)>; |
| 207 | def X86_COND_NE : PatLeaf<(i8 9)>; |
| 208 | def X86_COND_NO : PatLeaf<(i8 10)>; |
| 209 | def X86_COND_NP : PatLeaf<(i8 11)>; |
| 210 | def X86_COND_NS : PatLeaf<(i8 12)>; |
| 211 | def X86_COND_O : PatLeaf<(i8 13)>; |
| 212 | def X86_COND_P : PatLeaf<(i8 14)>; |
| 213 | def X86_COND_S : PatLeaf<(i8 15)>; |
| 214 | |
| 215 | def i16immSExt8 : PatLeaf<(i16 imm), [{ |
| 216 | // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit |
| 217 | // sign extended field. |
| 218 | return (int16_t)N->getValue() == (int8_t)N->getValue(); |
| 219 | }]>; |
| 220 | |
| 221 | def i32immSExt8 : PatLeaf<(i32 imm), [{ |
| 222 | // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit |
| 223 | // sign extended field. |
| 224 | return (int32_t)N->getValue() == (int8_t)N->getValue(); |
| 225 | }]>; |
| 226 | |
| 227 | // Helper fragments for loads. |
| 228 | def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>; |
| 229 | def loadi16 : PatFrag<(ops node:$ptr), (i16 (load node:$ptr))>; |
| 230 | def loadi32 : PatFrag<(ops node:$ptr), (i32 (load node:$ptr))>; |
| 231 | def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>; |
| 232 | |
| 233 | def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>; |
| 234 | def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>; |
Dale Johannesen | 4ab00bd | 2007-08-05 18:49:15 +0000 | [diff] [blame] | 235 | def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 236 | |
| 237 | def sextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (sextloadi1 node:$ptr))>; |
| 238 | def sextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (sextloadi1 node:$ptr))>; |
| 239 | def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>; |
| 240 | def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>; |
| 241 | def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>; |
| 242 | |
| 243 | def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>; |
| 244 | def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>; |
| 245 | def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>; |
| 246 | def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>; |
| 247 | def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>; |
| 248 | def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>; |
| 249 | |
| 250 | def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>; |
| 251 | def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>; |
| 252 | def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>; |
| 253 | def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>; |
| 254 | def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>; |
| 255 | def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>; |
| 256 | |
| 257 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 258 | // Instruction list... |
| 259 | // |
| 260 | |
| 261 | // ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into |
| 262 | // a stack adjustment and the codegen must know that they may modify the stack |
| 263 | // pointer before prolog-epilog rewriting occurs. |
Evan Cheng | 037364a | 2007-09-28 01:19:48 +0000 | [diff] [blame^] | 264 | // Pessimisively assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become sub / add |
| 265 | // which can clobber EFLAGS. |
| 266 | let Defs = [ESP, EFLAGS], Uses = [ESP] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 267 | def ADJCALLSTACKDOWN : I<0, Pseudo, (outs), (ins i32imm:$amt), "#ADJCALLSTACKDOWN", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 268 | [(X86callseq_start imm:$amt)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 269 | def ADJCALLSTACKUP : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 270 | "#ADJCALLSTACKUP", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 271 | [(X86callseq_end imm:$amt1, imm:$amt2)]>; |
| 272 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 273 | def IMPLICIT_USE : I<0, Pseudo, (outs), (ins variable_ops), |
| 274 | "#IMPLICIT_USE", []>; |
| 275 | def IMPLICIT_DEF : I<0, Pseudo, (outs variable_ops), (ins), |
| 276 | "#IMPLICIT_DEF", []>; |
| 277 | def IMPLICIT_DEF_GR8 : I<0, Pseudo, (outs GR8:$dst), (ins), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 278 | "#IMPLICIT_DEF $dst", |
| 279 | [(set GR8:$dst, (undef))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 280 | def IMPLICIT_DEF_GR16 : I<0, Pseudo, (outs GR16:$dst), (ins), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 281 | "#IMPLICIT_DEF $dst", |
| 282 | [(set GR16:$dst, (undef))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 283 | def IMPLICIT_DEF_GR32 : I<0, Pseudo, (outs GR32:$dst), (ins), |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 284 | "#IMPLICIT_DEF $dst", |
| 285 | [(set GR32:$dst, (undef))]>; |
| 286 | |
| 287 | // Nop |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 288 | def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 289 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 290 | |
| 291 | //===----------------------------------------------------------------------===// |
| 292 | // Control Flow Instructions... |
| 293 | // |
| 294 | |
| 295 | // Return instructions. |
| 296 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 297 | hasCtrlDep = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 298 | def RET : I<0xC3, RawFrm, (outs), (ins), "ret", [(X86retflag 0)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 299 | def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt), "ret\t$amt", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 300 | [(X86retflag imm:$amt)]>; |
| 301 | } |
| 302 | |
| 303 | // All branches are RawFrm, Void, Branch, and Terminators |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 304 | let isBranch = 1, isTerminator = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 305 | class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> : |
| 306 | I<opcode, RawFrm, (outs), ins, asm, pattern>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 307 | |
| 308 | // Indirect branches |
| 309 | let isBranch = 1, isBarrier = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 310 | def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 311 | |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 312 | let isBranch = 1, isTerminator = 1, isBarrier = 1 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 313 | def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 314 | [(brind GR32:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 315 | def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 316 | [(brind (loadi32 addr:$dst))]>; |
| 317 | } |
| 318 | |
| 319 | // Conditional branches |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 320 | let Uses = [EFLAGS] in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 321 | def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 322 | [(X86brcond bb:$dst, X86_COND_E)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 323 | def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 324 | [(X86brcond bb:$dst, X86_COND_NE)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 325 | def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 326 | [(X86brcond bb:$dst, X86_COND_L)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 327 | def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 328 | [(X86brcond bb:$dst, X86_COND_LE)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 329 | def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 330 | [(X86brcond bb:$dst, X86_COND_G)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 331 | def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 332 | [(X86brcond bb:$dst, X86_COND_GE)]>, TB; |
| 333 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 334 | def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 335 | [(X86brcond bb:$dst, X86_COND_B)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 336 | def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 337 | [(X86brcond bb:$dst, X86_COND_BE)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 338 | def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 339 | [(X86brcond bb:$dst, X86_COND_A)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 340 | def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 341 | [(X86brcond bb:$dst, X86_COND_AE)]>, TB; |
| 342 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 343 | def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 344 | [(X86brcond bb:$dst, X86_COND_S)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 345 | def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 346 | [(X86brcond bb:$dst, X86_COND_NS)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 347 | def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 348 | [(X86brcond bb:$dst, X86_COND_P)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 349 | def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 350 | [(X86brcond bb:$dst, X86_COND_NP)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 351 | def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 352 | [(X86brcond bb:$dst, X86_COND_O)]>, TB; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 353 | def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 354 | [(X86brcond bb:$dst, X86_COND_NO)]>, TB; |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 355 | } // Uses = [EFLAGS] |
| 356 | |
| 357 | let Uses = [EFLAGS] in { |
| 358 | def NEW_JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst", |
| 359 | [(X86brcond_new bb:$dst, X86_COND_E, EFLAGS)]>, TB; |
| 360 | def NEW_JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst", |
| 361 | [(X86brcond_new bb:$dst, X86_COND_NE, EFLAGS)]>, TB; |
| 362 | def NEW_JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst", |
| 363 | [(X86brcond_new bb:$dst, X86_COND_L, EFLAGS)]>, TB; |
| 364 | def NEW_JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst", |
| 365 | [(X86brcond_new bb:$dst, X86_COND_LE, EFLAGS)]>, TB; |
| 366 | def NEW_JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst", |
| 367 | [(X86brcond_new bb:$dst, X86_COND_G, EFLAGS)]>, TB; |
| 368 | def NEW_JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst", |
| 369 | [(X86brcond_new bb:$dst, X86_COND_GE, EFLAGS)]>, TB; |
| 370 | |
| 371 | def NEW_JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst", |
| 372 | [(X86brcond_new bb:$dst, X86_COND_B, EFLAGS)]>, TB; |
| 373 | def NEW_JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst", |
| 374 | [(X86brcond_new bb:$dst, X86_COND_BE, EFLAGS)]>, TB; |
| 375 | def NEW_JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst", |
| 376 | [(X86brcond_new bb:$dst, X86_COND_A, EFLAGS)]>, TB; |
| 377 | def NEW_JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst", |
| 378 | [(X86brcond_new bb:$dst, X86_COND_AE, EFLAGS)]>, TB; |
| 379 | |
| 380 | def NEW_JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst", |
| 381 | [(X86brcond_new bb:$dst, X86_COND_S, EFLAGS)]>, TB; |
| 382 | def NEW_JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst", |
| 383 | [(X86brcond_new bb:$dst, X86_COND_NS, EFLAGS)]>, TB; |
| 384 | def NEW_JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst", |
| 385 | [(X86brcond_new bb:$dst, X86_COND_P, EFLAGS)]>, TB; |
| 386 | def NEW_JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst", |
| 387 | [(X86brcond_new bb:$dst, X86_COND_NP, EFLAGS)]>, TB; |
| 388 | def NEW_JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst", |
| 389 | [(X86brcond_new bb:$dst, X86_COND_O, EFLAGS)]>, TB; |
| 390 | def NEW_JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst", |
| 391 | [(X86brcond_new bb:$dst, X86_COND_NO, EFLAGS)]>, TB; |
| 392 | } // Uses = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 393 | |
| 394 | //===----------------------------------------------------------------------===// |
| 395 | // Call Instructions... |
| 396 | // |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 397 | let isCall = 1 in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 398 | // All calls clobber the non-callee saved registers... |
| 399 | let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0, |
| 400 | MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7, |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 401 | XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7, EFLAGS] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 402 | def CALLpcrel32 : I<0xE8, RawFrm, (outs), (ins i32imm:$dst, variable_ops), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 403 | "call\t${dst:call}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 404 | def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 405 | "call\t{*}$dst", [(X86call GR32:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 406 | def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 407 | "call\t{*}$dst", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 408 | } |
| 409 | |
| 410 | // Tail call stuff. |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 411 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 412 | def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp\t${dst:call} # TAIL CALL", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 413 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 414 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 415 | def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp\t{*}$dst # TAIL CALL", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 416 | []>; |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 417 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 418 | def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 419 | "jmp\t{*}$dst # TAIL CALL", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 420 | |
| 421 | //===----------------------------------------------------------------------===// |
| 422 | // Miscellaneous Instructions... |
| 423 | // |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 424 | let Defs = [EBP, ESP], Uses = [EBP, ESP] in |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 425 | def LEAVE : I<0xC9, RawFrm, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 426 | (outs), (ins), "leave", []>; |
| 427 | |
| 428 | let Defs = [ESP], Uses = [ESP] in { |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 429 | def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 430 | |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 431 | def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 432 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 433 | |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 434 | let Defs = [ESP, EFLAGS], Uses = [ESP] in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 435 | def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>; |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 436 | let Defs = [ESP], Uses = [ESP, EFLAGS] in |
Evan Cheng | f134131 | 2007-09-26 21:28:00 +0000 | [diff] [blame] | 437 | def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>; |
Evan Cheng | d843433 | 2007-09-26 01:29:06 +0000 | [diff] [blame] | 438 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 439 | def MovePCtoStack : I<0, Pseudo, (outs), (ins piclabel:$label), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 440 | "call\t$label", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 441 | |
| 442 | let isTwoAddress = 1 in // GR32 = bswap GR32 |
| 443 | def BSWAP32r : I<0xC8, AddRegFrm, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 444 | (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 445 | "bswap{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 446 | [(set GR32:$dst, (bswap GR32:$src))]>, TB; |
| 447 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 448 | // FIXME: Model xchg* as two address instructions? |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 449 | def XCHG8rr : I<0x86, MRMDestReg, // xchg GR8, GR8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 450 | (outs), (ins GR8:$src1, GR8:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 451 | "xchg{b}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 452 | def XCHG16rr : I<0x87, MRMDestReg, // xchg GR16, GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 453 | (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 454 | "xchg{w}\t{$src2|$src1}, {$src1|$src2}", []>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 455 | def XCHG32rr : I<0x87, MRMDestReg, // xchg GR32, GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 456 | (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 457 | "xchg{l}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 458 | |
| 459 | def XCHG8mr : I<0x86, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 460 | (outs), (ins i8mem:$src1, GR8:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 461 | "xchg{b}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 462 | def XCHG16mr : I<0x87, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 463 | (outs), (ins i16mem:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 464 | "xchg{w}\t{$src2|$src1}, {$src1|$src2}", []>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 465 | def XCHG32mr : I<0x87, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 466 | (outs), (ins i32mem:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 467 | "xchg{l}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 468 | def XCHG8rm : I<0x86, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 469 | (outs), (ins GR8:$src1, i8mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 470 | "xchg{b}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 471 | def XCHG16rm : I<0x87, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 472 | (outs), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 473 | "xchg{w}\t{$src2|$src1}, {$src1|$src2}", []>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 474 | def XCHG32rm : I<0x87, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 475 | (outs), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 476 | "xchg{l}\t{$src2|$src1}, {$src1|$src2}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 477 | |
| 478 | def LEA16r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 479 | (outs GR16:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 480 | "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 481 | def LEA32r : I<0x8D, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 482 | (outs GR32:$dst), (ins lea32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 483 | "lea{l}\t{$src|$dst}, {$dst|$src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 484 | [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>; |
| 485 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 486 | let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 487 | def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 488 | [(X86rep_movs i8)]>, REP; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 489 | def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 490 | [(X86rep_movs i16)]>, REP, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 491 | def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 492 | [(X86rep_movs i32)]>, REP; |
| 493 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 494 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 495 | let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 496 | def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 497 | [(X86rep_stos i8)]>, REP; |
| 498 | let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 499 | def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 500 | [(X86rep_stos i16)]>, REP, OpSize; |
| 501 | let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 502 | def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 503 | [(X86rep_stos i32)]>, REP; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 504 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 505 | let Defs = [RAX, RDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 506 | def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 507 | TB; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 508 | |
| 509 | //===----------------------------------------------------------------------===// |
| 510 | // Input/Output Instructions... |
| 511 | // |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 512 | let Defs = [AL], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 513 | def IN8rr : I<0xEC, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 514 | "in{b}\t{%dx, %al|%AL, %DX}", []>; |
| 515 | let Defs = [AX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 516 | def IN16rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 517 | "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize; |
| 518 | let Defs = [EAX], Uses = [DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 519 | def IN32rr : I<0xED, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 520 | "in{l}\t{%dx, %eax|%EAX, %DX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 521 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 522 | let Defs = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 523 | def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 524 | "in{b}\t{$port, %al|%AL, $port}", []>; |
| 525 | let Defs = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 526 | def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 527 | "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize; |
| 528 | let Defs = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 529 | def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 530 | "in{l}\t{$port, %eax|%EAX, $port}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 531 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 532 | let Uses = [DX, AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 533 | def OUT8rr : I<0xEE, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 534 | "out{b}\t{%al, %dx|%DX, %AL}", []>; |
| 535 | let Uses = [DX, AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 536 | def OUT16rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 537 | "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize; |
| 538 | let Uses = [DX, EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 539 | def OUT32rr : I<0xEF, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 540 | "out{l}\t{%eax, %dx|%DX, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 541 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 542 | let Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 543 | def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 544 | "out{b}\t{%al, $port|$port, %AL}", []>; |
| 545 | let Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 546 | def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 547 | "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize; |
| 548 | let Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 549 | def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 550 | "out{l}\t{%eax, $port|$port, %EAX}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 551 | |
| 552 | //===----------------------------------------------------------------------===// |
| 553 | // Move Instructions... |
| 554 | // |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 555 | def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 556 | "mov{b}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 557 | def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 558 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 559 | def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 560 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 561 | let isReMaterializable = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 562 | def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 563 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 564 | [(set GR8:$dst, imm:$src)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 565 | def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 566 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 567 | [(set GR16:$dst, imm:$src)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 568 | def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 569 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 570 | [(set GR32:$dst, imm:$src)]>; |
| 571 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 572 | def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 573 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 574 | [(store (i8 imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 575 | def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 576 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 577 | [(store (i16 imm:$src), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 578 | def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 579 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 580 | [(store (i32 imm:$src), addr:$dst)]>; |
| 581 | |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 582 | let isLoad = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 583 | def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 584 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 585 | [(set GR8:$dst, (load addr:$src))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 586 | def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 587 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 588 | [(set GR16:$dst, (load addr:$src))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 589 | def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 590 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 591 | [(set GR32:$dst, (load addr:$src))]>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 592 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 593 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 594 | def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 595 | "mov{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 596 | [(store GR8:$src, addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 597 | def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 598 | "mov{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 599 | [(store GR16:$src, addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 600 | def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 601 | "mov{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 602 | [(store GR32:$src, addr:$dst)]>; |
| 603 | |
| 604 | //===----------------------------------------------------------------------===// |
| 605 | // Fixed-Register Multiplication and Division Instructions... |
| 606 | // |
| 607 | |
| 608 | // Extra precision multiplication |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 609 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 610 | def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 611 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 612 | // This probably ought to be moved to a def : Pat<> if the |
| 613 | // syntax can be accepted. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 614 | [(set AL, (mul AL, GR8:$src))]>; // AL,AH = AL*GR8 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 615 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 616 | def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), "mul{w}\t$src", []>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 617 | OpSize; // AX,DX = AX*GR16 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 618 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 619 | def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), "mul{l}\t$src", []>; |
| 620 | // EAX,EDX = EAX*GR32 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 621 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 622 | def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 623 | "mul{b}\t$src", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 624 | // FIXME: Used for 8-bit mul, ignore result upper 8 bits. |
| 625 | // This probably ought to be moved to a def : Pat<> if the |
| 626 | // syntax can be accepted. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 627 | [(set AL, (mul AL, (loadi8 addr:$src)))]>; // AL,AH = AL*[mem8] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 628 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 629 | def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 630 | "mul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 631 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 632 | def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 633 | "mul{l}\t$src", []>; // EAX,EDX = EAX*[mem32] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 634 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 635 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 636 | def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>; |
| 637 | // AL,AH = AL*GR8 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 638 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 639 | def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 640 | OpSize; // AX,DX = AX*GR16 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 641 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 642 | def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>; |
| 643 | // EAX,EDX = EAX*GR32 |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 644 | let Defs = [AL,AH,EFLAGS], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 645 | def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 646 | "imul{b}\t$src", []>; // AL,AH = AL*[mem8] |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 647 | let Defs = [AX,DX,EFLAGS], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 648 | def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 649 | "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16] |
| 650 | let Defs = [EAX,EDX], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 651 | def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 652 | "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 653 | |
| 654 | // unsigned division/remainder |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 655 | let Defs = [AX,EFLAGS], Uses = [AL,AH] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 656 | def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 657 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 658 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 659 | def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 660 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 661 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 662 | def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 663 | "div{l}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 664 | let Defs = [AX,EFLAGS], Uses = [AL,AH] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 665 | def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 666 | "div{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 667 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 668 | def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 669 | "div{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 670 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 671 | def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 672 | "div{l}\t$src", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 673 | |
| 674 | // Signed division/remainder. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 675 | let Defs = [AX,EFLAGS], Uses = [AL,AH] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 676 | def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 677 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 678 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 679 | def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 680 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 681 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 682 | def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 683 | "idiv{l}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 684 | let Defs = [AX,EFLAGS], Uses = [AL,AH] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 685 | def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 686 | "idiv{b}\t$src", []>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 687 | let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 688 | def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 689 | "idiv{w}\t$src", []>, OpSize; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 690 | let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 691 | def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 692 | "idiv{l}\t$src", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 693 | |
| 694 | |
| 695 | //===----------------------------------------------------------------------===// |
| 696 | // Two address Instructions... |
| 697 | // |
| 698 | let isTwoAddress = 1 in { |
| 699 | |
| 700 | // Conditional moves |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 701 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 702 | def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 703 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 704 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 705 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 706 | X86_COND_B))]>, |
| 707 | TB, OpSize; |
| 708 | def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 709 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 710 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 711 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 712 | X86_COND_B))]>, |
| 713 | TB, OpSize; |
| 714 | def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 715 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 716 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 717 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 718 | X86_COND_B))]>, |
| 719 | TB; |
| 720 | def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 721 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 722 | "cmovb\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 723 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 724 | X86_COND_B))]>, |
| 725 | TB; |
| 726 | |
| 727 | def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 728 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 729 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 730 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 731 | X86_COND_AE))]>, |
| 732 | TB, OpSize; |
| 733 | def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 734 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 735 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 736 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 737 | X86_COND_AE))]>, |
| 738 | TB, OpSize; |
| 739 | def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 740 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 741 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 742 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 743 | X86_COND_AE))]>, |
| 744 | TB; |
| 745 | def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 746 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 747 | "cmovae\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 748 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 749 | X86_COND_AE))]>, |
| 750 | TB; |
| 751 | |
| 752 | def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 753 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 754 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 755 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 756 | X86_COND_E))]>, |
| 757 | TB, OpSize; |
| 758 | def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 759 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 760 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 761 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 762 | X86_COND_E))]>, |
| 763 | TB, OpSize; |
| 764 | def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 765 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 766 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 767 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 768 | X86_COND_E))]>, |
| 769 | TB; |
| 770 | def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 771 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 772 | "cmove\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 773 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 774 | X86_COND_E))]>, |
| 775 | TB; |
| 776 | |
| 777 | def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 778 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 779 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 780 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 781 | X86_COND_NE))]>, |
| 782 | TB, OpSize; |
| 783 | def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 784 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 785 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 786 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 787 | X86_COND_NE))]>, |
| 788 | TB, OpSize; |
| 789 | def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 790 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 791 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 792 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 793 | X86_COND_NE))]>, |
| 794 | TB; |
| 795 | def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 796 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 797 | "cmovne\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 798 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 799 | X86_COND_NE))]>, |
| 800 | TB; |
| 801 | |
| 802 | def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 803 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 804 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 805 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 806 | X86_COND_BE))]>, |
| 807 | TB, OpSize; |
| 808 | def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 809 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 810 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 811 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 812 | X86_COND_BE))]>, |
| 813 | TB, OpSize; |
| 814 | def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 815 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 816 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 817 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 818 | X86_COND_BE))]>, |
| 819 | TB; |
| 820 | def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 821 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 822 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 823 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 824 | X86_COND_BE))]>, |
| 825 | TB; |
| 826 | |
| 827 | def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 828 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 829 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 830 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 831 | X86_COND_A))]>, |
| 832 | TB, OpSize; |
| 833 | def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 834 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 835 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 836 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 837 | X86_COND_A))]>, |
| 838 | TB, OpSize; |
| 839 | def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 840 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 841 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 842 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 843 | X86_COND_A))]>, |
| 844 | TB; |
| 845 | def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 846 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 847 | "cmova\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 848 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 849 | X86_COND_A))]>, |
| 850 | TB; |
| 851 | |
| 852 | def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 853 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 854 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 855 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 856 | X86_COND_L))]>, |
| 857 | TB, OpSize; |
| 858 | def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 859 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 860 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 861 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 862 | X86_COND_L))]>, |
| 863 | TB, OpSize; |
| 864 | def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 865 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 866 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 867 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 868 | X86_COND_L))]>, |
| 869 | TB; |
| 870 | def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 871 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 872 | "cmovl\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 873 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 874 | X86_COND_L))]>, |
| 875 | TB; |
| 876 | |
| 877 | def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 878 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 879 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 880 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 881 | X86_COND_GE))]>, |
| 882 | TB, OpSize; |
| 883 | def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 884 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 885 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 886 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 887 | X86_COND_GE))]>, |
| 888 | TB, OpSize; |
| 889 | def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 890 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 891 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 892 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 893 | X86_COND_GE))]>, |
| 894 | TB; |
| 895 | def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 896 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 897 | "cmovge\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 898 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 899 | X86_COND_GE))]>, |
| 900 | TB; |
| 901 | |
| 902 | def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 903 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 904 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 905 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 906 | X86_COND_LE))]>, |
| 907 | TB, OpSize; |
| 908 | def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 909 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 910 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 911 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 912 | X86_COND_LE))]>, |
| 913 | TB, OpSize; |
| 914 | def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 915 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 916 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 917 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 918 | X86_COND_LE))]>, |
| 919 | TB; |
| 920 | def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 921 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 922 | "cmovle\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 923 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 924 | X86_COND_LE))]>, |
| 925 | TB; |
| 926 | |
| 927 | def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 928 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 929 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 930 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 931 | X86_COND_G))]>, |
| 932 | TB, OpSize; |
| 933 | def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 934 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 935 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 936 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 937 | X86_COND_G))]>, |
| 938 | TB, OpSize; |
| 939 | def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 940 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 941 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 942 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 943 | X86_COND_G))]>, |
| 944 | TB; |
| 945 | def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 946 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 947 | "cmovg\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 948 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 949 | X86_COND_G))]>, |
| 950 | TB; |
| 951 | |
| 952 | def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 953 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 954 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 955 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 956 | X86_COND_S))]>, |
| 957 | TB, OpSize; |
| 958 | def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 959 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 960 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 961 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 962 | X86_COND_S))]>, |
| 963 | TB, OpSize; |
| 964 | def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 965 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 966 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 967 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 968 | X86_COND_S))]>, |
| 969 | TB; |
| 970 | def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 971 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 972 | "cmovs\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 973 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 974 | X86_COND_S))]>, |
| 975 | TB; |
| 976 | |
| 977 | def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 978 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 979 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 980 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 981 | X86_COND_NS))]>, |
| 982 | TB, OpSize; |
| 983 | def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 984 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 985 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 986 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 987 | X86_COND_NS))]>, |
| 988 | TB, OpSize; |
| 989 | def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 990 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 991 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 992 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 993 | X86_COND_NS))]>, |
| 994 | TB; |
| 995 | def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 996 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 997 | "cmovns\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 998 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 999 | X86_COND_NS))]>, |
| 1000 | TB; |
| 1001 | |
| 1002 | def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1003 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1004 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1005 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1006 | X86_COND_P))]>, |
| 1007 | TB, OpSize; |
| 1008 | def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1009 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1010 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1011 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1012 | X86_COND_P))]>, |
| 1013 | TB, OpSize; |
| 1014 | def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1015 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1016 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1017 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1018 | X86_COND_P))]>, |
| 1019 | TB; |
| 1020 | def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1021 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1022 | "cmovp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1023 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1024 | X86_COND_P))]>, |
| 1025 | TB; |
| 1026 | |
| 1027 | def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1028 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1029 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1030 | [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2, |
| 1031 | X86_COND_NP))]>, |
| 1032 | TB, OpSize; |
| 1033 | def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1034 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1035 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1036 | [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2), |
| 1037 | X86_COND_NP))]>, |
| 1038 | TB, OpSize; |
| 1039 | def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1040 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1041 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1042 | [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2, |
| 1043 | X86_COND_NP))]>, |
| 1044 | TB; |
| 1045 | def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32] |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1046 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1047 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1048 | [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2), |
| 1049 | X86_COND_NP))]>, |
| 1050 | TB; |
| 1051 | |
| 1052 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 1053 | def NEW_CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16 |
| 1054 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1055 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1056 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1057 | X86_COND_B, EFLAGS))]>, |
| 1058 | TB, OpSize; |
| 1059 | def NEW_CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16] |
| 1060 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1061 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1062 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1063 | X86_COND_B, EFLAGS))]>, |
| 1064 | TB, OpSize; |
| 1065 | def NEW_CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32 |
| 1066 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1067 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1068 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1069 | X86_COND_B, EFLAGS))]>, |
| 1070 | TB; |
| 1071 | def NEW_CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32] |
| 1072 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1073 | "cmovb\t{$src2, $dst|$dst, $src2}", |
| 1074 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1075 | X86_COND_B, EFLAGS))]>, |
| 1076 | TB; |
| 1077 | |
| 1078 | def NEW_CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16 |
| 1079 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1080 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1081 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1082 | X86_COND_AE, EFLAGS))]>, |
| 1083 | TB, OpSize; |
| 1084 | def NEW_CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16] |
| 1085 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1086 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1087 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1088 | X86_COND_AE, EFLAGS))]>, |
| 1089 | TB, OpSize; |
| 1090 | def NEW_CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32 |
| 1091 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1092 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1093 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1094 | X86_COND_AE, EFLAGS))]>, |
| 1095 | TB; |
| 1096 | def NEW_CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32] |
| 1097 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1098 | "cmovae\t{$src2, $dst|$dst, $src2}", |
| 1099 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1100 | X86_COND_AE, EFLAGS))]>, |
| 1101 | TB; |
| 1102 | |
| 1103 | def NEW_CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16 |
| 1104 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1105 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1106 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1107 | X86_COND_E, EFLAGS))]>, |
| 1108 | TB, OpSize; |
| 1109 | def NEW_CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16] |
| 1110 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1111 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1112 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1113 | X86_COND_E, EFLAGS))]>, |
| 1114 | TB, OpSize; |
| 1115 | def NEW_CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32 |
| 1116 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1117 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1118 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1119 | X86_COND_E, EFLAGS))]>, |
| 1120 | TB; |
| 1121 | def NEW_CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32] |
| 1122 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1123 | "cmove\t{$src2, $dst|$dst, $src2}", |
| 1124 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1125 | X86_COND_E, EFLAGS))]>, |
| 1126 | TB; |
| 1127 | |
| 1128 | def NEW_CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16 |
| 1129 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1130 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1131 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1132 | X86_COND_NE, EFLAGS))]>, |
| 1133 | TB, OpSize; |
| 1134 | def NEW_CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16] |
| 1135 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1136 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1137 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1138 | X86_COND_NE, EFLAGS))]>, |
| 1139 | TB, OpSize; |
| 1140 | def NEW_CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32 |
| 1141 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1142 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1143 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1144 | X86_COND_NE, EFLAGS))]>, |
| 1145 | TB; |
| 1146 | def NEW_CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32] |
| 1147 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1148 | "cmovne\t{$src2, $dst|$dst, $src2}", |
| 1149 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1150 | X86_COND_NE, EFLAGS))]>, |
| 1151 | TB; |
| 1152 | |
| 1153 | def NEW_CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16 |
| 1154 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1155 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1156 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1157 | X86_COND_BE, EFLAGS))]>, |
| 1158 | TB, OpSize; |
| 1159 | def NEW_CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16] |
| 1160 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1161 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1162 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1163 | X86_COND_BE, EFLAGS))]>, |
| 1164 | TB, OpSize; |
| 1165 | def NEW_CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32 |
| 1166 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1167 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1168 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1169 | X86_COND_BE, EFLAGS))]>, |
| 1170 | TB; |
| 1171 | def NEW_CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32] |
| 1172 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1173 | "cmovbe\t{$src2, $dst|$dst, $src2}", |
| 1174 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1175 | X86_COND_BE, EFLAGS))]>, |
| 1176 | TB; |
| 1177 | |
| 1178 | def NEW_CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16 |
| 1179 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1180 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1181 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1182 | X86_COND_A, EFLAGS))]>, |
| 1183 | TB, OpSize; |
| 1184 | def NEW_CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16] |
| 1185 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1186 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1187 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1188 | X86_COND_A, EFLAGS))]>, |
| 1189 | TB, OpSize; |
| 1190 | def NEW_CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32 |
| 1191 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1192 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1193 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1194 | X86_COND_A, EFLAGS))]>, |
| 1195 | TB; |
| 1196 | def NEW_CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32] |
| 1197 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1198 | "cmova\t{$src2, $dst|$dst, $src2}", |
| 1199 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1200 | X86_COND_A, EFLAGS))]>, |
| 1201 | TB; |
| 1202 | |
| 1203 | def NEW_CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16 |
| 1204 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1205 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1206 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1207 | X86_COND_L, EFLAGS))]>, |
| 1208 | TB, OpSize; |
| 1209 | def NEW_CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16] |
| 1210 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1211 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1212 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1213 | X86_COND_L, EFLAGS))]>, |
| 1214 | TB, OpSize; |
| 1215 | def NEW_CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32 |
| 1216 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1217 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1218 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1219 | X86_COND_L, EFLAGS))]>, |
| 1220 | TB; |
| 1221 | def NEW_CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32] |
| 1222 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1223 | "cmovl\t{$src2, $dst|$dst, $src2}", |
| 1224 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1225 | X86_COND_L, EFLAGS))]>, |
| 1226 | TB; |
| 1227 | |
| 1228 | def NEW_CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16 |
| 1229 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1230 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1231 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1232 | X86_COND_GE, EFLAGS))]>, |
| 1233 | TB, OpSize; |
| 1234 | def NEW_CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16] |
| 1235 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1236 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1237 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1238 | X86_COND_GE, EFLAGS))]>, |
| 1239 | TB, OpSize; |
| 1240 | def NEW_CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32 |
| 1241 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1242 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1243 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1244 | X86_COND_GE, EFLAGS))]>, |
| 1245 | TB; |
| 1246 | def NEW_CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32] |
| 1247 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1248 | "cmovge\t{$src2, $dst|$dst, $src2}", |
| 1249 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1250 | X86_COND_GE, EFLAGS))]>, |
| 1251 | TB; |
| 1252 | |
| 1253 | def NEW_CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16 |
| 1254 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1255 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1256 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1257 | X86_COND_LE, EFLAGS))]>, |
| 1258 | TB, OpSize; |
| 1259 | def NEW_CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16] |
| 1260 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1261 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1262 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1263 | X86_COND_LE, EFLAGS))]>, |
| 1264 | TB, OpSize; |
| 1265 | def NEW_CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32 |
| 1266 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1267 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1268 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1269 | X86_COND_LE, EFLAGS))]>, |
| 1270 | TB; |
| 1271 | def NEW_CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32] |
| 1272 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1273 | "cmovle\t{$src2, $dst|$dst, $src2}", |
| 1274 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1275 | X86_COND_LE, EFLAGS))]>, |
| 1276 | TB; |
| 1277 | |
| 1278 | def NEW_CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16 |
| 1279 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1280 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1281 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1282 | X86_COND_G, EFLAGS))]>, |
| 1283 | TB, OpSize; |
| 1284 | def NEW_CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16] |
| 1285 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1286 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1287 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1288 | X86_COND_G, EFLAGS))]>, |
| 1289 | TB, OpSize; |
| 1290 | def NEW_CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32 |
| 1291 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1292 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1293 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1294 | X86_COND_G, EFLAGS))]>, |
| 1295 | TB; |
| 1296 | def NEW_CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32] |
| 1297 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1298 | "cmovg\t{$src2, $dst|$dst, $src2}", |
| 1299 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1300 | X86_COND_G, EFLAGS))]>, |
| 1301 | TB; |
| 1302 | |
| 1303 | def NEW_CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16 |
| 1304 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1305 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1306 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1307 | X86_COND_S, EFLAGS))]>, |
| 1308 | TB, OpSize; |
| 1309 | def NEW_CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16] |
| 1310 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1311 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1312 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1313 | X86_COND_S, EFLAGS))]>, |
| 1314 | TB, OpSize; |
| 1315 | def NEW_CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32 |
| 1316 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1317 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1318 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1319 | X86_COND_S, EFLAGS))]>, |
| 1320 | TB; |
| 1321 | def NEW_CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32] |
| 1322 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1323 | "cmovs\t{$src2, $dst|$dst, $src2}", |
| 1324 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1325 | X86_COND_S, EFLAGS))]>, |
| 1326 | TB; |
| 1327 | |
| 1328 | def NEW_CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16 |
| 1329 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1330 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1331 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1332 | X86_COND_NS, EFLAGS))]>, |
| 1333 | TB, OpSize; |
| 1334 | def NEW_CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16] |
| 1335 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1336 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1337 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1338 | X86_COND_NS, EFLAGS))]>, |
| 1339 | TB, OpSize; |
| 1340 | def NEW_CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32 |
| 1341 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1342 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1343 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1344 | X86_COND_NS, EFLAGS))]>, |
| 1345 | TB; |
| 1346 | def NEW_CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32] |
| 1347 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1348 | "cmovns\t{$src2, $dst|$dst, $src2}", |
| 1349 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1350 | X86_COND_NS, EFLAGS))]>, |
| 1351 | TB; |
| 1352 | |
| 1353 | def NEW_CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16 |
| 1354 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1355 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1356 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1357 | X86_COND_P, EFLAGS))]>, |
| 1358 | TB, OpSize; |
| 1359 | def NEW_CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16] |
| 1360 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1361 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1362 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1363 | X86_COND_P, EFLAGS))]>, |
| 1364 | TB, OpSize; |
| 1365 | def NEW_CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32 |
| 1366 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1367 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1368 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1369 | X86_COND_P, EFLAGS))]>, |
| 1370 | TB; |
| 1371 | def NEW_CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32] |
| 1372 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1373 | "cmovp\t{$src2, $dst|$dst, $src2}", |
| 1374 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1375 | X86_COND_P, EFLAGS))]>, |
| 1376 | TB; |
| 1377 | |
| 1378 | def NEW_CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16 |
| 1379 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
| 1380 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1381 | [(set GR16:$dst, (X86cmov_new GR16:$src1, GR16:$src2, |
| 1382 | X86_COND_NP, EFLAGS))]>, |
| 1383 | TB, OpSize; |
| 1384 | def NEW_CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16] |
| 1385 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
| 1386 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1387 | [(set GR16:$dst, (X86cmov_new GR16:$src1, (loadi16 addr:$src2), |
| 1388 | X86_COND_NP, EFLAGS))]>, |
| 1389 | TB, OpSize; |
| 1390 | def NEW_CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32 |
| 1391 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
| 1392 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1393 | [(set GR32:$dst, (X86cmov_new GR32:$src1, GR32:$src2, |
| 1394 | X86_COND_NP, EFLAGS))]>, |
| 1395 | TB; |
| 1396 | def NEW_CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32] |
| 1397 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
| 1398 | "cmovnp\t{$src2, $dst|$dst, $src2}", |
| 1399 | [(set GR32:$dst, (X86cmov_new GR32:$src1, (loadi32 addr:$src2), |
| 1400 | X86_COND_NP, EFLAGS))]>, |
| 1401 | TB; |
| 1402 | } // Uses = [EFLAGS] |
| 1403 | |
| 1404 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1405 | // unary instructions |
| 1406 | let CodeSize = 2 in { |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1407 | let Defs = [EFLAGS] in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1408 | def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1409 | [(set GR8:$dst, (ineg GR8:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1410 | def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1411 | [(set GR16:$dst, (ineg GR16:$src))]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1412 | def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1413 | [(set GR32:$dst, (ineg GR32:$src))]>; |
| 1414 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1415 | def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1416 | [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1417 | def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1418 | [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1419 | def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1420 | [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>; |
| 1421 | |
| 1422 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1423 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1424 | |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1425 | def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1426 | [(set GR8:$dst, (not GR8:$src))]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1427 | def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1428 | [(set GR16:$dst, (not GR16:$src))]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1429 | def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1430 | [(set GR32:$dst, (not GR32:$src))]>; |
| 1431 | let isTwoAddress = 0 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1432 | def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1433 | [(store (not (loadi8 addr:$dst)), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1434 | def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1435 | [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1436 | def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1437 | [(store (not (loadi32 addr:$dst)), addr:$dst)]>; |
| 1438 | } |
| 1439 | } // CodeSize |
| 1440 | |
| 1441 | // TODO: inc/dec is slow for P4, but fast for Pentium-M. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1442 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1443 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1444 | def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1445 | [(set GR8:$dst, (add GR8:$src, 1))]>; |
| 1446 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1447 | def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1448 | [(set GR16:$dst, (add GR16:$src, 1))]>, |
| 1449 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1450 | def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1451 | [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>; |
| 1452 | } |
| 1453 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1454 | def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1455 | [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1456 | def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1457 | [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1458 | def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1459 | [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>; |
| 1460 | } |
| 1461 | |
| 1462 | let CodeSize = 2 in |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1463 | def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1464 | [(set GR8:$dst, (add GR8:$src, -1))]>; |
| 1465 | let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA. |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1466 | def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1467 | [(set GR16:$dst, (add GR16:$src, -1))]>, |
| 1468 | OpSize, Requires<[In32BitMode]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1469 | def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1470 | [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>; |
| 1471 | } |
| 1472 | |
| 1473 | let isTwoAddress = 0, CodeSize = 2 in { |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1474 | def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1475 | [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1476 | def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1477 | [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>, OpSize; |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1478 | def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1479 | [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>; |
| 1480 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1481 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1482 | |
| 1483 | // Logical operators... |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1484 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1485 | let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y |
| 1486 | def AND8rr : I<0x20, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1487 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1488 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1489 | [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>; |
| 1490 | def AND16rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1491 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1492 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1493 | [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize; |
| 1494 | def AND32rr : I<0x21, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1495 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1496 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1497 | [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>; |
| 1498 | } |
| 1499 | |
| 1500 | def AND8rm : I<0x22, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1501 | (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1502 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1503 | [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>; |
| 1504 | def AND16rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1505 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1506 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1507 | [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize; |
| 1508 | def AND32rm : I<0x23, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1509 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1510 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1511 | [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>; |
| 1512 | |
| 1513 | def AND8ri : Ii8<0x80, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1514 | (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1515 | "and{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1516 | [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>; |
| 1517 | def AND16ri : Ii16<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1518 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1519 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1520 | [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize; |
| 1521 | def AND32ri : Ii32<0x81, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1522 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1523 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1524 | [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>; |
| 1525 | def AND16ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1526 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1527 | "and{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1528 | [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>, |
| 1529 | OpSize; |
| 1530 | def AND32ri8 : Ii8<0x83, MRM4r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1531 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1532 | "and{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1533 | [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>; |
| 1534 | |
| 1535 | let isTwoAddress = 0 in { |
| 1536 | def AND8mr : I<0x20, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1537 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1538 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1539 | [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>; |
| 1540 | def AND16mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1541 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1542 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1543 | [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>, |
| 1544 | OpSize; |
| 1545 | def AND32mr : I<0x21, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1546 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1547 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1548 | [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>; |
| 1549 | def AND8mi : Ii8<0x80, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1550 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1551 | "and{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1552 | [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
| 1553 | def AND16mi : Ii16<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1554 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1555 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1556 | [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1557 | OpSize; |
| 1558 | def AND32mi : Ii32<0x81, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1559 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1560 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1561 | [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
| 1562 | def AND16mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1563 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1564 | "and{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1565 | [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1566 | OpSize; |
| 1567 | def AND32mi8 : Ii8<0x83, MRM4m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1568 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1569 | "and{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1570 | [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
| 1571 | } |
| 1572 | |
| 1573 | |
| 1574 | let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1575 | def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1576 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1577 | [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1578 | def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1579 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1580 | [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1581 | def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1582 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1583 | [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>; |
| 1584 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1585 | def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1586 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1587 | [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1588 | def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1589 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1590 | [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1591 | def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1592 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1593 | [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>; |
| 1594 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1595 | def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1596 | "or{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1597 | [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1598 | def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1599 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1600 | [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1601 | def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1602 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1603 | [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>; |
| 1604 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1605 | def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1606 | "or{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1607 | [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1608 | def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1609 | "or{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1610 | [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>; |
| 1611 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1612 | def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1613 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1614 | [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1615 | def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1616 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1617 | [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1618 | def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1619 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1620 | [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1621 | def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1622 | "or{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1623 | [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1624 | def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1625 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1626 | [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1627 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1628 | def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1629 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1630 | [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1631 | def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1632 | "or{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1633 | [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1634 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1635 | def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1636 | "or{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1637 | [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
| 1638 | } |
| 1639 | |
| 1640 | |
| 1641 | let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y |
| 1642 | def XOR8rr : I<0x30, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1643 | (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1644 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1645 | [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>; |
| 1646 | def XOR16rr : I<0x31, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1647 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1648 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1649 | [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize; |
| 1650 | def XOR32rr : I<0x31, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1651 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1652 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1653 | [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>; |
| 1654 | } |
| 1655 | |
| 1656 | def XOR8rm : I<0x32, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1657 | (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1658 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1659 | [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>; |
| 1660 | def XOR16rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1661 | (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1662 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1663 | [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>, OpSize; |
| 1664 | def XOR32rm : I<0x33, MRMSrcMem , |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1665 | (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1666 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1667 | [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>; |
| 1668 | |
| 1669 | def XOR8ri : Ii8<0x80, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1670 | (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1671 | "xor{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1672 | [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>; |
| 1673 | def XOR16ri : Ii16<0x81, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1674 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1675 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1676 | [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize; |
| 1677 | def XOR32ri : Ii32<0x81, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1678 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1679 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1680 | [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>; |
| 1681 | def XOR16ri8 : Ii8<0x83, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1682 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1683 | "xor{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1684 | [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>, |
| 1685 | OpSize; |
| 1686 | def XOR32ri8 : Ii8<0x83, MRM6r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1687 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1688 | "xor{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1689 | [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>; |
| 1690 | let isTwoAddress = 0 in { |
| 1691 | def XOR8mr : I<0x30, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1692 | (outs), (ins i8mem :$dst, GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1693 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1694 | [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>; |
| 1695 | def XOR16mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1696 | (outs), (ins i16mem:$dst, GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1697 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1698 | [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>, |
| 1699 | OpSize; |
| 1700 | def XOR32mr : I<0x31, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1701 | (outs), (ins i32mem:$dst, GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1702 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1703 | [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>; |
| 1704 | def XOR8mi : Ii8<0x80, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1705 | (outs), (ins i8mem :$dst, i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1706 | "xor{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1707 | [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>; |
| 1708 | def XOR16mi : Ii16<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1709 | (outs), (ins i16mem:$dst, i16imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1710 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1711 | [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>, |
| 1712 | OpSize; |
| 1713 | def XOR32mi : Ii32<0x81, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1714 | (outs), (ins i32mem:$dst, i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1715 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1716 | [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>; |
| 1717 | def XOR16mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1718 | (outs), (ins i16mem:$dst, i16i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1719 | "xor{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1720 | [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>, |
| 1721 | OpSize; |
| 1722 | def XOR32mi8 : Ii8<0x83, MRM6m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1723 | (outs), (ins i32mem:$dst, i32i8imm :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1724 | "xor{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1725 | [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>; |
| 1726 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1727 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1728 | |
| 1729 | // Shift instructions |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 1730 | let Defs = [EFLAGS] in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1731 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1732 | def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1733 | "shl{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1734 | [(set GR8:$dst, (shl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1735 | def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1736 | "shl{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1737 | [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1738 | def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1739 | "shl{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1740 | [(set GR32:$dst, (shl GR32:$src, CL))]>; |
| 1741 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1742 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1743 | def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1744 | "shl{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1745 | [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>; |
| 1746 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1747 | def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1748 | "shl{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1749 | [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1750 | def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1751 | "shl{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1752 | [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>; |
| 1753 | } |
| 1754 | |
| 1755 | // Shift left by one. Not used because (add x, x) is slightly cheaper. |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1756 | def SHL8r1 : I<0xD0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1757 | "shl{b}\t$dst", []>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1758 | def SHL16r1 : I<0xD1, MRM4r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1759 | "shl{w}\t$dst", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1760 | def SHL32r1 : I<0xD1, MRM4r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1761 | "shl{l}\t$dst", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1762 | |
| 1763 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1764 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1765 | def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1766 | "shl{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1767 | [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1768 | def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1769 | "shl{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1770 | [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1771 | def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1772 | "shl{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1773 | [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1774 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1775 | def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1776 | "shl{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1777 | [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1778 | def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1779 | "shl{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1780 | [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1781 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1782 | def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1783 | "shl{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1784 | [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1785 | |
| 1786 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1787 | def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1788 | "shl{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1789 | [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1790 | def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1791 | "shl{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1792 | [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1793 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1794 | def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1795 | "shl{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1796 | [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1797 | } |
| 1798 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1799 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1800 | def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1801 | "shr{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1802 | [(set GR8:$dst, (srl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1803 | def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1804 | "shr{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1805 | [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1806 | def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1807 | "shr{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1808 | [(set GR32:$dst, (srl GR32:$src, CL))]>; |
| 1809 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1810 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1811 | def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1812 | "shr{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1813 | [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1814 | def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1815 | "shr{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1816 | [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1817 | def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1818 | "shr{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1819 | [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>; |
| 1820 | |
| 1821 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1822 | def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1823 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1824 | [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1825 | def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1826 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1827 | [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1828 | def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1829 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1830 | [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>; |
| 1831 | |
| 1832 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1833 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1834 | def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1835 | "shr{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1836 | [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1837 | def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1838 | "shr{w}\t{%cl, $dst|$dst, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1839 | [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1840 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1841 | def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1842 | "shr{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1843 | [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1844 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1845 | def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1846 | "shr{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1847 | [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1848 | def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1849 | "shr{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1850 | [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1851 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1852 | def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1853 | "shr{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1854 | [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1855 | |
| 1856 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1857 | def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1858 | "shr{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1859 | [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1860 | def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1861 | "shr{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1862 | [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1863 | def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1864 | "shr{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1865 | [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1866 | } |
| 1867 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1868 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1869 | def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1870 | "sar{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1871 | [(set GR8:$dst, (sra GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1872 | def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1873 | "sar{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1874 | [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1875 | def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1876 | "sar{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1877 | [(set GR32:$dst, (sra GR32:$src, CL))]>; |
| 1878 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1879 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1880 | def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1881 | "sar{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1882 | [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1883 | def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1884 | "sar{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1885 | [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>, |
| 1886 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1887 | def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1888 | "sar{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1889 | [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>; |
| 1890 | |
| 1891 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1892 | def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1893 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1894 | [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1895 | def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1896 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1897 | [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1898 | def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1899 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1900 | [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>; |
| 1901 | |
| 1902 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1903 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1904 | def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1905 | "sar{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1906 | [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1907 | def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1908 | "sar{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1909 | [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1910 | def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1911 | "sar{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1912 | [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1913 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1914 | def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1915 | "sar{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1916 | [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1917 | def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1918 | "sar{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1919 | [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1920 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1921 | def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1922 | "sar{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1923 | [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1924 | |
| 1925 | // Shift by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1926 | def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1927 | "sar{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1928 | [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1929 | def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1930 | "sar{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1931 | [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 1932 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1933 | def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1934 | "sar{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1935 | [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 1936 | } |
| 1937 | |
| 1938 | // Rotate instructions |
| 1939 | // FIXME: provide shorter instructions when imm8 == 1 |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1940 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1941 | def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1942 | "rol{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1943 | [(set GR8:$dst, (rotl GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1944 | def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1945 | "rol{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1946 | [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1947 | def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1948 | "rol{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1949 | [(set GR32:$dst, (rotl GR32:$src, CL))]>; |
| 1950 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1951 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1952 | def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1953 | "rol{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1954 | [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1955 | def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1956 | "rol{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1957 | [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1958 | def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1959 | "rol{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1960 | [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>; |
| 1961 | |
| 1962 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1963 | def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1964 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1965 | [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1966 | def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1967 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1968 | [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1969 | def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1970 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1971 | [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>; |
| 1972 | |
| 1973 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1974 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1975 | def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1976 | "rol{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1977 | [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1978 | def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1979 | "rol{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1980 | [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1981 | def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1982 | "rol{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1983 | [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 1984 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1985 | def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1986 | "rol{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1987 | [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1988 | def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1989 | "rol{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1990 | [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 1991 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1992 | def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1993 | "rol{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1994 | [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 1995 | |
| 1996 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1997 | def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 1998 | "rol{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 1999 | [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2000 | def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2001 | "rol{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2002 | [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 2003 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2004 | def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2005 | "rol{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2006 | [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 2007 | } |
| 2008 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2009 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2010 | def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2011 | "ror{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2012 | [(set GR8:$dst, (rotr GR8:$src, CL))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2013 | def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2014 | "ror{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2015 | [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2016 | def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2017 | "ror{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2018 | [(set GR32:$dst, (rotr GR32:$src, CL))]>; |
| 2019 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2020 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2021 | def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2022 | "ror{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2023 | [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2024 | def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2025 | "ror{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2026 | [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2027 | def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2028 | "ror{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2029 | [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>; |
| 2030 | |
| 2031 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2032 | def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2033 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2034 | [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2035 | def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2036 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2037 | [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2038 | def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2039 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2040 | [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>; |
| 2041 | |
| 2042 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2043 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2044 | def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2045 | "ror{b}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2046 | [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2047 | def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2048 | "ror{w}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2049 | [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2050 | def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2051 | "ror{l}\t{%cl, $dst|$dst, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2052 | [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>; |
| 2053 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2054 | def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2055 | "ror{b}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2056 | [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2057 | def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2058 | "ror{w}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2059 | [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>, |
| 2060 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2061 | def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2062 | "ror{l}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2063 | [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>; |
| 2064 | |
| 2065 | // Rotate by 1 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2066 | def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2067 | "ror{b}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2068 | [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2069 | def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2070 | "ror{w}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2071 | [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>, |
| 2072 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2073 | def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2074 | "ror{l}\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2075 | [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>; |
| 2076 | } |
| 2077 | |
| 2078 | |
| 2079 | |
| 2080 | // Double shift instructions (generalizations of rotate) |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2081 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2082 | def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2083 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2084 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2085 | def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2086 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2087 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2088 | def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2089 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2090 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2091 | TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2092 | def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2093 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2094 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>, |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2095 | TB, OpSize; |
| 2096 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2097 | |
| 2098 | let isCommutable = 1 in { // These instructions commute to each other. |
| 2099 | def SHLD32rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2100 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2101 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2102 | [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, |
| 2103 | (i8 imm:$src3)))]>, |
| 2104 | TB; |
| 2105 | def SHRD32rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2106 | (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2107 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2108 | [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, |
| 2109 | (i8 imm:$src3)))]>, |
| 2110 | TB; |
| 2111 | def SHLD16rri8 : Ii8<0xA4, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2112 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2113 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2114 | [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, |
| 2115 | (i8 imm:$src3)))]>, |
| 2116 | TB, OpSize; |
| 2117 | def SHRD16rri8 : Ii8<0xAC, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2118 | (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2119 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2120 | [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, |
| 2121 | (i8 imm:$src3)))]>, |
| 2122 | TB, OpSize; |
| 2123 | } |
| 2124 | |
| 2125 | let isTwoAddress = 0 in { |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2126 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2127 | def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2128 | "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2129 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2130 | addr:$dst)]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2131 | def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2132 | "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2133 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2134 | addr:$dst)]>, TB; |
| 2135 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2136 | def SHLD32mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2137 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2138 | "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2139 | [(store (X86shld (loadi32 addr:$dst), GR32:$src2, |
| 2140 | (i8 imm:$src3)), addr:$dst)]>, |
| 2141 | TB; |
| 2142 | def SHRD32mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2143 | (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2144 | "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2145 | [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, |
| 2146 | (i8 imm:$src3)), addr:$dst)]>, |
| 2147 | TB; |
| 2148 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2149 | let Uses = [CL] in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2150 | def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2151 | "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2152 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2153 | addr:$dst)]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2154 | def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2155 | "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2156 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2157 | addr:$dst)]>, TB, OpSize; |
| 2158 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2159 | def SHLD16mri8 : Ii8<0xA4, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2160 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2161 | "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2162 | [(store (X86shld (loadi16 addr:$dst), GR16:$src2, |
| 2163 | (i8 imm:$src3)), addr:$dst)]>, |
| 2164 | TB, OpSize; |
| 2165 | def SHRD16mri8 : Ii8<0xAC, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2166 | (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2167 | "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2168 | [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, |
| 2169 | (i8 imm:$src3)), addr:$dst)]>, |
| 2170 | TB, OpSize; |
| 2171 | } |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2172 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2173 | |
| 2174 | |
| 2175 | // Arithmetic. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2176 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2177 | let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2178 | def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst), |
| 2179 | (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2180 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2181 | [(set GR8:$dst, (add GR8:$src1, GR8:$src2))]>; |
| 2182 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2183 | def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst), |
| 2184 | (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2185 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2186 | [(set GR16:$dst, (add GR16:$src1, GR16:$src2))]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2187 | def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst), |
| 2188 | (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2189 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2190 | [(set GR32:$dst, (add GR32:$src1, GR32:$src2))]>; |
| 2191 | } // end isConvertibleToThreeAddress |
| 2192 | } // end isCommutable |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2193 | def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst), |
| 2194 | (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2195 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2196 | [(set GR8:$dst, (add GR8:$src1, (load addr:$src2)))]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2197 | def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst), |
| 2198 | (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2199 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2200 | [(set GR16:$dst, (add GR16:$src1, (load addr:$src2)))]>,OpSize; |
| 2201 | def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst), |
| 2202 | (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2203 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2204 | [(set GR32:$dst, (add GR32:$src1, (load addr:$src2)))]>; |
| 2205 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2206 | def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2207 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2208 | [(set GR8:$dst, (add GR8:$src1, imm:$src2))]>; |
| 2209 | |
| 2210 | let isConvertibleToThreeAddress = 1 in { // Can transform into LEA. |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2211 | def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst), |
| 2212 | (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2213 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2214 | [(set GR16:$dst, (add GR16:$src1, imm:$src2))]>, OpSize; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2215 | def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst), |
| 2216 | (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2217 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2218 | [(set GR32:$dst, (add GR32:$src1, imm:$src2))]>; |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2219 | def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst), |
| 2220 | (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2221 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2222 | [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2))]>, OpSize; |
| 2223 | def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst), |
| 2224 | (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2225 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2226 | [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2227 | } |
| 2228 | |
| 2229 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2230 | def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2231 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2232 | [(store (add (load addr:$dst), GR8:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2233 | def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2234 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2235 | [(store (add (load addr:$dst), GR16:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2236 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2237 | def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2238 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2239 | [(store (add (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2240 | def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2241 | "add{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2242 | [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2243 | def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2244 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2245 | [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2246 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2247 | def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2248 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2249 | [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2250 | def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2251 | "add{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2252 | [(store (add (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2253 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2254 | def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2255 | "add{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2256 | [(store (add (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
| 2257 | } |
| 2258 | |
| 2259 | let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2260 | def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2261 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2262 | [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>; |
| 2263 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2264 | def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2265 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2266 | [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2267 | def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2268 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2269 | [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2270 | def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2271 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2272 | [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>; |
| 2273 | |
| 2274 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2275 | def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2276 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2277 | [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2278 | def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2279 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2280 | [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2281 | def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2282 | "adc{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2283 | [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
| 2284 | } |
| 2285 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2286 | def SUB8rr : I<0x28, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2287 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2288 | [(set GR8:$dst, (sub GR8:$src1, GR8:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2289 | def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2290 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2291 | [(set GR16:$dst, (sub GR16:$src1, GR16:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2292 | def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2293 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2294 | [(set GR32:$dst, (sub GR32:$src1, GR32:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2295 | def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2296 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2297 | [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2298 | def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2299 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2300 | [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2)))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2301 | def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2302 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2303 | [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2)))]>; |
| 2304 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2305 | def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2306 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2307 | [(set GR8:$dst, (sub GR8:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2308 | def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2309 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2310 | [(set GR16:$dst, (sub GR16:$src1, imm:$src2))]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2311 | def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2312 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2313 | [(set GR32:$dst, (sub GR32:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2314 | def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2315 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2316 | [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2))]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2317 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2318 | def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2319 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2320 | [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2))]>; |
| 2321 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2322 | def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2323 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2324 | [(store (sub (load addr:$dst), GR8:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2325 | def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2326 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2327 | [(store (sub (load addr:$dst), GR16:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2328 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2329 | def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2330 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2331 | [(store (sub (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2332 | def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2333 | "sub{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2334 | [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2335 | def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2336 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2337 | [(store (sub (loadi16 addr:$dst), imm:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2338 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2339 | def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2340 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2341 | [(store (sub (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2342 | def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2343 | "sub{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2344 | [(store (sub (load addr:$dst), i16immSExt8:$src2), addr:$dst)]>, |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2345 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2346 | def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2347 | "sub{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2348 | [(store (sub (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
| 2349 | } |
| 2350 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2351 | def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2352 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2353 | [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2354 | |
| 2355 | let isTwoAddress = 0 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2356 | def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2357 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2358 | [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2359 | def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2360 | "sbb{b}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2361 | [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2362 | def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2363 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2364 | [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2365 | def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2366 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2367 | [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2368 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2369 | def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2370 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2371 | [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2372 | def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2373 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2374 | [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2375 | def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2376 | "sbb{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2377 | [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2378 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2379 | |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2380 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2381 | let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2382 | def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2383 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2384 | [(set GR16:$dst, (mul GR16:$src1, GR16:$src2))]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2385 | def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2386 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2387 | [(set GR32:$dst, (mul GR32:$src1, GR32:$src2))]>, TB; |
| 2388 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2389 | def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2390 | "imul{w}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2391 | [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2)))]>, |
| 2392 | TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2393 | def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2394 | "imul{l}\t{$src2, $dst|$dst, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2395 | [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2)))]>, TB; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2396 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2397 | } // end Two Address instructions |
| 2398 | |
| 2399 | // Suprisingly enough, these are not two address instructions! |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2400 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2401 | def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2402 | (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2403 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2404 | [(set GR16:$dst, (mul GR16:$src1, imm:$src2))]>, OpSize; |
| 2405 | def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2406 | (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2407 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2408 | [(set GR32:$dst, (mul GR32:$src1, imm:$src2))]>; |
| 2409 | def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2410 | (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2411 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2412 | [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2))]>, |
| 2413 | OpSize; |
| 2414 | def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2415 | (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2416 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2417 | [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2))]>; |
| 2418 | |
| 2419 | def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2420 | (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2421 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2422 | [(set GR16:$dst, (mul (load addr:$src1), imm:$src2))]>, |
| 2423 | OpSize; |
| 2424 | def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2425 | (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2426 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2427 | [(set GR32:$dst, (mul (load addr:$src1), imm:$src2))]>; |
| 2428 | def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2429 | (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2430 | "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2431 | [(set GR16:$dst, (mul (load addr:$src1), i16immSExt8:$src2))]>, |
| 2432 | OpSize; |
| 2433 | def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2434 | (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2435 | "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2436 | [(set GR32:$dst, (mul (load addr:$src1), i32immSExt8:$src2))]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2437 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2438 | |
| 2439 | //===----------------------------------------------------------------------===// |
| 2440 | // Test instructions are just like AND, except they don't generate a result. |
| 2441 | // |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2442 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2443 | let isCommutable = 1 in { // TEST X, Y --> TEST Y, X |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2444 | def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2445 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2446 | [(X86cmp (and GR8:$src1, GR8:$src2), 0)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2447 | def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2448 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2449 | [(X86cmp (and GR16:$src1, GR16:$src2), 0)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2450 | def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2451 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2452 | [(X86cmp (and GR32:$src1, GR32:$src2), 0)]>; |
| 2453 | } |
| 2454 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2455 | def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2456 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2457 | [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2458 | def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2459 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2460 | [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0)]>, |
| 2461 | OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2462 | def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2463 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2464 | [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0)]>; |
| 2465 | |
| 2466 | def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2467 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2468 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2469 | [(X86cmp (and GR8:$src1, imm:$src2), 0)]>; |
| 2470 | def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2471 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2472 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2473 | [(X86cmp (and GR16:$src1, imm:$src2), 0)]>, OpSize; |
| 2474 | def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2475 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2476 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2477 | [(X86cmp (and GR32:$src1, imm:$src2), 0)]>; |
| 2478 | |
| 2479 | def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2480 | (outs), (ins i8mem:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2481 | "test{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2482 | [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0)]>; |
| 2483 | def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2484 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2485 | "test{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2486 | [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0)]>, |
| 2487 | OpSize; |
| 2488 | def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32 |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2489 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2490 | "test{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2491 | [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0)]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2492 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2493 | |
| 2494 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2495 | let Defs = [EFLAGS] in { |
| 2496 | let isCommutable = 1 in { // TEST X, Y --> TEST Y, X |
| 2497 | def NEW_TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2), |
| 2498 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2499 | [(X86cmp_new (and GR8:$src1, GR8:$src2), 0), |
| 2500 | (implicit EFLAGS)]>; |
| 2501 | def NEW_TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2), |
| 2502 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2503 | [(X86cmp_new (and GR16:$src1, GR16:$src2), 0), |
| 2504 | (implicit EFLAGS)]>, |
| 2505 | OpSize; |
| 2506 | def NEW_TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2), |
| 2507 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2508 | [(X86cmp_new (and GR32:$src1, GR32:$src2), 0), |
| 2509 | (implicit EFLAGS)]>; |
| 2510 | } |
| 2511 | |
| 2512 | def NEW_TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2), |
| 2513 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2514 | [(X86cmp_new (and GR8:$src1, (loadi8 addr:$src2)), 0), |
| 2515 | (implicit EFLAGS)]>; |
| 2516 | def NEW_TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2), |
| 2517 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2518 | [(X86cmp_new (and GR16:$src1, (loadi16 addr:$src2)), 0), |
| 2519 | (implicit EFLAGS)]>, OpSize; |
| 2520 | def NEW_TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2), |
| 2521 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2522 | [(X86cmp_new (and GR32:$src1, (loadi32 addr:$src2)), 0), |
| 2523 | (implicit EFLAGS)]>; |
| 2524 | |
| 2525 | def NEW_TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8 |
| 2526 | (outs), (ins GR8:$src1, i8imm:$src2), |
| 2527 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2528 | [(X86cmp_new (and GR8:$src1, imm:$src2), 0), |
| 2529 | (implicit EFLAGS)]>; |
| 2530 | def NEW_TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16 |
| 2531 | (outs), (ins GR16:$src1, i16imm:$src2), |
| 2532 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2533 | [(X86cmp_new (and GR16:$src1, imm:$src2), 0), |
| 2534 | (implicit EFLAGS)]>, OpSize; |
| 2535 | def NEW_TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32 |
| 2536 | (outs), (ins GR32:$src1, i32imm:$src2), |
| 2537 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2538 | [(X86cmp_new (and GR32:$src1, imm:$src2), 0), |
| 2539 | (implicit EFLAGS)]>; |
| 2540 | |
| 2541 | def NEW_TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8 |
| 2542 | (outs), (ins i8mem:$src1, i8imm:$src2), |
| 2543 | "test{b}\t{$src2, $src1|$src1, $src2}", |
| 2544 | [(X86cmp_new (and (loadi8 addr:$src1), imm:$src2), 0), |
| 2545 | (implicit EFLAGS)]>; |
| 2546 | def NEW_TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16 |
| 2547 | (outs), (ins i16mem:$src1, i16imm:$src2), |
| 2548 | "test{w}\t{$src2, $src1|$src1, $src2}", |
| 2549 | [(X86cmp_new (and (loadi16 addr:$src1), imm:$src2), 0), |
| 2550 | (implicit EFLAGS)]>, OpSize; |
| 2551 | def NEW_TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32 |
| 2552 | (outs), (ins i32mem:$src1, i32imm:$src2), |
| 2553 | "test{l}\t{$src2, $src1|$src1, $src2}", |
| 2554 | [(X86cmp_new (and (loadi32 addr:$src1), imm:$src2), 0), |
| 2555 | (implicit EFLAGS)]>; |
| 2556 | } // Defs = [EFLAGS] |
| 2557 | |
| 2558 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2559 | // Condition code ops, incl. set if equal/not equal/... |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2560 | let Defs = [EFLAGS], Uses = [AH] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2561 | def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2562 | let Defs = [AH], Uses = [EFLAGS] in |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2563 | def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2564 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2565 | let Uses = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2566 | def SETEr : I<0x94, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2567 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2568 | "sete\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2569 | [(set GR8:$dst, (X86setcc X86_COND_E))]>, |
| 2570 | TB; // GR8 = == |
| 2571 | def SETEm : I<0x94, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2572 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2573 | "sete\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2574 | [(store (X86setcc X86_COND_E), addr:$dst)]>, |
| 2575 | TB; // [mem8] = == |
| 2576 | def SETNEr : I<0x95, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2577 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2578 | "setne\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2579 | [(set GR8:$dst, (X86setcc X86_COND_NE))]>, |
| 2580 | TB; // GR8 = != |
| 2581 | def SETNEm : I<0x95, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2582 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2583 | "setne\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2584 | [(store (X86setcc X86_COND_NE), addr:$dst)]>, |
| 2585 | TB; // [mem8] = != |
| 2586 | def SETLr : I<0x9C, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2587 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2588 | "setl\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2589 | [(set GR8:$dst, (X86setcc X86_COND_L))]>, |
| 2590 | TB; // GR8 = < signed |
| 2591 | def SETLm : I<0x9C, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2592 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2593 | "setl\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2594 | [(store (X86setcc X86_COND_L), addr:$dst)]>, |
| 2595 | TB; // [mem8] = < signed |
| 2596 | def SETGEr : I<0x9D, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2597 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2598 | "setge\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2599 | [(set GR8:$dst, (X86setcc X86_COND_GE))]>, |
| 2600 | TB; // GR8 = >= signed |
| 2601 | def SETGEm : I<0x9D, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2602 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2603 | "setge\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2604 | [(store (X86setcc X86_COND_GE), addr:$dst)]>, |
| 2605 | TB; // [mem8] = >= signed |
| 2606 | def SETLEr : I<0x9E, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2607 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2608 | "setle\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2609 | [(set GR8:$dst, (X86setcc X86_COND_LE))]>, |
| 2610 | TB; // GR8 = <= signed |
| 2611 | def SETLEm : I<0x9E, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2612 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2613 | "setle\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2614 | [(store (X86setcc X86_COND_LE), addr:$dst)]>, |
| 2615 | TB; // [mem8] = <= signed |
| 2616 | def SETGr : I<0x9F, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2617 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2618 | "setg\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2619 | [(set GR8:$dst, (X86setcc X86_COND_G))]>, |
| 2620 | TB; // GR8 = > signed |
| 2621 | def SETGm : I<0x9F, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2622 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2623 | "setg\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2624 | [(store (X86setcc X86_COND_G), addr:$dst)]>, |
| 2625 | TB; // [mem8] = > signed |
| 2626 | |
| 2627 | def SETBr : I<0x92, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2628 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2629 | "setb\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2630 | [(set GR8:$dst, (X86setcc X86_COND_B))]>, |
| 2631 | TB; // GR8 = < unsign |
| 2632 | def SETBm : I<0x92, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2633 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2634 | "setb\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2635 | [(store (X86setcc X86_COND_B), addr:$dst)]>, |
| 2636 | TB; // [mem8] = < unsign |
| 2637 | def SETAEr : I<0x93, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2638 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2639 | "setae\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2640 | [(set GR8:$dst, (X86setcc X86_COND_AE))]>, |
| 2641 | TB; // GR8 = >= unsign |
| 2642 | def SETAEm : I<0x93, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2643 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2644 | "setae\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2645 | [(store (X86setcc X86_COND_AE), addr:$dst)]>, |
| 2646 | TB; // [mem8] = >= unsign |
| 2647 | def SETBEr : I<0x96, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2648 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2649 | "setbe\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2650 | [(set GR8:$dst, (X86setcc X86_COND_BE))]>, |
| 2651 | TB; // GR8 = <= unsign |
| 2652 | def SETBEm : I<0x96, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2653 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2654 | "setbe\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2655 | [(store (X86setcc X86_COND_BE), addr:$dst)]>, |
| 2656 | TB; // [mem8] = <= unsign |
| 2657 | def SETAr : I<0x97, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2658 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2659 | "seta\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2660 | [(set GR8:$dst, (X86setcc X86_COND_A))]>, |
| 2661 | TB; // GR8 = > signed |
| 2662 | def SETAm : I<0x97, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2663 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2664 | "seta\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2665 | [(store (X86setcc X86_COND_A), addr:$dst)]>, |
| 2666 | TB; // [mem8] = > signed |
| 2667 | |
| 2668 | def SETSr : I<0x98, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2669 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2670 | "sets\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2671 | [(set GR8:$dst, (X86setcc X86_COND_S))]>, |
| 2672 | TB; // GR8 = <sign bit> |
| 2673 | def SETSm : I<0x98, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2674 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2675 | "sets\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2676 | [(store (X86setcc X86_COND_S), addr:$dst)]>, |
| 2677 | TB; // [mem8] = <sign bit> |
| 2678 | def SETNSr : I<0x99, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2679 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2680 | "setns\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2681 | [(set GR8:$dst, (X86setcc X86_COND_NS))]>, |
| 2682 | TB; // GR8 = !<sign bit> |
| 2683 | def SETNSm : I<0x99, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2684 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2685 | "setns\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2686 | [(store (X86setcc X86_COND_NS), addr:$dst)]>, |
| 2687 | TB; // [mem8] = !<sign bit> |
| 2688 | def SETPr : I<0x9A, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2689 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2690 | "setp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2691 | [(set GR8:$dst, (X86setcc X86_COND_P))]>, |
| 2692 | TB; // GR8 = parity |
| 2693 | def SETPm : I<0x9A, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2694 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2695 | "setp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2696 | [(store (X86setcc X86_COND_P), addr:$dst)]>, |
| 2697 | TB; // [mem8] = parity |
| 2698 | def SETNPr : I<0x9B, MRM0r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2699 | (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2700 | "setnp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2701 | [(set GR8:$dst, (X86setcc X86_COND_NP))]>, |
| 2702 | TB; // GR8 = not parity |
| 2703 | def SETNPm : I<0x9B, MRM0m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2704 | (outs), (ins i8mem:$dst), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2705 | "setnp\t$dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2706 | [(store (X86setcc X86_COND_NP), addr:$dst)]>, |
| 2707 | TB; // [mem8] = not parity |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2708 | } // Uses = [EFLAGS] |
| 2709 | |
| 2710 | let Uses = [EFLAGS] in { |
| 2711 | def NEW_SETEr : I<0x94, MRM0r, |
| 2712 | (outs GR8 :$dst), (ins), |
| 2713 | "sete\t$dst", |
| 2714 | [(set GR8:$dst, (X86setcc_new X86_COND_E, EFLAGS))]>, |
| 2715 | TB; // GR8 = == |
| 2716 | def NEW_SETEm : I<0x94, MRM0m, |
| 2717 | (outs), (ins i8mem:$dst), |
| 2718 | "sete\t$dst", |
| 2719 | [(store (X86setcc_new X86_COND_E, EFLAGS), addr:$dst)]>, |
| 2720 | TB; // [mem8] = == |
| 2721 | def NEW_SETNEr : I<0x95, MRM0r, |
| 2722 | (outs GR8 :$dst), (ins), |
| 2723 | "setne\t$dst", |
| 2724 | [(set GR8:$dst, (X86setcc_new X86_COND_NE, EFLAGS))]>, |
| 2725 | TB; // GR8 = != |
| 2726 | def NEW_SETNEm : I<0x95, MRM0m, |
| 2727 | (outs), (ins i8mem:$dst), |
| 2728 | "setne\t$dst", |
| 2729 | [(store (X86setcc_new X86_COND_NE, EFLAGS), addr:$dst)]>, |
| 2730 | TB; // [mem8] = != |
| 2731 | def NEW_SETLr : I<0x9C, MRM0r, |
| 2732 | (outs GR8 :$dst), (ins), |
| 2733 | "setl\t$dst", |
| 2734 | [(set GR8:$dst, (X86setcc_new X86_COND_L, EFLAGS))]>, |
| 2735 | TB; // GR8 = < signed |
| 2736 | def NEW_SETLm : I<0x9C, MRM0m, |
| 2737 | (outs), (ins i8mem:$dst), |
| 2738 | "setl\t$dst", |
| 2739 | [(store (X86setcc_new X86_COND_L, EFLAGS), addr:$dst)]>, |
| 2740 | TB; // [mem8] = < signed |
| 2741 | def NEW_SETGEr : I<0x9D, MRM0r, |
| 2742 | (outs GR8 :$dst), (ins), |
| 2743 | "setge\t$dst", |
| 2744 | [(set GR8:$dst, (X86setcc_new X86_COND_GE, EFLAGS))]>, |
| 2745 | TB; // GR8 = >= signed |
| 2746 | def NEW_SETGEm : I<0x9D, MRM0m, |
| 2747 | (outs), (ins i8mem:$dst), |
| 2748 | "setge\t$dst", |
| 2749 | [(store (X86setcc_new X86_COND_GE, EFLAGS), addr:$dst)]>, |
| 2750 | TB; // [mem8] = >= signed |
| 2751 | def NEW_SETLEr : I<0x9E, MRM0r, |
| 2752 | (outs GR8 :$dst), (ins), |
| 2753 | "setle\t$dst", |
| 2754 | [(set GR8:$dst, (X86setcc_new X86_COND_LE, EFLAGS))]>, |
| 2755 | TB; // GR8 = <= signed |
| 2756 | def NEW_SETLEm : I<0x9E, MRM0m, |
| 2757 | (outs), (ins i8mem:$dst), |
| 2758 | "setle\t$dst", |
| 2759 | [(store (X86setcc_new X86_COND_LE, EFLAGS), addr:$dst)]>, |
| 2760 | TB; // [mem8] = <= signed |
| 2761 | def NEW_SETGr : I<0x9F, MRM0r, |
| 2762 | (outs GR8 :$dst), (ins), |
| 2763 | "setg\t$dst", |
| 2764 | [(set GR8:$dst, (X86setcc_new X86_COND_G, EFLAGS))]>, |
| 2765 | TB; // GR8 = > signed |
| 2766 | def NEW_SETGm : I<0x9F, MRM0m, |
| 2767 | (outs), (ins i8mem:$dst), |
| 2768 | "setg\t$dst", |
| 2769 | [(store (X86setcc_new X86_COND_G, EFLAGS), addr:$dst)]>, |
| 2770 | TB; // [mem8] = > signed |
| 2771 | |
| 2772 | def NEW_SETBr : I<0x92, MRM0r, |
| 2773 | (outs GR8 :$dst), (ins), |
| 2774 | "setb\t$dst", |
| 2775 | [(set GR8:$dst, (X86setcc_new X86_COND_B, EFLAGS))]>, |
| 2776 | TB; // GR8 = < unsign |
| 2777 | def NEW_SETBm : I<0x92, MRM0m, |
| 2778 | (outs), (ins i8mem:$dst), |
| 2779 | "setb\t$dst", |
| 2780 | [(store (X86setcc_new X86_COND_B, EFLAGS), addr:$dst)]>, |
| 2781 | TB; // [mem8] = < unsign |
| 2782 | def NEW_SETAEr : I<0x93, MRM0r, |
| 2783 | (outs GR8 :$dst), (ins), |
| 2784 | "setae\t$dst", |
| 2785 | [(set GR8:$dst, (X86setcc_new X86_COND_AE, EFLAGS))]>, |
| 2786 | TB; // GR8 = >= unsign |
| 2787 | def NEW_SETAEm : I<0x93, MRM0m, |
| 2788 | (outs), (ins i8mem:$dst), |
| 2789 | "setae\t$dst", |
| 2790 | [(store (X86setcc_new X86_COND_AE, EFLAGS), addr:$dst)]>, |
| 2791 | TB; // [mem8] = >= unsign |
| 2792 | def NEW_SETBEr : I<0x96, MRM0r, |
| 2793 | (outs GR8 :$dst), (ins), |
| 2794 | "setbe\t$dst", |
| 2795 | [(set GR8:$dst, (X86setcc_new X86_COND_BE, EFLAGS))]>, |
| 2796 | TB; // GR8 = <= unsign |
| 2797 | def NEW_SETBEm : I<0x96, MRM0m, |
| 2798 | (outs), (ins i8mem:$dst), |
| 2799 | "setbe\t$dst", |
| 2800 | [(store (X86setcc_new X86_COND_BE, EFLAGS), addr:$dst)]>, |
| 2801 | TB; // [mem8] = <= unsign |
| 2802 | def NEW_SETAr : I<0x97, MRM0r, |
| 2803 | (outs GR8 :$dst), (ins), |
| 2804 | "seta\t$dst", |
| 2805 | [(set GR8:$dst, (X86setcc_new X86_COND_A, EFLAGS))]>, |
| 2806 | TB; // GR8 = > signed |
| 2807 | def NEW_SETAm : I<0x97, MRM0m, |
| 2808 | (outs), (ins i8mem:$dst), |
| 2809 | "seta\t$dst", |
| 2810 | [(store (X86setcc_new X86_COND_A, EFLAGS), addr:$dst)]>, |
| 2811 | TB; // [mem8] = > signed |
| 2812 | |
| 2813 | def NEW_SETSr : I<0x98, MRM0r, |
| 2814 | (outs GR8 :$dst), (ins), |
| 2815 | "sets\t$dst", |
| 2816 | [(set GR8:$dst, (X86setcc_new X86_COND_S, EFLAGS))]>, |
| 2817 | TB; // GR8 = <sign bit> |
| 2818 | def NEW_SETSm : I<0x98, MRM0m, |
| 2819 | (outs), (ins i8mem:$dst), |
| 2820 | "sets\t$dst", |
| 2821 | [(store (X86setcc_new X86_COND_S, EFLAGS), addr:$dst)]>, |
| 2822 | TB; // [mem8] = <sign bit> |
| 2823 | def NEW_SETNSr : I<0x99, MRM0r, |
| 2824 | (outs GR8 :$dst), (ins), |
| 2825 | "setns\t$dst", |
| 2826 | [(set GR8:$dst, (X86setcc_new X86_COND_NS, EFLAGS))]>, |
| 2827 | TB; // GR8 = !<sign bit> |
| 2828 | def NEW_SETNSm : I<0x99, MRM0m, |
| 2829 | (outs), (ins i8mem:$dst), |
| 2830 | "setns\t$dst", |
| 2831 | [(store (X86setcc_new X86_COND_NS, EFLAGS), addr:$dst)]>, |
| 2832 | TB; // [mem8] = !<sign bit> |
| 2833 | def NEW_SETPr : I<0x9A, MRM0r, |
| 2834 | (outs GR8 :$dst), (ins), |
| 2835 | "setp\t$dst", |
| 2836 | [(set GR8:$dst, (X86setcc_new X86_COND_P, EFLAGS))]>, |
| 2837 | TB; // GR8 = parity |
| 2838 | def NEW_SETPm : I<0x9A, MRM0m, |
| 2839 | (outs), (ins i8mem:$dst), |
| 2840 | "setp\t$dst", |
| 2841 | [(store (X86setcc_new X86_COND_P, EFLAGS), addr:$dst)]>, |
| 2842 | TB; // [mem8] = parity |
| 2843 | def NEW_SETNPr : I<0x9B, MRM0r, |
| 2844 | (outs GR8 :$dst), (ins), |
| 2845 | "setnp\t$dst", |
| 2846 | [(set GR8:$dst, (X86setcc_new X86_COND_NP, EFLAGS))]>, |
| 2847 | TB; // GR8 = not parity |
| 2848 | def NEW_SETNPm : I<0x9B, MRM0m, |
| 2849 | (outs), (ins i8mem:$dst), |
| 2850 | "setnp\t$dst", |
| 2851 | [(store (X86setcc_new X86_COND_NP, EFLAGS), addr:$dst)]>, |
| 2852 | TB; // [mem8] = not parity |
| 2853 | } // Uses = [EFLAGS] |
| 2854 | |
| 2855 | |
| 2856 | //def : Pat<(X86setcc_new X86_COND_E, EFLAGS), (SETEr)>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2857 | |
| 2858 | // Integer comparisons |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2859 | let Defs = [EFLAGS] in { |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2860 | def CMP8rr : I<0x38, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2861 | (outs), (ins GR8 :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2862 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2863 | [(X86cmp GR8:$src1, GR8:$src2)]>; |
| 2864 | def CMP16rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2865 | (outs), (ins GR16:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2866 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2867 | [(X86cmp GR16:$src1, GR16:$src2)]>, OpSize; |
| 2868 | def CMP32rr : I<0x39, MRMDestReg, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2869 | (outs), (ins GR32:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2870 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2871 | [(X86cmp GR32:$src1, GR32:$src2)]>; |
| 2872 | def CMP8mr : I<0x38, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2873 | (outs), (ins i8mem :$src1, GR8 :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2874 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2875 | [(X86cmp (loadi8 addr:$src1), GR8:$src2)]>; |
| 2876 | def CMP16mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2877 | (outs), (ins i16mem:$src1, GR16:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2878 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2879 | [(X86cmp (loadi16 addr:$src1), GR16:$src2)]>, OpSize; |
| 2880 | def CMP32mr : I<0x39, MRMDestMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2881 | (outs), (ins i32mem:$src1, GR32:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2882 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2883 | [(X86cmp (loadi32 addr:$src1), GR32:$src2)]>; |
| 2884 | def CMP8rm : I<0x3A, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2885 | (outs), (ins GR8 :$src1, i8mem :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2886 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2887 | [(X86cmp GR8:$src1, (loadi8 addr:$src2))]>; |
| 2888 | def CMP16rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2889 | (outs), (ins GR16:$src1, i16mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2890 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2891 | [(X86cmp GR16:$src1, (loadi16 addr:$src2))]>, OpSize; |
| 2892 | def CMP32rm : I<0x3B, MRMSrcMem, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2893 | (outs), (ins GR32:$src1, i32mem:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2894 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2895 | [(X86cmp GR32:$src1, (loadi32 addr:$src2))]>; |
| 2896 | def CMP8ri : Ii8<0x80, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2897 | (outs), (ins GR8:$src1, i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2898 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2899 | [(X86cmp GR8:$src1, imm:$src2)]>; |
| 2900 | def CMP16ri : Ii16<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2901 | (outs), (ins GR16:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2902 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2903 | [(X86cmp GR16:$src1, imm:$src2)]>, OpSize; |
| 2904 | def CMP32ri : Ii32<0x81, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2905 | (outs), (ins GR32:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2906 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2907 | [(X86cmp GR32:$src1, imm:$src2)]>; |
| 2908 | def CMP8mi : Ii8 <0x80, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2909 | (outs), (ins i8mem :$src1, i8imm :$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2910 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2911 | [(X86cmp (loadi8 addr:$src1), imm:$src2)]>; |
| 2912 | def CMP16mi : Ii16<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2913 | (outs), (ins i16mem:$src1, i16imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2914 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2915 | [(X86cmp (loadi16 addr:$src1), imm:$src2)]>, OpSize; |
| 2916 | def CMP32mi : Ii32<0x81, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2917 | (outs), (ins i32mem:$src1, i32imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2918 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2919 | [(X86cmp (loadi32 addr:$src1), imm:$src2)]>; |
| 2920 | def CMP16ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2921 | (outs), (ins GR16:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2922 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2923 | [(X86cmp GR16:$src1, i16immSExt8:$src2)]>, OpSize; |
| 2924 | def CMP16mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2925 | (outs), (ins i16mem:$src1, i16i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2926 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2927 | [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2)]>, OpSize; |
| 2928 | def CMP32mi8 : Ii8<0x83, MRM7m, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2929 | (outs), (ins i32mem:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2930 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2931 | [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2)]>; |
| 2932 | def CMP32ri8 : Ii8<0x83, MRM7r, |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 2933 | (outs), (ins GR32:$src1, i32i8imm:$src2), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 2934 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2935 | [(X86cmp GR32:$src1, i32immSExt8:$src2)]>; |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 2936 | } // Defs = [EFLAGS] |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 2937 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 2938 | let Defs = [EFLAGS] in { |
| 2939 | def NEW_CMP8rr : I<0x38, MRMDestReg, |
| 2940 | (outs), (ins GR8 :$src1, GR8 :$src2), |
| 2941 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
| 2942 | [(X86cmp_new GR8:$src1, GR8:$src2), (implicit EFLAGS)]>; |
| 2943 | def NEW_CMP16rr : I<0x39, MRMDestReg, |
| 2944 | (outs), (ins GR16:$src1, GR16:$src2), |
| 2945 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 2946 | [(X86cmp_new GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize; |
| 2947 | def NEW_CMP32rr : I<0x39, MRMDestReg, |
| 2948 | (outs), (ins GR32:$src1, GR32:$src2), |
| 2949 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 2950 | [(X86cmp_new GR32:$src1, GR32:$src2), (implicit EFLAGS)]>; |
| 2951 | def NEW_CMP8mr : I<0x38, MRMDestMem, |
| 2952 | (outs), (ins i8mem :$src1, GR8 :$src2), |
| 2953 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
| 2954 | [(X86cmp_new (loadi8 addr:$src1), GR8:$src2), |
| 2955 | (implicit EFLAGS)]>; |
| 2956 | def NEW_CMP16mr : I<0x39, MRMDestMem, |
| 2957 | (outs), (ins i16mem:$src1, GR16:$src2), |
| 2958 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 2959 | [(X86cmp_new (loadi16 addr:$src1), GR16:$src2), |
| 2960 | (implicit EFLAGS)]>, OpSize; |
| 2961 | def NEW_CMP32mr : I<0x39, MRMDestMem, |
| 2962 | (outs), (ins i32mem:$src1, GR32:$src2), |
| 2963 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 2964 | [(X86cmp_new (loadi32 addr:$src1), GR32:$src2), |
| 2965 | (implicit EFLAGS)]>; |
| 2966 | def NEW_CMP8rm : I<0x3A, MRMSrcMem, |
| 2967 | (outs), (ins GR8 :$src1, i8mem :$src2), |
| 2968 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
| 2969 | [(X86cmp_new GR8:$src1, (loadi8 addr:$src2)), |
| 2970 | (implicit EFLAGS)]>; |
| 2971 | def NEW_CMP16rm : I<0x3B, MRMSrcMem, |
| 2972 | (outs), (ins GR16:$src1, i16mem:$src2), |
| 2973 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 2974 | [(X86cmp_new GR16:$src1, (loadi16 addr:$src2)), |
| 2975 | (implicit EFLAGS)]>, OpSize; |
| 2976 | def NEW_CMP32rm : I<0x3B, MRMSrcMem, |
| 2977 | (outs), (ins GR32:$src1, i32mem:$src2), |
| 2978 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 2979 | [(X86cmp_new GR32:$src1, (loadi32 addr:$src2)), |
| 2980 | (implicit EFLAGS)]>; |
| 2981 | def NEW_CMP8ri : Ii8<0x80, MRM7r, |
| 2982 | (outs), (ins GR8:$src1, i8imm:$src2), |
| 2983 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
| 2984 | [(X86cmp_new GR8:$src1, imm:$src2), (implicit EFLAGS)]>; |
| 2985 | def NEW_CMP16ri : Ii16<0x81, MRM7r, |
| 2986 | (outs), (ins GR16:$src1, i16imm:$src2), |
| 2987 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 2988 | [(X86cmp_new GR16:$src1, imm:$src2), |
| 2989 | (implicit EFLAGS)]>, OpSize; |
| 2990 | def NEW_CMP32ri : Ii32<0x81, MRM7r, |
| 2991 | (outs), (ins GR32:$src1, i32imm:$src2), |
| 2992 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 2993 | [(X86cmp_new GR32:$src1, imm:$src2), (implicit EFLAGS)]>; |
| 2994 | def NEW_CMP8mi : Ii8 <0x80, MRM7m, |
| 2995 | (outs), (ins i8mem :$src1, i8imm :$src2), |
| 2996 | "cmp{b}\t{$src2, $src1|$src1, $src2}", |
| 2997 | [(X86cmp_new (loadi8 addr:$src1), imm:$src2), |
| 2998 | (implicit EFLAGS)]>; |
| 2999 | def NEW_CMP16mi : Ii16<0x81, MRM7m, |
| 3000 | (outs), (ins i16mem:$src1, i16imm:$src2), |
| 3001 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 3002 | [(X86cmp_new (loadi16 addr:$src1), imm:$src2), |
| 3003 | (implicit EFLAGS)]>, OpSize; |
| 3004 | def NEW_CMP32mi : Ii32<0x81, MRM7m, |
| 3005 | (outs), (ins i32mem:$src1, i32imm:$src2), |
| 3006 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 3007 | [(X86cmp_new (loadi32 addr:$src1), imm:$src2), |
| 3008 | (implicit EFLAGS)]>; |
| 3009 | def NEW_CMP16ri8 : Ii8<0x83, MRM7r, |
| 3010 | (outs), (ins GR16:$src1, i16i8imm:$src2), |
| 3011 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 3012 | [(X86cmp_new GR16:$src1, i16immSExt8:$src2), |
| 3013 | (implicit EFLAGS)]>, OpSize; |
| 3014 | def NEW_CMP16mi8 : Ii8<0x83, MRM7m, |
| 3015 | (outs), (ins i16mem:$src1, i16i8imm:$src2), |
| 3016 | "cmp{w}\t{$src2, $src1|$src1, $src2}", |
| 3017 | [(X86cmp_new (loadi16 addr:$src1), i16immSExt8:$src2), |
| 3018 | (implicit EFLAGS)]>, OpSize; |
| 3019 | def NEW_CMP32mi8 : Ii8<0x83, MRM7m, |
| 3020 | (outs), (ins i32mem:$src1, i32i8imm:$src2), |
| 3021 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 3022 | [(X86cmp_new (loadi32 addr:$src1), i32immSExt8:$src2), |
| 3023 | (implicit EFLAGS)]>; |
| 3024 | def NEW_CMP32ri8 : Ii8<0x83, MRM7r, |
| 3025 | (outs), (ins GR32:$src1, i32i8imm:$src2), |
| 3026 | "cmp{l}\t{$src2, $src1|$src1, $src2}", |
| 3027 | [(X86cmp_new GR32:$src1, i32immSExt8:$src2), |
| 3028 | (implicit EFLAGS)]>; |
| 3029 | } // Defs = [EFLAGS] |
| 3030 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3031 | // Sign/Zero extenders |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3032 | def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3033 | "movs{bw|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3034 | [(set GR16:$dst, (sext GR8:$src))]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3035 | def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3036 | "movs{bw|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3037 | [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3038 | def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3039 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3040 | [(set GR32:$dst, (sext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3041 | def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3042 | "movs{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3043 | [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3044 | def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3045 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3046 | [(set GR32:$dst, (sext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3047 | def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3048 | "movs{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3049 | [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB; |
| 3050 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3051 | def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3052 | "movz{bw|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3053 | [(set GR16:$dst, (zext GR8:$src))]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3054 | def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3055 | "movz{bw|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3056 | [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3057 | def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3058 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3059 | [(set GR32:$dst, (zext GR8:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3060 | def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3061 | "movz{bl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3062 | [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3063 | def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3064 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3065 | [(set GR32:$dst, (zext GR16:$src))]>, TB; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3066 | def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3067 | "movz{wl|x}\t{$src, $dst|$dst, $src}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3068 | [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB; |
| 3069 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3070 | let Defs = [AX], Uses = [AL] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3071 | def CBW : I<0x98, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3072 | "{cbtw|cbw}", []>, OpSize; // AX = signext(AL) |
| 3073 | let Defs = [EAX], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3074 | def CWDE : I<0x98, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3075 | "{cwtl|cwde}", []>; // EAX = signext(AX) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3076 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3077 | let Defs = [AX,DX], Uses = [AX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3078 | def CWD : I<0x99, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3079 | "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX) |
| 3080 | let Defs = [EAX,EDX], Uses = [EAX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3081 | def CDQ : I<0x99, RawFrm, (outs), (ins), |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3082 | "{cltd|cdq}", []>; // EDX:EAX = signext(EAX) |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3083 | |
| 3084 | |
| 3085 | //===----------------------------------------------------------------------===// |
| 3086 | // Alias Instructions |
| 3087 | //===----------------------------------------------------------------------===// |
| 3088 | |
| 3089 | // Alias instructions that map movr0 to xor. |
| 3090 | // FIXME: remove when we can teach regalloc that xor reg, reg is ok. |
Evan Cheng | 5568707 | 2007-09-14 21:48:26 +0000 | [diff] [blame] | 3091 | let Defs = [EFLAGS], isReMaterializable = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3092 | def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3093 | "xor{b}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3094 | [(set GR8:$dst, 0)]>; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3095 | def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3096 | "xor{w}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3097 | [(set GR16:$dst, 0)]>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3098 | def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3099 | "xor{l}\t$dst, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3100 | [(set GR32:$dst, 0)]>; |
Dan Gohman | 8aef09b | 2007-09-07 21:32:51 +0000 | [diff] [blame] | 3101 | } |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3102 | |
| 3103 | // Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only |
| 3104 | // those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX). |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3105 | def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3106 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3107 | def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3108 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3109 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3110 | def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3111 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3112 | def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3113 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 3114 | let isLoad = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3115 | def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3116 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3117 | def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3118 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Evan Cheng | 4e84e45 | 2007-08-30 05:49:43 +0000 | [diff] [blame] | 3119 | } |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3120 | def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3121 | "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize; |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3122 | def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3123 | "mov{l}\t{$src, $dst|$dst, $src}", []>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3124 | |
| 3125 | //===----------------------------------------------------------------------===// |
| 3126 | // Thread Local Storage Instructions |
| 3127 | // |
| 3128 | |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3129 | let Uses = [EBX] in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3130 | def TLS_addr : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3131 | "leal\t${sym:mem}(,%ebx,1), $dst", |
Evan Cheng | 6e4d1d9 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 3132 | [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>; |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3133 | |
| 3134 | let AddedComplexity = 10 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3135 | def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3136 | "movl\t%gs:($src), $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3137 | [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>; |
| 3138 | |
| 3139 | let AddedComplexity = 15 in |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3140 | def TLS_gs_ri : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$src), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3141 | "movl\t%gs:${src:mem}, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3142 | [(set GR32:$dst, |
| 3143 | (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>; |
| 3144 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3145 | def TLS_tp : I<0, Pseudo, (outs GR32:$dst), (ins), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3146 | "movl\t%gs:0, $dst", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3147 | [(set GR32:$dst, X86TLStp)]>; |
| 3148 | |
| 3149 | //===----------------------------------------------------------------------===// |
| 3150 | // DWARF Pseudo Instructions |
| 3151 | // |
| 3152 | |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3153 | def DWARF_LOC : I<0, Pseudo, (outs), |
| 3154 | (ins i32imm:$line, i32imm:$col, i32imm:$file), |
Dan Gohman | 77af4a8 | 2007-09-24 19:25:06 +0000 | [diff] [blame] | 3155 | ".loc\t${file:debug} ${line:debug} ${col:debug}", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3156 | [(dwarf_loc (i32 imm:$line), (i32 imm:$col), |
| 3157 | (i32 imm:$file))]>; |
| 3158 | |
| 3159 | //===----------------------------------------------------------------------===// |
| 3160 | // EH Pseudo Instructions |
| 3161 | // |
| 3162 | let isTerminator = 1, isReturn = 1, isBarrier = 1, |
Evan Cheng | 37e7c75 | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 3163 | hasCtrlDep = 1 in { |
Evan Cheng | b783fa3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 3164 | def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr), |
Dan Gohman | 91888f0 | 2007-07-31 20:11:57 +0000 | [diff] [blame] | 3165 | "ret\t#eh_return, addr: $addr", |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3166 | [(X86ehret GR32:$addr)]>; |
| 3167 | |
| 3168 | } |
| 3169 | |
| 3170 | //===----------------------------------------------------------------------===// |
| 3171 | // Non-Instruction Patterns |
| 3172 | //===----------------------------------------------------------------------===// |
| 3173 | |
| 3174 | // ConstantPool GlobalAddress, ExternalSymbol, and JumpTable |
| 3175 | def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>; |
| 3176 | def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>; |
| 3177 | def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)), (MOV32ri tglobaltlsaddr:$dst)>; |
| 3178 | def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>; |
| 3179 | def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>; |
| 3180 | |
| 3181 | def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)), |
| 3182 | (ADD32ri GR32:$src1, tconstpool:$src2)>; |
| 3183 | def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)), |
| 3184 | (ADD32ri GR32:$src1, tjumptable:$src2)>; |
| 3185 | def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)), |
| 3186 | (ADD32ri GR32:$src1, tglobaladdr:$src2)>; |
| 3187 | def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)), |
| 3188 | (ADD32ri GR32:$src1, texternalsym:$src2)>; |
| 3189 | |
| 3190 | def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst), |
| 3191 | (MOV32mi addr:$dst, tglobaladdr:$src)>; |
| 3192 | def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst), |
| 3193 | (MOV32mi addr:$dst, texternalsym:$src)>; |
| 3194 | |
| 3195 | // Calls |
| 3196 | def : Pat<(X86tailcall GR32:$dst), |
| 3197 | (CALL32r GR32:$dst)>; |
| 3198 | |
| 3199 | def : Pat<(X86tailcall (i32 tglobaladdr:$dst)), |
| 3200 | (CALLpcrel32 tglobaladdr:$dst)>; |
| 3201 | def : Pat<(X86tailcall (i32 texternalsym:$dst)), |
| 3202 | (CALLpcrel32 texternalsym:$dst)>; |
| 3203 | |
| 3204 | def : Pat<(X86call (i32 tglobaladdr:$dst)), |
| 3205 | (CALLpcrel32 tglobaladdr:$dst)>; |
| 3206 | def : Pat<(X86call (i32 texternalsym:$dst)), |
| 3207 | (CALLpcrel32 texternalsym:$dst)>; |
| 3208 | |
| 3209 | // X86 specific add which produces a flag. |
| 3210 | def : Pat<(addc GR32:$src1, GR32:$src2), |
| 3211 | (ADD32rr GR32:$src1, GR32:$src2)>; |
| 3212 | def : Pat<(addc GR32:$src1, (load addr:$src2)), |
| 3213 | (ADD32rm GR32:$src1, addr:$src2)>; |
| 3214 | def : Pat<(addc GR32:$src1, imm:$src2), |
| 3215 | (ADD32ri GR32:$src1, imm:$src2)>; |
| 3216 | def : Pat<(addc GR32:$src1, i32immSExt8:$src2), |
| 3217 | (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3218 | |
| 3219 | def : Pat<(subc GR32:$src1, GR32:$src2), |
| 3220 | (SUB32rr GR32:$src1, GR32:$src2)>; |
| 3221 | def : Pat<(subc GR32:$src1, (load addr:$src2)), |
| 3222 | (SUB32rm GR32:$src1, addr:$src2)>; |
| 3223 | def : Pat<(subc GR32:$src1, imm:$src2), |
| 3224 | (SUB32ri GR32:$src1, imm:$src2)>; |
| 3225 | def : Pat<(subc GR32:$src1, i32immSExt8:$src2), |
| 3226 | (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>; |
| 3227 | |
| 3228 | def : Pat<(truncstorei1 (i8 imm:$src), addr:$dst), |
| 3229 | (MOV8mi addr:$dst, imm:$src)>; |
| 3230 | def : Pat<(truncstorei1 GR8:$src, addr:$dst), |
| 3231 | (MOV8mr addr:$dst, GR8:$src)>; |
| 3232 | |
| 3233 | // Comparisons. |
| 3234 | |
| 3235 | // TEST R,R is smaller than CMP R,0 |
| 3236 | def : Pat<(X86cmp GR8:$src1, 0), |
| 3237 | (TEST8rr GR8:$src1, GR8:$src1)>; |
| 3238 | def : Pat<(X86cmp GR16:$src1, 0), |
| 3239 | (TEST16rr GR16:$src1, GR16:$src1)>; |
| 3240 | def : Pat<(X86cmp GR32:$src1, 0), |
| 3241 | (TEST32rr GR32:$src1, GR32:$src1)>; |
| 3242 | |
Evan Cheng | 950aac0 | 2007-09-25 01:57:46 +0000 | [diff] [blame] | 3243 | def : Pat<(parallel (X86cmp_new GR8:$src1, 0), (implicit EFLAGS)), |
| 3244 | (NEW_TEST8rr GR8:$src1, GR8:$src1)>; |
| 3245 | def : Pat<(parallel (X86cmp_new GR16:$src1, 0), (implicit EFLAGS)), |
| 3246 | (NEW_TEST16rr GR16:$src1, GR16:$src1)>; |
| 3247 | def : Pat<(parallel (X86cmp_new GR32:$src1, 0), (implicit EFLAGS)), |
| 3248 | (NEW_TEST32rr GR32:$src1, GR32:$src1)>; |
| 3249 | |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3250 | // {s|z}extload bool -> {s|z}extload byte |
| 3251 | def : Pat<(sextloadi16i1 addr:$src), (MOVSX16rm8 addr:$src)>; |
| 3252 | def : Pat<(sextloadi32i1 addr:$src), (MOVSX32rm8 addr:$src)>; |
| 3253 | def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
| 3254 | def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>; |
| 3255 | def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3256 | |
| 3257 | // extload bool -> extload byte |
| 3258 | def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>; |
| 3259 | def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>; |
| 3260 | def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3261 | def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>; |
| 3262 | def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>; |
| 3263 | def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>; |
| 3264 | |
| 3265 | // anyext -> zext |
| 3266 | def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>; |
| 3267 | def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>; |
| 3268 | def : Pat<(i32 (anyext GR16:$src)), (MOVZX32rr16 GR16:$src)>; |
| 3269 | def : Pat<(i16 (anyext (loadi8 addr:$src))), (MOVZX16rm8 addr:$src)>; |
| 3270 | def : Pat<(i32 (anyext (loadi8 addr:$src))), (MOVZX32rm8 addr:$src)>; |
| 3271 | def : Pat<(i32 (anyext (loadi16 addr:$src))), (MOVZX32rm16 addr:$src)>; |
| 3272 | |
| 3273 | //===----------------------------------------------------------------------===// |
| 3274 | // Some peepholes |
| 3275 | //===----------------------------------------------------------------------===// |
| 3276 | |
| 3277 | // (shl x, 1) ==> (add x, x) |
| 3278 | def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>; |
| 3279 | def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>; |
| 3280 | def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>; |
| 3281 | |
| 3282 | // (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c) |
| 3283 | def : Pat<(or (srl GR32:$src1, CL:$amt), |
| 3284 | (shl GR32:$src2, (sub 32, CL:$amt))), |
| 3285 | (SHRD32rrCL GR32:$src1, GR32:$src2)>; |
| 3286 | |
| 3287 | def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt), |
| 3288 | (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3289 | (SHRD32mrCL addr:$dst, GR32:$src2)>; |
| 3290 | |
| 3291 | // (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c) |
| 3292 | def : Pat<(or (shl GR32:$src1, CL:$amt), |
| 3293 | (srl GR32:$src2, (sub 32, CL:$amt))), |
| 3294 | (SHLD32rrCL GR32:$src1, GR32:$src2)>; |
| 3295 | |
| 3296 | def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt), |
| 3297 | (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst), |
| 3298 | (SHLD32mrCL addr:$dst, GR32:$src2)>; |
| 3299 | |
| 3300 | // (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c) |
| 3301 | def : Pat<(or (srl GR16:$src1, CL:$amt), |
| 3302 | (shl GR16:$src2, (sub 16, CL:$amt))), |
| 3303 | (SHRD16rrCL GR16:$src1, GR16:$src2)>; |
| 3304 | |
| 3305 | def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt), |
| 3306 | (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3307 | (SHRD16mrCL addr:$dst, GR16:$src2)>; |
| 3308 | |
| 3309 | // (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c) |
| 3310 | def : Pat<(or (shl GR16:$src1, CL:$amt), |
| 3311 | (srl GR16:$src2, (sub 16, CL:$amt))), |
| 3312 | (SHLD16rrCL GR16:$src1, GR16:$src2)>; |
| 3313 | |
| 3314 | def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt), |
| 3315 | (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst), |
| 3316 | (SHLD16mrCL addr:$dst, GR16:$src2)>; |
| 3317 | |
| 3318 | |
| 3319 | //===----------------------------------------------------------------------===// |
| 3320 | // Floating Point Stack Support |
| 3321 | //===----------------------------------------------------------------------===// |
| 3322 | |
| 3323 | include "X86InstrFPStack.td" |
| 3324 | |
| 3325 | //===----------------------------------------------------------------------===// |
Evan Cheng | 86ab7d3 | 2007-07-31 08:04:03 +0000 | [diff] [blame] | 3326 | // X86-64 Support |
| 3327 | //===----------------------------------------------------------------------===// |
| 3328 | |
| 3329 | include "X86InstrX86-64.td" |
| 3330 | |
| 3331 | //===----------------------------------------------------------------------===// |
Dan Gohman | f17a25c | 2007-07-18 16:29:46 +0000 | [diff] [blame] | 3332 | // MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2) |
| 3333 | //===----------------------------------------------------------------------===// |
| 3334 | |
| 3335 | include "X86InstrMMX.td" |
| 3336 | |
| 3337 | //===----------------------------------------------------------------------===// |
| 3338 | // XMM Floating point support (requires SSE / SSE2) |
| 3339 | //===----------------------------------------------------------------------===// |
| 3340 | |
| 3341 | include "X86InstrSSE.td" |