blob: 74f9e05ffe4ed20d7c95aa650fecc954bb190a00 [file] [log] [blame]
Chris Lattner9562add2002-11-17 21:03:35 +00001//===-- X86InstrBuilder.h - Functions to aid building x86 insts -*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswell856ba762003-10-21 15:17:13 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswell856ba762003-10-21 15:17:13 +00008//===----------------------------------------------------------------------===//
Chris Lattner9562add2002-11-17 21:03:35 +00009//
10// This file exposes functions that may be used with BuildMI from the
11// MachineInstrBuilder.h file to handle X86'isms in a clean way.
12//
13// The BuildMem function may be used with the BuildMI function to add entire
14// memory references in a single, typed, function call. X86 memory references
15// can be very complex expressions (described in the README), so wrapping them
16// up behind an easier to use interface makes sense. Descriptions of the
17// functions are included below.
18//
Brian Gaekeed6902c2002-12-13 09:28:50 +000019// For reference, the order of operands for memory references is:
20// (Operand), Base, Scale, Index, Displacement.
21//
Chris Lattner9562add2002-11-17 21:03:35 +000022//===----------------------------------------------------------------------===//
23
24#ifndef X86INSTRBUILDER_H
25#define X86INSTRBUILDER_H
26
Dan Gohman8cf77132008-12-03 18:11:40 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner9562add2002-11-17 21:03:35 +000028#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman8cf77132008-12-03 18:11:40 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner9562add2002-11-17 21:03:35 +000030
Brian Gaeked0fde302003-11-11 22:41:34 +000031namespace llvm {
32
Reid Spencerfc989e12004-08-30 00:13:26 +000033/// X86AddressMode - This struct holds a generalized full x86 address mode.
34/// The base register can be a frame index, which will eventually be replaced
Chris Lattnerfb3d8442004-10-15 04:43:20 +000035/// with BP or SP and Disp being offsetted accordingly. The displacement may
36/// also include the offset of a global value.
Reid Spencerfc989e12004-08-30 00:13:26 +000037struct X86AddressMode {
Chris Lattnere9fe2bc2005-01-17 23:25:45 +000038 enum {
39 RegBase,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +000040 FrameIndexBase
Chris Lattnere9fe2bc2005-01-17 23:25:45 +000041 } BaseType;
Misha Brukman0e0a7a452005-04-21 23:38:14 +000042
Chris Lattnere9fe2bc2005-01-17 23:25:45 +000043 union {
44 unsigned Reg;
45 int FrameIndex;
46 } Base;
Misha Brukman0e0a7a452005-04-21 23:38:14 +000047
Chris Lattnere9fe2bc2005-01-17 23:25:45 +000048 unsigned Scale;
49 unsigned IndexReg;
50 unsigned Disp;
51 GlobalValue *GV;
Misha Brukman0e0a7a452005-04-21 23:38:14 +000052
Chris Lattnere9fe2bc2005-01-17 23:25:45 +000053 X86AddressMode() : BaseType(RegBase), Scale(1), IndexReg(0), Disp(0), GV(0) {
54 Base.Reg = 0;
55 }
Reid Spencerfc989e12004-08-30 00:13:26 +000056};
57
Chris Lattner9562add2002-11-17 21:03:35 +000058/// addDirectMem - This function is used to add a direct memory reference to the
Chris Lattnera1826c22002-12-28 20:26:58 +000059/// current instruction -- that is, a dereference of an address in a register,
60/// with no scale, index or displacement. An example is: DWORD PTR [EAX].
61///
Chris Lattner9562add2002-11-17 21:03:35 +000062inline const MachineInstrBuilder &addDirectMem(const MachineInstrBuilder &MIB,
63 unsigned Reg) {
Brian Gaekeed6902c2002-12-13 09:28:50 +000064 // Because memory references are always represented with four
65 // values, this adds: Reg, [1, NoReg, 0] to the instruction.
Chris Lattner8b915b42006-05-04 18:16:01 +000066 return MIB.addReg(Reg).addImm(1).addReg(0).addImm(0);
Chris Lattner9562add2002-11-17 21:03:35 +000067}
68
Misha Brukmanfaf0b8c2002-11-22 22:42:12 +000069
Chris Lattnera1826c22002-12-28 20:26:58 +000070/// addRegOffset - This function is used to add a memory reference of the form
71/// [Reg + Offset], i.e., one with no scale or index, but with a
72/// displacement. An example is: DWORD PTR [EAX + 4].
73///
Misha Brukmanfaf0b8c2002-11-22 22:42:12 +000074inline const MachineInstrBuilder &addRegOffset(const MachineInstrBuilder &MIB,
Evan Cheng9f1c8312008-07-03 09:09:37 +000075 unsigned Reg, bool isKill,
76 int Offset) {
Bill Wendling044b5342009-04-07 22:35:25 +000077 return MIB.addReg(Reg, false, false, isKill)
78 .addImm(1).addReg(0).addImm(Offset);
Misha Brukmanfaf0b8c2002-11-22 22:42:12 +000079}
80
Chris Lattner5dd350d2005-01-02 02:38:18 +000081/// addRegReg - This function is used to add a memory reference of the form:
82/// [Reg + Reg].
83inline const MachineInstrBuilder &addRegReg(const MachineInstrBuilder &MIB,
Evan Cheng9f1c8312008-07-03 09:09:37 +000084 unsigned Reg1, bool isKill1,
85 unsigned Reg2, bool isKill2) {
86 return MIB.addReg(Reg1, false, false, isKill1).addImm(1)
87 .addReg(Reg2, false, false, isKill2).addImm(0);
Chris Lattner5dd350d2005-01-02 02:38:18 +000088}
89
Bill Wendling044b5342009-04-07 22:35:25 +000090inline const MachineInstrBuilder &addFullAddress(const MachineInstrBuilder &MIB,
91 const X86AddressMode &AM) {
Reid Spencerfc989e12004-08-30 00:13:26 +000092 assert (AM.Scale == 1 || AM.Scale == 2 || AM.Scale == 4 || AM.Scale == 8);
93
94 if (AM.BaseType == X86AddressMode::RegBase)
95 MIB.addReg(AM.Base.Reg);
96 else if (AM.BaseType == X86AddressMode::FrameIndexBase)
97 MIB.addFrameIndex(AM.Base.FrameIndex);
98 else
99 assert (0);
Chris Lattner8b915b42006-05-04 18:16:01 +0000100 MIB.addImm(AM.Scale).addReg(AM.IndexReg);
Chris Lattnerfb3d8442004-10-15 04:43:20 +0000101 if (AM.GV)
Chris Lattnerea50fab2006-05-04 01:15:02 +0000102 return MIB.addGlobalAddress(AM.GV, AM.Disp);
Chris Lattnerfb3d8442004-10-15 04:43:20 +0000103 else
Chris Lattner63b3d712006-05-04 17:21:20 +0000104 return MIB.addImm(AM.Disp);
Chris Lattner2e680372004-02-25 06:01:07 +0000105}
106
Chris Lattnera1826c22002-12-28 20:26:58 +0000107/// addFrameReference - This function is used to add a reference to the base of
108/// an abstract object on the stack frame of the current function. This
Chris Lattner987e8ba2003-01-13 00:45:53 +0000109/// reference has base register as the FrameIndex offset until it is resolved.
110/// This allows a constant offset to be specified as well...
Chris Lattnera1826c22002-12-28 20:26:58 +0000111///
112inline const MachineInstrBuilder &
Chris Lattner987e8ba2003-01-13 00:45:53 +0000113addFrameReference(const MachineInstrBuilder &MIB, int FI, int Offset = 0) {
Dan Gohman8cf77132008-12-03 18:11:40 +0000114 MachineInstr *MI = MIB;
115 MachineFunction &MF = *MI->getParent()->getParent();
116 MachineFrameInfo &MFI = *MF.getFrameInfo();
117 const TargetInstrDesc &TID = MI->getDesc();
118 unsigned Flags = 0;
119 if (TID.mayLoad())
120 Flags |= MachineMemOperand::MOLoad;
121 if (TID.mayStore())
122 Flags |= MachineMemOperand::MOStore;
123 MachineMemOperand MMO(PseudoSourceValue::getFixedStack(FI),
124 Flags,
125 MFI.getObjectOffset(FI) + Offset,
126 MFI.getObjectSize(FI),
127 MFI.getObjectAlignment(FI));
Bill Wendling044b5342009-04-07 22:35:25 +0000128 return MIB.addFrameIndex(FI).addImm(1).addReg(0).addImm(Offset)
Dan Gohman8cf77132008-12-03 18:11:40 +0000129 .addMemOperand(MMO);
Chris Lattner987e8ba2003-01-13 00:45:53 +0000130}
131
132/// addConstantPoolReference - This function is used to add a reference to the
133/// base of a constant value spilled to the per-function constant pool. The
Dan Gohman5396c992008-09-30 01:21:32 +0000134/// reference uses the abstract ConstantPoolIndex which is retained until
135/// either machine code emission or assembly output. In PIC mode on x86-32,
136/// the GlobalBaseReg parameter can be used to make this a
137/// GlobalBaseReg-relative reference.
Chris Lattner987e8ba2003-01-13 00:45:53 +0000138///
139inline const MachineInstrBuilder &
Dan Gohman5396c992008-09-30 01:21:32 +0000140addConstantPoolReference(const MachineInstrBuilder &MIB, unsigned CPI,
141 unsigned GlobalBaseReg = 0) {
142 return MIB.addReg(GlobalBaseReg).addImm(1).addReg(0).addConstantPoolIndex(CPI);
Chris Lattnera1826c22002-12-28 20:26:58 +0000143}
144
Brian Gaeked0fde302003-11-11 22:41:34 +0000145} // End llvm namespace
146
Chris Lattner9562add2002-11-17 21:03:35 +0000147#endif