blob: bd4b2a9da98b5238b6a28be61e1b8947da0f352b [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMFrameLowering.cpp - ARM Frame Information ----------------------===//
Anton Korobeynikov33464912010-11-15 00:06:54 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010// This file contains the ARM implementation of TargetFrameLowering class.
Anton Korobeynikov33464912010-11-15 00:06:54 +000011//
12//===----------------------------------------------------------------------===//
13
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000014#include "ARMFrameLowering.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000015#include "ARMBaseInstrInfo.h"
Evan Chengb72d2a92011-01-11 21:46:47 +000016#include "ARMBaseRegisterInfo.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000017#include "ARMMachineFunctionInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000018#include "MCTargetDesc/ARMAddressingModes.h"
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000019#include "llvm/Function.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000020#include "llvm/CodeGen/MachineFrameInfo.h"
21#include "llvm/CodeGen/MachineFunction.h"
22#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chengab5c7032010-11-22 18:12:04 +000023#include "llvm/CodeGen/MachineRegisterInfo.h"
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +000024#include "llvm/CodeGen/RegisterScavenging.h"
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000025#include "llvm/Target/TargetOptions.h"
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000026#include "llvm/Support/CommandLine.h"
Anton Korobeynikov33464912010-11-15 00:06:54 +000027
28using namespace llvm;
29
Benjamin Kramer120cfdf2012-02-24 22:09:25 +000030static cl::opt<bool>
Jakob Stoklund Olesenbad1e6b2012-01-06 22:19:37 +000031SpillAlignedNEONRegs("align-neon-spills", cl::Hidden, cl::init(true),
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +000032 cl::desc("Align ARM NEON spills in prolog and epilog"));
33
34static MachineBasicBlock::iterator
35skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
36 unsigned NumAlignedDPRCS2Regs);
37
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000038/// hasFP - Return true if the specified function should have a dedicated frame
39/// pointer register. This is true if the function has variable sized allocas
40/// or if frame pointer elimination is disabled.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000041bool ARMFrameLowering::hasFP(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000042 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
43
Evan Chengafad0fe2012-01-04 01:55:04 +000044 // iOS requires FP not to be clobbered for backtracing purpose.
45 if (STI.isTargetIOS())
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000046 return true;
47
48 const MachineFrameInfo *MFI = MF.getFrameInfo();
49 // Always eliminate non-leaf frame pointers.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000050 return ((MF.getTarget().Options.DisableFramePointerElim(MF) &&
51 MFI->hasCalls()) ||
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000052 RegInfo->needsStackRealignment(MF) ||
53 MFI->hasVarSizedObjects() ||
54 MFI->isFrameAddressTaken());
55}
56
Bob Wilson42257852011-01-13 21:10:12 +000057/// hasReservedCallFrame - Under normal circumstances, when a frame pointer is
58/// not required, we reserve argument space for call sites in the function
59/// immediately on entry to the current function. This eliminates the need for
60/// add/sub sp brackets around call sites. Returns true if the call frame is
61/// included as part of the stack frame.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000062bool ARMFrameLowering::hasReservedCallFrame(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000063 const MachineFrameInfo *FFI = MF.getFrameInfo();
64 unsigned CFSize = FFI->getMaxCallFrameSize();
65 // It's not always a good idea to include the call frame as part of the
66 // stack frame. ARM (especially Thumb) has small immediate offset to
67 // address the stack frame. So a large call frame can cause poor codegen
68 // and may even makes it impossible to scavenge a register.
69 if (CFSize >= ((1 << 12) - 1) / 2) // Half of imm12
70 return false;
71
72 return !MF.getFrameInfo()->hasVarSizedObjects();
73}
74
Bob Wilson42257852011-01-13 21:10:12 +000075/// canSimplifyCallFramePseudos - If there is a reserved call frame, the
76/// call frame pseudos can be simplified. Unlike most targets, having a FP
77/// is not sufficient here since we still may reference some objects via SP
78/// even when FP is available in Thumb2 mode.
79bool
80ARMFrameLowering::canSimplifyCallFramePseudos(const MachineFunction &MF) const {
Anton Korobeynikovd0c38172010-11-18 21:19:35 +000081 return hasReservedCallFrame(MF) || MF.getFrameInfo()->hasVarSizedObjects();
82}
83
Craig Topper015f2282012-03-04 03:33:22 +000084static bool isCalleeSavedRegister(unsigned Reg, const uint16_t *CSRegs) {
Anton Korobeynikov33464912010-11-15 00:06:54 +000085 for (unsigned i = 0; CSRegs[i]; ++i)
86 if (Reg == CSRegs[i])
87 return true;
88 return false;
89}
90
91static bool isCSRestore(MachineInstr *MI,
92 const ARMBaseInstrInfo &TII,
Craig Topper015f2282012-03-04 03:33:22 +000093 const uint16_t *CSRegs) {
Eric Christopher8b3ca622010-11-18 19:40:05 +000094 // Integer spill area is handled with "pop".
95 if (MI->getOpcode() == ARM::LDMIA_RET ||
96 MI->getOpcode() == ARM::t2LDMIA_RET ||
97 MI->getOpcode() == ARM::LDMIA_UPD ||
98 MI->getOpcode() == ARM::t2LDMIA_UPD ||
99 MI->getOpcode() == ARM::VLDMDIA_UPD) {
100 // The first two operands are predicates. The last two are
101 // imp-def and imp-use of SP. Check everything in between.
102 for (int i = 5, e = MI->getNumOperands(); i != e; ++i)
103 if (!isCalleeSavedRegister(MI->getOperand(i).getReg(), CSRegs))
104 return false;
105 return true;
106 }
Owen Anderson793e7962011-07-26 20:54:26 +0000107 if ((MI->getOpcode() == ARM::LDR_POST_IMM ||
108 MI->getOpcode() == ARM::LDR_POST_REG ||
Jim Grosbach568f5282010-12-10 18:41:15 +0000109 MI->getOpcode() == ARM::t2LDR_POST) &&
110 isCalleeSavedRegister(MI->getOperand(0).getReg(), CSRegs) &&
111 MI->getOperand(1).getReg() == ARM::SP)
112 return true;
Eric Christopher8b3ca622010-11-18 19:40:05 +0000113
114 return false;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000115}
116
117static void
118emitSPUpdate(bool isARM,
119 MachineBasicBlock &MBB, MachineBasicBlock::iterator &MBBI,
120 DebugLoc dl, const ARMBaseInstrInfo &TII,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000121 int NumBytes, unsigned MIFlags = MachineInstr::NoFlags) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000122 if (isARM)
123 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000124 ARMCC::AL, 0, TII, MIFlags);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000125 else
126 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::SP, ARM::SP, NumBytes,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000127 ARMCC::AL, 0, TII, MIFlags);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000128}
129
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000130void ARMFrameLowering::emitPrologue(MachineFunction &MF) const {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000131 MachineBasicBlock &MBB = MF.front();
132 MachineBasicBlock::iterator MBBI = MBB.begin();
133 MachineFrameInfo *MFI = MF.getFrameInfo();
134 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
135 const ARMBaseRegisterInfo *RegInfo =
136 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
137 const ARMBaseInstrInfo &TII =
138 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
139 assert(!AFI->isThumb1OnlyFunction() &&
140 "This emitPrologue does not support Thumb1!");
141 bool isARM = !AFI->isThumbFunction();
142 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
143 unsigned NumBytes = MFI->getStackSize();
144 const std::vector<CalleeSavedInfo> &CSI = MFI->getCalleeSavedInfo();
145 DebugLoc dl = MBBI != MBB.end() ? MBBI->getDebugLoc() : DebugLoc();
146 unsigned FramePtr = RegInfo->getFrameRegister(MF);
147
148 // Determine the sizes of each callee-save spill areas and record which frame
149 // belongs to which callee-save spill areas.
150 unsigned GPRCS1Size = 0, GPRCS2Size = 0, DPRCSSize = 0;
151 int FramePtrSpillFI = 0;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000152 int D8SpillFI = 0;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000153
154 // Allocate the vararg register save area. This is not counted in NumBytes.
155 if (VARegSaveSize)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000156 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -VARegSaveSize,
157 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000158
159 if (!AFI->hasStackFrame()) {
160 if (NumBytes != 0)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000161 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes,
162 MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000163 return;
164 }
165
166 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
167 unsigned Reg = CSI[i].getReg();
168 int FI = CSI[i].getFrameIdx();
169 switch (Reg) {
170 case ARM::R4:
171 case ARM::R5:
172 case ARM::R6:
173 case ARM::R7:
174 case ARM::LR:
175 if (Reg == FramePtr)
176 FramePtrSpillFI = FI;
177 AFI->addGPRCalleeSavedArea1Frame(FI);
178 GPRCS1Size += 4;
179 break;
180 case ARM::R8:
181 case ARM::R9:
182 case ARM::R10:
183 case ARM::R11:
184 if (Reg == FramePtr)
185 FramePtrSpillFI = FI;
Evan Chengafad0fe2012-01-04 01:55:04 +0000186 if (STI.isTargetIOS()) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000187 AFI->addGPRCalleeSavedArea2Frame(FI);
188 GPRCS2Size += 4;
189 } else {
190 AFI->addGPRCalleeSavedArea1Frame(FI);
191 GPRCS1Size += 4;
192 }
193 break;
194 default:
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000195 // This is a DPR. Exclude the aligned DPRCS2 spills.
196 if (Reg == ARM::D8)
197 D8SpillFI = FI;
198 if (Reg < ARM::D8 || Reg >= ARM::D8 + AFI->getNumAlignedDPRCS2Regs()) {
199 AFI->addDPRCalleeSavedAreaFrame(FI);
200 DPRCSSize += 8;
201 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000202 }
203 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000204
Eric Christopher8b3ca622010-11-18 19:40:05 +0000205 // Move past area 1.
206 if (GPRCS1Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000207
Anton Korobeynikov33464912010-11-15 00:06:54 +0000208 // Set FP to point to the stack slot that contains the previous FP.
Evan Chengafad0fe2012-01-04 01:55:04 +0000209 // For iOS, FP is R7, which has now been stored in spill area 1.
210 // Otherwise, if this is not iOS, all the callee-saved registers go
Anton Korobeynikov33464912010-11-15 00:06:54 +0000211 // into spill area 1, including the FP in R11. In either case, it is
212 // now safe to emit this assignment.
Anton Korobeynikovd0c38172010-11-18 21:19:35 +0000213 bool HasFP = hasFP(MF);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000214 if (HasFP) {
215 unsigned ADDriOpc = !AFI->isThumbFunction() ? ARM::ADDri : ARM::t2ADDri;
216 MachineInstrBuilder MIB =
217 BuildMI(MBB, MBBI, dl, TII.get(ADDriOpc), FramePtr)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000218 .addFrameIndex(FramePtrSpillFI).addImm(0)
219 .setMIFlag(MachineInstr::FrameSetup);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000220 AddDefaultCC(AddDefaultPred(MIB));
221 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000222
Eric Christopher8b3ca622010-11-18 19:40:05 +0000223 // Move past area 2.
224 if (GPRCS2Size > 0) MBBI++;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000225
Anton Korobeynikov33464912010-11-15 00:06:54 +0000226 // Determine starting offsets of spill areas.
227 unsigned DPRCSOffset = NumBytes - (GPRCS1Size + GPRCS2Size + DPRCSSize);
228 unsigned GPRCS2Offset = DPRCSOffset + DPRCSSize;
229 unsigned GPRCS1Offset = GPRCS2Offset + GPRCS2Size;
230 if (HasFP)
231 AFI->setFramePtrSpillOffset(MFI->getObjectOffset(FramePtrSpillFI) +
232 NumBytes);
233 AFI->setGPRCalleeSavedArea1Offset(GPRCS1Offset);
234 AFI->setGPRCalleeSavedArea2Offset(GPRCS2Offset);
235 AFI->setDPRCalleeSavedAreaOffset(DPRCSOffset);
236
Eric Christopher8b3ca622010-11-18 19:40:05 +0000237 // Move past area 3.
Evan Chengacca09b2011-02-25 00:24:46 +0000238 if (DPRCSSize > 0) {
239 MBBI++;
240 // Since vpush register list cannot have gaps, there may be multiple vpush
Evan Cheng9831f2d2011-02-25 01:29:29 +0000241 // instructions in the prologue.
Evan Chengacca09b2011-02-25 00:24:46 +0000242 while (MBBI->getOpcode() == ARM::VSTMDDB_UPD)
243 MBBI++;
244 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000245
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000246 // Move past the aligned DPRCS2 area.
247 if (AFI->getNumAlignedDPRCS2Regs() > 0) {
248 MBBI = skipAlignedDPRCS2Spills(MBBI, AFI->getNumAlignedDPRCS2Regs());
249 // The code inserted by emitAlignedDPRCS2Spills realigns the stack, and
250 // leaves the stack pointer pointing to the DPRCS2 area.
251 //
252 // Adjust NumBytes to represent the stack slots below the DPRCS2 area.
253 NumBytes += MFI->getObjectOffset(D8SpillFI);
254 } else
255 NumBytes = DPRCSOffset;
256
Anton Korobeynikov33464912010-11-15 00:06:54 +0000257 if (NumBytes) {
258 // Adjust SP after all the callee-save spills.
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000259 emitSPUpdate(isARM, MBB, MBBI, dl, TII, -NumBytes,
260 MachineInstr::FrameSetup);
Evan Chengab5c7032010-11-22 18:12:04 +0000261 if (HasFP && isARM)
262 // Restore from fp only in ARM mode: e.g. sub sp, r7, #24
263 // Note it's not safe to do this in Thumb2 mode because it would have
264 // taken two instructions:
265 // mov sp, r7
266 // sub sp, #24
267 // If an interrupt is taken between the two instructions, then sp is in
268 // an inconsistent state (pointing to the middle of callee-saved area).
269 // The interrupt handler can end up clobbering the registers.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000270 AFI->setShouldRestoreSPFromFP(true);
271 }
272
Evan Chengab5c7032010-11-22 18:12:04 +0000273 if (STI.isTargetELF() && hasFP(MF))
Anton Korobeynikov33464912010-11-15 00:06:54 +0000274 MFI->setOffsetAdjustment(MFI->getOffsetAdjustment() -
275 AFI->getFramePtrSpillOffset());
Anton Korobeynikov33464912010-11-15 00:06:54 +0000276
277 AFI->setGPRCalleeSavedArea1Size(GPRCS1Size);
278 AFI->setGPRCalleeSavedArea2Size(GPRCS2Size);
279 AFI->setDPRCalleeSavedAreaSize(DPRCSSize);
280
281 // If we need dynamic stack realignment, do it here. Be paranoid and make
282 // sure if we also have VLAs, we have a base pointer for frame access.
Jakob Stoklund Olesen43ea32c2011-12-24 04:17:01 +0000283 // If aligned NEON registers were spilled, the stack has already been
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000284 // realigned.
285 if (!AFI->getNumAlignedDPRCS2Regs() && RegInfo->needsStackRealignment(MF)) {
Anton Korobeynikov33464912010-11-15 00:06:54 +0000286 unsigned MaxAlign = MFI->getMaxAlignment();
287 assert (!AFI->isThumb1OnlyFunction());
288 if (!AFI->isThumbFunction()) {
289 // Emit bic sp, sp, MaxAlign
290 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
291 TII.get(ARM::BICri), ARM::SP)
292 .addReg(ARM::SP, RegState::Kill)
293 .addImm(MaxAlign-1)));
294 } else {
295 // We cannot use sp as source/dest register here, thus we're emitting the
296 // following sequence:
297 // mov r4, sp
298 // bic r4, r4, MaxAlign
299 // mov sp, r4
300 // FIXME: It will be better just to find spare register here.
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000301 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::R4)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000302 .addReg(ARM::SP, RegState::Kill));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000303 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MBBI, dl,
304 TII.get(ARM::t2BICri), ARM::R4)
305 .addReg(ARM::R4, RegState::Kill)
306 .addImm(MaxAlign-1)));
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000307 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr), ARM::SP)
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000308 .addReg(ARM::R4, RegState::Kill));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000309 }
310
311 AFI->setShouldRestoreSPFromFP(true);
312 }
313
314 // If we need a base pointer, set it up here. It's whatever the value
315 // of the stack pointer is at this point. Any variable size objects
316 // will be allocated after this, so we can still use the base pointer
317 // to reference locals.
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000318 // FIXME: Clarify FrameSetup flags here.
Anton Korobeynikov33464912010-11-15 00:06:54 +0000319 if (RegInfo->hasBasePointer(MF)) {
320 if (isARM)
321 BuildMI(MBB, MBBI, dl,
322 TII.get(ARM::MOVr), RegInfo->getBaseRegister())
323 .addReg(ARM::SP)
324 .addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
325 else
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000326 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000327 RegInfo->getBaseRegister())
328 .addReg(ARM::SP));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000329 }
330
331 // If the frame has variable sized objects then the epilogue must restore
Eric Christopher4dd312f2011-01-10 23:10:59 +0000332 // the sp from fp. We can assume there's an FP here since hasFP already
333 // checks for hasVarSizedObjects.
Evan Chengab5c7032010-11-22 18:12:04 +0000334 if (MFI->hasVarSizedObjects())
Anton Korobeynikov33464912010-11-15 00:06:54 +0000335 AFI->setShouldRestoreSPFromFP(true);
336}
337
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000338void ARMFrameLowering::emitEpilogue(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +0000339 MachineBasicBlock &MBB) const {
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000340 MachineBasicBlock::iterator MBBI = MBB.getLastNonDebugInstr();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000341 assert(MBBI->isReturn() && "Can only insert epilog into returning blocks");
Anton Korobeynikov33464912010-11-15 00:06:54 +0000342 unsigned RetOpcode = MBBI->getOpcode();
343 DebugLoc dl = MBBI->getDebugLoc();
344 MachineFrameInfo *MFI = MF.getFrameInfo();
345 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
346 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
347 const ARMBaseInstrInfo &TII =
348 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
349 assert(!AFI->isThumb1OnlyFunction() &&
350 "This emitEpilogue does not support Thumb1!");
351 bool isARM = !AFI->isThumbFunction();
352
353 unsigned VARegSaveSize = AFI->getVarArgsRegSaveSize();
354 int NumBytes = (int)MFI->getStackSize();
355 unsigned FramePtr = RegInfo->getFrameRegister(MF);
356
357 if (!AFI->hasStackFrame()) {
358 if (NumBytes != 0)
359 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
360 } else {
361 // Unwind MBBI to point to first LDR / VLDRD.
Craig Topper015f2282012-03-04 03:33:22 +0000362 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000363 if (MBBI != MBB.begin()) {
364 do
365 --MBBI;
366 while (MBBI != MBB.begin() && isCSRestore(MBBI, TII, CSRegs));
367 if (!isCSRestore(MBBI, TII, CSRegs))
368 ++MBBI;
369 }
370
371 // Move SP to start of FP callee save spill area.
372 NumBytes -= (AFI->getGPRCalleeSavedArea1Size() +
373 AFI->getGPRCalleeSavedArea2Size() +
374 AFI->getDPRCalleeSavedAreaSize());
375
376 // Reset SP based on frame pointer only if the stack frame extends beyond
377 // frame pointer stack slot or target is ELF and the function has FP.
378 if (AFI->shouldRestoreSPFromFP()) {
379 NumBytes = AFI->getFramePtrSpillOffset() - NumBytes;
380 if (NumBytes) {
381 if (isARM)
382 emitARMRegPlusImmediate(MBB, MBBI, dl, ARM::SP, FramePtr, -NumBytes,
383 ARMCC::AL, 0, TII);
Evan Chengab5c7032010-11-22 18:12:04 +0000384 else {
385 // It's not possible to restore SP from FP in a single instruction.
Evan Chengafad0fe2012-01-04 01:55:04 +0000386 // For iOS, this looks like:
Evan Chengab5c7032010-11-22 18:12:04 +0000387 // mov sp, r7
388 // sub sp, #24
389 // This is bad, if an interrupt is taken after the mov, sp is in an
390 // inconsistent state.
391 // Use the first callee-saved register as a scratch register.
392 assert(MF.getRegInfo().isPhysRegUsed(ARM::R4) &&
393 "No scratch register to restore SP from FP!");
394 emitT2RegPlusImmediate(MBB, MBBI, dl, ARM::R4, FramePtr, -NumBytes,
Anton Korobeynikov33464912010-11-15 00:06:54 +0000395 ARMCC::AL, 0, TII);
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000396 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000397 ARM::SP)
398 .addReg(ARM::R4));
Evan Chengab5c7032010-11-22 18:12:04 +0000399 }
Anton Korobeynikov33464912010-11-15 00:06:54 +0000400 } else {
401 // Thumb2 or ARM.
402 if (isARM)
403 BuildMI(MBB, MBBI, dl, TII.get(ARM::MOVr), ARM::SP)
404 .addReg(FramePtr).addImm((unsigned)ARMCC::AL).addReg(0).addReg(0);
405 else
Jim Grosbach2a7b41b2011-06-30 23:38:17 +0000406 AddDefaultPred(BuildMI(MBB, MBBI, dl, TII.get(ARM::tMOVr),
Jim Grosbach63b46fa2011-06-30 22:10:46 +0000407 ARM::SP)
408 .addReg(FramePtr));
Anton Korobeynikov33464912010-11-15 00:06:54 +0000409 }
410 } else if (NumBytes)
411 emitSPUpdate(isARM, MBB, MBBI, dl, TII, NumBytes);
412
Eric Christopher8b3ca622010-11-18 19:40:05 +0000413 // Increment past our save areas.
Evan Chengacca09b2011-02-25 00:24:46 +0000414 if (AFI->getDPRCalleeSavedAreaSize()) {
415 MBBI++;
416 // Since vpop register list cannot have gaps, there may be multiple vpop
417 // instructions in the epilogue.
418 while (MBBI->getOpcode() == ARM::VLDMDIA_UPD)
419 MBBI++;
420 }
Eric Christopher8b3ca622010-11-18 19:40:05 +0000421 if (AFI->getGPRCalleeSavedArea2Size()) MBBI++;
422 if (AFI->getGPRCalleeSavedArea1Size()) MBBI++;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000423 }
424
425 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND ||
426 RetOpcode == ARM::TCRETURNri || RetOpcode == ARM::TCRETURNriND) {
427 // Tail call return: adjust the stack pointer and jump to callee.
Jakob Stoklund Olesen4f28c1c2011-01-13 21:28:52 +0000428 MBBI = MBB.getLastNonDebugInstr();
Anton Korobeynikov33464912010-11-15 00:06:54 +0000429 MachineOperand &JumpTarget = MBBI->getOperand(0);
430
431 // Jump to label or value in register.
Evan Cheng3d2125c2010-11-30 23:55:39 +0000432 if (RetOpcode == ARM::TCRETURNdi || RetOpcode == ARM::TCRETURNdiND) {
433 unsigned TCOpcode = (RetOpcode == ARM::TCRETURNdi)
Jim Grosbach5edf24e2011-03-15 00:30:40 +0000434 ? (STI.isThumb() ? ARM::tTAILJMPd : ARM::TAILJMPd)
435 : (STI.isThumb() ? ARM::tTAILJMPdND : ARM::TAILJMPdND);
Evan Cheng3d2125c2010-11-30 23:55:39 +0000436 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, dl, TII.get(TCOpcode));
437 if (JumpTarget.isGlobal())
438 MIB.addGlobalAddress(JumpTarget.getGlobal(), JumpTarget.getOffset(),
439 JumpTarget.getTargetFlags());
440 else {
441 assert(JumpTarget.isSymbol());
442 MIB.addExternalSymbol(JumpTarget.getSymbolName(),
443 JumpTarget.getTargetFlags());
444 }
Owen Anderson51f6a7a2011-09-09 21:48:23 +0000445
446 // Add the default predicate in Thumb mode.
447 if (STI.isThumb()) MIB.addImm(ARMCC::AL).addReg(0);
Anton Korobeynikov33464912010-11-15 00:06:54 +0000448 } else if (RetOpcode == ARM::TCRETURNri) {
Jim Grosbach5edf24e2011-03-15 00:30:40 +0000449 BuildMI(MBB, MBBI, dl,
450 TII.get(STI.isThumb() ? ARM::tTAILJMPr : ARM::TAILJMPr)).
Anton Korobeynikov33464912010-11-15 00:06:54 +0000451 addReg(JumpTarget.getReg(), RegState::Kill);
452 } else if (RetOpcode == ARM::TCRETURNriND) {
Jim Grosbach5edf24e2011-03-15 00:30:40 +0000453 BuildMI(MBB, MBBI, dl,
454 TII.get(STI.isThumb() ? ARM::tTAILJMPrND : ARM::TAILJMPrND)).
Anton Korobeynikov33464912010-11-15 00:06:54 +0000455 addReg(JumpTarget.getReg(), RegState::Kill);
456 }
457
458 MachineInstr *NewMI = prior(MBBI);
459 for (unsigned i = 1, e = MBBI->getNumOperands(); i != e; ++i)
460 NewMI->addOperand(MBBI->getOperand(i));
461
462 // Delete the pseudo instruction TCRETURN.
463 MBB.erase(MBBI);
Cameron Zwarichcd4e0b52011-06-17 02:16:43 +0000464 MBBI = NewMI;
Anton Korobeynikov33464912010-11-15 00:06:54 +0000465 }
466
467 if (VARegSaveSize)
468 emitSPUpdate(isARM, MBB, MBBI, dl, TII, VARegSaveSize);
469}
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000470
Bob Wilson42257852011-01-13 21:10:12 +0000471/// getFrameIndexReference - Provide a base+offset reference to an FI slot for
472/// debug info. It's the same as what we use for resolving the code-gen
473/// references for now. FIXME: This can go wrong when references are
474/// SP-relative and simple call frames aren't used.
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000475int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000476ARMFrameLowering::getFrameIndexReference(const MachineFunction &MF, int FI,
Bob Wilson42257852011-01-13 21:10:12 +0000477 unsigned &FrameReg) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000478 return ResolveFrameIndexReference(MF, FI, FrameReg, 0);
479}
480
481int
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000482ARMFrameLowering::ResolveFrameIndexReference(const MachineFunction &MF,
Evan Chengdb6cbe12011-04-22 01:42:52 +0000483 int FI, unsigned &FrameReg,
Bob Wilson42257852011-01-13 21:10:12 +0000484 int SPAdj) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000485 const MachineFrameInfo *MFI = MF.getFrameInfo();
486 const ARMBaseRegisterInfo *RegInfo =
487 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
488 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
489 int Offset = MFI->getObjectOffset(FI) + MFI->getStackSize();
490 int FPOffset = Offset - AFI->getFramePtrSpillOffset();
491 bool isFixed = MFI->isFixedObjectIndex(FI);
492
493 FrameReg = ARM::SP;
494 Offset += SPAdj;
495 if (AFI->isGPRCalleeSavedArea1Frame(FI))
496 return Offset - AFI->getGPRCalleeSavedArea1Offset();
497 else if (AFI->isGPRCalleeSavedArea2Frame(FI))
498 return Offset - AFI->getGPRCalleeSavedArea2Offset();
499 else if (AFI->isDPRCalleeSavedAreaFrame(FI))
500 return Offset - AFI->getDPRCalleeSavedAreaOffset();
501
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000502 // SP can move around if there are allocas. We may also lose track of SP
503 // when emergency spilling inside a non-reserved call frame setup.
Bob Wilson055a8122012-03-20 19:28:22 +0000504 bool hasMovingSP = !hasReservedCallFrame(MF);
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000505
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000506 // When dynamically realigning the stack, use the frame pointer for
507 // parameters, and the stack/base pointer for locals.
508 if (RegInfo->needsStackRealignment(MF)) {
509 assert (hasFP(MF) && "dynamic stack realignment without a FP!");
510 if (isFixed) {
511 FrameReg = RegInfo->getFrameRegister(MF);
512 Offset = FPOffset;
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000513 } else if (hasMovingSP) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000514 assert(RegInfo->hasBasePointer(MF) &&
515 "VLAs and dynamic stack alignment, but missing base pointer!");
516 FrameReg = RegInfo->getBaseRegister();
517 }
518 return Offset;
519 }
520
521 // If there is a frame pointer, use it when we can.
522 if (hasFP(MF) && AFI->hasStackFrame()) {
523 // Use frame pointer to reference fixed objects. Use it for locals if
524 // there are VLAs (and thus the SP isn't reliable as a base).
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000525 if (isFixed || (hasMovingSP && !RegInfo->hasBasePointer(MF))) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000526 FrameReg = RegInfo->getFrameRegister(MF);
527 return FPOffset;
Jakob Stoklund Olesen0f9d07f2012-02-28 01:15:01 +0000528 } else if (hasMovingSP) {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000529 assert(RegInfo->hasBasePointer(MF) && "missing base pointer!");
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000530 if (AFI->isThumb2Function()) {
Evan Chengdb6cbe12011-04-22 01:42:52 +0000531 // Try to use the frame pointer if we can, else use the base pointer
532 // since it's available. This is handy for the emergency spill slot, in
533 // particular.
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000534 if (FPOffset >= -255 && FPOffset < 0) {
535 FrameReg = RegInfo->getFrameRegister(MF);
536 return FPOffset;
537 }
Evan Chengdb6cbe12011-04-22 01:42:52 +0000538 }
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000539 } else if (AFI->isThumb2Function()) {
Andrew Trick51972da2011-08-25 17:40:54 +0000540 // Use add <rd>, sp, #<imm8>
Evan Chengdb6cbe12011-04-22 01:42:52 +0000541 // ldr <rd>, [sp, #<imm8>]
542 // if at all possible to save space.
543 if (Offset >= 0 && (Offset & 3) == 0 && Offset <= 1020)
544 return Offset;
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000545 // In Thumb2 mode, the negative offset is very limited. Try to avoid
Evan Chengdb6cbe12011-04-22 01:42:52 +0000546 // out of range references. ldr <rt>,[<rn>, #-<imm8>]
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000547 if (FPOffset >= -255 && FPOffset < 0) {
548 FrameReg = RegInfo->getFrameRegister(MF);
549 return FPOffset;
550 }
551 } else if (Offset > (FPOffset < 0 ? -FPOffset : FPOffset)) {
552 // Otherwise, use SP or FP, whichever is closer to the stack slot.
553 FrameReg = RegInfo->getFrameRegister(MF);
554 return FPOffset;
555 }
556 }
557 // Use the base pointer if we have one.
558 if (RegInfo->hasBasePointer(MF))
559 FrameReg = RegInfo->getBaseRegister();
560 return Offset;
561}
562
Bob Wilson42257852011-01-13 21:10:12 +0000563int ARMFrameLowering::getFrameIndexOffset(const MachineFunction &MF,
564 int FI) const {
Anton Korobeynikov82f58742010-11-20 15:59:32 +0000565 unsigned FrameReg;
566 return getFrameIndexReference(MF, FI, FrameReg);
567}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000568
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000569void ARMFrameLowering::emitPushInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000570 MachineBasicBlock::iterator MI,
571 const std::vector<CalleeSavedInfo> &CSI,
572 unsigned StmOpc, unsigned StrOpc,
573 bool NoGap,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000574 bool(*Func)(unsigned, bool),
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000575 unsigned NumAlignedDPRCS2Regs,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000576 unsigned MIFlags) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000577 MachineFunction &MF = *MBB.getParent();
578 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
579
580 DebugLoc DL;
581 if (MI != MBB.end()) DL = MI->getDebugLoc();
582
Evan Cheng9801b5c2010-12-07 19:59:34 +0000583 SmallVector<std::pair<unsigned,bool>, 4> Regs;
Evan Cheng06d65f52010-12-07 23:08:38 +0000584 unsigned i = CSI.size();
585 while (i != 0) {
586 unsigned LastReg = 0;
587 for (; i != 0; --i) {
588 unsigned Reg = CSI[i-1].getReg();
Evan Chengafad0fe2012-01-04 01:55:04 +0000589 if (!(Func)(Reg, STI.isTargetIOS())) continue;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000590
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000591 // D-registers in the aligned area DPRCS2 are NOT spilled here.
592 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
593 continue;
594
Evan Cheng06d65f52010-12-07 23:08:38 +0000595 // Add the callee-saved register as live-in unless it's LR and
Jim Grosbach2a4f0982010-12-09 16:14:46 +0000596 // @llvm.returnaddress is called. If LR is returned for
597 // @llvm.returnaddress then it's already added to the function and
598 // entry block live-in sets.
Evan Cheng06d65f52010-12-07 23:08:38 +0000599 bool isKill = true;
600 if (Reg == ARM::LR) {
601 if (MF.getFrameInfo()->isReturnAddressTaken() &&
602 MF.getRegInfo().isLiveIn(Reg))
603 isKill = false;
604 }
605
606 if (isKill)
607 MBB.addLiveIn(Reg);
608
Eric Christopher1a48c032010-12-09 01:57:45 +0000609 // If NoGap is true, push consecutive registers and then leave the rest
Evan Cheng275bf632010-12-08 06:29:02 +0000610 // for other instructions. e.g.
Eric Christopher1a48c032010-12-09 01:57:45 +0000611 // vpush {d8, d10, d11} -> vpush {d8}, vpush {d10, d11}
Evan Cheng275bf632010-12-08 06:29:02 +0000612 if (NoGap && LastReg && LastReg != Reg-1)
613 break;
Evan Cheng06d65f52010-12-07 23:08:38 +0000614 LastReg = Reg;
615 Regs.push_back(std::make_pair(Reg, isKill));
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000616 }
617
Jim Grosbachc6f92612010-12-09 18:31:13 +0000618 if (Regs.empty())
619 continue;
620 if (Regs.size() > 1 || StrOpc== 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000621 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000622 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(StmOpc), ARM::SP)
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000623 .addReg(ARM::SP).setMIFlags(MIFlags));
Evan Cheng06d65f52010-12-07 23:08:38 +0000624 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
625 MIB.addReg(Regs[i].first, getKillRegState(Regs[i].second));
Jim Grosbachc6f92612010-12-09 18:31:13 +0000626 } else if (Regs.size() == 1) {
627 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(StrOpc),
628 ARM::SP)
629 .addReg(Regs[0].first, getKillRegState(Regs[0].second))
Jim Grosbach19dec202011-08-05 20:35:44 +0000630 .addReg(ARM::SP).setMIFlags(MIFlags)
631 .addImm(-4);
Jim Grosbachc6f92612010-12-09 18:31:13 +0000632 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000633 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000634 Regs.clear();
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000635 }
Evan Cheng06d65f52010-12-07 23:08:38 +0000636}
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000637
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000638void ARMFrameLowering::emitPopInst(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000639 MachineBasicBlock::iterator MI,
640 const std::vector<CalleeSavedInfo> &CSI,
641 unsigned LdmOpc, unsigned LdrOpc,
642 bool isVarArg, bool NoGap,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000643 bool(*Func)(unsigned, bool),
644 unsigned NumAlignedDPRCS2Regs) const {
Evan Cheng06d65f52010-12-07 23:08:38 +0000645 MachineFunction &MF = *MBB.getParent();
646 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
647 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
648 DebugLoc DL = MI->getDebugLoc();
Evan Cheng7cfa6562011-01-25 01:28:33 +0000649 unsigned RetOpcode = MI->getOpcode();
650 bool isTailCall = (RetOpcode == ARM::TCRETURNdi ||
651 RetOpcode == ARM::TCRETURNdiND ||
652 RetOpcode == ARM::TCRETURNri ||
653 RetOpcode == ARM::TCRETURNriND);
Evan Cheng06d65f52010-12-07 23:08:38 +0000654
655 SmallVector<unsigned, 4> Regs;
656 unsigned i = CSI.size();
657 while (i != 0) {
658 unsigned LastReg = 0;
659 bool DeleteRet = false;
660 for (; i != 0; --i) {
661 unsigned Reg = CSI[i-1].getReg();
Evan Chengafad0fe2012-01-04 01:55:04 +0000662 if (!(Func)(Reg, STI.isTargetIOS())) continue;
Evan Cheng06d65f52010-12-07 23:08:38 +0000663
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000664 // The aligned reloads from area DPRCS2 are not inserted here.
665 if (Reg >= ARM::D8 && Reg < ARM::D8 + NumAlignedDPRCS2Regs)
666 continue;
667
Evan Cheng7cfa6562011-01-25 01:28:33 +0000668 if (Reg == ARM::LR && !isTailCall && !isVarArg && STI.hasV5TOps()) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000669 Reg = ARM::PC;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000670 LdmOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_RET : ARM::LDMIA_RET;
Evan Cheng06d65f52010-12-07 23:08:38 +0000671 // Fold the return instruction into the LDM.
672 DeleteRet = true;
673 }
674
Evan Cheng275bf632010-12-08 06:29:02 +0000675 // If NoGap is true, pop consecutive registers and then leave the rest
676 // for other instructions. e.g.
677 // vpop {d8, d10, d11} -> vpop {d8}, vpop {d10, d11}
678 if (NoGap && LastReg && LastReg != Reg-1)
679 break;
680
Evan Cheng06d65f52010-12-07 23:08:38 +0000681 LastReg = Reg;
682 Regs.push_back(Reg);
683 }
684
Jim Grosbachc6f92612010-12-09 18:31:13 +0000685 if (Regs.empty())
686 continue;
687 if (Regs.size() > 1 || LdrOpc == 0) {
Evan Cheng06d65f52010-12-07 23:08:38 +0000688 MachineInstrBuilder MIB =
Jim Grosbachc6f92612010-12-09 18:31:13 +0000689 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(LdmOpc), ARM::SP)
Evan Cheng06d65f52010-12-07 23:08:38 +0000690 .addReg(ARM::SP));
691 for (unsigned i = 0, e = Regs.size(); i < e; ++i)
692 MIB.addReg(Regs[i], getDefRegState(true));
Andrew Trickb9ca5122011-08-25 17:50:53 +0000693 if (DeleteRet) {
694 MIB->copyImplicitOps(&*MI);
Evan Cheng06d65f52010-12-07 23:08:38 +0000695 MI->eraseFromParent();
Andrew Trickb9ca5122011-08-25 17:50:53 +0000696 }
Evan Cheng06d65f52010-12-07 23:08:38 +0000697 MI = MIB;
Jim Grosbachc6f92612010-12-09 18:31:13 +0000698 } else if (Regs.size() == 1) {
699 // If we adjusted the reg to PC from LR above, switch it back here. We
700 // only do that for LDM.
701 if (Regs[0] == ARM::PC)
702 Regs[0] = ARM::LR;
703 MachineInstrBuilder MIB =
704 BuildMI(MBB, MI, DL, TII.get(LdrOpc), Regs[0])
705 .addReg(ARM::SP, RegState::Define)
706 .addReg(ARM::SP);
707 // ARM mode needs an extra reg0 here due to addrmode2. Will go away once
708 // that refactoring is complete (eventually).
Owen Anderson793e7962011-07-26 20:54:26 +0000709 if (LdrOpc == ARM::LDR_POST_REG || LdrOpc == ARM::LDR_POST_IMM) {
Jim Grosbachc6f92612010-12-09 18:31:13 +0000710 MIB.addReg(0);
711 MIB.addImm(ARM_AM::getAM2Opc(ARM_AM::add, 4, ARM_AM::no_shift));
712 } else
713 MIB.addImm(4);
714 AddDefaultPred(MIB);
Evan Cheng06d65f52010-12-07 23:08:38 +0000715 }
Jim Grosbachc6f92612010-12-09 18:31:13 +0000716 Regs.clear();
Evan Cheng9801b5c2010-12-07 19:59:34 +0000717 }
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000718}
719
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000720/// Emit aligned spill instructions for NumAlignedDPRCS2Regs D-registers
Jakob Stoklund Olesen43ea32c2011-12-24 04:17:01 +0000721/// starting from d8. Also insert stack realignment code and leave the stack
722/// pointer pointing to the d8 spill slot.
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000723static void emitAlignedDPRCS2Spills(MachineBasicBlock &MBB,
724 MachineBasicBlock::iterator MI,
725 unsigned NumAlignedDPRCS2Regs,
726 const std::vector<CalleeSavedInfo> &CSI,
727 const TargetRegisterInfo *TRI) {
728 MachineFunction &MF = *MBB.getParent();
729 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
730 DebugLoc DL = MI->getDebugLoc();
731 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
732 MachineFrameInfo &MFI = *MF.getFrameInfo();
733
734 // Mark the D-register spill slots as properly aligned. Since MFI computes
735 // stack slot layout backwards, this can actually mean that the d-reg stack
736 // slot offsets can be wrong. The offset for d8 will always be correct.
737 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
738 unsigned DNum = CSI[i].getReg() - ARM::D8;
739 if (DNum >= 8)
740 continue;
741 int FI = CSI[i].getFrameIdx();
742 // The even-numbered registers will be 16-byte aligned, the odd-numbered
743 // registers will be 8-byte aligned.
744 MFI.setObjectAlignment(FI, DNum % 2 ? 8 : 16);
745
746 // The stack slot for D8 needs to be maximally aligned because this is
747 // actually the point where we align the stack pointer. MachineFrameInfo
748 // computes all offsets relative to the incoming stack pointer which is a
749 // bit weird when realigning the stack. Any extra padding for this
750 // over-alignment is not realized because the code inserted below adjusts
751 // the stack pointer by numregs * 8 before aligning the stack pointer.
752 if (DNum == 0)
753 MFI.setObjectAlignment(FI, MFI.getMaxAlignment());
754 }
755
756 // Move the stack pointer to the d8 spill slot, and align it at the same
757 // time. Leave the stack slot address in the scratch register r4.
758 //
759 // sub r4, sp, #numregs * 8
760 // bic r4, r4, #align - 1
761 // mov sp, r4
762 //
763 bool isThumb = AFI->isThumbFunction();
764 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
765 AFI->setShouldRestoreSPFromFP(true);
766
767 // sub r4, sp, #numregs * 8
768 // The immediate is <= 64, so it doesn't need any special encoding.
769 unsigned Opc = isThumb ? ARM::t2SUBri : ARM::SUBri;
770 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
771 .addReg(ARM::SP)
772 .addImm(8 * NumAlignedDPRCS2Regs)));
773
774 // bic r4, r4, #align-1
775 Opc = isThumb ? ARM::t2BICri : ARM::BICri;
776 unsigned MaxAlign = MF.getFrameInfo()->getMaxAlignment();
777 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
778 .addReg(ARM::R4, RegState::Kill)
779 .addImm(MaxAlign - 1)));
780
781 // mov sp, r4
782 // The stack pointer must be adjusted before spilling anything, otherwise
783 // the stack slots could be clobbered by an interrupt handler.
784 // Leave r4 live, it is used below.
785 Opc = isThumb ? ARM::tMOVr : ARM::MOVr;
786 MachineInstrBuilder MIB = BuildMI(MBB, MI, DL, TII.get(Opc), ARM::SP)
787 .addReg(ARM::R4);
788 MIB = AddDefaultPred(MIB);
789 if (!isThumb)
790 AddDefaultCC(MIB);
791
792 // Now spill NumAlignedDPRCS2Regs registers starting from d8.
793 // r4 holds the stack slot address.
794 unsigned NextReg = ARM::D8;
795
796 // 16-byte aligned vst1.64 with 4 d-regs and address writeback.
797 // The writeback is only needed when emitting two vst1.64 instructions.
798 if (NumAlignedDPRCS2Regs >= 6) {
799 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
800 ARM::QQPRRegisterClass);
801 MBB.addLiveIn(SupReg);
802 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Qwb_fixed),
803 ARM::R4)
804 .addReg(ARM::R4, RegState::Kill).addImm(16)
805 .addReg(NextReg)
806 .addReg(SupReg, RegState::ImplicitKill));
807 NextReg += 4;
808 NumAlignedDPRCS2Regs -= 4;
809 }
810
811 // We won't modify r4 beyond this point. It currently points to the next
812 // register to be spilled.
813 unsigned R4BaseReg = NextReg;
814
815 // 16-byte aligned vst1.64 with 4 d-regs, no writeback.
816 if (NumAlignedDPRCS2Regs >= 4) {
817 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
818 ARM::QQPRRegisterClass);
819 MBB.addLiveIn(SupReg);
820 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1d64Q))
821 .addReg(ARM::R4).addImm(16).addReg(NextReg)
822 .addReg(SupReg, RegState::ImplicitKill));
823 NextReg += 4;
824 NumAlignedDPRCS2Regs -= 4;
825 }
826
827 // 16-byte aligned vst1.64 with 2 d-regs.
828 if (NumAlignedDPRCS2Regs >= 2) {
829 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
830 ARM::QPRRegisterClass);
831 MBB.addLiveIn(SupReg);
832 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VST1q64))
Jim Grosbach28f08c92012-03-05 19:33:30 +0000833 .addReg(ARM::R4).addImm(16).addReg(SupReg));
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000834 NextReg += 2;
835 NumAlignedDPRCS2Regs -= 2;
836 }
837
838 // Finally, use a vanilla vstr.64 for the odd last register.
839 if (NumAlignedDPRCS2Regs) {
840 MBB.addLiveIn(NextReg);
841 // vstr.64 uses addrmode5 which has an offset scale of 4.
842 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VSTRD))
843 .addReg(NextReg)
844 .addReg(ARM::R4).addImm((NextReg-R4BaseReg)*2));
845 }
846
847 // The last spill instruction inserted should kill the scratch register r4.
848 llvm::prior(MI)->addRegisterKilled(ARM::R4, TRI);
849}
850
851/// Skip past the code inserted by emitAlignedDPRCS2Spills, and return an
852/// iterator to the following instruction.
853static MachineBasicBlock::iterator
854skipAlignedDPRCS2Spills(MachineBasicBlock::iterator MI,
855 unsigned NumAlignedDPRCS2Regs) {
856 // sub r4, sp, #numregs * 8
857 // bic r4, r4, #align - 1
858 // mov sp, r4
859 ++MI; ++MI; ++MI;
860 assert(MI->mayStore() && "Expecting spill instruction");
861
862 // These switches all fall through.
863 switch(NumAlignedDPRCS2Regs) {
864 case 7:
865 ++MI;
866 assert(MI->mayStore() && "Expecting spill instruction");
867 default:
868 ++MI;
869 assert(MI->mayStore() && "Expecting spill instruction");
870 case 1:
871 case 2:
872 case 4:
873 assert(MI->killsRegister(ARM::R4) && "Missed kill flag");
874 ++MI;
875 }
876 return MI;
877}
878
879/// Emit aligned reload instructions for NumAlignedDPRCS2Regs D-registers
880/// starting from d8. These instructions are assumed to execute while the
881/// stack is still aligned, unlike the code inserted by emitPopInst.
882static void emitAlignedDPRCS2Restores(MachineBasicBlock &MBB,
883 MachineBasicBlock::iterator MI,
884 unsigned NumAlignedDPRCS2Regs,
885 const std::vector<CalleeSavedInfo> &CSI,
886 const TargetRegisterInfo *TRI) {
887 MachineFunction &MF = *MBB.getParent();
888 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
889 DebugLoc DL = MI->getDebugLoc();
890 const TargetInstrInfo &TII = *MF.getTarget().getInstrInfo();
891
892 // Find the frame index assigned to d8.
893 int D8SpillFI = 0;
894 for (unsigned i = 0, e = CSI.size(); i != e; ++i)
895 if (CSI[i].getReg() == ARM::D8) {
896 D8SpillFI = CSI[i].getFrameIdx();
897 break;
898 }
899
900 // Materialize the address of the d8 spill slot into the scratch register r4.
901 // This can be fairly complicated if the stack frame is large, so just use
902 // the normal frame index elimination mechanism to do it. This code runs as
903 // the initial part of the epilog where the stack and base pointers haven't
904 // been changed yet.
905 bool isThumb = AFI->isThumbFunction();
906 assert(!AFI->isThumb1OnlyFunction() && "Can't realign stack for thumb1");
907
908 unsigned Opc = isThumb ? ARM::t2ADDri : ARM::ADDri;
909 AddDefaultCC(AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(Opc), ARM::R4)
910 .addFrameIndex(D8SpillFI).addImm(0)));
911
912 // Now restore NumAlignedDPRCS2Regs registers starting from d8.
913 unsigned NextReg = ARM::D8;
914
915 // 16-byte aligned vld1.64 with 4 d-regs and writeback.
916 if (NumAlignedDPRCS2Regs >= 6) {
917 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
918 ARM::QQPRRegisterClass);
919 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Qwb_fixed), NextReg)
920 .addReg(ARM::R4, RegState::Define)
921 .addReg(ARM::R4, RegState::Kill).addImm(16)
922 .addReg(SupReg, RegState::ImplicitDefine));
923 NextReg += 4;
924 NumAlignedDPRCS2Regs -= 4;
925 }
926
927 // We won't modify r4 beyond this point. It currently points to the next
928 // register to be spilled.
929 unsigned R4BaseReg = NextReg;
930
931 // 16-byte aligned vld1.64 with 4 d-regs, no writeback.
932 if (NumAlignedDPRCS2Regs >= 4) {
933 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
934 ARM::QQPRRegisterClass);
935 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1d64Q), NextReg)
936 .addReg(ARM::R4).addImm(16)
937 .addReg(SupReg, RegState::ImplicitDefine));
938 NextReg += 4;
939 NumAlignedDPRCS2Regs -= 4;
940 }
941
942 // 16-byte aligned vld1.64 with 2 d-regs.
943 if (NumAlignedDPRCS2Regs >= 2) {
944 unsigned SupReg = TRI->getMatchingSuperReg(NextReg, ARM::dsub_0,
945 ARM::QPRRegisterClass);
Jim Grosbach28f08c92012-03-05 19:33:30 +0000946 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLD1q64), SupReg)
947 .addReg(ARM::R4).addImm(16));
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000948 NextReg += 2;
949 NumAlignedDPRCS2Regs -= 2;
950 }
951
952 // Finally, use a vanilla vldr.64 for the remaining odd register.
953 if (NumAlignedDPRCS2Regs)
954 AddDefaultPred(BuildMI(MBB, MI, DL, TII.get(ARM::VLDRD), NextReg)
955 .addReg(ARM::R4).addImm(2*(NextReg-R4BaseReg)));
956
957 // Last store kills r4.
958 llvm::prior(MI)->addRegisterKilled(ARM::R4, TRI);
959}
960
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000961bool ARMFrameLowering::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000962 MachineBasicBlock::iterator MI,
963 const std::vector<CalleeSavedInfo> &CSI,
964 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000965 if (CSI.empty())
966 return false;
967
968 MachineFunction &MF = *MBB.getParent();
969 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000970
971 unsigned PushOpc = AFI->isThumbFunction() ? ARM::t2STMDB_UPD : ARM::STMDB_UPD;
Jim Grosbach8e0c7692011-09-02 18:46:15 +0000972 unsigned PushOneOpc = AFI->isThumbFunction() ?
973 ARM::t2STR_PRE : ARM::STR_PRE_IMM;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000974 unsigned FltOpc = ARM::VSTMDDB_UPD;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000975 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
976 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea1Register, 0,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000977 MachineInstr::FrameSetup);
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000978 emitPushInst(MBB, MI, CSI, PushOpc, PushOneOpc, false, &isARMArea2Register, 0,
Anton Korobeynikov57caad72011-03-05 18:43:32 +0000979 MachineInstr::FrameSetup);
980 emitPushInst(MBB, MI, CSI, FltOpc, 0, true, &isARMArea3Register,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +0000981 NumAlignedDPRCS2Regs, MachineInstr::FrameSetup);
982
983 // The code above does not insert spill code for the aligned DPRCS2 registers.
984 // The stack realignment code will be inserted between the push instructions
985 // and these spills.
986 if (NumAlignedDPRCS2Regs)
987 emitAlignedDPRCS2Spills(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000988
989 return true;
990}
991
Anton Korobeynikov16c29b52011-01-10 12:39:04 +0000992bool ARMFrameLowering::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bob Wilson42257852011-01-13 21:10:12 +0000993 MachineBasicBlock::iterator MI,
994 const std::vector<CalleeSavedInfo> &CSI,
995 const TargetRegisterInfo *TRI) const {
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +0000996 if (CSI.empty())
997 return false;
998
999 MachineFunction &MF = *MBB.getParent();
1000 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1001 bool isVarArg = AFI->getVarArgsRegSaveSize() > 0;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001002 unsigned NumAlignedDPRCS2Regs = AFI->getNumAlignedDPRCS2Regs();
1003
1004 // The emitPopInst calls below do not insert reloads for the aligned DPRCS2
1005 // registers. Do that here instead.
1006 if (NumAlignedDPRCS2Regs)
1007 emitAlignedDPRCS2Restores(MBB, MI, NumAlignedDPRCS2Regs, CSI, TRI);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001008
1009 unsigned PopOpc = AFI->isThumbFunction() ? ARM::t2LDMIA_UPD : ARM::LDMIA_UPD;
Jim Grosbach8e0c7692011-09-02 18:46:15 +00001010 unsigned LdrOpc = AFI->isThumbFunction() ? ARM::t2LDR_POST :ARM::LDR_POST_IMM;
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001011 unsigned FltOpc = ARM::VLDMDIA_UPD;
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001012 emitPopInst(MBB, MI, CSI, FltOpc, 0, isVarArg, true, &isARMArea3Register,
1013 NumAlignedDPRCS2Regs);
Jim Grosbachc6f92612010-12-09 18:31:13 +00001014 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001015 &isARMArea2Register, 0);
Jim Grosbachc6f92612010-12-09 18:31:13 +00001016 emitPopInst(MBB, MI, CSI, PopOpc, LdrOpc, isVarArg, false,
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001017 &isARMArea1Register, 0);
Anton Korobeynikovcd775ce2010-11-27 23:05:03 +00001018
1019 return true;
1020}
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001021
1022// FIXME: Make generic?
1023static unsigned GetFunctionSizeInBytes(const MachineFunction &MF,
1024 const ARMBaseInstrInfo &TII) {
1025 unsigned FnSize = 0;
1026 for (MachineFunction::const_iterator MBBI = MF.begin(), E = MF.end();
1027 MBBI != E; ++MBBI) {
1028 const MachineBasicBlock &MBB = *MBBI;
1029 for (MachineBasicBlock::const_iterator I = MBB.begin(),E = MBB.end();
1030 I != E; ++I)
1031 FnSize += TII.GetInstSizeInBytes(I);
1032 }
1033 return FnSize;
1034}
1035
1036/// estimateStackSize - Estimate and return the size of the frame.
1037/// FIXME: Make generic?
1038static unsigned estimateStackSize(MachineFunction &MF) {
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001039 const MachineFrameInfo *MFI = MF.getFrameInfo();
1040 const TargetFrameLowering *TFI = MF.getTarget().getFrameLowering();
1041 const TargetRegisterInfo *RegInfo = MF.getTarget().getRegisterInfo();
1042 unsigned MaxAlign = MFI->getMaxAlignment();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001043 int Offset = 0;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001044
1045 // This code is very, very similar to PEI::calculateFrameObjectOffsets().
1046 // It really should be refactored to share code. Until then, changes
1047 // should keep in mind that there's tight coupling between the two.
1048
1049 for (int i = MFI->getObjectIndexBegin(); i != 0; ++i) {
1050 int FixedOff = -MFI->getObjectOffset(i);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001051 if (FixedOff > Offset) Offset = FixedOff;
1052 }
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001053 for (unsigned i = 0, e = MFI->getObjectIndexEnd(); i != e; ++i) {
1054 if (MFI->isDeadObjectIndex(i))
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001055 continue;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001056 Offset += MFI->getObjectSize(i);
1057 unsigned Align = MFI->getObjectAlignment(i);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001058 // Adjust to alignment boundary
1059 Offset = (Offset+Align-1)/Align*Align;
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001060
1061 MaxAlign = std::max(Align, MaxAlign);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001062 }
Jim Grosbachbc20e4f2011-07-05 16:05:50 +00001063
1064 if (MFI->adjustsStack() && TFI->hasReservedCallFrame(MF))
1065 Offset += MFI->getMaxCallFrameSize();
1066
1067 // Round up the size to a multiple of the alignment. If the function has
1068 // any calls or alloca's, align to the target's StackAlignment value to
1069 // ensure that the callee's frame or the alloca data is suitably aligned;
1070 // otherwise, for leaf functions, align to the TransientStackAlignment
1071 // value.
1072 unsigned StackAlign;
1073 if (MFI->adjustsStack() || MFI->hasVarSizedObjects() ||
1074 (RegInfo->needsStackRealignment(MF) && MFI->getObjectIndexEnd() != 0))
1075 StackAlign = TFI->getStackAlignment();
1076 else
1077 StackAlign = TFI->getTransientStackAlignment();
1078
1079 // If the frame pointer is eliminated, all frame offsets will be relative to
1080 // SP not FP. Align to MaxAlign so this works.
1081 StackAlign = std::max(StackAlign, MaxAlign);
1082 unsigned AlignMask = StackAlign - 1;
1083 Offset = (Offset + AlignMask) & ~uint64_t(AlignMask);
1084
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001085 return (unsigned)Offset;
1086}
1087
1088/// estimateRSStackSizeLimit - Look at each instruction that references stack
1089/// frames and return the stack size limit beyond which some of these
1090/// instructions will require a scratch register during their expansion later.
1091// FIXME: Move to TII?
1092static unsigned estimateRSStackSizeLimit(MachineFunction &MF,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001093 const TargetFrameLowering *TFI) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001094 const ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1095 unsigned Limit = (1 << 12) - 1;
1096 for (MachineFunction::iterator BB = MF.begin(),E = MF.end(); BB != E; ++BB) {
1097 for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end();
1098 I != E; ++I) {
1099 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
1100 if (!I->getOperand(i).isFI()) continue;
1101
1102 // When using ADDri to get the address of a stack object, 255 is the
1103 // largest offset guaranteed to fit in the immediate offset.
1104 if (I->getOpcode() == ARM::ADDri) {
1105 Limit = std::min(Limit, (1U << 8) - 1);
1106 break;
1107 }
1108
1109 // Otherwise check the addressing mode.
1110 switch (I->getDesc().TSFlags & ARMII::AddrModeMask) {
1111 case ARMII::AddrMode3:
1112 case ARMII::AddrModeT2_i8:
1113 Limit = std::min(Limit, (1U << 8) - 1);
1114 break;
1115 case ARMII::AddrMode5:
1116 case ARMII::AddrModeT2_i8s4:
1117 Limit = std::min(Limit, ((1U << 8) - 1) * 4);
1118 break;
1119 case ARMII::AddrModeT2_i12:
1120 // i12 supports only positive offset so these will be converted to
1121 // i8 opcodes. See llvm::rewriteT2FrameIndex.
1122 if (TFI->hasFP(MF) && AFI->hasStackFrame())
1123 Limit = std::min(Limit, (1U << 8) - 1);
1124 break;
1125 case ARMII::AddrMode4:
1126 case ARMII::AddrMode6:
1127 // Addressing modes 4 & 6 (load/store) instructions can't encode an
1128 // immediate offset for stack references.
1129 return 0;
1130 default:
1131 break;
1132 }
1133 break; // At most one FI per instruction
1134 }
1135 }
1136 }
1137
1138 return Limit;
1139}
1140
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001141// In functions that realign the stack, it can be an advantage to spill the
1142// callee-saved vector registers after realigning the stack. The vst1 and vld1
1143// instructions take alignment hints that can improve performance.
1144//
1145static void checkNumAlignedDPRCS2Regs(MachineFunction &MF) {
1146 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(0);
1147 if (!SpillAlignedNEONRegs)
1148 return;
1149
1150 // Naked functions don't spill callee-saved registers.
1151 if (MF.getFunction()->hasFnAttr(Attribute::Naked))
1152 return;
1153
1154 // We are planning to use NEON instructions vst1 / vld1.
1155 if (!MF.getTarget().getSubtarget<ARMSubtarget>().hasNEON())
1156 return;
1157
1158 // Don't bother if the default stack alignment is sufficiently high.
1159 if (MF.getTarget().getFrameLowering()->getStackAlignment() >= 8)
1160 return;
1161
1162 // Aligned spills require stack realignment.
1163 const ARMBaseRegisterInfo *RegInfo =
1164 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
1165 if (!RegInfo->canRealignStack(MF))
1166 return;
1167
1168 // We always spill contiguous d-registers starting from d8. Count how many
1169 // needs spilling. The register allocator will almost always use the
1170 // callee-saved registers in order, but it can happen that there are holes in
1171 // the range. Registers above the hole will be spilled to the standard DPRCS
1172 // area.
1173 MachineRegisterInfo &MRI = MF.getRegInfo();
1174 unsigned NumSpills = 0;
1175 for (; NumSpills < 8; ++NumSpills)
1176 if (!MRI.isPhysRegOrOverlapUsed(ARM::D8 + NumSpills))
1177 break;
1178
1179 // Don't do this for just one d-register. It's not worth it.
1180 if (NumSpills < 2)
1181 return;
1182
1183 // Spill the first NumSpills D-registers after realigning the stack.
1184 MF.getInfo<ARMFunctionInfo>()->setNumAlignedDPRCS2Regs(NumSpills);
1185
1186 // A scratch register is required for the vst1 / vld1 instructions.
1187 MF.getRegInfo().setPhysRegUsed(ARM::R4);
1188}
1189
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001190void
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001191ARMFrameLowering::processFunctionBeforeCalleeSavedScan(MachineFunction &MF,
Bob Wilson42257852011-01-13 21:10:12 +00001192 RegScavenger *RS) const {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001193 // This tells PEI to spill the FP as if it is any other callee-save register
1194 // to take advantage the eliminateFrameIndex machinery. This also ensures it
1195 // is spilled in the order specified by getCalleeSavedRegs() to make it easier
1196 // to combine multiple loads / stores.
1197 bool CanEliminateFrame = true;
1198 bool CS1Spilled = false;
1199 bool LRSpilled = false;
1200 unsigned NumGPRSpills = 0;
1201 SmallVector<unsigned, 4> UnspilledCS1GPRs;
1202 SmallVector<unsigned, 4> UnspilledCS2GPRs;
1203 const ARMBaseRegisterInfo *RegInfo =
1204 static_cast<const ARMBaseRegisterInfo*>(MF.getTarget().getRegisterInfo());
1205 const ARMBaseInstrInfo &TII =
1206 *static_cast<const ARMBaseInstrInfo*>(MF.getTarget().getInstrInfo());
1207 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1208 MachineFrameInfo *MFI = MF.getFrameInfo();
1209 unsigned FramePtr = RegInfo->getFrameRegister(MF);
1210
1211 // Spill R4 if Thumb2 function requires stack realignment - it will be used as
1212 // scratch register. Also spill R4 if Thumb2 function has varsized objects,
Evan Chengdf55fea2011-01-16 05:14:33 +00001213 // since it's not always possible to restore sp from fp in a single
1214 // instruction.
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001215 // FIXME: It will be better just to find spare register here.
1216 if (AFI->isThumb2Function() &&
1217 (MFI->hasVarSizedObjects() || RegInfo->needsStackRealignment(MF)))
1218 MF.getRegInfo().setPhysRegUsed(ARM::R4);
1219
Evan Chengdf55fea2011-01-16 05:14:33 +00001220 if (AFI->isThumb1OnlyFunction()) {
1221 // Spill LR if Thumb1 function uses variable length argument lists.
1222 if (AFI->getVarArgsRegSaveSize() > 0)
1223 MF.getRegInfo().setPhysRegUsed(ARM::LR);
1224
Jim Grosbach7980f612011-06-13 21:18:25 +00001225 // Spill R4 if Thumb1 epilogue has to restore SP from FP. We don't know
1226 // for sure what the stack size will be, but for this, an estimate is good
1227 // enough. If there anything changes it, it'll be a spill, which implies
1228 // we've used all the registers and so R4 is already used, so not marking
Chad Rosier6690bca2011-10-20 00:07:12 +00001229 // it here will be OK.
Evan Chengdf55fea2011-01-16 05:14:33 +00001230 // FIXME: It will be better just to find spare register here.
Jim Grosbach7980f612011-06-13 21:18:25 +00001231 unsigned StackSize = estimateStackSize(MF);
Chad Rosier6690bca2011-10-20 00:07:12 +00001232 if (MFI->hasVarSizedObjects() || StackSize > 508)
Evan Chengdf55fea2011-01-16 05:14:33 +00001233 MF.getRegInfo().setPhysRegUsed(ARM::R4);
1234 }
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001235
Jakob Stoklund Olesenf06f6f52011-12-23 00:36:18 +00001236 // See if we can spill vector registers to aligned stack.
1237 checkNumAlignedDPRCS2Regs(MF);
1238
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001239 // Spill the BasePtr if it's used.
1240 if (RegInfo->hasBasePointer(MF))
1241 MF.getRegInfo().setPhysRegUsed(RegInfo->getBaseRegister());
1242
1243 // Don't spill FP if the frame can be eliminated. This is determined
1244 // by scanning the callee-save registers to see if any is used.
Craig Topper015f2282012-03-04 03:33:22 +00001245 const uint16_t *CSRegs = RegInfo->getCalleeSavedRegs();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001246 for (unsigned i = 0; CSRegs[i]; ++i) {
1247 unsigned Reg = CSRegs[i];
1248 bool Spilled = false;
Jakob Stoklund Olesena2a98fd2011-12-21 19:50:05 +00001249 if (MF.getRegInfo().isPhysRegOrOverlapUsed(Reg)) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001250 Spilled = true;
1251 CanEliminateFrame = false;
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001252 }
1253
1254 if (!ARM::GPRRegisterClass->contains(Reg))
1255 continue;
1256
1257 if (Spilled) {
1258 NumGPRSpills++;
1259
Evan Chengafad0fe2012-01-04 01:55:04 +00001260 if (!STI.isTargetIOS()) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001261 if (Reg == ARM::LR)
1262 LRSpilled = true;
1263 CS1Spilled = true;
1264 continue;
1265 }
1266
1267 // Keep track if LR and any of R4, R5, R6, and R7 is spilled.
1268 switch (Reg) {
1269 case ARM::LR:
1270 LRSpilled = true;
1271 // Fallthrough
1272 case ARM::R4: case ARM::R5:
1273 case ARM::R6: case ARM::R7:
1274 CS1Spilled = true;
1275 break;
1276 default:
1277 break;
1278 }
1279 } else {
Evan Chengafad0fe2012-01-04 01:55:04 +00001280 if (!STI.isTargetIOS()) {
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001281 UnspilledCS1GPRs.push_back(Reg);
1282 continue;
1283 }
1284
1285 switch (Reg) {
1286 case ARM::R4: case ARM::R5:
1287 case ARM::R6: case ARM::R7:
1288 case ARM::LR:
1289 UnspilledCS1GPRs.push_back(Reg);
1290 break;
1291 default:
1292 UnspilledCS2GPRs.push_back(Reg);
1293 break;
1294 }
1295 }
1296 }
1297
1298 bool ForceLRSpill = false;
1299 if (!LRSpilled && AFI->isThumb1OnlyFunction()) {
1300 unsigned FnSize = GetFunctionSizeInBytes(MF, TII);
1301 // Force LR to be spilled if the Thumb function size is > 2048. This enables
1302 // use of BL to implement far jump. If it turns out that it's not needed
1303 // then the branch fix up path will undo it.
1304 if (FnSize >= (1 << 11)) {
1305 CanEliminateFrame = false;
1306 ForceLRSpill = true;
1307 }
1308 }
1309
1310 // If any of the stack slot references may be out of range of an immediate
1311 // offset, make sure a register (or a spill slot) is available for the
1312 // register scavenger. Note that if we're indexing off the frame pointer, the
1313 // effective stack size is 4 bytes larger since the FP points to the stack
1314 // slot of the previous FP. Also, if we have variable sized objects in the
1315 // function, stack slot references will often be negative, and some of
1316 // our instructions are positive-offset only, so conservatively consider
1317 // that case to want a spill slot (or register) as well. Similarly, if
1318 // the function adjusts the stack pointer during execution and the
1319 // adjustments aren't already part of our stack size estimate, our offset
1320 // calculations may be off, so be conservative.
1321 // FIXME: We could add logic to be more precise about negative offsets
1322 // and which instructions will need a scratch register for them. Is it
1323 // worth the effort and added fragility?
1324 bool BigStack =
1325 (RS &&
1326 (estimateStackSize(MF) + ((hasFP(MF) && AFI->hasStackFrame()) ? 4:0) >=
1327 estimateRSStackSizeLimit(MF, this)))
1328 || MFI->hasVarSizedObjects()
1329 || (MFI->adjustsStack() && !canSimplifyCallFramePseudos(MF));
1330
1331 bool ExtraCSSpill = false;
1332 if (BigStack || !CanEliminateFrame || RegInfo->cannotEliminateFrame(MF)) {
1333 AFI->setHasStackFrame(true);
1334
1335 // If LR is not spilled, but at least one of R4, R5, R6, and R7 is spilled.
1336 // Spill LR as well so we can fold BX_RET to the registers restore (LDM).
1337 if (!LRSpilled && CS1Spilled) {
1338 MF.getRegInfo().setPhysRegUsed(ARM::LR);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001339 NumGPRSpills++;
1340 UnspilledCS1GPRs.erase(std::find(UnspilledCS1GPRs.begin(),
1341 UnspilledCS1GPRs.end(), (unsigned)ARM::LR));
1342 ForceLRSpill = false;
1343 ExtraCSSpill = true;
1344 }
1345
1346 if (hasFP(MF)) {
1347 MF.getRegInfo().setPhysRegUsed(FramePtr);
1348 NumGPRSpills++;
1349 }
1350
1351 // If stack and double are 8-byte aligned and we are spilling an odd number
1352 // of GPRs, spill one extra callee save GPR so we won't have to pad between
1353 // the integer and double callee save areas.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001354 unsigned TargetAlign = getStackAlignment();
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001355 if (TargetAlign == 8 && (NumGPRSpills & 1)) {
1356 if (CS1Spilled && !UnspilledCS1GPRs.empty()) {
1357 for (unsigned i = 0, e = UnspilledCS1GPRs.size(); i != e; ++i) {
1358 unsigned Reg = UnspilledCS1GPRs[i];
1359 // Don't spill high register if the function is thumb1
1360 if (!AFI->isThumb1OnlyFunction() ||
1361 isARMLowRegister(Reg) || Reg == ARM::LR) {
1362 MF.getRegInfo().setPhysRegUsed(Reg);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001363 if (!RegInfo->isReservedReg(MF, Reg))
1364 ExtraCSSpill = true;
1365 break;
1366 }
1367 }
1368 } else if (!UnspilledCS2GPRs.empty() && !AFI->isThumb1OnlyFunction()) {
1369 unsigned Reg = UnspilledCS2GPRs.front();
1370 MF.getRegInfo().setPhysRegUsed(Reg);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001371 if (!RegInfo->isReservedReg(MF, Reg))
1372 ExtraCSSpill = true;
1373 }
1374 }
1375
1376 // Estimate if we might need to scavenge a register at some point in order
1377 // to materialize a stack offset. If so, either spill one additional
1378 // callee-saved register or reserve a special spill slot to facilitate
1379 // register scavenging. Thumb1 needs a spill slot for stack pointer
1380 // adjustments also, even when the frame itself is small.
1381 if (BigStack && !ExtraCSSpill) {
1382 // If any non-reserved CS register isn't spilled, just spill one or two
1383 // extra. That should take care of it!
1384 unsigned NumExtras = TargetAlign / 4;
1385 SmallVector<unsigned, 2> Extras;
1386 while (NumExtras && !UnspilledCS1GPRs.empty()) {
1387 unsigned Reg = UnspilledCS1GPRs.back();
1388 UnspilledCS1GPRs.pop_back();
1389 if (!RegInfo->isReservedReg(MF, Reg) &&
1390 (!AFI->isThumb1OnlyFunction() || isARMLowRegister(Reg) ||
1391 Reg == ARM::LR)) {
1392 Extras.push_back(Reg);
1393 NumExtras--;
1394 }
1395 }
1396 // For non-Thumb1 functions, also check for hi-reg CS registers
1397 if (!AFI->isThumb1OnlyFunction()) {
1398 while (NumExtras && !UnspilledCS2GPRs.empty()) {
1399 unsigned Reg = UnspilledCS2GPRs.back();
1400 UnspilledCS2GPRs.pop_back();
1401 if (!RegInfo->isReservedReg(MF, Reg)) {
1402 Extras.push_back(Reg);
1403 NumExtras--;
1404 }
1405 }
1406 }
1407 if (Extras.size() && NumExtras == 0) {
1408 for (unsigned i = 0, e = Extras.size(); i != e; ++i) {
1409 MF.getRegInfo().setPhysRegUsed(Extras[i]);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001410 }
1411 } else if (!AFI->isThumb1OnlyFunction()) {
1412 // note: Thumb1 functions spill to R12, not the stack. Reserve a slot
1413 // closest to SP or frame pointer.
1414 const TargetRegisterClass *RC = ARM::GPRRegisterClass;
1415 RS->setScavengingFrameIndex(MFI->CreateStackObject(RC->getSize(),
1416 RC->getAlignment(),
1417 false));
1418 }
1419 }
1420 }
1421
1422 if (ForceLRSpill) {
1423 MF.getRegInfo().setPhysRegUsed(ARM::LR);
Anton Korobeynikov94c5ae02010-11-27 23:05:25 +00001424 AFI->setLRIsSpilledForFarJump(true);
1425 }
1426}