blob: 794bb70db90e36366ef5ed25f0f3f003dd2e52ba [file] [log] [blame]
Evan Cheng25ab6902006-09-08 06:48:29 +00001//====- X86InstrX86-64.td - Describe the X86 Instruction Set ----*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the Evan Cheng and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86-64 instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// Operand Definitions...
18//
19
20// 64-bits but only 32 bits are significant.
21def i64i32imm : Operand<i64>;
22// 64-bits but only 8 bits are significant.
23def i64i8imm : Operand<i64>;
24
25def lea64mem : Operand<i64> {
26 let PrintMethod = "printi64mem";
Evan Cheng25ab6902006-09-08 06:48:29 +000027 let MIOperandInfo = (ops GR64, i8imm, GR64, i32imm);
28}
29
30def lea64_32mem : Operand<i32> {
31 let PrintMethod = "printlea64_32mem";
Evan Cheng25ab6902006-09-08 06:48:29 +000032 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
33}
34
35//===----------------------------------------------------------------------===//
36// Complex Pattern Definitions...
37//
38def lea64addr : ComplexPattern<i64, 4, "SelectLEAAddr",
Evan Cheng19f2ffc2006-12-05 04:01:03 +000039 [add, mul, shl, or, frameindex, X86Wrapper],
Evan Cheng0085a282006-11-30 21:55:46 +000040 []>;
Evan Cheng25ab6902006-09-08 06:48:29 +000041
42//===----------------------------------------------------------------------===//
Evan Cheng25ab6902006-09-08 06:48:29 +000043// Pattern fragments...
44//
45
46def i64immSExt32 : PatLeaf<(i64 imm), [{
47 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
48 // sign extended field.
49 return (int64_t)N->getValue() == (int32_t)N->getValue();
50}]>;
51
52def i64immZExt32 : PatLeaf<(i64 imm), [{
53 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
54 // unsignedsign extended field.
55 return (uint64_t)N->getValue() == (uint32_t)N->getValue();
56}]>;
57
58def i64immSExt8 : PatLeaf<(i64 imm), [{
59 // i64immSExt8 predicate - True if the 64-bit immediate fits in a 8-bit
60 // sign extended field.
61 return (int64_t)N->getValue() == (int8_t)N->getValue();
62}]>;
63
Evan Cheng466685d2006-10-09 20:57:25 +000064def sextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (sextloadi1 node:$ptr))>;
65def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
66def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
67def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000068
Evan Cheng466685d2006-10-09 20:57:25 +000069def zextloadi64i1 : PatFrag<(ops node:$ptr), (i64 (zextloadi1 node:$ptr))>;
70def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
71def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
72def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000073
Evan Cheng466685d2006-10-09 20:57:25 +000074def extloadi64i1 : PatFrag<(ops node:$ptr), (i64 (extloadi1 node:$ptr))>;
75def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
76def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
77def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
Evan Cheng25ab6902006-09-08 06:48:29 +000078
79//===----------------------------------------------------------------------===//
80// Instruction list...
81//
82
Evan Cheng64d80e32007-07-19 01:14:50 +000083def IMPLICIT_DEF_GR64 : I<0, Pseudo, (outs GR64:$dst), (ins),
Evan Cheng25ab6902006-09-08 06:48:29 +000084 "#IMPLICIT_DEF $dst",
85 [(set GR64:$dst, (undef))]>;
86
87//===----------------------------------------------------------------------===//
88// Call Instructions...
89//
Evan Chengffbacca2007-07-21 00:34:19 +000090let isCall = 1 in
Evan Cheng25ab6902006-09-08 06:48:29 +000091 // All calls clobber the non-callee saved registers...
92 let Defs = [RAX, RCX, RDX, RSI, RDI, R8, R9, R10, R11,
93 FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
Bill Wendlingbff35d12007-04-26 21:06:48 +000094 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng25ab6902006-09-08 06:48:29 +000095 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
96 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15] in {
Evan Cheng64d80e32007-07-19 01:14:50 +000097 def CALL64pcrel32 : I<0xE8, RawFrm, (outs), (ins i64imm:$dst, variable_ops),
Dan Gohmanb1576f52007-07-31 20:11:57 +000098 "call\t${dst:call}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +000099 def CALL64r : I<0xFF, MRM2r, (outs), (ins GR64:$dst, variable_ops),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000100 "call\t{*}$dst", [(X86call GR64:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000101 def CALL64m : I<0xFF, MRM2m, (outs), (ins i64mem:$dst, variable_ops),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000102 "call\t{*}$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 }
104
105// Branches
Evan Chengffbacca2007-07-21 00:34:19 +0000106let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
Dan Gohmanb1576f52007-07-31 20:11:57 +0000107 def JMP64r : I<0xFF, MRM4r, (outs), (ins GR64:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000108 [(brind GR64:$dst)]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000109 def JMP64m : I<0xFF, MRM4m, (outs), (ins i64mem:$dst), "jmp{q}\t{*}$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000110 [(brind (loadi64 addr:$dst))]>;
111}
112
113//===----------------------------------------------------------------------===//
114// Miscellaneous Instructions...
115//
Evan Cheng071a2792007-09-11 19:55:27 +0000116let Defs = [RBP,RSP], Uses = [RBP,RSP] in
Evan Cheng25ab6902006-09-08 06:48:29 +0000117def LEAVE64 : I<0xC9, RawFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000118 (outs), (ins), "leave", []>;
119let Defs = [RSP], Uses = [RSP] in {
Evan Cheng25ab6902006-09-08 06:48:29 +0000120def POP64r : I<0x58, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000121 (outs GR64:$reg), (ins), "pop{q}\t$reg", []>;
Dan Gohman638c96d2007-06-18 14:12:56 +0000122def PUSH64r : I<0x50, AddRegFrm,
Evan Cheng071a2792007-09-11 19:55:27 +0000123 (outs), (ins GR64:$reg), "push{q}\t$reg", []>;
124}
Evan Cheng25ab6902006-09-08 06:48:29 +0000125
126def LEA64_32r : I<0x8D, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000127 (outs GR32:$dst), (ins lea64_32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000128 "lea{l}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000129 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In64BitMode]>;
130
Evan Cheng64d80e32007-07-19 01:14:50 +0000131def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000132 "lea{q}\t{$src|$dst}, {$dst|$src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000133 [(set GR64:$dst, lea64addr:$src)]>;
134
135let isTwoAddress = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000136def BSWAP64r : RI<0xC8, AddRegFrm, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000137 "bswap{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000138 [(set GR64:$dst, (bswap GR64:$src))]>, TB;
139// Exchange
Evan Cheng64d80e32007-07-19 01:14:50 +0000140def XCHG64rr : RI<0x87, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000141 "xchg{q}\t{$src2|$src1}, {$src1|$src2}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000142def XCHG64mr : RI<0x87, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000143 "xchg{q}\t{$src2|$src1}, {$src1|$src2}", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000144def XCHG64rm : RI<0x87, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000145 "xchg{q}\t{$src2|$src1}, {$src1|$src2}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000146
147// Repeat string ops
Evan Cheng071a2792007-09-11 19:55:27 +0000148let Defs = [RCX,RDI,RSI], Uses = [RCX,RDI,RSI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000149def REP_MOVSQ : RI<0xA5, RawFrm, (outs), (ins), "{rep;movsq|rep movsq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000150 [(X86rep_movs i64)]>, REP;
151let Defs = [RCX,RDI], Uses = [RAX,RCX,RDI] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000152def REP_STOSQ : RI<0xAB, RawFrm, (outs), (ins), "{rep;stosq|rep stosq}",
Evan Cheng071a2792007-09-11 19:55:27 +0000153 [(X86rep_stos i64)]>, REP;
Evan Cheng25ab6902006-09-08 06:48:29 +0000154
155//===----------------------------------------------------------------------===//
156// Move Instructions...
157//
158
Evan Cheng64d80e32007-07-19 01:14:50 +0000159def MOV64rr : RI<0x89, MRMDestReg, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000160 "mov{q}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000161
Dan Gohman1ab79892007-09-07 21:32:51 +0000162let isReMaterializable = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000163def MOV64ri : RIi64<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000164 "movabs{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000165 [(set GR64:$dst, imm:$src)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000166def MOV64ri32 : RIi32<0xC7, MRM0r, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000167 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000168 [(set GR64:$dst, i64immSExt32:$src)]>;
Dan Gohman1ab79892007-09-07 21:32:51 +0000169}
Evan Cheng25ab6902006-09-08 06:48:29 +0000170
Evan Cheng2f394262007-08-30 05:49:43 +0000171let isLoad = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000172def MOV64rm : RI<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000173 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000174 [(set GR64:$dst, (load addr:$src))]>;
175
Evan Cheng64d80e32007-07-19 01:14:50 +0000176def MOV64mr : RI<0x89, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000177 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000178 [(store GR64:$src, addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000179def MOV64mi32 : RIi32<0xC7, MRM0m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000180 "mov{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 [(store i64immSExt32:$src, addr:$dst)]>;
182
183// Sign/Zero extenders
184
Evan Cheng64d80e32007-07-19 01:14:50 +0000185def MOVSX64rr8 : RI<0xBE, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000186 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000187 [(set GR64:$dst, (sext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000188def MOVSX64rm8 : RI<0xBE, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000189 "movs{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000190 [(set GR64:$dst, (sextloadi64i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000191def MOVSX64rr16: RI<0xBF, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000192 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000193 [(set GR64:$dst, (sext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000194def MOVSX64rm16: RI<0xBF, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000195 "movs{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000196 [(set GR64:$dst, (sextloadi64i16 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000197def MOVSX64rr32: RI<0x63, MRMSrcReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000198 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000199 [(set GR64:$dst, (sext GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000200def MOVSX64rm32: RI<0x63, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000201 "movs{lq|xd}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 [(set GR64:$dst, (sextloadi64i32 addr:$src))]>;
203
Evan Cheng64d80e32007-07-19 01:14:50 +0000204def MOVZX64rr8 : RI<0xB6, MRMSrcReg, (outs GR64:$dst), (ins GR8 :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000205 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000206 [(set GR64:$dst, (zext GR8:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000207def MOVZX64rm8 : RI<0xB6, MRMSrcMem, (outs GR64:$dst), (ins i8mem :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000208 "movz{bq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000209 [(set GR64:$dst, (zextloadi64i8 addr:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000210def MOVZX64rr16: RI<0xB7, MRMSrcReg, (outs GR64:$dst), (ins GR16:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000211 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000212 [(set GR64:$dst, (zext GR16:$src))]>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000213def MOVZX64rm16: RI<0xB7, MRMSrcMem, (outs GR64:$dst), (ins i16mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000214 "movz{wq|x}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 [(set GR64:$dst, (zextloadi64i16 addr:$src))]>, TB;
216
Evan Cheng071a2792007-09-11 19:55:27 +0000217let Defs = [RAX], Uses = [EAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000218def CDQE : RI<0x98, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000219 "{cltq|cdqe}", []>; // RAX = signext(EAX)
Evan Cheng25ab6902006-09-08 06:48:29 +0000220
Evan Cheng071a2792007-09-11 19:55:27 +0000221let Defs = [RAX,RDX], Uses = [RAX] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000222def CQO : RI<0x99, RawFrm, (outs), (ins),
Evan Cheng071a2792007-09-11 19:55:27 +0000223 "{cqto|cqo}", []>; // RDX:RAX = signext(RAX)
Evan Cheng25ab6902006-09-08 06:48:29 +0000224
225//===----------------------------------------------------------------------===//
226// Arithmetic Instructions...
227//
228
229let isTwoAddress = 1 in {
230let isConvertibleToThreeAddress = 1 in {
231let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000232def ADD64rr : RI<0x01, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000233 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 [(set GR64:$dst, (add GR64:$src1, GR64:$src2))]>;
235
Evan Cheng64d80e32007-07-19 01:14:50 +0000236def ADD64ri32 : RIi32<0x81, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000237 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000238 [(set GR64:$dst, (add GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000239def ADD64ri8 : RIi8<0x83, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000240 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000241 [(set GR64:$dst, (add GR64:$src1, i64immSExt8:$src2))]>;
242} // isConvertibleToThreeAddress
243
Evan Cheng64d80e32007-07-19 01:14:50 +0000244def ADD64rm : RI<0x03, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000245 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000246 [(set GR64:$dst, (add GR64:$src1, (load addr:$src2)))]>;
247} // isTwoAddress
248
Evan Cheng64d80e32007-07-19 01:14:50 +0000249def ADD64mr : RI<0x01, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000250 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000251 [(store (add (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000252def ADD64mi32 : RIi32<0x81, MRM0m, (outs), (ins i64mem:$dst, i64i32imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000253 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 [(store (add (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000255def ADD64mi8 : RIi8<0x83, MRM0m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000256 "add{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000257 [(store (add (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
258
259let isTwoAddress = 1 in {
260let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000261def ADC64rr : RI<0x11, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000262 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000263 [(set GR64:$dst, (adde GR64:$src1, GR64:$src2))]>;
264
Evan Cheng64d80e32007-07-19 01:14:50 +0000265def ADC64rm : RI<0x13, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000266 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000267 [(set GR64:$dst, (adde GR64:$src1, (load addr:$src2)))]>;
268
Evan Cheng64d80e32007-07-19 01:14:50 +0000269def ADC64ri32 : RIi32<0x81, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000270 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000271 [(set GR64:$dst, (adde GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000272def ADC64ri8 : RIi8<0x83, MRM2r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000273 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000274 [(set GR64:$dst, (adde GR64:$src1, i64immSExt8:$src2))]>;
275} // isTwoAddress
276
Evan Cheng64d80e32007-07-19 01:14:50 +0000277def ADC64mr : RI<0x11, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000278 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000279 [(store (adde (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000280def ADC64mi32 : RIi32<0x81, MRM2m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000281 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000282 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000283def ADC64mi8 : RIi8<0x83, MRM2m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000284 "adc{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000285 [(store (adde (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
286
287let isTwoAddress = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000288def SUB64rr : RI<0x29, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000289 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000290 [(set GR64:$dst, (sub GR64:$src1, GR64:$src2))]>;
291
Evan Cheng64d80e32007-07-19 01:14:50 +0000292def SUB64rm : RI<0x2B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000293 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000294 [(set GR64:$dst, (sub GR64:$src1, (load addr:$src2)))]>;
295
Evan Cheng64d80e32007-07-19 01:14:50 +0000296def SUB64ri32 : RIi32<0x81, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000297 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000298 [(set GR64:$dst, (sub GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000299def SUB64ri8 : RIi8<0x83, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000300 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 [(set GR64:$dst, (sub GR64:$src1, i64immSExt8:$src2))]>;
302} // isTwoAddress
303
Evan Cheng64d80e32007-07-19 01:14:50 +0000304def SUB64mr : RI<0x29, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000305 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000306 [(store (sub (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000307def SUB64mi32 : RIi32<0x81, MRM5m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000308 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000309 [(store (sub (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000310def SUB64mi8 : RIi8<0x83, MRM5m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000311 "sub{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 [(store (sub (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
313
314let isTwoAddress = 1 in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000315def SBB64rr : RI<0x19, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000316 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 [(set GR64:$dst, (sube GR64:$src1, GR64:$src2))]>;
318
Evan Cheng64d80e32007-07-19 01:14:50 +0000319def SBB64rm : RI<0x1B, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000320 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 [(set GR64:$dst, (sube GR64:$src1, (load addr:$src2)))]>;
322
Evan Cheng64d80e32007-07-19 01:14:50 +0000323def SBB64ri32 : RIi32<0x81, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000324 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000325 [(set GR64:$dst, (sube GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000326def SBB64ri8 : RIi8<0x83, MRM3r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000327 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000328 [(set GR64:$dst, (sube GR64:$src1, i64immSExt8:$src2))]>;
329} // isTwoAddress
330
Evan Cheng64d80e32007-07-19 01:14:50 +0000331def SBB64mr : RI<0x19, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000332 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000333 [(store (sube (load addr:$dst), GR64:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000334def SBB64mi32 : RIi32<0x81, MRM3m, (outs), (ins i64mem:$dst, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000335 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 [(store (sube (load addr:$dst), i64immSExt32:$src2), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000337def SBB64mi8 : RIi8<0x83, MRM3m, (outs), (ins i64mem:$dst, i64i8imm :$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000338 "sbb{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000339 [(store (sube (load addr:$dst), i64immSExt8:$src2), addr:$dst)]>;
340
341// Unsigned multiplication
Evan Cheng071a2792007-09-11 19:55:27 +0000342let Defs = [RAX,RDX], Uses = [RAX] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000343def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000344 "mul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000345def MUL64m : RI<0xF7, MRM4m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000346 "mul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
Evan Cheng25ab6902006-09-08 06:48:29 +0000347
348// Signed multiplication
Evan Cheng64d80e32007-07-19 01:14:50 +0000349def IMUL64r : RI<0xF7, MRM5r, (outs), (ins GR64:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000350 "imul{q}\t$src", []>; // RAX,RDX = RAX*GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000351def IMUL64m : RI<0xF7, MRM5m, (outs), (ins i64mem:$src),
Evan Cheng071a2792007-09-11 19:55:27 +0000352 "imul{q}\t$src", []>; // RAX,RDX = RAX*[mem64]
353}
Evan Cheng25ab6902006-09-08 06:48:29 +0000354
355let isTwoAddress = 1 in {
356let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000357def IMUL64rr : RI<0xAF, MRMSrcReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000358 "imul{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000359 [(set GR64:$dst, (mul GR64:$src1, GR64:$src2))]>, TB;
360
Evan Cheng64d80e32007-07-19 01:14:50 +0000361def IMUL64rm : RI<0xAF, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000362 "imul{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000363 [(set GR64:$dst, (mul GR64:$src1, (load addr:$src2)))]>, TB;
364} // isTwoAddress
365
366// Suprisingly enough, these are not two address instructions!
367def IMUL64rri32 : RIi32<0x69, MRMSrcReg, // GR64 = GR64*I32
Evan Cheng64d80e32007-07-19 01:14:50 +0000368 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000369 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 [(set GR64:$dst, (mul GR64:$src1, i64immSExt32:$src2))]>;
371def IMUL64rri8 : RIi8<0x6B, MRMSrcReg, // GR64 = GR64*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000372 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000373 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000374 [(set GR64:$dst, (mul GR64:$src1, i64immSExt8:$src2))]>;
375def IMUL64rmi32 : RIi32<0x69, MRMSrcMem, // GR64 = [mem64]*I32
Evan Cheng64d80e32007-07-19 01:14:50 +0000376 (outs GR64:$dst), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000377 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000378 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt32:$src2))]>;
379def IMUL64rmi8 : RIi8<0x6B, MRMSrcMem, // GR64 = [mem64]*I8
Evan Cheng64d80e32007-07-19 01:14:50 +0000380 (outs GR64:$dst), (ins i64mem:$src1, i64i8imm: $src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000381 "imul{q}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000382 [(set GR64:$dst, (mul (load addr:$src1), i64immSExt8:$src2))]>;
383
384// Unsigned division / remainder
Evan Cheng071a2792007-09-11 19:55:27 +0000385let Defs = [RAX,RDX], Uses = [RAX,RDX] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000386def DIV64r : RI<0xF7, MRM6r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000387 "div{q}\t$src", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000388def DIV64m : RI<0xF7, MRM6m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000389 "div{q}\t$src", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000390
391// Signed division / remainder
Evan Cheng64d80e32007-07-19 01:14:50 +0000392def IDIV64r: RI<0xF7, MRM7r, (outs), (ins GR64:$src), // RDX:RAX/r64 = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000393 "idiv{q}\t$src", []>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000394def IDIV64m: RI<0xF7, MRM7m, (outs), (ins i64mem:$src), // RDX:RAX/[mem64] = RAX,RDX
Evan Cheng071a2792007-09-11 19:55:27 +0000395 "idiv{q}\t$src", []>;
396}
Evan Cheng25ab6902006-09-08 06:48:29 +0000397
398// Unary instructions
399let CodeSize = 2 in {
400let isTwoAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000401def NEG64r : RI<0xF7, MRM3r, (outs GR64:$dst), (ins GR64:$src), "neg{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000402 [(set GR64:$dst, (ineg GR64:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000403def NEG64m : RI<0xF7, MRM3m, (outs), (ins i64mem:$dst), "neg{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000404 [(store (ineg (loadi64 addr:$dst)), addr:$dst)]>;
405
406let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000407def INC64r : RI<0xFF, MRM0r, (outs GR64:$dst), (ins GR64:$src), "inc{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000408 [(set GR64:$dst, (add GR64:$src, 1))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000409def INC64m : RI<0xFF, MRM0m, (outs), (ins i64mem:$dst), "inc{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000410 [(store (add (loadi64 addr:$dst), 1), addr:$dst)]>;
411
412let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000413def DEC64r : RI<0xFF, MRM1r, (outs GR64:$dst), (ins GR64:$src), "dec{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000414 [(set GR64:$dst, (add GR64:$src, -1))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000415def DEC64m : RI<0xFF, MRM1m, (outs), (ins i64mem:$dst), "dec{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000416 [(store (add (loadi64 addr:$dst), -1), addr:$dst)]>;
417
418// In 64-bit mode, single byte INC and DEC cannot be encoded.
419let isTwoAddress = 1, isConvertibleToThreeAddress = 1 in {
420// Can transform into LEA.
Dan Gohmanb1576f52007-07-31 20:11:57 +0000421def INC64_16r : I<0xFF, MRM0r, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 [(set GR16:$dst, (add GR16:$src, 1))]>,
423 OpSize, Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000424def INC64_32r : I<0xFF, MRM0r, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000425 [(set GR32:$dst, (add GR32:$src, 1))]>,
426 Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000427def DEC64_16r : I<0xFF, MRM1r, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000428 [(set GR16:$dst, (add GR16:$src, -1))]>,
429 OpSize, Requires<[In64BitMode]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000430def DEC64_32r : I<0xFF, MRM1r, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000431 [(set GR32:$dst, (add GR32:$src, -1))]>,
432 Requires<[In64BitMode]>;
433} // isConvertibleToThreeAddress
434} // CodeSize
435
436
437// Shift instructions
438let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000439let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000440def SHL64rCL : RI<0xD3, MRM4r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000441 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000442 [(set GR64:$dst, (shl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000443def SHL64ri : RIi8<0xC1, MRM4r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000444 "shl{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000445 [(set GR64:$dst, (shl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000446def SHL64r1 : RI<0xD1, MRM4r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000447 "shl{q}\t$dst", []>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000448} // isTwoAddress
449
Evan Cheng071a2792007-09-11 19:55:27 +0000450let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000451def SHL64mCL : RI<0xD3, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000452 "shl{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000453 [(store (shl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000454def SHL64mi : RIi8<0xC1, MRM4m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000455 "shl{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000456 [(store (shl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000457def SHL64m1 : RI<0xD1, MRM4m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000458 "shl{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000459 [(store (shl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
460
461let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000462let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000463def SHR64rCL : RI<0xD3, MRM5r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000464 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000465 [(set GR64:$dst, (srl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000466def SHR64ri : RIi8<0xC1, MRM5r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000467 "shr{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000468 [(set GR64:$dst, (srl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000469def SHR64r1 : RI<0xD1, MRM5r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000470 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000471 [(set GR64:$dst, (srl GR64:$src1, (i8 1)))]>;
472} // isTwoAddress
473
Evan Cheng071a2792007-09-11 19:55:27 +0000474let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000475def SHR64mCL : RI<0xD3, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000476 "shr{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000477 [(store (srl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000478def SHR64mi : RIi8<0xC1, MRM5m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000479 "shr{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000480 [(store (srl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000481def SHR64m1 : RI<0xD1, MRM5m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000482 "shr{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000483 [(store (srl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
484
485let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000486let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000487def SAR64rCL : RI<0xD3, MRM7r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000488 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000489 [(set GR64:$dst, (sra GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000490def SAR64ri : RIi8<0xC1, MRM7r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000491 "sar{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000492 [(set GR64:$dst, (sra GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000493def SAR64r1 : RI<0xD1, MRM7r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000494 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000495 [(set GR64:$dst, (sra GR64:$src1, (i8 1)))]>;
496} // isTwoAddress
497
Evan Cheng071a2792007-09-11 19:55:27 +0000498let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000499def SAR64mCL : RI<0xD3, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000500 "sar{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000501 [(store (sra (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000502def SAR64mi : RIi8<0xC1, MRM7m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000503 "sar{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000504 [(store (sra (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000505def SAR64m1 : RI<0xD1, MRM7m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000506 "sar{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000507 [(store (sra (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
508
509// Rotate instructions
510let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000511let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000512def ROL64rCL : RI<0xD3, MRM0r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000513 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000514 [(set GR64:$dst, (rotl GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000515def ROL64ri : RIi8<0xC1, MRM0r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000516 "rol{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000517 [(set GR64:$dst, (rotl GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000518def ROL64r1 : RI<0xD1, MRM0r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000519 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000520 [(set GR64:$dst, (rotl GR64:$src1, (i8 1)))]>;
521} // isTwoAddress
522
Evan Cheng071a2792007-09-11 19:55:27 +0000523let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000524def ROL64mCL : I<0xD3, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000525 "rol{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000526 [(store (rotl (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000527def ROL64mi : RIi8<0xC1, MRM0m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000528 "rol{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000529 [(store (rotl (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000530def ROL64m1 : RI<0xD1, MRM0m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000531 "rol{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000532 [(store (rotl (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
533
534let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000535let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000536def ROR64rCL : RI<0xD3, MRM1r, (outs GR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000537 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000538 [(set GR64:$dst, (rotr GR64:$src, CL))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000539def ROR64ri : RIi8<0xC1, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000540 "ror{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000541 [(set GR64:$dst, (rotr GR64:$src1, (i8 imm:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000542def ROR64r1 : RI<0xD1, MRM1r, (outs GR64:$dst), (ins GR64:$src1),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000543 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000544 [(set GR64:$dst, (rotr GR64:$src1, (i8 1)))]>;
545} // isTwoAddress
546
Evan Cheng071a2792007-09-11 19:55:27 +0000547let Uses = [CL] in
Evan Cheng64d80e32007-07-19 01:14:50 +0000548def ROR64mCL : RI<0xD3, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000549 "ror{q}\t{%cl, $dst|$dst, %CL}",
Evan Cheng071a2792007-09-11 19:55:27 +0000550 [(store (rotr (loadi64 addr:$dst), CL), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000551def ROR64mi : RIi8<0xC1, MRM1m, (outs), (ins i64mem:$dst, i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000552 "ror{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000553 [(store (rotr (loadi64 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000554def ROR64m1 : RI<0xD1, MRM1m, (outs), (ins i64mem:$dst),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000555 "ror{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000556 [(store (rotr (loadi64 addr:$dst), (i8 1)), addr:$dst)]>;
557
558// Double shift instructions (generalizations of rotate)
559let isTwoAddress = 1 in {
Evan Cheng071a2792007-09-11 19:55:27 +0000560let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000561def SHLD64rrCL : RI<0xA5, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Evan Cheng071a2792007-09-11 19:55:27 +0000562 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", []>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000563def SHRD64rrCL : RI<0xAD, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Evan Cheng071a2792007-09-11 19:55:27 +0000564 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", []>, TB;
565}
Evan Cheng25ab6902006-09-08 06:48:29 +0000566
567let isCommutable = 1 in { // FIXME: Update X86InstrInfo::commuteInstruction
568def SHLD64rri8 : RIi8<0xA4, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000569 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000570 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", []>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000571 TB;
572def SHRD64rri8 : RIi8<0xAC, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000573 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000574 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", []>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000575 TB;
576} // isCommutable
577} // isTwoAddress
578
579// Temporary hack: there is no patterns associated with these instructions
580// so we have to tell tblgen that these do not produce results.
Evan Cheng071a2792007-09-11 19:55:27 +0000581let Uses = [CL] in {
Evan Cheng64d80e32007-07-19 01:14:50 +0000582def SHLD64mrCL : RI<0xA5, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Evan Cheng071a2792007-09-11 19:55:27 +0000583 "shld{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", []>, TB;
Evan Cheng64d80e32007-07-19 01:14:50 +0000584def SHRD64mrCL : RI<0xAD, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src2),
Evan Cheng071a2792007-09-11 19:55:27 +0000585 "shrd{q}\t{%cl, $src2, $dst|$dst, $src2, %CL}", []>, TB;
586}
Evan Cheng25ab6902006-09-08 06:48:29 +0000587def SHLD64mri8 : RIi8<0xA4, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000588 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000589 "shld{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", []>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000590 TB;
591def SHRD64mri8 : RIi8<0xAC, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000592 (outs), (ins i64mem:$dst, GR64:$src2, i8imm:$src3),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000593 "shrd{q}\t{$src3, $src2, $dst|$dst, $src2, $src3}", []>,
Evan Cheng25ab6902006-09-08 06:48:29 +0000594 TB;
Evan Cheng25ab6902006-09-08 06:48:29 +0000595
596//===----------------------------------------------------------------------===//
597// Logical Instructions...
598//
599
600let isTwoAddress = 1 in
Dan Gohmanb1576f52007-07-31 20:11:57 +0000601def NOT64r : RI<0xF7, MRM2r, (outs GR64:$dst), (ins GR64:$src), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000602 [(set GR64:$dst, (not GR64:$src))]>;
Dan Gohmanb1576f52007-07-31 20:11:57 +0000603def NOT64m : RI<0xF7, MRM2m, (outs), (ins i64mem:$dst), "not{q}\t$dst",
Evan Cheng25ab6902006-09-08 06:48:29 +0000604 [(store (not (loadi64 addr:$dst)), addr:$dst)]>;
605
606let isTwoAddress = 1 in {
607let isCommutable = 1 in
608def AND64rr : RI<0x21, MRMDestReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000609 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000610 "and{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000611 [(set GR64:$dst, (and GR64:$src1, GR64:$src2))]>;
612def AND64rm : RI<0x23, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000613 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000614 "and{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000615 [(set GR64:$dst, (and GR64:$src1, (load addr:$src2)))]>;
616def AND64ri32 : RIi32<0x81, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +0000617 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000618 "and{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000619 [(set GR64:$dst, (and GR64:$src1, i64immSExt32:$src2))]>;
620def AND64ri8 : RIi8<0x83, MRM4r,
Evan Cheng64d80e32007-07-19 01:14:50 +0000621 (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000622 "and{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000623 [(set GR64:$dst, (and GR64:$src1, i64immSExt8:$src2))]>;
624} // isTwoAddress
625
626def AND64mr : RI<0x21, MRMDestMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000627 (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000628 "and{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000629 [(store (and (load addr:$dst), GR64:$src), addr:$dst)]>;
630def AND64mi32 : RIi32<0x81, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +0000631 (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000632 "and{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000633 [(store (and (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
634def AND64mi8 : RIi8<0x83, MRM4m,
Evan Cheng64d80e32007-07-19 01:14:50 +0000635 (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000636 "and{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000637 [(store (and (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
638
639let isTwoAddress = 1 in {
640let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000641def OR64rr : RI<0x09, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000642 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000643 [(set GR64:$dst, (or GR64:$src1, GR64:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000644def OR64rm : RI<0x0B, MRMSrcMem , (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000645 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000646 [(set GR64:$dst, (or GR64:$src1, (load addr:$src2)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000647def OR64ri32 : RIi32<0x81, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000648 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000649 [(set GR64:$dst, (or GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000650def OR64ri8 : RIi8<0x83, MRM1r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000651 "or{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000652 [(set GR64:$dst, (or GR64:$src1, i64immSExt8:$src2))]>;
653} // isTwoAddress
654
Evan Cheng64d80e32007-07-19 01:14:50 +0000655def OR64mr : RI<0x09, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000656 "or{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000657 [(store (or (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000658def OR64mi32 : RIi32<0x81, MRM1m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000659 "or{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000660 [(store (or (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000661def OR64mi8 : RIi8<0x83, MRM1m, (outs), (ins i64mem:$dst, i64i8imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000662 "or{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000663 [(store (or (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
664
665let isTwoAddress = 1 in {
666let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000667def XOR64rr : RI<0x31, MRMDestReg, (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000668 "xor{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000669 [(set GR64:$dst, (xor GR64:$src1, GR64:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000670def XOR64rm : RI<0x33, MRMSrcMem, (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000671 "xor{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000672 [(set GR64:$dst, (xor GR64:$src1, (load addr:$src2)))]>;
673def XOR64ri32 : RIi32<0x81, MRM6r,
Evan Cheng64d80e32007-07-19 01:14:50 +0000674 (outs GR64:$dst), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000675 "xor{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000676 [(set GR64:$dst, (xor GR64:$src1, i64immSExt32:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000677def XOR64ri8 : RIi8<0x83, MRM6r, (outs GR64:$dst), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000678 "xor{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000679 [(set GR64:$dst, (xor GR64:$src1, i64immSExt8:$src2))]>;
680} // isTwoAddress
681
Evan Cheng64d80e32007-07-19 01:14:50 +0000682def XOR64mr : RI<0x31, MRMDestMem, (outs), (ins i64mem:$dst, GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000683 "xor{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000684 [(store (xor (load addr:$dst), GR64:$src), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000685def XOR64mi32 : RIi32<0x81, MRM6m, (outs), (ins i64mem:$dst, i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000686 "xor{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000687 [(store (xor (loadi64 addr:$dst), i64immSExt32:$src), addr:$dst)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000688def XOR64mi8 : RIi8<0x83, MRM6m, (outs), (ins i64mem:$dst, i64i8imm :$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000689 "xor{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000690 [(store (xor (load addr:$dst), i64immSExt8:$src), addr:$dst)]>;
691
692//===----------------------------------------------------------------------===//
693// Comparison Instructions...
694//
695
696// Integer comparison
697let isCommutable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +0000698def TEST64rr : RI<0x85, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000699 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000700 [(X86cmp (and GR64:$src1, GR64:$src2), 0)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000701def TEST64rm : RI<0x85, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000702 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng734503b2006-09-11 02:19:56 +0000703 [(X86cmp (and GR64:$src1, (loadi64 addr:$src2)), 0)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000704def TEST64ri32 : RIi32<0xF7, MRM0r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000705 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000706 [(X86cmp (and GR64:$src1, i64immSExt32:$src2), 0)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000707def TEST64mi32 : RIi32<0xF7, MRM0m, (outs), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000708 "test{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng734503b2006-09-11 02:19:56 +0000709 [(X86cmp (and (loadi64 addr:$src1), i64immSExt32:$src2), 0)]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000710
Evan Cheng64d80e32007-07-19 01:14:50 +0000711def CMP64rr : RI<0x39, MRMDestReg, (outs), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000712 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000713 [(X86cmp GR64:$src1, GR64:$src2)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000714def CMP64mr : RI<0x39, MRMDestMem, (outs), (ins i64mem:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000715 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000716 [(X86cmp (loadi64 addr:$src1), GR64:$src2)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000717def CMP64rm : RI<0x3B, MRMSrcMem, (outs), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000718 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000719 [(X86cmp GR64:$src1, (loadi64 addr:$src2))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000720def CMP64ri32 : RIi32<0x81, MRM7r, (outs), (ins GR64:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000721 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000722 [(X86cmp GR64:$src1, i64immSExt32:$src2)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000723def CMP64mi32 : RIi32<0x81, MRM7m, (outs), (ins i64mem:$src1, i64i32imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000724 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000725 [(X86cmp (loadi64 addr:$src1), i64immSExt32:$src2)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000726def CMP64mi8 : RIi8<0x83, MRM7m, (outs), (ins i64mem:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000727 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000728 [(X86cmp (loadi64 addr:$src1), i64immSExt8:$src2)]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000729def CMP64ri8 : RIi8<0x83, MRM7r, (outs), (ins GR64:$src1, i64i8imm:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000730 "cmp{q}\t{$src2, $src1|$src1, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000731 [(X86cmp GR64:$src1, i64immSExt8:$src2)]>;
732
733// Conditional moves
734let isTwoAddress = 1 in {
735def CMOVB64rr : RI<0x42, MRMSrcReg, // if <u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000736 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000737 "cmovb\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000738 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
739 X86_COND_B))]>, TB;
740def CMOVB64rm : RI<0x42, MRMSrcMem, // if <u, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000741 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000742 "cmovb\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000743 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
744 X86_COND_B))]>, TB;
745def CMOVAE64rr: RI<0x43, MRMSrcReg, // if >=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000746 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000747 "cmovae\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000748 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
749 X86_COND_AE))]>, TB;
750def CMOVAE64rm: RI<0x43, MRMSrcMem, // if >=u, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000751 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000752 "cmovae\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000753 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
754 X86_COND_AE))]>, TB;
755def CMOVE64rr : RI<0x44, MRMSrcReg, // if ==, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000756 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000757 "cmove\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000758 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
759 X86_COND_E))]>, TB;
760def CMOVE64rm : RI<0x44, MRMSrcMem, // if ==, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000761 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000762 "cmove\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000763 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
764 X86_COND_E))]>, TB;
765def CMOVNE64rr: RI<0x45, MRMSrcReg, // if !=, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000766 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000767 "cmovne\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000768 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
769 X86_COND_NE))]>, TB;
770def CMOVNE64rm: RI<0x45, MRMSrcMem, // if !=, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000771 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000772 "cmovne\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000773 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
774 X86_COND_NE))]>, TB;
775def CMOVBE64rr: RI<0x46, MRMSrcReg, // if <=u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000776 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000777 "cmovbe\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000778 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
779 X86_COND_BE))]>, TB;
780def CMOVBE64rm: RI<0x46, MRMSrcMem, // if <=u, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000781 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000782 "cmovbe\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000783 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
784 X86_COND_BE))]>, TB;
785def CMOVA64rr : RI<0x47, MRMSrcReg, // if >u, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000786 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000787 "cmova\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000788 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
789 X86_COND_A))]>, TB;
790def CMOVA64rm : RI<0x47, MRMSrcMem, // if >u, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000791 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000792 "cmova\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000793 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
794 X86_COND_A))]>, TB;
795def CMOVL64rr : RI<0x4C, MRMSrcReg, // if <s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000796 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000797 "cmovl\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000798 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
799 X86_COND_L))]>, TB;
800def CMOVL64rm : RI<0x4C, MRMSrcMem, // if <s, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000801 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000802 "cmovl\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000803 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
804 X86_COND_L))]>, TB;
805def CMOVGE64rr: RI<0x4D, MRMSrcReg, // if >=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000806 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000807 "cmovge\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000808 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
809 X86_COND_GE))]>, TB;
810def CMOVGE64rm: RI<0x4D, MRMSrcMem, // if >=s, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000811 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000812 "cmovge\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000813 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
814 X86_COND_GE))]>, TB;
815def CMOVLE64rr: RI<0x4E, MRMSrcReg, // if <=s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000816 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000817 "cmovle\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000818 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
819 X86_COND_LE))]>, TB;
820def CMOVLE64rm: RI<0x4E, MRMSrcMem, // if <=s, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000821 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000822 "cmovle\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000823 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
824 X86_COND_LE))]>, TB;
825def CMOVG64rr : RI<0x4F, MRMSrcReg, // if >s, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000826 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000827 "cmovg\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000828 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
829 X86_COND_G))]>, TB;
830def CMOVG64rm : RI<0x4F, MRMSrcMem, // if >s, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000831 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000832 "cmovg\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000833 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
834 X86_COND_G))]>, TB;
835def CMOVS64rr : RI<0x48, MRMSrcReg, // if signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000836 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000837 "cmovs\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000838 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
839 X86_COND_S))]>, TB;
840def CMOVS64rm : RI<0x48, MRMSrcMem, // if signed, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000841 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000842 "cmovs\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000843 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
844 X86_COND_S))]>, TB;
845def CMOVNS64rr: RI<0x49, MRMSrcReg, // if !signed, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000846 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000847 "cmovns\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000848 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
849 X86_COND_NS))]>, TB;
850def CMOVNS64rm: RI<0x49, MRMSrcMem, // if !signed, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000851 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000852 "cmovns\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000853 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
854 X86_COND_NS))]>, TB;
855def CMOVP64rr : RI<0x4A, MRMSrcReg, // if parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000856 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000857 "cmovp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000858 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
859 X86_COND_P))]>, TB;
860def CMOVP64rm : RI<0x4A, MRMSrcMem, // if parity, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000861 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000862 "cmovp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000863 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
864 X86_COND_P))]>, TB;
865def CMOVNP64rr : RI<0x4B, MRMSrcReg, // if !parity, GR64 = GR64
Evan Cheng64d80e32007-07-19 01:14:50 +0000866 (outs GR64:$dst), (ins GR64:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000867 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000868 [(set GR64:$dst, (X86cmov GR64:$src1, GR64:$src2,
869 X86_COND_NP))]>, TB;
870def CMOVNP64rm : RI<0x4B, MRMSrcMem, // if !parity, GR64 = [mem64]
Evan Cheng64d80e32007-07-19 01:14:50 +0000871 (outs GR64:$dst), (ins GR64:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000872 "cmovnp\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000873 [(set GR64:$dst, (X86cmov GR64:$src1, (loadi64 addr:$src2),
874 X86_COND_NP))]>, TB;
875} // isTwoAddress
876
877//===----------------------------------------------------------------------===//
878// Conversion Instructions...
879//
880
881// f64 -> signed i64
Evan Cheng64d80e32007-07-19 01:14:50 +0000882def Int_CVTSD2SI64rr: RSDI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000883 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000884 [(set GR64:$dst,
885 (int_x86_sse2_cvtsd2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000886def Int_CVTSD2SI64rm: RSDI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000887 "cvtsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000888 [(set GR64:$dst, (int_x86_sse2_cvtsd2si64
889 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000890def CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000891 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000892 [(set GR64:$dst, (fp_to_sint FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000893def CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000894 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000895 [(set GR64:$dst, (fp_to_sint (loadf64 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000896def Int_CVTTSD2SI64rr: RSDI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000897 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000898 [(set GR64:$dst,
899 (int_x86_sse2_cvttsd2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000900def Int_CVTTSD2SI64rm: RSDI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f128mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000901 "cvttsd2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000902 [(set GR64:$dst,
903 (int_x86_sse2_cvttsd2si64
904 (load addr:$src)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000905
906// Signed i64 -> f64
Evan Cheng64d80e32007-07-19 01:14:50 +0000907def CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000908 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000909 [(set FR64:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000910def CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000911 "cvtsi2sd{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000912 [(set FR64:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
913let isTwoAddress = 1 in {
914def Int_CVTSI2SD64rr: RSDI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000915 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000916 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000917 [(set VR128:$dst,
918 (int_x86_sse2_cvtsi642sd VR128:$src1,
919 GR64:$src2))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000920def Int_CVTSI2SD64rm: RSDI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000921 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000922 "cvtsi2sd{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000923 [(set VR128:$dst,
924 (int_x86_sse2_cvtsi642sd VR128:$src1,
925 (loadi64 addr:$src2)))]>;
Evan Cheng25ab6902006-09-08 06:48:29 +0000926} // isTwoAddress
927
928// Signed i64 -> f32
Evan Cheng64d80e32007-07-19 01:14:50 +0000929def CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg, (outs FR32:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000930 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000931 [(set FR32:$dst, (sint_to_fp GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000932def CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem, (outs FR32:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000933 "cvtsi2ss{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000934 [(set FR32:$dst, (sint_to_fp (loadi64 addr:$src)))]>;
935let isTwoAddress = 1 in {
936def Int_CVTSI2SS64rr: RSSI<0x2A, MRMSrcReg,
Evan Cheng64d80e32007-07-19 01:14:50 +0000937 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000938 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000939 []>; // TODO: add intrinsic
940def Int_CVTSI2SS64rm: RSSI<0x2A, MRMSrcMem,
Evan Cheng64d80e32007-07-19 01:14:50 +0000941 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000942 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000943 []>; // TODO: add intrinsic
944} // isTwoAddress
945
946// f32 -> signed i64
Evan Cheng64d80e32007-07-19 01:14:50 +0000947def Int_CVTSS2SI64rr: RSSI<0x2D, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000948 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000949 [(set GR64:$dst,
950 (int_x86_sse_cvtss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000951def Int_CVTSS2SI64rm: RSSI<0x2D, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000952 "cvtss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000953 [(set GR64:$dst, (int_x86_sse_cvtss2si64
954 (load addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000955def CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins FR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000956 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000957 [(set GR64:$dst, (fp_to_sint FR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000958def CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000959 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000960 [(set GR64:$dst, (fp_to_sint (loadf32 addr:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000961def Int_CVTTSS2SI64rr: RSSI<0x2C, MRMSrcReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000962 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000963 [(set GR64:$dst,
964 (int_x86_sse_cvttss2si64 VR128:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000965def Int_CVTTSS2SI64rm: RSSI<0x2C, MRMSrcMem, (outs GR64:$dst), (ins f32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000966 "cvttss2si{q}\t{$src, $dst|$dst, $src}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000967 [(set GR64:$dst,
968 (int_x86_sse_cvttss2si64 (load addr:$src)))]>;
969
970let isTwoAddress = 1 in {
971 def Int_CVTSI642SSrr : RSSI<0x2A, MRMSrcReg,
972 (outs VR128:$dst), (ins VR128:$src1, GR64:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000973 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000974 [(set VR128:$dst,
975 (int_x86_sse_cvtsi642ss VR128:$src1,
976 GR64:$src2))]>;
977 def Int_CVTSI642SSrm : RSSI<0x2A, MRMSrcMem,
978 (outs VR128:$dst), (ins VR128:$src1, i64mem:$src2),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000979 "cvtsi2ss{q}\t{$src2, $dst|$dst, $src2}",
Bill Wendling6a20cf02007-07-23 03:07:27 +0000980 [(set VR128:$dst,
981 (int_x86_sse_cvtsi642ss VR128:$src1,
982 (loadi64 addr:$src2)))]>;
983}
Evan Cheng25ab6902006-09-08 06:48:29 +0000984
985//===----------------------------------------------------------------------===//
986// Alias Instructions
987//===----------------------------------------------------------------------===//
988
Evan Cheng25ab6902006-09-08 06:48:29 +0000989// Zero-extension
990// TODO: Remove this after proper i32 -> i64 zext support.
Evan Cheng64d80e32007-07-19 01:14:50 +0000991def PsMOVZX64rr32: I<0x89, MRMDestReg, (outs GR64:$dst), (ins GR32:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000992 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000993 [(set GR64:$dst, (zext GR32:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +0000994def PsMOVZX64rm32: I<0x8B, MRMSrcMem, (outs GR64:$dst), (ins i32mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +0000995 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +0000996 [(set GR64:$dst, (zextloadi64i32 addr:$src))]>;
997
998
999// Alias instructions that map movr0 to xor.
1000// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
1001// FIXME: AddedComplexity gives MOV64r0 a higher priority than MOV64ri32. Remove
1002// when we have a better way to specify isel priority.
Dan Gohman1ab79892007-09-07 21:32:51 +00001003let AddedComplexity = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001004def MOV64r0 : RI<0x31, MRMInitReg, (outs GR64:$dst), (ins),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001005 "xor{q}\t$dst, $dst",
Evan Cheng25ab6902006-09-08 06:48:29 +00001006 [(set GR64:$dst, 0)]>;
1007
1008// Materialize i64 constant where top 32-bits are zero.
Dan Gohman1ab79892007-09-07 21:32:51 +00001009let AddedComplexity = 1, isReMaterializable = 1 in
Evan Cheng64d80e32007-07-19 01:14:50 +00001010def MOV64ri64i32 : Ii32<0xB8, AddRegFrm, (outs GR64:$dst), (ins i64i32imm:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001011 "mov{l}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
Evan Cheng25ab6902006-09-08 06:48:29 +00001012 [(set GR64:$dst, i64immZExt32:$src)]>;
1013
1014//===----------------------------------------------------------------------===//
1015// Non-Instruction Patterns
1016//===----------------------------------------------------------------------===//
1017
Evan Cheng0085a282006-11-30 21:55:46 +00001018// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
1019def : Pat<(i64 (X86Wrapper tconstpool :$dst)),
Evan Cheng0085a282006-11-30 21:55:46 +00001020 (MOV64ri tconstpool :$dst)>, Requires<[NotSmallCode]>;
1021def : Pat<(i64 (X86Wrapper tjumptable :$dst)),
1022 (MOV64ri tjumptable :$dst)>, Requires<[NotSmallCode]>;
1023def : Pat<(i64 (X86Wrapper tglobaladdr :$dst)),
1024 (MOV64ri tglobaladdr :$dst)>, Requires<[NotSmallCode]>;
1025def : Pat<(i64 (X86Wrapper texternalsym:$dst)),
1026 (MOV64ri texternalsym:$dst)>, Requires<[NotSmallCode]>;
1027
Evan Cheng28b514392006-12-05 19:50:18 +00001028def : Pat<(store (i64 (X86Wrapper tconstpool:$src)), addr:$dst),
1029 (MOV64mi32 addr:$dst, tconstpool:$src)>,
Evan Cheng0db079e2007-08-01 23:46:10 +00001030 Requires<[SmallCode, HasLow4G, IsStatic]>;
Evan Cheng28b514392006-12-05 19:50:18 +00001031def : Pat<(store (i64 (X86Wrapper tjumptable:$src)), addr:$dst),
1032 (MOV64mi32 addr:$dst, tjumptable:$src)>,
Evan Cheng0db079e2007-08-01 23:46:10 +00001033 Requires<[SmallCode, HasLow4G, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001034def : Pat<(store (i64 (X86Wrapper tglobaladdr:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001035 (MOV64mi32 addr:$dst, tglobaladdr:$src)>,
Evan Cheng0db079e2007-08-01 23:46:10 +00001036 Requires<[SmallCode, HasLow4G, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001037def : Pat<(store (i64 (X86Wrapper texternalsym:$src)), addr:$dst),
Evan Cheng28b514392006-12-05 19:50:18 +00001038 (MOV64mi32 addr:$dst, texternalsym:$src)>,
Evan Cheng0db079e2007-08-01 23:46:10 +00001039 Requires<[SmallCode, HasLow4G, IsStatic]>;
Evan Cheng0085a282006-11-30 21:55:46 +00001040
Evan Cheng25ab6902006-09-08 06:48:29 +00001041// Calls
1042// Direct PC relative function call for small code model. 32-bit displacement
1043// sign extended to 64-bit.
1044def : Pat<(X86call (i64 tglobaladdr:$dst)),
1045 (CALL64pcrel32 tglobaladdr:$dst)>;
1046def : Pat<(X86call (i64 texternalsym:$dst)),
1047 (CALL64pcrel32 texternalsym:$dst)>;
1048
1049def : Pat<(X86tailcall (i64 tglobaladdr:$dst)),
1050 (CALL64pcrel32 tglobaladdr:$dst)>;
1051def : Pat<(X86tailcall (i64 texternalsym:$dst)),
1052 (CALL64pcrel32 texternalsym:$dst)>;
1053
1054def : Pat<(X86tailcall GR64:$dst),
1055 (CALL64r GR64:$dst)>;
1056
1057// {s|z}extload bool -> {s|z}extload byte
1058def : Pat<(sextloadi64i1 addr:$src), (MOVSX64rm8 addr:$src)>;
1059def : Pat<(zextloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1060
1061// extload
1062def : Pat<(extloadi64i1 addr:$src), (MOVZX64rm8 addr:$src)>;
1063def : Pat<(extloadi64i8 addr:$src), (MOVZX64rm8 addr:$src)>;
1064def : Pat<(extloadi64i16 addr:$src), (MOVZX64rm16 addr:$src)>;
1065def : Pat<(extloadi64i32 addr:$src), (PsMOVZX64rm32 addr:$src)>;
1066
1067// anyext -> zext
1068def : Pat<(i64 (anyext GR8 :$src)), (MOVZX64rr8 GR8 :$src)>;
1069def : Pat<(i64 (anyext GR16:$src)), (MOVZX64rr16 GR16:$src)>;
1070def : Pat<(i64 (anyext GR32:$src)), (PsMOVZX64rr32 GR32:$src)>;
1071def : Pat<(i64 (anyext (loadi8 addr:$src))), (MOVZX64rm8 addr:$src)>;
1072def : Pat<(i64 (anyext (loadi16 addr:$src))), (MOVZX64rm16 addr:$src)>;
1073def : Pat<(i64 (anyext (loadi32 addr:$src))), (PsMOVZX64rm32 addr:$src)>;
1074
1075//===----------------------------------------------------------------------===//
1076// Some peepholes
1077//===----------------------------------------------------------------------===//
1078
1079// (shl x, 1) ==> (add x, x)
1080def : Pat<(shl GR64:$src1, (i8 1)), (ADD64rr GR64:$src1, GR64:$src1)>;
1081
1082// (or (x >> c) | (y << (64 - c))) ==> (shrd64 x, y, c)
1083def : Pat<(or (srl GR64:$src1, CL:$amt),
1084 (shl GR64:$src2, (sub 64, CL:$amt))),
1085 (SHRD64rrCL GR64:$src1, GR64:$src2)>;
1086
1087def : Pat<(store (or (srl (loadi64 addr:$dst), CL:$amt),
1088 (shl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1089 (SHRD64mrCL addr:$dst, GR64:$src2)>;
1090
1091// (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
1092def : Pat<(or (shl GR64:$src1, CL:$amt),
1093 (srl GR64:$src2, (sub 64, CL:$amt))),
1094 (SHLD64rrCL GR64:$src1, GR64:$src2)>;
1095
1096def : Pat<(store (or (shl (loadi64 addr:$dst), CL:$amt),
1097 (srl GR64:$src2, (sub 64, CL:$amt))), addr:$dst),
1098 (SHLD64mrCL addr:$dst, GR64:$src2)>;
Evan Chengebf01d62006-11-16 23:33:25 +00001099
Chris Lattnera0668102007-05-17 06:35:11 +00001100// X86 specific add which produces a flag.
1101def : Pat<(addc GR64:$src1, GR64:$src2),
1102 (ADD64rr GR64:$src1, GR64:$src2)>;
1103def : Pat<(addc GR64:$src1, (load addr:$src2)),
1104 (ADD64rm GR64:$src1, addr:$src2)>;
1105def : Pat<(addc GR64:$src1, i64immSExt32:$src2),
1106 (ADD64ri32 GR64:$src1, imm:$src2)>;
1107def : Pat<(addc GR64:$src1, i64immSExt8:$src2),
1108 (ADD64ri8 GR64:$src1, i64immSExt8:$src2)>;
1109
1110def : Pat<(subc GR64:$src1, GR64:$src2),
1111 (SUB64rr GR64:$src1, GR64:$src2)>;
1112def : Pat<(subc GR64:$src1, (load addr:$src2)),
1113 (SUB64rm GR64:$src1, addr:$src2)>;
1114def : Pat<(subc GR64:$src1, imm:$src2),
1115 (SUB64ri32 GR64:$src1, i64immSExt32:$src2)>;
1116def : Pat<(subc GR64:$src1, i64immSExt8:$src2),
1117 (SUB64ri8 GR64:$src1, i64immSExt8:$src2)>;
1118
1119
Evan Chengebf01d62006-11-16 23:33:25 +00001120//===----------------------------------------------------------------------===//
1121// X86-64 SSE Instructions
1122//===----------------------------------------------------------------------===//
1123
1124// Move instructions...
1125
Evan Cheng64d80e32007-07-19 01:14:50 +00001126def MOV64toPQIrr : RPDI<0x6E, MRMSrcReg, (outs VR128:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001127 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001128 [(set VR128:$dst,
1129 (v2i64 (scalar_to_vector GR64:$src)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001130def MOV64toPQIrm : RPDI<0x6E, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001131 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001132 [(set VR128:$dst,
1133 (v2i64 (scalar_to_vector (loadi64 addr:$src))))]>;
1134
Evan Cheng64d80e32007-07-19 01:14:50 +00001135def MOVPQIto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001136 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001137 [(set GR64:$dst, (vector_extract (v2i64 VR128:$src),
1138 (iPTR 0)))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001139def MOVPQIto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, VR128:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001140 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Chengebf01d62006-11-16 23:33:25 +00001141 [(store (i64 (vector_extract (v2i64 VR128:$src),
1142 (iPTR 0))), addr:$dst)]>;
Evan Cheng21b76122006-12-14 21:55:39 +00001143
Evan Cheng64d80e32007-07-19 01:14:50 +00001144def MOV64toSDrr : RPDI<0x6E, MRMSrcReg, (outs FR64:$dst), (ins GR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001145 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001146 [(set FR64:$dst, (bitconvert GR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001147def MOV64toSDrm : RPDI<0x6E, MRMSrcMem, (outs FR64:$dst), (ins i64mem:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001148 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001149 [(set FR64:$dst, (bitconvert (loadi64 addr:$src)))]>;
1150
Evan Cheng64d80e32007-07-19 01:14:50 +00001151def MOVSDto64rr : RPDI<0x7E, MRMDestReg, (outs GR64:$dst), (ins FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001152 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001153 [(set GR64:$dst, (bitconvert FR64:$src))]>;
Evan Cheng64d80e32007-07-19 01:14:50 +00001154def MOVSDto64mr : RPDI<0x7E, MRMDestMem, (outs), (ins i64mem:$dst, FR64:$src),
Dan Gohmanb1576f52007-07-31 20:11:57 +00001155 "mov{d|q}\t{$src, $dst|$dst, $src}",
Evan Cheng21b76122006-12-14 21:55:39 +00001156 [(store (i64 (bitconvert FR64:$src)), addr:$dst)]>;