blob: 28fb004f62545f5900ffd871e3ac3f33204ad680 [file] [log] [blame]
Jim Laskey076866c2005-10-18 16:23:40 +00001//===- PPCScheduleG4.td - PPC G4 Scheduling Definitions ----*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by James M. Laskey and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the itinerary class data for the G4 (7400) processor.
11//
12//===----------------------------------------------------------------------===//
13
14def G4Itineraries : ProcessorItineraries<G4, [
15 InstrItinData<IntGeneral , [InstrStage<1, [IU1, IU2]>]>,
16 InstrItinData<IntCompare , [InstrStage<1, [IU1, IU2]>]>,
17 InstrItinData<IntDivD , [InstrStage<0, [NoUnit]>]>,
18 InstrItinData<IntDivW , [InstrStage<19, [IU1]>]>,
19 InstrItinData<IntMFFS , [InstrStage<3, [FPU1]>]>,
20 InstrItinData<IntMFVSCR , [InstrStage<1, [VIU1]>]>,
21 InstrItinData<IntMTFSB0 , [InstrStage<3, [FPU1]>]>,
22 InstrItinData<IntMTSRD , [InstrStage<0, [NoUnit]>]>,
23 InstrItinData<IntMulHD , [InstrStage<0, [NoUnit]>]>,
24 InstrItinData<IntMulHW , [InstrStage<5, [IU1]>]>,
25 InstrItinData<IntMulHWU , [InstrStage<6, [IU1]>]>,
26 InstrItinData<IntMulLI , [InstrStage<3, [IU1]>]>,
27 InstrItinData<IntRFID , [InstrStage<0, [NoUnit]>]>,
28 InstrItinData<IntRotateD , [InstrStage<0, [NoUnit]>]>,
29 InstrItinData<IntRotate , [InstrStage<1, [IU1, IU2]>]>,
30 InstrItinData<IntShift , [InstrStage<1, [IU1, IU2]>]>,
31 InstrItinData<IntTrapD , [InstrStage<0, [NoUnit]>]>,
32 InstrItinData<IntTrapW , [InstrStage<2, [IU1, IU2]>]>,
33 InstrItinData<BrB , [InstrStage<1, [BPU]>]>,
34 InstrItinData<BrCR , [InstrStage<1, [SRU]>]>,
35 InstrItinData<BrMCR , [InstrStage<1, [SRU]>]>,
36 InstrItinData<BrMCRX , [InstrStage<1, [SRU]>]>,
37 InstrItinData<LdStDCBA , [InstrStage<0, [NoUnit]>]>,
38 InstrItinData<LdStDCBF , [InstrStage<2, [SLU]>]>,
39 InstrItinData<LdStDCBI , [InstrStage<2, [SLU]>]>,
40 InstrItinData<LdStDCBT , [InstrStage<2, [SLU]>]>,
41 InstrItinData<LdStDSS , [InstrStage<2, [SLU]>]>,
42 InstrItinData<LdStICBI , [InstrStage<2, [SLU]>]>,
43 InstrItinData<LdStLBZUX , [InstrStage<2, [SLU]>]>,
44 InstrItinData<LdStLD , [InstrStage<0, [NoUnit]>]>,
45 InstrItinData<LdStLDARX , [InstrStage<0, [NoUnit]>]>,
46 InstrItinData<LdStLFD , [InstrStage<2, [SLU]>]>,
47 InstrItinData<LdStLFDU , [InstrStage<2, [SLU]>]>,
48 InstrItinData<LdStLHA , [InstrStage<2, [SLU]>]>,
49 InstrItinData<LdStLMW , [InstrStage<34, [SLU]>]>,
50 InstrItinData<LdStLVEBX , [InstrStage<2, [SLU]>]>,
51 InstrItinData<LdStLWA , [InstrStage<0, [NoUnit]>]>,
52 InstrItinData<LdStLWARX , [InstrStage<3, [SLU]>]>,
53 InstrItinData<LdStSLBIA , [InstrStage<0, [NoUnit]>]>,
54 InstrItinData<LdStSLBIE , [InstrStage<0, [NoUnit]>]>,
55 InstrItinData<LdStSTD , [InstrStage<0, [NoUnit]>]>,
56 InstrItinData<LdStSTDCX , [InstrStage<0, [NoUnit]>]>,
57 InstrItinData<LdStSTVEBX , [InstrStage<2, [SLU]>]>,
58 InstrItinData<LdStSTWCX , [InstrStage<5, [SLU]>]>,
59 InstrItinData<LdStSync , [InstrStage<8, [SLU]>]>,
60 InstrItinData<SprISYNC , [InstrStage<2, [SRU]>]>,
61 InstrItinData<SprMFSR , [InstrStage<3, [SRU]>]>,
62 InstrItinData<SprMTMSR , [InstrStage<1, [SRU]>]>,
63 InstrItinData<SprMTSR , [InstrStage<2, [SRU]>]>,
64 InstrItinData<SprTLBSYNC , [InstrStage<8, [SRU]>]>,
65 InstrItinData<SprMFCR , [InstrStage<1, [SRU]>]>,
66 InstrItinData<SprMFMSR , [InstrStage<1, [SRU]>]>,
67 InstrItinData<SprMFSPR , [InstrStage<3, [SRU]>]>,
68 InstrItinData<SprMFTB , [InstrStage<1, [SRU]>]>,
69 InstrItinData<SprMTSPR , [InstrStage<2, [SRU]>]>,
70 InstrItinData<SprMTSRIN , [InstrStage<2, [SRU]>]>,
71 InstrItinData<SprRFI , [InstrStage<2, [SRU]>]>,
72 InstrItinData<SprSC , [InstrStage<2, [SRU]>]>,
73 InstrItinData<FPGeneral , [InstrStage<1, [FPU1]>]>,
74 InstrItinData<FPCompare , [InstrStage<1, [FPU1]>]>,
75 InstrItinData<FPDivD , [InstrStage<31, [FPU1]>]>,
76 InstrItinData<FPDivS , [InstrStage<17, [FPU1]>]>,
77 InstrItinData<FPFused , [InstrStage<1, [FPU1]>]>,
78 InstrItinData<FPRes , [InstrStage<10, [FPU1]>]>,
79 InstrItinData<FPSqrt , [InstrStage<0, [NoUnit]>]>,
80 InstrItinData<VecGeneral , [InstrStage<1, [VIU1]>]>,
81 InstrItinData<VecFP , [InstrStage<4, [VFPU]>]>,
82 InstrItinData<VecFPCompare, [InstrStage<1, [VIU1]>]>,
83 InstrItinData<VecComplex , [InstrStage<3, [VIU2]>]>,
84 InstrItinData<VecPerm , [InstrStage<1, [VPU]>]>,
85 InstrItinData<VecFPRound , [InstrStage<4, [VFPU]>]>,
86 InstrItinData<VecVSL , [InstrStage<1, [VIU1]>]>,
87 InstrItinData<VecVSR , [InstrStage<1, [VIU1]>]>
88]>;