blob: 7cf4ddf27daf42a463aa9c9652aaa24045991df6 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- RegAllocLinearScan.cpp - Linear Scan register allocator -----------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements a linear scan register allocator.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "regalloc"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000015#include "llvm/CodeGen/LiveIntervalAnalysis.h"
16#include "PhysRegTracker.h"
17#include "VirtRegMap.h"
18#include "llvm/Function.h"
19#include "llvm/CodeGen/MachineFunctionPass.h"
20#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng26d17df2007-12-11 02:09:15 +000021#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/Passes.h"
23#include "llvm/CodeGen/RegAllocRegistry.h"
David Greene1d80f1b2007-09-06 16:18:45 +000024#include "llvm/CodeGen/RegisterCoalescer.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000025#include "llvm/CodeGen/SSARegMap.h"
26#include "llvm/Target/MRegisterInfo.h"
27#include "llvm/Target/TargetMachine.h"
Evan Chengc4c75f52007-11-03 07:20:12 +000028#include "llvm/Target/TargetInstrInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029#include "llvm/ADT/EquivalenceClasses.h"
30#include "llvm/ADT/Statistic.h"
31#include "llvm/ADT/STLExtras.h"
32#include "llvm/Support/Debug.h"
33#include "llvm/Support/Compiler.h"
34#include <algorithm>
35#include <set>
36#include <queue>
37#include <memory>
38#include <cmath>
39using namespace llvm;
40
41STATISTIC(NumIters , "Number of iterations performed");
42STATISTIC(NumBacktracks, "Number of times we had to backtrack");
Evan Chengc4c75f52007-11-03 07:20:12 +000043STATISTIC(NumCoalesce, "Number of copies coalesced");
Dan Gohmanf17a25c2007-07-18 16:29:46 +000044
45static RegisterRegAlloc
46linearscanRegAlloc("linearscan", " linear scan register allocator",
47 createLinearScanRegisterAllocator);
48
49namespace {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000050 struct VISIBILITY_HIDDEN RALinScan : public MachineFunctionPass {
51 static char ID;
52 RALinScan() : MachineFunctionPass((intptr_t)&ID) {}
53
54 typedef std::pair<LiveInterval*, LiveInterval::iterator> IntervalPtr;
55 typedef std::vector<IntervalPtr> IntervalPtrs;
56 private:
57 /// RelatedRegClasses - This structure is built the first time a function is
58 /// compiled, and keeps track of which register classes have registers that
59 /// belong to multiple classes or have aliases that are in other classes.
60 EquivalenceClasses<const TargetRegisterClass*> RelatedRegClasses;
61 std::map<unsigned, const TargetRegisterClass*> OneClassForEachPhysReg;
62
63 MachineFunction* mf_;
64 const TargetMachine* tm_;
65 const MRegisterInfo* mri_;
Evan Chengc4c75f52007-11-03 07:20:12 +000066 const TargetInstrInfo* tii_;
67 SSARegMap *regmap_;
68 BitVector allocatableRegs_;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000069 LiveIntervals* li_;
Evan Cheng26d17df2007-12-11 02:09:15 +000070 const MachineLoopInfo *loopInfo;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000071
72 /// handled_ - Intervals are added to the handled_ set in the order of their
73 /// start value. This is uses for backtracking.
74 std::vector<LiveInterval*> handled_;
75
76 /// fixed_ - Intervals that correspond to machine registers.
77 ///
78 IntervalPtrs fixed_;
79
80 /// active_ - Intervals that are currently being processed, and which have a
81 /// live range active for the current point.
82 IntervalPtrs active_;
83
84 /// inactive_ - Intervals that are currently being processed, but which have
85 /// a hold at the current point.
86 IntervalPtrs inactive_;
87
88 typedef std::priority_queue<LiveInterval*,
89 std::vector<LiveInterval*>,
90 greater_ptr<LiveInterval> > IntervalHeap;
91 IntervalHeap unhandled_;
92 std::auto_ptr<PhysRegTracker> prt_;
93 std::auto_ptr<VirtRegMap> vrm_;
94 std::auto_ptr<Spiller> spiller_;
95
96 public:
97 virtual const char* getPassName() const {
98 return "Linear Scan Register Allocator";
99 }
100
101 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
102 AU.addRequired<LiveIntervals>();
David Greene1d80f1b2007-09-06 16:18:45 +0000103 // Make sure PassManager knows which analyses to make available
104 // to coalescing and which analyses coalescing invalidates.
105 AU.addRequiredTransitive<RegisterCoalescer>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000106 AU.addRequired<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000107 MachineFunctionPass::getAnalysisUsage(AU);
108 }
109
110 /// runOnMachineFunction - register allocate the whole function
111 bool runOnMachineFunction(MachineFunction&);
112
113 private:
114 /// linearScan - the linear scan algorithm
115 void linearScan();
116
117 /// initIntervalSets - initialize the interval sets.
118 ///
119 void initIntervalSets();
120
121 /// processActiveIntervals - expire old intervals and move non-overlapping
122 /// ones to the inactive list.
123 void processActiveIntervals(unsigned CurPoint);
124
125 /// processInactiveIntervals - expire old intervals and move overlapping
126 /// ones to the active list.
127 void processInactiveIntervals(unsigned CurPoint);
128
129 /// assignRegOrStackSlotAtInterval - assign a register if one
130 /// is available, or spill.
131 void assignRegOrStackSlotAtInterval(LiveInterval* cur);
132
Evan Chengc4c75f52007-11-03 07:20:12 +0000133 /// attemptTrivialCoalescing - If a simple interval is defined by a copy,
134 /// try allocate the definition the same register as the source register
135 /// if the register is not defined during live time of the interval. This
136 /// eliminate a copy. This is used to coalesce copies which were not
137 /// coalesced away before allocation either due to dest and src being in
138 /// different register classes or because the coalescer was overly
139 /// conservative.
140 unsigned attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg);
141
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 ///
143 /// register handling helpers
144 ///
145
146 /// getFreePhysReg - return a free physical register for this virtual
147 /// register interval if we have one, otherwise return 0.
148 unsigned getFreePhysReg(LiveInterval* cur);
149
150 /// assignVirt2StackSlot - assigns this virtual register to a
151 /// stack slot. returns the stack slot
152 int assignVirt2StackSlot(unsigned virtReg);
153
154 void ComputeRelatedRegClasses();
155
156 template <typename ItTy>
157 void printIntervals(const char* const str, ItTy i, ItTy e) const {
158 if (str) DOUT << str << " intervals:\n";
159 for (; i != e; ++i) {
160 DOUT << "\t" << *i->first << " -> ";
161 unsigned reg = i->first->reg;
162 if (MRegisterInfo::isVirtualRegister(reg)) {
163 reg = vrm_->getPhys(reg);
164 }
165 DOUT << mri_->getName(reg) << '\n';
166 }
167 }
168 };
169 char RALinScan::ID = 0;
170}
171
172void RALinScan::ComputeRelatedRegClasses() {
173 const MRegisterInfo &MRI = *mri_;
174
175 // First pass, add all reg classes to the union, and determine at least one
176 // reg class that each register is in.
177 bool HasAliases = false;
178 for (MRegisterInfo::regclass_iterator RCI = MRI.regclass_begin(),
179 E = MRI.regclass_end(); RCI != E; ++RCI) {
180 RelatedRegClasses.insert(*RCI);
181 for (TargetRegisterClass::iterator I = (*RCI)->begin(), E = (*RCI)->end();
182 I != E; ++I) {
183 HasAliases = HasAliases || *MRI.getAliasSet(*I) != 0;
184
185 const TargetRegisterClass *&PRC = OneClassForEachPhysReg[*I];
186 if (PRC) {
187 // Already processed this register. Just make sure we know that
188 // multiple register classes share a register.
189 RelatedRegClasses.unionSets(PRC, *RCI);
190 } else {
191 PRC = *RCI;
192 }
193 }
194 }
195
196 // Second pass, now that we know conservatively what register classes each reg
197 // belongs to, add info about aliases. We don't need to do this for targets
198 // without register aliases.
199 if (HasAliases)
200 for (std::map<unsigned, const TargetRegisterClass*>::iterator
201 I = OneClassForEachPhysReg.begin(), E = OneClassForEachPhysReg.end();
202 I != E; ++I)
203 for (const unsigned *AS = MRI.getAliasSet(I->first); *AS; ++AS)
204 RelatedRegClasses.unionSets(I->second, OneClassForEachPhysReg[*AS]);
205}
206
Evan Chengc4c75f52007-11-03 07:20:12 +0000207/// attemptTrivialCoalescing - If a simple interval is defined by a copy,
208/// try allocate the definition the same register as the source register
209/// if the register is not defined during live time of the interval. This
210/// eliminate a copy. This is used to coalesce copies which were not
211/// coalesced away before allocation either due to dest and src being in
212/// different register classes or because the coalescer was overly
213/// conservative.
214unsigned RALinScan::attemptTrivialCoalescing(LiveInterval &cur, unsigned Reg) {
Evan Chengb6aa6712007-11-04 08:32:21 +0000215 if ((cur.preference && cur.preference == Reg) || !cur.containsOneValue())
Evan Chengc4c75f52007-11-03 07:20:12 +0000216 return Reg;
217
218 VNInfo *vni = cur.getValNumInfo(0);
219 if (!vni->def || vni->def == ~1U || vni->def == ~0U)
220 return Reg;
221 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
222 unsigned SrcReg, DstReg;
223 if (!CopyMI || !tii_->isMoveInstr(*CopyMI, SrcReg, DstReg))
224 return Reg;
225 if (MRegisterInfo::isVirtualRegister(SrcReg))
226 if (!vrm_->isAssignedReg(SrcReg))
227 return Reg;
228 else
229 SrcReg = vrm_->getPhys(SrcReg);
230 if (Reg == SrcReg)
231 return Reg;
232
233 const TargetRegisterClass *RC = regmap_->getRegClass(cur.reg);
234 if (!RC->contains(SrcReg))
235 return Reg;
236
237 // Try to coalesce.
238 if (!li_->conflictsWithPhysRegDef(cur, *vrm_, SrcReg)) {
Bill Wendling28f22ab2007-11-15 02:06:30 +0000239 DOUT << "Coalescing: " << cur << " -> " << mri_->getName(SrcReg) << '\n';
Evan Chengc4c75f52007-11-03 07:20:12 +0000240 vrm_->clearVirt(cur.reg);
241 vrm_->assignVirt2Phys(cur.reg, SrcReg);
242 ++NumCoalesce;
243 return SrcReg;
244 }
245
246 return Reg;
247}
248
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000249bool RALinScan::runOnMachineFunction(MachineFunction &fn) {
250 mf_ = &fn;
251 tm_ = &fn.getTarget();
252 mri_ = tm_->getRegisterInfo();
Evan Chengc4c75f52007-11-03 07:20:12 +0000253 tii_ = tm_->getInstrInfo();
254 regmap_ = mf_->getSSARegMap();
255 allocatableRegs_ = mri_->getAllocatableSet(fn);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000256 li_ = &getAnalysis<LiveIntervals>();
Evan Cheng26d17df2007-12-11 02:09:15 +0000257 loopInfo = &getAnalysis<MachineLoopInfo>();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000258
David Greene1d80f1b2007-09-06 16:18:45 +0000259 // We don't run the coalescer here because we have no reason to
260 // interact with it. If the coalescer requires interaction, it
261 // won't do anything. If it doesn't require interaction, we assume
262 // it was run as a separate pass.
263
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000264 // If this is the first function compiled, compute the related reg classes.
265 if (RelatedRegClasses.empty())
266 ComputeRelatedRegClasses();
267
268 if (!prt_.get()) prt_.reset(new PhysRegTracker(*mri_));
269 vrm_.reset(new VirtRegMap(*mf_));
270 if (!spiller_.get()) spiller_.reset(createSpiller());
271
272 initIntervalSets();
273
274 linearScan();
275
276 // Rewrite spill code and update the PhysRegsUsed set.
277 spiller_->runOnMachineFunction(*mf_, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000278 vrm_.reset(); // Free the VirtRegMap
279
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000280 while (!unhandled_.empty()) unhandled_.pop();
281 fixed_.clear();
282 active_.clear();
283 inactive_.clear();
284 handled_.clear();
285
286 return true;
287}
288
289/// initIntervalSets - initialize the interval sets.
290///
291void RALinScan::initIntervalSets()
292{
293 assert(unhandled_.empty() && fixed_.empty() &&
294 active_.empty() && inactive_.empty() &&
295 "interval sets should be empty on initialization");
296
297 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
298 if (MRegisterInfo::isPhysicalRegister(i->second.reg)) {
299 mf_->setPhysRegUsed(i->second.reg);
300 fixed_.push_back(std::make_pair(&i->second, i->second.begin()));
301 } else
302 unhandled_.push(&i->second);
303 }
304}
305
306void RALinScan::linearScan()
307{
308 // linear scan algorithm
309 DOUT << "********** LINEAR SCAN **********\n";
310 DOUT << "********** Function: " << mf_->getFunction()->getName() << '\n';
311
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000312 DEBUG(printIntervals("fixed", fixed_.begin(), fixed_.end()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313
314 while (!unhandled_.empty()) {
315 // pick the interval with the earliest start point
316 LiveInterval* cur = unhandled_.top();
317 unhandled_.pop();
Evan Chengd48f2bc2007-10-16 21:09:14 +0000318 ++NumIters;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319 DOUT << "\n*** CURRENT ***: " << *cur << '\n';
320
321 processActiveIntervals(cur->beginNumber());
322 processInactiveIntervals(cur->beginNumber());
323
324 assert(MRegisterInfo::isVirtualRegister(cur->reg) &&
325 "Can only allocate virtual registers!");
326
327 // Allocating a virtual register. try to find a free
328 // physical register or spill an interval (possibly this one) in order to
329 // assign it one.
330 assignRegOrStackSlotAtInterval(cur);
331
332 DEBUG(printIntervals("active", active_.begin(), active_.end()));
333 DEBUG(printIntervals("inactive", inactive_.begin(), inactive_.end()));
334 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000335
336 // expire any remaining active intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000337 while (!active_.empty()) {
338 IntervalPtr &IP = active_.back();
339 unsigned reg = IP.first->reg;
340 DOUT << "\tinterval " << *IP.first << " expired\n";
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000341 assert(MRegisterInfo::isVirtualRegister(reg) &&
342 "Can only allocate virtual registers!");
343 reg = vrm_->getPhys(reg);
344 prt_->delRegUse(reg);
Evan Chengd48f2bc2007-10-16 21:09:14 +0000345 active_.pop_back();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000346 }
347
348 // expire any remaining inactive intervals
Evan Chengd48f2bc2007-10-16 21:09:14 +0000349 DEBUG(for (IntervalPtrs::reverse_iterator
Bill Wendling1817ab82007-11-15 00:40:48 +0000350 i = inactive_.rbegin(); i != inactive_.rend(); ++i)
Evan Chengd48f2bc2007-10-16 21:09:14 +0000351 DOUT << "\tinterval " << *i->first << " expired\n");
352 inactive_.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000353
Evan Chengcecc8222007-11-17 00:40:40 +0000354 // Add live-ins to every BB except for entry. Also perform trivial coalescing.
Evan Chengf5cdf122007-10-17 02:12:22 +0000355 MachineFunction::iterator EntryMBB = mf_->begin();
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000356 SmallVector<MachineBasicBlock*, 8> LiveInMBBs;
Evan Chengf5cdf122007-10-17 02:12:22 +0000357 for (LiveIntervals::iterator i = li_->begin(), e = li_->end(); i != e; ++i) {
Evan Chengc4c75f52007-11-03 07:20:12 +0000358 LiveInterval &cur = i->second;
Evan Chengf5cdf122007-10-17 02:12:22 +0000359 unsigned Reg = 0;
Evan Chengcecc8222007-11-17 00:40:40 +0000360 bool isPhys = MRegisterInfo::isPhysicalRegister(cur.reg);
361 if (isPhys)
Evan Chengf5cdf122007-10-17 02:12:22 +0000362 Reg = i->second.reg;
363 else if (vrm_->isAssignedReg(cur.reg))
Evan Chengc4c75f52007-11-03 07:20:12 +0000364 Reg = attemptTrivialCoalescing(cur, vrm_->getPhys(cur.reg));
Evan Chengf5cdf122007-10-17 02:12:22 +0000365 if (!Reg)
366 continue;
Evan Chengcecc8222007-11-17 00:40:40 +0000367 // Ignore splited live intervals.
368 if (!isPhys && vrm_->getPreSplitReg(cur.reg))
369 continue;
Evan Chengf5cdf122007-10-17 02:12:22 +0000370 for (LiveInterval::Ranges::const_iterator I = cur.begin(), E = cur.end();
371 I != E; ++I) {
372 const LiveRange &LR = *I;
Evan Chengf5cdf122007-10-17 02:12:22 +0000373 if (li_->findLiveInMBBs(LR, LiveInMBBs)) {
374 for (unsigned i = 0, e = LiveInMBBs.size(); i != e; ++i)
375 if (LiveInMBBs[i] != EntryMBB)
376 LiveInMBBs[i]->addLiveIn(Reg);
Evan Cheng12d6fcb2007-10-17 06:53:44 +0000377 LiveInMBBs.clear();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000378 }
379 }
380 }
381
382 DOUT << *vrm_;
383}
384
385/// processActiveIntervals - expire old intervals and move non-overlapping ones
386/// to the inactive list.
387void RALinScan::processActiveIntervals(unsigned CurPoint)
388{
389 DOUT << "\tprocessing active intervals:\n";
390
391 for (unsigned i = 0, e = active_.size(); i != e; ++i) {
392 LiveInterval *Interval = active_[i].first;
393 LiveInterval::iterator IntervalPos = active_[i].second;
394 unsigned reg = Interval->reg;
395
396 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
397
398 if (IntervalPos == Interval->end()) { // Remove expired intervals.
399 DOUT << "\t\tinterval " << *Interval << " expired\n";
400 assert(MRegisterInfo::isVirtualRegister(reg) &&
401 "Can only allocate virtual registers!");
402 reg = vrm_->getPhys(reg);
403 prt_->delRegUse(reg);
404
405 // Pop off the end of the list.
406 active_[i] = active_.back();
407 active_.pop_back();
408 --i; --e;
409
410 } else if (IntervalPos->start > CurPoint) {
411 // Move inactive intervals to inactive list.
412 DOUT << "\t\tinterval " << *Interval << " inactive\n";
413 assert(MRegisterInfo::isVirtualRegister(reg) &&
414 "Can only allocate virtual registers!");
415 reg = vrm_->getPhys(reg);
416 prt_->delRegUse(reg);
417 // add to inactive.
418 inactive_.push_back(std::make_pair(Interval, IntervalPos));
419
420 // Pop off the end of the list.
421 active_[i] = active_.back();
422 active_.pop_back();
423 --i; --e;
424 } else {
425 // Otherwise, just update the iterator position.
426 active_[i].second = IntervalPos;
427 }
428 }
429}
430
431/// processInactiveIntervals - expire old intervals and move overlapping
432/// ones to the active list.
433void RALinScan::processInactiveIntervals(unsigned CurPoint)
434{
435 DOUT << "\tprocessing inactive intervals:\n";
436
437 for (unsigned i = 0, e = inactive_.size(); i != e; ++i) {
438 LiveInterval *Interval = inactive_[i].first;
439 LiveInterval::iterator IntervalPos = inactive_[i].second;
440 unsigned reg = Interval->reg;
441
442 IntervalPos = Interval->advanceTo(IntervalPos, CurPoint);
443
444 if (IntervalPos == Interval->end()) { // remove expired intervals.
445 DOUT << "\t\tinterval " << *Interval << " expired\n";
446
447 // Pop off the end of the list.
448 inactive_[i] = inactive_.back();
449 inactive_.pop_back();
450 --i; --e;
451 } else if (IntervalPos->start <= CurPoint) {
452 // move re-activated intervals in active list
453 DOUT << "\t\tinterval " << *Interval << " active\n";
454 assert(MRegisterInfo::isVirtualRegister(reg) &&
455 "Can only allocate virtual registers!");
456 reg = vrm_->getPhys(reg);
457 prt_->addRegUse(reg);
458 // add to active
459 active_.push_back(std::make_pair(Interval, IntervalPos));
460
461 // Pop off the end of the list.
462 inactive_[i] = inactive_.back();
463 inactive_.pop_back();
464 --i; --e;
465 } else {
466 // Otherwise, just update the iterator position.
467 inactive_[i].second = IntervalPos;
468 }
469 }
470}
471
472/// updateSpillWeights - updates the spill weights of the specifed physical
473/// register and its weight.
474static void updateSpillWeights(std::vector<float> &Weights,
475 unsigned reg, float weight,
476 const MRegisterInfo *MRI) {
477 Weights[reg] += weight;
478 for (const unsigned* as = MRI->getAliasSet(reg); *as; ++as)
479 Weights[*as] += weight;
480}
481
482static
483RALinScan::IntervalPtrs::iterator
484FindIntervalInVector(RALinScan::IntervalPtrs &IP, LiveInterval *LI) {
485 for (RALinScan::IntervalPtrs::iterator I = IP.begin(), E = IP.end();
486 I != E; ++I)
487 if (I->first == LI) return I;
488 return IP.end();
489}
490
491static void RevertVectorIteratorsTo(RALinScan::IntervalPtrs &V, unsigned Point){
492 for (unsigned i = 0, e = V.size(); i != e; ++i) {
493 RALinScan::IntervalPtr &IP = V[i];
494 LiveInterval::iterator I = std::upper_bound(IP.first->begin(),
495 IP.second, Point);
496 if (I != IP.first->begin()) --I;
497 IP.second = I;
498 }
499}
500
501/// assignRegOrStackSlotAtInterval - assign a register if one is available, or
502/// spill.
503void RALinScan::assignRegOrStackSlotAtInterval(LiveInterval* cur)
504{
505 DOUT << "\tallocating current interval: ";
506
507 PhysRegTracker backupPrt = *prt_;
508
509 std::vector<std::pair<unsigned, float> > SpillWeightsToAdd;
510 unsigned StartPosition = cur->beginNumber();
Evan Chengc4c75f52007-11-03 07:20:12 +0000511 const TargetRegisterClass *RC = regmap_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000512 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
Evan Chengc4c75f52007-11-03 07:20:12 +0000513
514 // If this live interval is defined by a move instruction and its source is
515 // assigned a physical register that is compatible with the target register
516 // class, then we should try to assign it the same register.
517 // This can happen when the move is from a larger register class to a smaller
518 // one, e.g. X86::mov32to32_. These move instructions are not coalescable.
519 if (!cur->preference && cur->containsOneValue()) {
520 VNInfo *vni = cur->getValNumInfo(0);
521 if (vni->def && vni->def != ~1U && vni->def != ~0U) {
522 MachineInstr *CopyMI = li_->getInstructionFromIndex(vni->def);
523 unsigned SrcReg, DstReg;
524 if (tii_->isMoveInstr(*CopyMI, SrcReg, DstReg)) {
525 unsigned Reg = 0;
526 if (MRegisterInfo::isPhysicalRegister(SrcReg))
527 Reg = SrcReg;
528 else if (vrm_->isAssignedReg(SrcReg))
529 Reg = vrm_->getPhys(SrcReg);
530 if (Reg && allocatableRegs_[Reg] && RC->contains(Reg))
531 cur->preference = Reg;
532 }
533 }
534 }
535
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536 // for every interval in inactive we overlap with, mark the
537 // register as not free and update spill weights.
538 for (IntervalPtrs::const_iterator i = inactive_.begin(),
539 e = inactive_.end(); i != e; ++i) {
540 unsigned Reg = i->first->reg;
541 assert(MRegisterInfo::isVirtualRegister(Reg) &&
542 "Can only allocate virtual registers!");
Evan Chengc4c75f52007-11-03 07:20:12 +0000543 const TargetRegisterClass *RegRC = regmap_->getRegClass(Reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000544 // If this is not in a related reg class to the register we're allocating,
545 // don't check it.
546 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
547 cur->overlapsFrom(*i->first, i->second-1)) {
548 Reg = vrm_->getPhys(Reg);
549 prt_->addRegUse(Reg);
550 SpillWeightsToAdd.push_back(std::make_pair(Reg, i->first->weight));
551 }
552 }
553
554 // Speculatively check to see if we can get a register right now. If not,
555 // we know we won't be able to by adding more constraints. If so, we can
556 // check to see if it is valid. Doing an exhaustive search of the fixed_ list
557 // is very bad (it contains all callee clobbered registers for any functions
558 // with a call), so we want to avoid doing that if possible.
559 unsigned physReg = getFreePhysReg(cur);
560 if (physReg) {
561 // We got a register. However, if it's in the fixed_ list, we might
562 // conflict with it. Check to see if we conflict with it or any of its
563 // aliases.
Evan Chengc4c75f52007-11-03 07:20:12 +0000564 SmallSet<unsigned, 8> RegAliases;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000565 for (const unsigned *AS = mri_->getAliasSet(physReg); *AS; ++AS)
566 RegAliases.insert(*AS);
567
568 bool ConflictsWithFixed = false;
569 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
570 IntervalPtr &IP = fixed_[i];
571 if (physReg == IP.first->reg || RegAliases.count(IP.first->reg)) {
572 // Okay, this reg is on the fixed list. Check to see if we actually
573 // conflict.
574 LiveInterval *I = IP.first;
575 if (I->endNumber() > StartPosition) {
576 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
577 IP.second = II;
578 if (II != I->begin() && II->start > StartPosition)
579 --II;
580 if (cur->overlapsFrom(*I, II)) {
581 ConflictsWithFixed = true;
582 break;
583 }
584 }
585 }
586 }
587
588 // Okay, the register picked by our speculative getFreePhysReg call turned
589 // out to be in use. Actually add all of the conflicting fixed registers to
590 // prt so we can do an accurate query.
591 if (ConflictsWithFixed) {
592 // For every interval in fixed we overlap with, mark the register as not
593 // free and update spill weights.
594 for (unsigned i = 0, e = fixed_.size(); i != e; ++i) {
595 IntervalPtr &IP = fixed_[i];
596 LiveInterval *I = IP.first;
597
598 const TargetRegisterClass *RegRC = OneClassForEachPhysReg[I->reg];
599 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader &&
600 I->endNumber() > StartPosition) {
601 LiveInterval::iterator II = I->advanceTo(IP.second, StartPosition);
602 IP.second = II;
603 if (II != I->begin() && II->start > StartPosition)
604 --II;
605 if (cur->overlapsFrom(*I, II)) {
606 unsigned reg = I->reg;
607 prt_->addRegUse(reg);
608 SpillWeightsToAdd.push_back(std::make_pair(reg, I->weight));
609 }
610 }
611 }
612
613 // Using the newly updated prt_ object, which includes conflicts in the
614 // future, see if there are any registers available.
615 physReg = getFreePhysReg(cur);
616 }
617 }
618
619 // Restore the physical register tracker, removing information about the
620 // future.
621 *prt_ = backupPrt;
622
623 // if we find a free register, we are done: assign this virtual to
624 // the free physical register and add this interval to the active
625 // list.
626 if (physReg) {
627 DOUT << mri_->getName(physReg) << '\n';
628 vrm_->assignVirt2Phys(cur->reg, physReg);
629 prt_->addRegUse(physReg);
630 active_.push_back(std::make_pair(cur, cur->begin()));
631 handled_.push_back(cur);
632 return;
633 }
634 DOUT << "no free registers\n";
635
636 // Compile the spill weights into an array that is better for scanning.
637 std::vector<float> SpillWeights(mri_->getNumRegs(), 0.0);
638 for (std::vector<std::pair<unsigned, float> >::iterator
639 I = SpillWeightsToAdd.begin(), E = SpillWeightsToAdd.end(); I != E; ++I)
640 updateSpillWeights(SpillWeights, I->first, I->second, mri_);
641
642 // for each interval in active, update spill weights.
643 for (IntervalPtrs::const_iterator i = active_.begin(), e = active_.end();
644 i != e; ++i) {
645 unsigned reg = i->first->reg;
646 assert(MRegisterInfo::isVirtualRegister(reg) &&
647 "Can only allocate virtual registers!");
648 reg = vrm_->getPhys(reg);
649 updateSpillWeights(SpillWeights, reg, i->first->weight, mri_);
650 }
651
652 DOUT << "\tassigning stack slot at interval "<< *cur << ":\n";
653
654 // Find a register to spill.
655 float minWeight = HUGE_VALF;
656 unsigned minReg = cur->preference; // Try the preferred register first.
657
658 if (!minReg || SpillWeights[minReg] == HUGE_VALF)
659 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
660 e = RC->allocation_order_end(*mf_); i != e; ++i) {
661 unsigned reg = *i;
662 if (minWeight > SpillWeights[reg]) {
663 minWeight = SpillWeights[reg];
664 minReg = reg;
665 }
666 }
667
668 // If we didn't find a register that is spillable, try aliases?
669 if (!minReg) {
670 for (TargetRegisterClass::iterator i = RC->allocation_order_begin(*mf_),
671 e = RC->allocation_order_end(*mf_); i != e; ++i) {
672 unsigned reg = *i;
673 // No need to worry about if the alias register size < regsize of RC.
674 // We are going to spill all registers that alias it anyway.
675 for (const unsigned* as = mri_->getAliasSet(reg); *as; ++as) {
676 if (minWeight > SpillWeights[*as]) {
677 minWeight = SpillWeights[*as];
678 minReg = *as;
679 }
680 }
681 }
682
683 // All registers must have inf weight. Just grab one!
684 if (!minReg)
685 minReg = *RC->allocation_order_begin(*mf_);
686 }
687
688 DOUT << "\t\tregister with min weight: "
689 << mri_->getName(minReg) << " (" << minWeight << ")\n";
690
691 // if the current has the minimum weight, we need to spill it and
692 // add any added intervals back to unhandled, and restart
693 // linearscan.
694 if (cur->weight != HUGE_VALF && cur->weight <= minWeight) {
695 DOUT << "\t\t\tspilling(c): " << *cur << '\n';
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000696 std::vector<LiveInterval*> added =
Evan Chengcecc8222007-11-17 00:40:40 +0000697 li_->addIntervalsForSpills(*cur, loopInfo, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000698 if (added.empty())
699 return; // Early exit if all spills were folded.
700
701 // Merge added with unhandled. Note that we know that
702 // addIntervalsForSpills returns intervals sorted by their starting
703 // point.
704 for (unsigned i = 0, e = added.size(); i != e; ++i)
705 unhandled_.push(added[i]);
706 return;
707 }
708
709 ++NumBacktracks;
710
711 // push the current interval back to unhandled since we are going
712 // to re-run at least this iteration. Since we didn't modify it it
713 // should go back right in the front of the list
714 unhandled_.push(cur);
715
716 // otherwise we spill all intervals aliasing the register with
717 // minimum weight, rollback to the interval with the earliest
718 // start point and let the linear scan algorithm run again
719 std::vector<LiveInterval*> added;
720 assert(MRegisterInfo::isPhysicalRegister(minReg) &&
721 "did not choose a register to spill?");
722 BitVector toSpill(mri_->getNumRegs());
723
724 // We are going to spill minReg and all its aliases.
725 toSpill[minReg] = true;
726 for (const unsigned* as = mri_->getAliasSet(minReg); *as; ++as)
727 toSpill[*as] = true;
728
729 // the earliest start of a spilled interval indicates up to where
730 // in handled we need to roll back
731 unsigned earliestStart = cur->beginNumber();
732
733 // set of spilled vregs (used later to rollback properly)
Evan Chengc4c75f52007-11-03 07:20:12 +0000734 SmallSet<unsigned, 32> spilled;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000735
736 // spill live intervals of virtual regs mapped to the physical register we
737 // want to clear (and its aliases). We only spill those that overlap with the
738 // current interval as the rest do not affect its allocation. we also keep
739 // track of the earliest start of all spilled live intervals since this will
740 // mark our rollback point.
741 for (IntervalPtrs::iterator i = active_.begin(); i != active_.end(); ++i) {
742 unsigned reg = i->first->reg;
743 if (//MRegisterInfo::isVirtualRegister(reg) &&
744 toSpill[vrm_->getPhys(reg)] &&
745 cur->overlapsFrom(*i->first, i->second)) {
746 DOUT << "\t\t\tspilling(a): " << *i->first << '\n';
747 earliestStart = std::min(earliestStart, i->first->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000748 std::vector<LiveInterval*> newIs =
Evan Chengcecc8222007-11-17 00:40:40 +0000749 li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000750 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
751 spilled.insert(reg);
752 }
753 }
754 for (IntervalPtrs::iterator i = inactive_.begin(); i != inactive_.end(); ++i){
755 unsigned reg = i->first->reg;
756 if (//MRegisterInfo::isVirtualRegister(reg) &&
757 toSpill[vrm_->getPhys(reg)] &&
758 cur->overlapsFrom(*i->first, i->second-1)) {
759 DOUT << "\t\t\tspilling(i): " << *i->first << '\n';
760 earliestStart = std::min(earliestStart, i->first->beginNumber());
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000761 std::vector<LiveInterval*> newIs =
Evan Chengcecc8222007-11-17 00:40:40 +0000762 li_->addIntervalsForSpills(*i->first, loopInfo, *vrm_);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000763 std::copy(newIs.begin(), newIs.end(), std::back_inserter(added));
764 spilled.insert(reg);
765 }
766 }
767
768 DOUT << "\t\trolling back to: " << earliestStart << '\n';
769
770 // Scan handled in reverse order up to the earliest start of a
771 // spilled live interval and undo each one, restoring the state of
772 // unhandled.
773 while (!handled_.empty()) {
774 LiveInterval* i = handled_.back();
775 // If this interval starts before t we are done.
776 if (i->beginNumber() < earliestStart)
777 break;
778 DOUT << "\t\t\tundo changes for: " << *i << '\n';
779 handled_.pop_back();
780
781 // When undoing a live interval allocation we must know if it is active or
782 // inactive to properly update the PhysRegTracker and the VirtRegMap.
783 IntervalPtrs::iterator it;
784 if ((it = FindIntervalInVector(active_, i)) != active_.end()) {
785 active_.erase(it);
786 assert(!MRegisterInfo::isPhysicalRegister(i->reg));
787 if (!spilled.count(i->reg))
788 unhandled_.push(i);
789 prt_->delRegUse(vrm_->getPhys(i->reg));
790 vrm_->clearVirt(i->reg);
791 } else if ((it = FindIntervalInVector(inactive_, i)) != inactive_.end()) {
792 inactive_.erase(it);
793 assert(!MRegisterInfo::isPhysicalRegister(i->reg));
794 if (!spilled.count(i->reg))
795 unhandled_.push(i);
796 vrm_->clearVirt(i->reg);
797 } else {
798 assert(MRegisterInfo::isVirtualRegister(i->reg) &&
799 "Can only allocate virtual registers!");
800 vrm_->clearVirt(i->reg);
801 unhandled_.push(i);
802 }
Evan Chengb6aa6712007-11-04 08:32:21 +0000803
804 // It interval has a preference, it must be defined by a copy. Clear the
805 // preference now since the source interval allocation may have been undone
806 // as well.
807 i->preference = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000808 }
809
810 // Rewind the iterators in the active, inactive, and fixed lists back to the
811 // point we reverted to.
812 RevertVectorIteratorsTo(active_, earliestStart);
813 RevertVectorIteratorsTo(inactive_, earliestStart);
814 RevertVectorIteratorsTo(fixed_, earliestStart);
815
816 // scan the rest and undo each interval that expired after t and
817 // insert it in active (the next iteration of the algorithm will
818 // put it in inactive if required)
819 for (unsigned i = 0, e = handled_.size(); i != e; ++i) {
820 LiveInterval *HI = handled_[i];
821 if (!HI->expiredAt(earliestStart) &&
822 HI->expiredAt(cur->beginNumber())) {
823 DOUT << "\t\t\tundo changes for: " << *HI << '\n';
824 active_.push_back(std::make_pair(HI, HI->begin()));
825 assert(!MRegisterInfo::isPhysicalRegister(HI->reg));
826 prt_->addRegUse(vrm_->getPhys(HI->reg));
827 }
828 }
829
830 // merge added with unhandled
831 for (unsigned i = 0, e = added.size(); i != e; ++i)
832 unhandled_.push(added[i]);
833}
834
835/// getFreePhysReg - return a free physical register for this virtual register
836/// interval if we have one, otherwise return 0.
837unsigned RALinScan::getFreePhysReg(LiveInterval *cur) {
838 std::vector<unsigned> inactiveCounts(mri_->getNumRegs(), 0);
839 unsigned MaxInactiveCount = 0;
840
Evan Chengc4c75f52007-11-03 07:20:12 +0000841 const TargetRegisterClass *RC = regmap_->getRegClass(cur->reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000842 const TargetRegisterClass *RCLeader = RelatedRegClasses.getLeaderValue(RC);
843
844 for (IntervalPtrs::iterator i = inactive_.begin(), e = inactive_.end();
845 i != e; ++i) {
846 unsigned reg = i->first->reg;
847 assert(MRegisterInfo::isVirtualRegister(reg) &&
848 "Can only allocate virtual registers!");
849
850 // If this is not in a related reg class to the register we're allocating,
851 // don't check it.
Evan Chengc4c75f52007-11-03 07:20:12 +0000852 const TargetRegisterClass *RegRC = regmap_->getRegClass(reg);
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 if (RelatedRegClasses.getLeaderValue(RegRC) == RCLeader) {
854 reg = vrm_->getPhys(reg);
855 ++inactiveCounts[reg];
856 MaxInactiveCount = std::max(MaxInactiveCount, inactiveCounts[reg]);
857 }
858 }
859
860 unsigned FreeReg = 0;
861 unsigned FreeRegInactiveCount = 0;
862
863 // If copy coalescer has assigned a "preferred" register, check if it's
864 // available first.
865 if (cur->preference)
866 if (prt_->isRegAvail(cur->preference)) {
867 DOUT << "\t\tassigned the preferred register: "
868 << mri_->getName(cur->preference) << "\n";
869 return cur->preference;
870 } else
871 DOUT << "\t\tunable to assign the preferred register: "
872 << mri_->getName(cur->preference) << "\n";
873
874 // Scan for the first available register.
875 TargetRegisterClass::iterator I = RC->allocation_order_begin(*mf_);
876 TargetRegisterClass::iterator E = RC->allocation_order_end(*mf_);
877 for (; I != E; ++I)
878 if (prt_->isRegAvail(*I)) {
879 FreeReg = *I;
880 FreeRegInactiveCount = inactiveCounts[FreeReg];
881 break;
882 }
883
884 // If there are no free regs, or if this reg has the max inactive count,
885 // return this register.
886 if (FreeReg == 0 || FreeRegInactiveCount == MaxInactiveCount) return FreeReg;
887
888 // Continue scanning the registers, looking for the one with the highest
889 // inactive count. Alkis found that this reduced register pressure very
890 // slightly on X86 (in rev 1.94 of this file), though this should probably be
891 // reevaluated now.
892 for (; I != E; ++I) {
893 unsigned Reg = *I;
894 if (prt_->isRegAvail(Reg) && FreeRegInactiveCount < inactiveCounts[Reg]) {
895 FreeReg = Reg;
896 FreeRegInactiveCount = inactiveCounts[Reg];
897 if (FreeRegInactiveCount == MaxInactiveCount)
898 break; // We found the one with the max inactive count.
899 }
900 }
901
902 return FreeReg;
903}
904
905FunctionPass* llvm::createLinearScanRegisterAllocator() {
906 return new RALinScan();
907}