blob: 0589bf1fe6eb4290968996fade5fd09e6f2c11f7 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//====- X86InstrMMX.td - Describe the X86 Instruction Set --*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 MMX instruction set, defining the instructions,
11// and properties of the instructions which are needed for code generation,
12// machine code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
Dan Gohmanf17a25c2007-07-18 16:29:46 +000016// Some 'special' instructions
Evan Chenge399fbb2007-12-12 23:12:09 +000017let isImplicitDef = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +000018def IMPLICIT_DEF_VR64 : I<0, Pseudo, (outs VR64:$dst), (ins),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000019 "#IMPLICIT_DEF $dst",
20 [(set VR64:$dst, (v8i8 (undef)))]>,
21 Requires<[HasMMX]>;
22
23// 64-bit vector undef's.
24def : Pat<(v8i8 (undef)), (IMPLICIT_DEF_VR64)>;
25def : Pat<(v4i16 (undef)), (IMPLICIT_DEF_VR64)>;
26def : Pat<(v2i32 (undef)), (IMPLICIT_DEF_VR64)>;
27def : Pat<(v1i64 (undef)), (IMPLICIT_DEF_VR64)>;
28
29//===----------------------------------------------------------------------===//
30// MMX Pattern Fragments
31//===----------------------------------------------------------------------===//
32
33def load_mmx : PatFrag<(ops node:$ptr), (v1i64 (load node:$ptr))>;
34
35def bc_v8i8 : PatFrag<(ops node:$in), (v8i8 (bitconvert node:$in))>;
36def bc_v4i16 : PatFrag<(ops node:$in), (v4i16 (bitconvert node:$in))>;
37def bc_v2i32 : PatFrag<(ops node:$in), (v2i32 (bitconvert node:$in))>;
38def bc_v1i64 : PatFrag<(ops node:$in), (v1i64 (bitconvert node:$in))>;
39
40//===----------------------------------------------------------------------===//
41// MMX Masks
42//===----------------------------------------------------------------------===//
43
44// MMX_SHUFFLE_get_shuf_imm xform function: convert vector_shuffle mask to
45// PSHUFW imm.
46def MMX_SHUFFLE_get_shuf_imm : SDNodeXForm<build_vector, [{
47 return getI8Imm(X86::getShuffleSHUFImmediate(N));
48}]>;
49
50// Patterns for: vector_shuffle v1, v2, <2, 6, 3, 7, ...>
51def MMX_UNPCKH_shuffle_mask : PatLeaf<(build_vector), [{
52 return X86::isUNPCKHMask(N);
53}]>;
54
55// Patterns for: vector_shuffle v1, v2, <0, 4, 2, 5, ...>
56def MMX_UNPCKL_shuffle_mask : PatLeaf<(build_vector), [{
57 return X86::isUNPCKLMask(N);
58}]>;
59
60// Patterns for: vector_shuffle v1, <undef>, <0, 0, 1, 1, ...>
61def MMX_UNPCKH_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
62 return X86::isUNPCKH_v_undef_Mask(N);
63}]>;
64
65// Patterns for: vector_shuffle v1, <undef>, <2, 2, 3, 3, ...>
66def MMX_UNPCKL_v_undef_shuffle_mask : PatLeaf<(build_vector), [{
67 return X86::isUNPCKL_v_undef_Mask(N);
68}]>;
69
70// Patterns for shuffling.
71def MMX_PSHUFW_shuffle_mask : PatLeaf<(build_vector), [{
72 return X86::isPSHUFDMask(N);
73}], MMX_SHUFFLE_get_shuf_imm>;
74
75// Patterns for: vector_shuffle v1, v2, <4, 5, 2, 3>; etc.
76def MMX_MOVL_shuffle_mask : PatLeaf<(build_vector), [{
77 return X86::isMOVLMask(N);
78}]>;
79
80//===----------------------------------------------------------------------===//
81// MMX Multiclasses
82//===----------------------------------------------------------------------===//
83
84let isTwoAddress = 1 in {
85 // MMXI_binop_rm - Simple MMX binary operator.
86 multiclass MMXI_binop_rm<bits<8> opc, string OpcodeStr, SDNode OpNode,
87 ValueType OpVT, bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +000088 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000089 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 [(set VR64:$dst, (OpVT (OpNode VR64:$src1, VR64:$src2)))]> {
91 let isCommutable = Commutable;
92 }
Evan Chengb783fa32007-07-19 01:14:50 +000093 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +000094 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095 [(set VR64:$dst, (OpVT (OpNode VR64:$src1,
96 (bitconvert
97 (load_mmx addr:$src2)))))]>;
98 }
99
100 multiclass MMXI_binop_rm_int<bits<8> opc, string OpcodeStr, Intrinsic IntId,
101 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000102 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000103 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]> {
105 let isCommutable = Commutable;
106 }
Evan Chengb783fa32007-07-19 01:14:50 +0000107 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000108 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 [(set VR64:$dst, (IntId VR64:$src1,
110 (bitconvert (load_mmx addr:$src2))))]>;
111 }
112
113 // MMXI_binop_rm_v1i64 - Simple MMX binary operator whose type is v1i64.
114 //
115 // FIXME: we could eliminate this and use MMXI_binop_rm instead if tblgen knew
116 // to collapse (bitconvert VT to VT) into its operand.
117 //
118 multiclass MMXI_binop_rm_v1i64<bits<8> opc, string OpcodeStr, SDNode OpNode,
119 bit Commutable = 0> {
Evan Chengb783fa32007-07-19 01:14:50 +0000120 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000121 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 [(set VR64:$dst, (v1i64 (OpNode VR64:$src1, VR64:$src2)))]> {
123 let isCommutable = Commutable;
124 }
Evan Chengb783fa32007-07-19 01:14:50 +0000125 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000126 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000127 [(set VR64:$dst,
128 (OpNode VR64:$src1,(load_mmx addr:$src2)))]>;
129 }
130
131 multiclass MMXI_binop_rmi_int<bits<8> opc, bits<8> opc2, Format ImmForm,
132 string OpcodeStr, Intrinsic IntId> {
Evan Chengb783fa32007-07-19 01:14:50 +0000133 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000134 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000135 [(set VR64:$dst, (IntId VR64:$src1, VR64:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000136 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000137 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000138 [(set VR64:$dst, (IntId VR64:$src1,
139 (bitconvert (load_mmx addr:$src2))))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000140 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst), (ins VR64:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000141 !strconcat(OpcodeStr, "\t{$src2, $dst|$dst, $src2}"),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000142 [(set VR64:$dst, (IntId VR64:$src1,
143 (scalar_to_vector (i32 imm:$src2))))]>;
144 }
145}
146
147//===----------------------------------------------------------------------===//
148// MMX EMMS & FEMMS Instructions
149//===----------------------------------------------------------------------===//
150
Evan Chengb783fa32007-07-19 01:14:50 +0000151def MMX_EMMS : MMXI<0x77, RawFrm, (outs), (ins), "emms", [(int_x86_mmx_emms)]>;
152def MMX_FEMMS : MMXI<0x0E, RawFrm, (outs), (ins), "femms", [(int_x86_mmx_femms)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000153
154//===----------------------------------------------------------------------===//
155// MMX Scalar Instructions
156//===----------------------------------------------------------------------===//
157
158// Data Transfer Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000159def MMX_MOVD64rr : MMXI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000160 "movd\t{$src, $dst|$dst, $src}", []>;
Bill Wendling57e31d62007-12-17 23:07:56 +0000161let isLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000162def MMX_MOVD64rm : MMXI<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000163 "movd\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000164def MMX_MOVD64mr : MMXI<0x7E, MRMDestMem, (outs), (ins i32mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000165 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000166
Evan Chengb783fa32007-07-19 01:14:50 +0000167def MMX_MOVD64to64rr : MMXRI<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000168 "movd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169
Evan Chengb783fa32007-07-19 01:14:50 +0000170def MMX_MOVQ64rr : MMXI<0x6F, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000171 "movq\t{$src, $dst|$dst, $src}", []>;
Bill Wendling57e31d62007-12-17 23:07:56 +0000172let isLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000173def MMX_MOVQ64rm : MMXI<0x6F, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000174 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175 [(set VR64:$dst, (load_mmx addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000176def MMX_MOVQ64mr : MMXI<0x7F, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000177 "movq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 [(store (v1i64 VR64:$src), addr:$dst)]>;
179
Evan Chengb783fa32007-07-19 01:14:50 +0000180def MMX_MOVDQ2Qrr : MMXID<0xD6, MRMDestMem, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000181 "movdq2q\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000182 [(set VR64:$dst,
183 (v1i64 (vector_extract (v2i64 VR128:$src),
184 (iPTR 0))))]>;
185
Evan Chengb783fa32007-07-19 01:14:50 +0000186def MMX_MOVQ2DQrr : MMXIS<0xD6, MRMDestMem, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000187 "movq2dq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000188 [(set VR128:$dst,
189 (bitconvert (v1i64 VR64:$src)))]>;
190
Evan Chengb783fa32007-07-19 01:14:50 +0000191def MMX_MOVNTQmr : MMXI<0xE7, MRMDestMem, (outs), (ins i64mem:$dst, VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000192 "movntq\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000193 [(int_x86_mmx_movnt_dq addr:$dst, VR64:$src)]>;
194
195let AddedComplexity = 15 in
196// movd to MMX register zero-extends
Evan Chengb783fa32007-07-19 01:14:50 +0000197def MMX_MOVZDI2PDIrr : MMX2I<0x6E, MRMSrcReg, (outs VR64:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000198 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000199 [(set VR64:$dst,
200 (v2i32 (vector_shuffle immAllZerosV,
201 (v2i32 (scalar_to_vector GR32:$src)),
202 MMX_MOVL_shuffle_mask)))]>;
203let AddedComplexity = 20 in
Evan Chengb783fa32007-07-19 01:14:50 +0000204def MMX_MOVZDI2PDIrm : MMX2I<0x6E, MRMSrcMem, (outs VR64:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000205 "movd\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000206 [(set VR64:$dst,
207 (v2i32 (vector_shuffle immAllZerosV,
208 (v2i32 (scalar_to_vector
209 (loadi32 addr:$src))),
210 MMX_MOVL_shuffle_mask)))]>;
211
212// Arithmetic Instructions
213
214// -- Addition
215defm MMX_PADDB : MMXI_binop_rm<0xFC, "paddb", add, v8i8, 1>;
216defm MMX_PADDW : MMXI_binop_rm<0xFD, "paddw", add, v4i16, 1>;
217defm MMX_PADDD : MMXI_binop_rm<0xFE, "paddd", add, v2i32, 1>;
218defm MMX_PADDQ : MMXI_binop_rm<0xD4, "paddq", add, v1i64, 1>;
219
220defm MMX_PADDSB : MMXI_binop_rm_int<0xEC, "paddsb" , int_x86_mmx_padds_b, 1>;
221defm MMX_PADDSW : MMXI_binop_rm_int<0xED, "paddsw" , int_x86_mmx_padds_w, 1>;
222
223defm MMX_PADDUSB : MMXI_binop_rm_int<0xDC, "paddusb", int_x86_mmx_paddus_b, 1>;
224defm MMX_PADDUSW : MMXI_binop_rm_int<0xDD, "paddusw", int_x86_mmx_paddus_w, 1>;
225
226// -- Subtraction
227defm MMX_PSUBB : MMXI_binop_rm<0xF8, "psubb", sub, v8i8>;
228defm MMX_PSUBW : MMXI_binop_rm<0xF9, "psubw", sub, v4i16>;
229defm MMX_PSUBD : MMXI_binop_rm<0xFA, "psubd", sub, v2i32>;
230defm MMX_PSUBQ : MMXI_binop_rm<0xFB, "psubq", sub, v1i64>;
231
232defm MMX_PSUBSB : MMXI_binop_rm_int<0xE8, "psubsb" , int_x86_mmx_psubs_b>;
233defm MMX_PSUBSW : MMXI_binop_rm_int<0xE9, "psubsw" , int_x86_mmx_psubs_w>;
234
235defm MMX_PSUBUSB : MMXI_binop_rm_int<0xD8, "psubusb", int_x86_mmx_psubus_b>;
236defm MMX_PSUBUSW : MMXI_binop_rm_int<0xD9, "psubusw", int_x86_mmx_psubus_w>;
237
238// -- Multiplication
239defm MMX_PMULLW : MMXI_binop_rm<0xD5, "pmullw", mul, v4i16, 1>;
240
241defm MMX_PMULHW : MMXI_binop_rm_int<0xE5, "pmulhw", int_x86_mmx_pmulh_w, 1>;
242defm MMX_PMULHUW : MMXI_binop_rm_int<0xE4, "pmulhuw", int_x86_mmx_pmulhu_w, 1>;
243defm MMX_PMULUDQ : MMXI_binop_rm_int<0xF4, "pmuludq", int_x86_mmx_pmulu_dq, 1>;
244
245// -- Miscellanea
246defm MMX_PMADDWD : MMXI_binop_rm_int<0xF5, "pmaddwd", int_x86_mmx_pmadd_wd, 1>;
247
248defm MMX_PAVGB : MMXI_binop_rm_int<0xE0, "pavgb", int_x86_mmx_pavg_b, 1>;
249defm MMX_PAVGW : MMXI_binop_rm_int<0xE3, "pavgw", int_x86_mmx_pavg_w, 1>;
250
251defm MMX_PMINUB : MMXI_binop_rm_int<0xDA, "pminub", int_x86_mmx_pminu_b, 1>;
252defm MMX_PMINSW : MMXI_binop_rm_int<0xEA, "pminsw", int_x86_mmx_pmins_w, 1>;
253
254defm MMX_PMAXUB : MMXI_binop_rm_int<0xDE, "pmaxub", int_x86_mmx_pmaxu_b, 1>;
255defm MMX_PMAXSW : MMXI_binop_rm_int<0xEE, "pmaxsw", int_x86_mmx_pmaxs_w, 1>;
256
257defm MMX_PSADBW : MMXI_binop_rm_int<0xE0, "psadbw", int_x86_mmx_psad_bw, 1>;
258
259// Logical Instructions
260defm MMX_PAND : MMXI_binop_rm_v1i64<0xDB, "pand", and, 1>;
261defm MMX_POR : MMXI_binop_rm_v1i64<0xEB, "por" , or, 1>;
262defm MMX_PXOR : MMXI_binop_rm_v1i64<0xEF, "pxor", xor, 1>;
263
264let isTwoAddress = 1 in {
265 def MMX_PANDNrr : MMXI<0xDF, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000266 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000267 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
269 VR64:$src2)))]>;
270 def MMX_PANDNrm : MMXI<0xDF, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000271 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000272 "pandn\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000273 [(set VR64:$dst, (v1i64 (and (vnot VR64:$src1),
274 (load addr:$src2))))]>;
275}
276
277// Shift Instructions
278defm MMX_PSRLW : MMXI_binop_rmi_int<0xD1, 0x71, MRM2r, "psrlw",
279 int_x86_mmx_psrl_w>;
280defm MMX_PSRLD : MMXI_binop_rmi_int<0xD2, 0x72, MRM2r, "psrld",
281 int_x86_mmx_psrl_d>;
282defm MMX_PSRLQ : MMXI_binop_rmi_int<0xD3, 0x73, MRM2r, "psrlq",
283 int_x86_mmx_psrl_q>;
284
285defm MMX_PSLLW : MMXI_binop_rmi_int<0xF1, 0x71, MRM6r, "psllw",
286 int_x86_mmx_psll_w>;
287defm MMX_PSLLD : MMXI_binop_rmi_int<0xF2, 0x72, MRM6r, "pslld",
288 int_x86_mmx_psll_d>;
289defm MMX_PSLLQ : MMXI_binop_rmi_int<0xF3, 0x73, MRM6r, "psllq",
290 int_x86_mmx_psll_q>;
291
292defm MMX_PSRAW : MMXI_binop_rmi_int<0xE1, 0x71, MRM4r, "psraw",
293 int_x86_mmx_psra_w>;
294defm MMX_PSRAD : MMXI_binop_rmi_int<0xE2, 0x72, MRM4r, "psrad",
295 int_x86_mmx_psra_d>;
296
297// Comparison Instructions
298defm MMX_PCMPEQB : MMXI_binop_rm_int<0x74, "pcmpeqb", int_x86_mmx_pcmpeq_b>;
299defm MMX_PCMPEQW : MMXI_binop_rm_int<0x75, "pcmpeqw", int_x86_mmx_pcmpeq_w>;
300defm MMX_PCMPEQD : MMXI_binop_rm_int<0x76, "pcmpeqd", int_x86_mmx_pcmpeq_d>;
301
302defm MMX_PCMPGTB : MMXI_binop_rm_int<0x64, "pcmpgtb", int_x86_mmx_pcmpgt_b>;
303defm MMX_PCMPGTW : MMXI_binop_rm_int<0x65, "pcmpgtw", int_x86_mmx_pcmpgt_w>;
304defm MMX_PCMPGTD : MMXI_binop_rm_int<0x66, "pcmpgtd", int_x86_mmx_pcmpgt_d>;
305
306// Conversion Instructions
307
308// -- Unpack Instructions
309let isTwoAddress = 1 in {
310 // Unpack High Packed Data Instructions
311 def MMX_PUNPCKHBWrr : MMXI<0x68, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000312 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000313 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314 [(set VR64:$dst,
315 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
316 MMX_UNPCKH_shuffle_mask)))]>;
317 def MMX_PUNPCKHBWrm : MMXI<0x68, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000318 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000319 "punpckhbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320 [(set VR64:$dst,
321 (v8i8 (vector_shuffle VR64:$src1,
322 (bc_v8i8 (load_mmx addr:$src2)),
323 MMX_UNPCKH_shuffle_mask)))]>;
324
325 def MMX_PUNPCKHWDrr : MMXI<0x69, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000326 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000327 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000328 [(set VR64:$dst,
329 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
330 MMX_UNPCKH_shuffle_mask)))]>;
331 def MMX_PUNPCKHWDrm : MMXI<0x69, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000332 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000333 "punpckhwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000334 [(set VR64:$dst,
335 (v4i16 (vector_shuffle VR64:$src1,
336 (bc_v4i16 (load_mmx addr:$src2)),
337 MMX_UNPCKH_shuffle_mask)))]>;
338
339 def MMX_PUNPCKHDQrr : MMXI<0x6A, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000340 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000341 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000342 [(set VR64:$dst,
343 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
344 MMX_UNPCKH_shuffle_mask)))]>;
345 def MMX_PUNPCKHDQrm : MMXI<0x6A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000346 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000347 "punpckhdq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000348 [(set VR64:$dst,
349 (v2i32 (vector_shuffle VR64:$src1,
350 (bc_v2i32 (load_mmx addr:$src2)),
351 MMX_UNPCKH_shuffle_mask)))]>;
352
353 // Unpack Low Packed Data Instructions
354 def MMX_PUNPCKLBWrr : MMXI<0x60, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000355 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000356 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000357 [(set VR64:$dst,
358 (v8i8 (vector_shuffle VR64:$src1, VR64:$src2,
359 MMX_UNPCKL_shuffle_mask)))]>;
360 def MMX_PUNPCKLBWrm : MMXI<0x60, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000361 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000362 "punpcklbw\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000363 [(set VR64:$dst,
364 (v8i8 (vector_shuffle VR64:$src1,
365 (bc_v8i8 (load_mmx addr:$src2)),
366 MMX_UNPCKL_shuffle_mask)))]>;
367
368 def MMX_PUNPCKLWDrr : MMXI<0x61, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000369 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000370 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000371 [(set VR64:$dst,
372 (v4i16 (vector_shuffle VR64:$src1, VR64:$src2,
373 MMX_UNPCKL_shuffle_mask)))]>;
374 def MMX_PUNPCKLWDrm : MMXI<0x61, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000375 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000376 "punpcklwd\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000377 [(set VR64:$dst,
378 (v4i16 (vector_shuffle VR64:$src1,
379 (bc_v4i16 (load_mmx addr:$src2)),
380 MMX_UNPCKL_shuffle_mask)))]>;
381
382 def MMX_PUNPCKLDQrr : MMXI<0x62, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000383 (outs VR64:$dst), (ins VR64:$src1, VR64:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000384 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000385 [(set VR64:$dst,
386 (v2i32 (vector_shuffle VR64:$src1, VR64:$src2,
387 MMX_UNPCKL_shuffle_mask)))]>;
388 def MMX_PUNPCKLDQrm : MMXI<0x62, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000389 (outs VR64:$dst), (ins VR64:$src1, i64mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000390 "punpckldq\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391 [(set VR64:$dst,
392 (v2i32 (vector_shuffle VR64:$src1,
393 (bc_v2i32 (load_mmx addr:$src2)),
394 MMX_UNPCKL_shuffle_mask)))]>;
395}
396
397// -- Pack Instructions
398defm MMX_PACKSSWB : MMXI_binop_rm_int<0x63, "packsswb", int_x86_mmx_packsswb>;
399defm MMX_PACKSSDW : MMXI_binop_rm_int<0x6B, "packssdw", int_x86_mmx_packssdw>;
400defm MMX_PACKUSWB : MMXI_binop_rm_int<0x67, "packuswb", int_x86_mmx_packuswb>;
401
402// -- Shuffle Instructions
403def MMX_PSHUFWri : MMXIi8<0x70, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000404 (outs VR64:$dst), (ins VR64:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000405 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000406 [(set VR64:$dst,
407 (v4i16 (vector_shuffle
408 VR64:$src1, (undef),
409 MMX_PSHUFW_shuffle_mask:$src2)))]>;
410def MMX_PSHUFWmi : MMXIi8<0x70, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000411 (outs VR64:$dst), (ins i64mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000412 "pshufw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(set VR64:$dst,
414 (v4i16 (vector_shuffle
415 (bc_v4i16 (load_mmx addr:$src1)),
416 (undef),
417 MMX_PSHUFW_shuffle_mask:$src2)))]>;
418
419// -- Conversion Instructions
Evan Chengb783fa32007-07-19 01:14:50 +0000420def MMX_CVTPD2PIrr : MMX2I<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000421 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000422def MMX_CVTPD2PIrm : MMX2I<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000423 "cvtpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000424
Evan Chengb783fa32007-07-19 01:14:50 +0000425def MMX_CVTPI2PDrr : MMX2I<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000426 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000427def MMX_CVTPI2PDrm : MMX2I<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000428 "cvtpi2pd\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429
Evan Chengb783fa32007-07-19 01:14:50 +0000430def MMX_CVTPI2PSrr : MMXI<0x2A, MRMSrcReg, (outs VR128:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000431 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000432def MMX_CVTPI2PSrm : MMXI<0x2A, MRMSrcMem, (outs VR128:$dst), (ins i64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000433 "cvtpi2ps\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000434
Evan Chengb783fa32007-07-19 01:14:50 +0000435def MMX_CVTPS2PIrr : MMXI<0x2D, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000436 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000437def MMX_CVTPS2PIrm : MMXI<0x2D, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000438 "cvtps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000439
Evan Chengb783fa32007-07-19 01:14:50 +0000440def MMX_CVTTPD2PIrr : MMX2I<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000441 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000442def MMX_CVTTPD2PIrm : MMX2I<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f128mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000443 "cvttpd2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000444
Evan Chengb783fa32007-07-19 01:14:50 +0000445def MMX_CVTTPS2PIrr : MMXI<0x2C, MRMSrcReg, (outs VR64:$dst), (ins VR128:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000446 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000447def MMX_CVTTPS2PIrm : MMXI<0x2C, MRMSrcMem, (outs VR64:$dst), (ins f64mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000448 "cvttps2pi\t{$src, $dst|$dst, $src}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000449
450// Extract / Insert
451def MMX_X86pextrw : SDNode<"X86ISD::PEXTRW", SDTypeProfile<1, 2, []>, []>;
452def MMX_X86pinsrw : SDNode<"X86ISD::PINSRW", SDTypeProfile<1, 3, []>, []>;
453
454def MMX_PEXTRWri : MMXIi8<0xC5, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000455 (outs GR32:$dst), (ins VR64:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000456 "pextrw\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000457 [(set GR32:$dst, (MMX_X86pextrw (v4i16 VR64:$src1),
458 (iPTR imm:$src2)))]>;
459let isTwoAddress = 1 in {
460 def MMX_PINSRWrri : MMXIi8<0xC4, MRMSrcReg,
Evan Chengb783fa32007-07-19 01:14:50 +0000461 (outs VR64:$dst), (ins VR64:$src1, GR32:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000462 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000463 [(set VR64:$dst, (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
464 GR32:$src2, (iPTR imm:$src3))))]>;
465 def MMX_PINSRWrmi : MMXIi8<0xC4, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000466 (outs VR64:$dst), (ins VR64:$src1, i16mem:$src2, i16i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +0000467 "pinsrw\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000468 [(set VR64:$dst,
469 (v4i16 (MMX_X86pinsrw (v4i16 VR64:$src1),
470 (i32 (anyext (loadi16 addr:$src2))),
471 (iPTR imm:$src3))))]>;
472}
473
474// Mask creation
Evan Chengb783fa32007-07-19 01:14:50 +0000475def MMX_PMOVMSKBrr : MMXI<0xD7, MRMSrcReg, (outs GR32:$dst), (ins VR64:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000476 "pmovmskb\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000477 [(set GR32:$dst, (int_x86_mmx_pmovmskb VR64:$src))]>;
478
479// Misc.
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000480let Uses = [EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000481def MMX_MASKMOVQ : MMXI<0xF7, MRMDestMem, (outs), (ins VR64:$src, VR64:$mask),
Dan Gohman91888f02007-07-31 20:11:57 +0000482 "maskmovq\t{$mask, $src|$src, $mask}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000483 [(int_x86_mmx_maskmovq VR64:$src, VR64:$mask, EDI)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000484
485//===----------------------------------------------------------------------===//
486// Alias Instructions
487//===----------------------------------------------------------------------===//
488
489// Alias instructions that map zero vector to pxor.
Bill Wendling57e31d62007-12-17 23:07:56 +0000490let isReMaterializable = 1, neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000491 def MMX_V_SET0 : MMXI<0xEF, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000492 "pxor\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000493 [(set VR64:$dst, (v2i32 immAllZerosV))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000494 def MMX_V_SETALLONES : MMXI<0x76, MRMInitReg, (outs VR64:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +0000495 "pcmpeqd\t$dst, $dst",
Chris Lattnere6aa3862007-11-25 00:24:49 +0000496 [(set VR64:$dst, (v2i32 immAllOnesV))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000497}
498
499//===----------------------------------------------------------------------===//
500// Non-Instruction Patterns
501//===----------------------------------------------------------------------===//
502
503// Store 64-bit integer vector values.
504def : Pat<(store (v8i8 VR64:$src), addr:$dst),
505 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
506def : Pat<(store (v4i16 VR64:$src), addr:$dst),
507 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
508def : Pat<(store (v2i32 VR64:$src), addr:$dst),
509 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
510def : Pat<(store (v1i64 VR64:$src), addr:$dst),
511 (MMX_MOVQ64mr addr:$dst, VR64:$src)>;
512
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000513// Bit convert.
514def : Pat<(v8i8 (bitconvert (v1i64 VR64:$src))), (v8i8 VR64:$src)>;
515def : Pat<(v8i8 (bitconvert (v2i32 VR64:$src))), (v8i8 VR64:$src)>;
516def : Pat<(v8i8 (bitconvert (v4i16 VR64:$src))), (v8i8 VR64:$src)>;
517def : Pat<(v4i16 (bitconvert (v1i64 VR64:$src))), (v4i16 VR64:$src)>;
518def : Pat<(v4i16 (bitconvert (v2i32 VR64:$src))), (v4i16 VR64:$src)>;
519def : Pat<(v4i16 (bitconvert (v8i8 VR64:$src))), (v4i16 VR64:$src)>;
520def : Pat<(v2i32 (bitconvert (v1i64 VR64:$src))), (v2i32 VR64:$src)>;
521def : Pat<(v2i32 (bitconvert (v4i16 VR64:$src))), (v2i32 VR64:$src)>;
522def : Pat<(v2i32 (bitconvert (v8i8 VR64:$src))), (v2i32 VR64:$src)>;
523def : Pat<(v1i64 (bitconvert (v2i32 VR64:$src))), (v1i64 VR64:$src)>;
524def : Pat<(v1i64 (bitconvert (v4i16 VR64:$src))), (v1i64 VR64:$src)>;
525def : Pat<(v1i64 (bitconvert (v8i8 VR64:$src))), (v1i64 VR64:$src)>;
526
527// 64-bit bit convert.
528def : Pat<(v1i64 (bitconvert (i64 GR64:$src))),
529 (MMX_MOVD64to64rr GR64:$src)>;
530def : Pat<(v2i32 (bitconvert (i64 GR64:$src))),
531 (MMX_MOVD64to64rr GR64:$src)>;
532def : Pat<(v4i16 (bitconvert (i64 GR64:$src))),
533 (MMX_MOVD64to64rr GR64:$src)>;
534def : Pat<(v8i8 (bitconvert (i64 GR64:$src))),
535 (MMX_MOVD64to64rr GR64:$src)>;
536
537def MMX_X86s2vec : SDNode<"X86ISD::S2VEC", SDTypeProfile<1, 1, []>, []>;
538
539// Move scalar to XMM zero-extended
540// movd to XMM register zero-extends
541let AddedComplexity = 15 in {
Chris Lattnere6aa3862007-11-25 00:24:49 +0000542 def : Pat<(v8i8 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000543 (v8i8 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
544 (MMX_MOVZDI2PDIrr GR32:$src)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000545 def : Pat<(v4i16 (vector_shuffle immAllZerosV_bc,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 (v4i16 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
547 (MMX_MOVZDI2PDIrr GR32:$src)>;
548 def : Pat<(v2i32 (vector_shuffle immAllZerosV,
549 (v2i32 (MMX_X86s2vec GR32:$src)), MMX_MOVL_shuffle_mask)),
550 (MMX_MOVZDI2PDIrr GR32:$src)>;
551}
552
553// Scalar to v2i32 / v4i16 / v8i8. The source may be a GR32, but only the lower
554// 8 or 16-bits matter.
555def : Pat<(v8i8 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
556def : Pat<(v4i16 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
557def : Pat<(v2i32 (MMX_X86s2vec GR32:$src)), (MMX_MOVD64rr GR32:$src)>;
558
559// Patterns to perform canonical versions of vector shuffling.
560let AddedComplexity = 10 in {
561 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
562 MMX_UNPCKL_v_undef_shuffle_mask)),
563 (MMX_PUNPCKLBWrr VR64:$src, VR64:$src)>;
564 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
565 MMX_UNPCKL_v_undef_shuffle_mask)),
566 (MMX_PUNPCKLWDrr VR64:$src, VR64:$src)>;
567 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
568 MMX_UNPCKL_v_undef_shuffle_mask)),
569 (MMX_PUNPCKLDQrr VR64:$src, VR64:$src)>;
570}
571
572let AddedComplexity = 10 in {
573 def : Pat<(v8i8 (vector_shuffle VR64:$src, (undef),
574 MMX_UNPCKH_v_undef_shuffle_mask)),
575 (MMX_PUNPCKHBWrr VR64:$src, VR64:$src)>;
576 def : Pat<(v4i16 (vector_shuffle VR64:$src, (undef),
577 MMX_UNPCKH_v_undef_shuffle_mask)),
578 (MMX_PUNPCKHWDrr VR64:$src, VR64:$src)>;
579 def : Pat<(v2i32 (vector_shuffle VR64:$src, (undef),
580 MMX_UNPCKH_v_undef_shuffle_mask)),
581 (MMX_PUNPCKHDQrr VR64:$src, VR64:$src)>;
582}
583
584// Patterns to perform vector shuffling with a zeroed out vector.
585let AddedComplexity = 20 in {
586 def : Pat<(bc_v2i32 (vector_shuffle immAllZerosV,
587 (v2i32 (scalar_to_vector (load_mmx addr:$src))),
588 MMX_UNPCKL_shuffle_mask)),
589 (MMX_PUNPCKLDQrm VR64:$src, VR64:$src)>;
590}
591
592// Some special case PANDN patterns.
593// FIXME: Get rid of these.
594def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
595 VR64:$src2)),
596 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000597def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000598 VR64:$src2)),
599 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000600def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000601 VR64:$src2)),
602 (MMX_PANDNrr VR64:$src1, VR64:$src2)>;
603
604def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v2i32 immAllOnesV))),
605 (load addr:$src2))),
606 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000607def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v4i16 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000608 (load addr:$src2))),
609 (MMX_PANDNrm VR64:$src1, addr:$src2)>;
Chris Lattnere6aa3862007-11-25 00:24:49 +0000610def : Pat<(v1i64 (and (xor VR64:$src1, (bc_v1i64 (v8i8 immAllOnesV_bc))),
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000611 (load addr:$src2))),
612 (MMX_PANDNrm VR64:$src1, addr:$src2)>;