blob: 3948c5354090da7cf391942862fe5c8d335646ee [file] [log] [blame]
Duraid Madinaf2db9b82005-10-28 17:46:35 +00001//===---- IA64ISelDAGToDAG.cpp - IA64 pattern matching inst selector ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Duraid Madina and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines a pattern matching instruction selector for IA64,
11// converting a legalized dag to an IA64 dag.
12//
13//===----------------------------------------------------------------------===//
14
15#include "IA64.h"
16#include "IA64TargetMachine.h"
17#include "IA64ISelLowering.h"
18#include "llvm/CodeGen/MachineInstrBuilder.h"
19#include "llvm/CodeGen/MachineFunction.h"
20#include "llvm/CodeGen/SSARegMap.h"
21#include "llvm/CodeGen/SelectionDAG.h"
22#include "llvm/CodeGen/SelectionDAGISel.h"
23#include "llvm/Target/TargetOptions.h"
24#include "llvm/ADT/Statistic.h"
25#include "llvm/Constants.h"
26#include "llvm/GlobalValue.h"
Chris Lattner420736d2006-03-25 06:47:10 +000027#include "llvm/Intrinsics.h"
Duraid Madinaf2db9b82005-10-28 17:46:35 +000028#include "llvm/Support/Debug.h"
29#include "llvm/Support/MathExtras.h"
Chris Lattner2c2c6c62006-01-22 23:41:00 +000030#include <iostream>
Evan Cheng2ef88a02006-08-07 22:28:20 +000031#include <queue>
Evan Chengba2f0a92006-02-05 06:46:41 +000032#include <set>
Duraid Madinaf2db9b82005-10-28 17:46:35 +000033using namespace llvm;
34
35namespace {
36 Statistic<> FusedFP ("ia64-codegen", "Number of fused fp operations");
37 Statistic<> FrameOff("ia64-codegen", "Number of frame idx offsets collapsed");
38
39 //===--------------------------------------------------------------------===//
40 /// IA64DAGToDAGISel - IA64 specific code to select IA64 machine
41 /// instructions for SelectionDAG operations.
42 ///
43 class IA64DAGToDAGISel : public SelectionDAGISel {
44 IA64TargetLowering IA64Lowering;
45 unsigned GlobalBaseReg;
46 public:
Evan Chengc4c62572006-03-13 23:20:37 +000047 IA64DAGToDAGISel(IA64TargetMachine &TM)
48 : SelectionDAGISel(IA64Lowering), IA64Lowering(*TM.getTargetLowering()) {}
Duraid Madinaf2db9b82005-10-28 17:46:35 +000049
50 virtual bool runOnFunction(Function &Fn) {
51 // Make sure we re-emit a set of the global base reg if necessary
52 GlobalBaseReg = 0;
53 return SelectionDAGISel::runOnFunction(Fn);
54 }
55
56 /// getI64Imm - Return a target constant with the specified value, of type
57 /// i64.
58 inline SDOperand getI64Imm(uint64_t Imm) {
59 return CurDAG->getTargetConstant(Imm, MVT::i64);
60 }
61
62 /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC
63 /// base register. Return the virtual register that holds this value.
64 // SDOperand getGlobalBaseReg(); TODO: hmm
65
66 // Select - Convert the specified operand from a target-independent to a
67 // target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +000068 SDNode *Select(SDOperand N);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000069
70 SDNode *SelectIntImmediateExpr(SDOperand LHS, SDOperand RHS,
71 unsigned OCHi, unsigned OCLo,
72 bool IsArithmetic = false,
73 bool Negate = false);
74 SDNode *SelectBitfieldInsert(SDNode *N);
75
76 /// SelectCC - Select a comparison of the specified values with the
77 /// specified condition code, returning the CR# of the expression.
78 SDOperand SelectCC(SDOperand LHS, SDOperand RHS, ISD::CondCode CC);
79
80 /// SelectAddr - Given the specified address, return the two operands for a
81 /// load/store instruction, and return true if it should be an indexed [r+r]
82 /// operation.
83 bool SelectAddr(SDOperand Addr, SDOperand &Op1, SDOperand &Op2);
84
Duraid Madinaf2db9b82005-10-28 17:46:35 +000085 /// InstructionSelectBasicBlock - This callback is invoked by
86 /// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
87 virtual void InstructionSelectBasicBlock(SelectionDAG &DAG);
88
89 virtual const char *getPassName() const {
90 return "IA64 (Itanium) DAG->DAG Instruction Selector";
91 }
92
93// Include the pieces autogenerated from the target description.
94#include "IA64GenDAGISel.inc"
95
96private:
Evan Cheng9ade2182006-08-26 05:34:46 +000097 SDNode *SelectDIV(SDOperand Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +000098 };
99}
100
101/// InstructionSelectBasicBlock - This callback is invoked by
102/// SelectionDAGISel when it has created a SelectionDAG for us to codegen.
103void IA64DAGToDAGISel::InstructionSelectBasicBlock(SelectionDAG &DAG) {
104 DEBUG(BB->dump());
Evan Cheng33e9ad92006-07-27 06:40:15 +0000105
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000106 // Select target instructions for the DAG.
Evan Chengba2f0a92006-02-05 06:46:41 +0000107 DAG.setRoot(SelectRoot(DAG.getRoot()));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000108 DAG.RemoveDeadNodes();
109
110 // Emit machine code to BB.
111 ScheduleAndEmitDAG(DAG);
112}
113
Evan Cheng9ade2182006-08-26 05:34:46 +0000114SDNode *IA64DAGToDAGISel::SelectDIV(SDOperand Op) {
Duraid Madinab6f023a2005-11-21 14:14:54 +0000115 SDNode *N = Op.Val;
Evan Cheng6da2f322006-08-26 01:07:58 +0000116 SDOperand Chain = N->getOperand(0);
117 SDOperand Tmp1 = N->getOperand(0);
118 SDOperand Tmp2 = N->getOperand(1);
119 AddToISelQueue(Chain);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000120
Evan Cheng6da2f322006-08-26 01:07:58 +0000121 AddToISelQueue(Tmp1);
122 AddToISelQueue(Tmp2);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000123
124 bool isFP=false;
125
126 if(MVT::isFloatingPoint(Tmp1.getValueType()))
127 isFP=true;
128
129 bool isModulus=false; // is it a division or a modulus?
130 bool isSigned=false;
131
132 switch(N->getOpcode()) {
133 case ISD::FDIV:
134 case ISD::SDIV: isModulus=false; isSigned=true; break;
135 case ISD::UDIV: isModulus=false; isSigned=false; break;
136 case ISD::FREM:
137 case ISD::SREM: isModulus=true; isSigned=true; break;
138 case ISD::UREM: isModulus=true; isSigned=false; break;
139 }
140
141 // TODO: check for integer divides by powers of 2 (or other simple patterns?)
142
143 SDOperand TmpPR, TmpPR2;
144 SDOperand TmpF1, TmpF2, TmpF3, TmpF4, TmpF5, TmpF6, TmpF7, TmpF8;
145 SDOperand TmpF9, TmpF10,TmpF11,TmpF12,TmpF13,TmpF14,TmpF15;
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000146 SDNode *Result;
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000147
148 // we'll need copies of F0 and F1
149 SDOperand F0 = CurDAG->getRegister(IA64::F0, MVT::f64);
150 SDOperand F1 = CurDAG->getRegister(IA64::F1, MVT::f64);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000151
152 // OK, emit some code:
153
154 if(!isFP) {
155 // first, load the inputs into FP regs.
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000156 TmpF1 =
157 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000158 Chain = TmpF1.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000159 TmpF2 =
160 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, Tmp2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000161 Chain = TmpF2.getValue(1);
162
163 // next, convert the inputs to FP
164 if(isSigned) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000165 TmpF3 =
166 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF1), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000167 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000168 TmpF4 =
169 SDOperand(CurDAG->getTargetNode(IA64::FCVTXF, MVT::f64, TmpF2), 0);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000170 Chain = TmpF4.getValue(1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000171 } else { // is unsigned
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000172 TmpF3 =
173 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF1), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000174 Chain = TmpF3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000175 TmpF4 =
176 SDOperand(CurDAG->getTargetNode(IA64::FCVTXUFS1, MVT::f64, TmpF2), 0);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000177 Chain = TmpF4.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000178 }
179
180 } else { // this is an FP divide/remainder, so we 'leak' some temp
181 // regs and assign TmpF3=Tmp1, TmpF4=Tmp2
182 TmpF3=Tmp1;
183 TmpF4=Tmp2;
184 }
185
186 // we start by computing an approximate reciprocal (good to 9 bits?)
187 // note, this instruction writes _both_ TmpF5 (answer) and TmpPR (predicate)
Duraid Madina0c81dc82006-01-16 06:33:38 +0000188 if(isFP)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000189 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS0, MVT::f64, MVT::i1,
190 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000191 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000192 TmpF5 = SDOperand(CurDAG->getTargetNode(IA64::FRCPAS1, MVT::f64, MVT::i1,
193 TmpF3, TmpF4), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000194
Duraid Madinab6f023a2005-11-21 14:14:54 +0000195 TmpPR = TmpF5.getValue(1);
196 Chain = TmpF5.getValue(2);
197
Duraid Madina0c81dc82006-01-16 06:33:38 +0000198 SDOperand minusB;
199 if(isModulus) { // for remainders, it'll be handy to have
200 // copies of -input_b
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000201 minusB = SDOperand(CurDAG->getTargetNode(IA64::SUB, MVT::i64,
202 CurDAG->getRegister(IA64::r0, MVT::i64), Tmp2), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000203 Chain = minusB.getValue(1);
204 }
205
206 SDOperand TmpE0, TmpY1, TmpE1, TmpY2;
207
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000208 TmpE0 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
209 TmpF4, TmpF5, F1, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000210 Chain = TmpE0.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000211 TmpY1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
212 TmpF5, TmpE0, TmpF5, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000213 Chain = TmpY1.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000214 TmpE1 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
215 TmpE0, TmpE0, F0, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000216 Chain = TmpE1.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000217 TmpY2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
218 TmpY1, TmpE1, TmpY1, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000219 Chain = TmpY2.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000220
Duraid Madina0c81dc82006-01-16 06:33:38 +0000221 if(isFP) { // if this is an FP divide, we finish up here and exit early
222 if(isModulus)
223 assert(0 && "Sorry, try another FORTRAN compiler.");
224
225 SDOperand TmpE2, TmpY3, TmpQ0, TmpR0;
226
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000227 TmpE2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
228 TmpE1, TmpE1, F0, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000229 Chain = TmpE2.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000230 TmpY3 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
231 TmpY2, TmpE2, TmpY2, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000232 Chain = TmpY3.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000233 TmpQ0 =
234 SDOperand(CurDAG->getTargetNode(IA64::CFMADS1, MVT::f64, // double prec!
235 Tmp1, TmpY3, F0, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000236 Chain = TmpQ0.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000237 TmpR0 =
238 SDOperand(CurDAG->getTargetNode(IA64::CFNMADS1, MVT::f64, // double prec!
239 Tmp2, TmpQ0, Tmp1, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000240 Chain = TmpR0.getValue(1);
Duraid Madinab6f023a2005-11-21 14:14:54 +0000241
Duraid Madina0c81dc82006-01-16 06:33:38 +0000242// we want Result to have the same target register as the frcpa, so
243// we two-address hack it. See the comment "for this to work..." on
244// page 48 of Intel application note #245415
245 Result = CurDAG->getTargetNode(IA64::TCFMADS0, MVT::f64, // d.p. s0 rndg!
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000246 TmpF5, TmpY3, TmpR0, TmpQ0, TmpPR);
247 Chain = SDOperand(Result, 1);
Evan Cheng9ade2182006-08-26 05:34:46 +0000248 return Result; // XXX: early exit!
Duraid Madina0c81dc82006-01-16 06:33:38 +0000249 } else { // this is *not* an FP divide, so there's a bit left to do:
250
251 SDOperand TmpQ2, TmpR2, TmpQ3, TmpQ;
252
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000253 TmpQ2 = SDOperand(CurDAG->getTargetNode(IA64::CFMAS1, MVT::f64,
254 TmpF3, TmpY2, F0, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000255 Chain = TmpQ2.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000256 TmpR2 = SDOperand(CurDAG->getTargetNode(IA64::CFNMAS1, MVT::f64,
257 TmpF4, TmpQ2, TmpF3, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000258 Chain = TmpR2.getValue(1);
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000259
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000260// we want TmpQ3 to have the same target register as the frcpa? maybe we
261// should two-address hack it. See the comment "for this to work..." on page
262// 48 of Intel application note #245415
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000263 TmpQ3 = SDOperand(CurDAG->getTargetNode(IA64::TCFMAS1, MVT::f64,
264 TmpF5, TmpR2, TmpY2, TmpQ2, TmpPR), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000265 Chain = TmpQ3.getValue(1);
Duraid Madina76bb6ae2006-01-16 14:33:04 +0000266
Duraid Madinaae6dcdd2006-01-17 01:19:49 +0000267 // STORY: without these two-address instructions (TCFMAS1 and TCFMADS0)
268 // the FPSWA won't be able to help out in the case of large/tiny
269 // arguments. Other fun bugs may also appear, e.g. 0/x = x, not 0.
270
Duraid Madina0c81dc82006-01-16 06:33:38 +0000271 if(isSigned)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000272 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXTRUNCS1,
273 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000274 else
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000275 TmpQ = SDOperand(CurDAG->getTargetNode(IA64::FCVTFXUTRUNCS1,
276 MVT::f64, TmpQ3), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000277
278 Chain = TmpQ.getValue(1);
279
280 if(isModulus) {
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000281 SDOperand FPminusB =
282 SDOperand(CurDAG->getTargetNode(IA64::SETFSIG, MVT::f64, minusB), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000283 Chain = FPminusB.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000284 SDOperand Remainder =
285 SDOperand(CurDAG->getTargetNode(IA64::XMAL, MVT::f64,
286 TmpQ, FPminusB, TmpF1), 0);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000287 Chain = Remainder.getValue(1);
288 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, Remainder);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000289 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000290 } else { // just an integer divide
291 Result = CurDAG->getTargetNode(IA64::GETFSIG, MVT::i64, TmpQ);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000292 Chain = SDOperand(Result, 1);
Duraid Madina0c81dc82006-01-16 06:33:38 +0000293 }
294
Evan Cheng9ade2182006-08-26 05:34:46 +0000295 return Result;
Duraid Madina0c81dc82006-01-16 06:33:38 +0000296 } // wasn't an FP divide
Duraid Madinab6f023a2005-11-21 14:14:54 +0000297}
298
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000299// Select - Convert the specified operand from a target-independent to a
300// target-specific node if it hasn't already been changed.
Evan Cheng9ade2182006-08-26 05:34:46 +0000301SDNode *IA64DAGToDAGISel::Select(SDOperand Op) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000302 SDNode *N = Op.Val;
303 if (N->getOpcode() >= ISD::BUILTIN_OP_END &&
Evan Cheng9ade2182006-08-26 05:34:46 +0000304 N->getOpcode() < IA64ISD::FIRST_NUMBER)
Evan Cheng64a752f2006-08-11 09:08:15 +0000305 return NULL; // Already selected.
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000306
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000307 switch (N->getOpcode()) {
308 default: break;
309
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000310 case IA64ISD::BRCALL: { // XXX: this is also a hack!
Evan Cheng6da2f322006-08-26 01:07:58 +0000311 SDOperand Chain = N->getOperand(0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000312 SDOperand InFlag; // Null incoming flag value.
313
Evan Cheng6da2f322006-08-26 01:07:58 +0000314 AddToISelQueue(Chain);
315 if(N->getNumOperands()==3) { // we have an incoming chain, callee and flag
316 InFlag = N->getOperand(2);
317 AddToISelQueue(InFlag);
318 }
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000319
320 unsigned CallOpcode;
321 SDOperand CallOperand;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000322
323 // if we can call directly, do so
324 if (GlobalAddressSDNode *GASD =
325 dyn_cast<GlobalAddressSDNode>(N->getOperand(1))) {
326 CallOpcode = IA64::BRCALL_IPREL_GA;
327 CallOperand = CurDAG->getTargetGlobalAddress(GASD->getGlobal(), MVT::i64);
328 } else if (ExternalSymbolSDNode *ESSDN = // FIXME: we currently NEED this
329 // case for correctness, to avoid
330 // "non-pic code with imm reloc.n
331 // against dynamic symbol" errors
332 dyn_cast<ExternalSymbolSDNode>(N->getOperand(1))) {
333 CallOpcode = IA64::BRCALL_IPREL_ES;
334 CallOperand = N->getOperand(1);
335 } else {
336 // otherwise we need to load the function descriptor,
337 // load the branch target (function)'s entry point and GP,
338 // branch (call) then restore the GP
Evan Cheng6da2f322006-08-26 01:07:58 +0000339 SDOperand FnDescriptor = N->getOperand(1);
340 AddToISelQueue(FnDescriptor);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000341
342 // load the branch target's entry point [mem] and
343 // GP value [mem+8]
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000344 SDOperand targetEntryPoint=
345 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64, FnDescriptor), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000346 Chain = targetEntryPoint.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000347 SDOperand targetGPAddr=
348 SDOperand(CurDAG->getTargetNode(IA64::ADDS, MVT::i64,
349 FnDescriptor, CurDAG->getConstant(8, MVT::i64)), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000350 Chain = targetGPAddr.getValue(1);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000351 SDOperand targetGP=
352 SDOperand(CurDAG->getTargetNode(IA64::LD8, MVT::i64, targetGPAddr), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000353 Chain = targetGP.getValue(1);
354
355 Chain = CurDAG->getCopyToReg(Chain, IA64::r1, targetGP, InFlag);
356 InFlag = Chain.getValue(1);
357 Chain = CurDAG->getCopyToReg(Chain, IA64::B6, targetEntryPoint, InFlag); // FLAG these?
358 InFlag = Chain.getValue(1);
359
360 CallOperand = CurDAG->getRegister(IA64::B6, MVT::i64);
361 CallOpcode = IA64::BRCALL_INDIRECT;
362 }
363
364 // Finally, once everything is setup, emit the call itself
365 if(InFlag.Val)
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000366 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
367 CallOperand, InFlag), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000368 else // there might be no arguments
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000369 Chain = SDOperand(CurDAG->getTargetNode(CallOpcode, MVT::Other, MVT::Flag,
370 CallOperand, Chain), 0);
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000371 InFlag = Chain.getValue(1);
372
373 std::vector<SDOperand> CallResults;
374
375 CallResults.push_back(Chain);
376 CallResults.push_back(InFlag);
377
378 for (unsigned i = 0, e = CallResults.size(); i != e; ++i)
Evan Cheng2ef88a02006-08-07 22:28:20 +0000379 ReplaceUses(Op.getValue(i), CallResults[i]);
Evan Cheng64a752f2006-08-11 09:08:15 +0000380 return NULL;
Duraid Madina64aa0ea2005-12-22 13:29:14 +0000381 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000382
Duraid Madina8617f3c2005-12-22 07:14:45 +0000383 case IA64ISD::GETFD: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000384 SDOperand Input = N->getOperand(0);
385 AddToISelQueue(Input);
Evan Cheng9ade2182006-08-26 05:34:46 +0000386 return CurDAG->getTargetNode(IA64::GETFD, MVT::i64, Input);
Duraid Madina8617f3c2005-12-22 07:14:45 +0000387 }
388
Duraid Madinab6f023a2005-11-21 14:14:54 +0000389 case ISD::FDIV:
390 case ISD::SDIV:
391 case ISD::UDIV:
392 case ISD::SREM:
Evan Cheng34167212006-02-09 00:37:58 +0000393 case ISD::UREM:
Evan Cheng9ade2182006-08-26 05:34:46 +0000394 return SelectDIV(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000395
Chris Lattnera54aa942006-01-29 06:26:08 +0000396 case ISD::TargetConstantFP: {
Duraid Madina056728f2005-11-02 07:32:59 +0000397 SDOperand Chain = CurDAG->getEntryNode(); // this is a constant, so..
398
Evan Cheng34167212006-02-09 00:37:58 +0000399 if (cast<ConstantFPSDNode>(N)->isExactlyValue(+0.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000400 return CurDAG->getCopyFromReg(Chain, IA64::F0, MVT::f64).Val;
Evan Cheng34167212006-02-09 00:37:58 +0000401 } else if (cast<ConstantFPSDNode>(N)->isExactlyValue(+1.0)) {
Evan Cheng23329f52006-08-16 07:30:09 +0000402 return CurDAG->getCopyFromReg(Chain, IA64::F1, MVT::f64).Val;
Evan Cheng34167212006-02-09 00:37:58 +0000403 } else
Duraid Madina93856802005-11-02 02:35:04 +0000404 assert(0 && "Unexpected FP constant!");
405 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000406
407 case ISD::FrameIndex: { // TODO: reduce creepyness
408 int FI = cast<FrameIndexSDNode>(N)->getIndex();
Evan Cheng23329f52006-08-16 07:30:09 +0000409 if (N->hasOneUse())
410 return CurDAG->SelectNodeTo(N, IA64::MOV, MVT::i64,
Evan Cheng95514ba2006-08-26 08:00:10 +0000411 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Evan Cheng23329f52006-08-16 07:30:09 +0000412 else
Evan Cheng95514ba2006-08-26 08:00:10 +0000413 return CurDAG->getTargetNode(IA64::MOV, MVT::i64,
414 CurDAG->getTargetFrameIndex(FI, MVT::i64));
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000415 }
416
Duraid Madina2e0348e2006-01-15 09:45:23 +0000417 case ISD::ConstantPool: { // TODO: nuke the constant pool
418 // (ia64 doesn't need one)
Evan Chengb8973bd2006-01-31 22:23:14 +0000419 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(N);
420 Constant *C = CP->get();
421 SDOperand CPI = CurDAG->getTargetConstantPool(C, MVT::i64,
422 CP->getAlignment());
Evan Cheng9ade2182006-08-26 05:34:46 +0000423 return CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64, // ?
424 CurDAG->getRegister(IA64::r1, MVT::i64), CPI);
Duraid Madina25d0a882005-10-29 16:08:30 +0000425 }
426
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000427 case ISD::GlobalAddress: {
428 GlobalValue *GV = cast<GlobalAddressSDNode>(N)->getGlobal();
429 SDOperand GA = CurDAG->getTargetGlobalAddress(GV, MVT::i64);
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000430 SDOperand Tmp = SDOperand(CurDAG->getTargetNode(IA64::ADDL_GA, MVT::i64,
431 CurDAG->getRegister(IA64::r1, MVT::i64), GA), 0);
Evan Cheng9ade2182006-08-26 05:34:46 +0000432 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, Tmp);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000433 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000434
435/* XXX case ISD::ExternalSymbol: {
436 SDOperand EA = CurDAG->getTargetExternalSymbol(cast<ExternalSymbolSDNode>(N)->getSymbol(),
437 MVT::i64);
438 SDOperand Tmp = CurDAG->getTargetNode(IA64::ADDL_EA, MVT::i64,
439 CurDAG->getRegister(IA64::r1, MVT::i64), EA);
440 return CurDAG->getTargetNode(IA64::LD8, MVT::i64, Tmp);
441 }
442*/
443
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000444 case ISD::LOAD:
Duraid Madinaecc1a1b2006-01-20 16:10:05 +0000445 case ISD::EXTLOAD: // FIXME: load -1, not 1, for bools?
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000446 case ISD::ZEXTLOAD: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000447 SDOperand Chain = N->getOperand(0);
448 SDOperand Address = N->getOperand(1);
449 AddToISelQueue(Chain);
450 AddToISelQueue(Address);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000451
452 MVT::ValueType TypeBeingLoaded = (N->getOpcode() == ISD::LOAD) ?
453 N->getValueType(0) : cast<VTSDNode>(N->getOperand(3))->getVT();
454 unsigned Opc;
455 switch (TypeBeingLoaded) {
Jim Laskey16d42c62006-07-11 18:25:13 +0000456 default:
457#ifndef NDEBUG
458 N->dump();
459#endif
460 assert(0 && "Cannot load this type!");
Duraid Madina9f729062005-11-04 09:59:06 +0000461 case MVT::i1: { // this is a bool
462 Opc = IA64::LD1; // first we load a byte, then compare for != 0
Evan Cheng34167212006-02-09 00:37:58 +0000463 if(N->getValueType(0) == MVT::i1) { // XXX: early exit!
Evan Cheng23329f52006-08-16 07:30:09 +0000464 return CurDAG->SelectNodeTo(N, IA64::CMPNE, MVT::i1, MVT::Other,
Evan Cheng7e9b26f2006-02-09 07:17:49 +0000465 SDOperand(CurDAG->getTargetNode(Opc, MVT::i64, Address), 0),
Evan Cheng23329f52006-08-16 07:30:09 +0000466 CurDAG->getRegister(IA64::r0, MVT::i64),
Evan Cheng95514ba2006-08-26 08:00:10 +0000467 Chain);
Evan Cheng34167212006-02-09 00:37:58 +0000468 }
Duraid Madinaa36153a2005-12-22 03:58:17 +0000469 /* otherwise, we want to load a bool into something bigger: LD1
470 will do that for us, so we just fall through */
Chris Lattnerb19b8992005-11-30 23:02:08 +0000471 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000472 case MVT::i8: Opc = IA64::LD1; break;
473 case MVT::i16: Opc = IA64::LD2; break;
474 case MVT::i32: Opc = IA64::LD4; break;
475 case MVT::i64: Opc = IA64::LD8; break;
476
477 case MVT::f32: Opc = IA64::LDF4; break;
478 case MVT::f64: Opc = IA64::LDF8; break;
479 }
480
Chris Lattnerb19b8992005-11-30 23:02:08 +0000481 // TODO: comment this
Evan Cheng23329f52006-08-16 07:30:09 +0000482 return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000483 Address, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000484 }
485
486 case ISD::TRUNCSTORE:
487 case ISD::STORE: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000488 SDOperand Address = N->getOperand(2);
489 SDOperand Chain = N->getOperand(0);
490 AddToISelQueue(Address);
491 AddToISelQueue(Chain);
Duraid Madinad525df32005-11-07 03:11:02 +0000492
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000493 unsigned Opc;
494 if (N->getOpcode() == ISD::STORE) {
495 switch (N->getOperand(1).getValueType()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000496 default: assert(0 && "unknown type in store");
497 case MVT::i1: { // this is a bool
498 Opc = IA64::ST1; // we store either 0 or 1 as a byte
Duraid Madina544cbbd2006-01-13 10:28:25 +0000499 // first load zero!
500 SDOperand Initial = CurDAG->getCopyFromReg(Chain, IA64::r0, MVT::i64);
501 Chain = Initial.getValue(1);
Duraid Madinaa7fb5be2006-01-20 03:40:25 +0000502 // then load 1 into the same reg iff the predicate to store is 1
Evan Cheng6da2f322006-08-26 01:07:58 +0000503 SDOperand Tmp = N->getOperand(1);
504 AddToISelQueue(Tmp);
Duraid Madinab20f9792006-02-11 07:33:17 +0000505 Tmp = SDOperand(CurDAG->getTargetNode(IA64::TPCADDS, MVT::i64, Initial,
506 CurDAG->getConstant(1, MVT::i64),
507 Tmp), 0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000508 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, Address, Tmp, Chain);
Chris Lattnerb19b8992005-11-30 23:02:08 +0000509 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000510 case MVT::i64: Opc = IA64::ST8; break;
511 case MVT::f64: Opc = IA64::STF8; break;
Duraid Madinad525df32005-11-07 03:11:02 +0000512 }
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000513 } else { //ISD::TRUNCSTORE
514 switch(cast<VTSDNode>(N->getOperand(4))->getVT()) {
Duraid Madinad525df32005-11-07 03:11:02 +0000515 default: assert(0 && "unknown type in truncstore");
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000516 case MVT::i8: Opc = IA64::ST1; break;
517 case MVT::i16: Opc = IA64::ST2; break;
518 case MVT::i32: Opc = IA64::ST4; break;
519 case MVT::f32: Opc = IA64::STF4; break;
520 }
521 }
522
Evan Cheng6da2f322006-08-26 01:07:58 +0000523 SDOperand N1 = N->getOperand(1);
524 SDOperand N2 = N->getOperand(2);
525 AddToISelQueue(N1);
526 AddToISelQueue(N2);
Evan Cheng95514ba2006-08-26 08:00:10 +0000527 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, N2, N1, Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000528 }
529
530 case ISD::BRCOND: {
Evan Cheng6da2f322006-08-26 01:07:58 +0000531 SDOperand Chain = N->getOperand(0);
532 SDOperand CC = N->getOperand(1);
533 AddToISelQueue(Chain);
534 AddToISelQueue(CC);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000535 MachineBasicBlock *Dest =
536 cast<BasicBlockSDNode>(N->getOperand(2))->getBasicBlock();
537 //FIXME - we do NOT need long branches all the time
Evan Cheng23329f52006-08-16 07:30:09 +0000538 return CurDAG->SelectNodeTo(N, IA64::BRLCOND_NOTCALL, MVT::Other, CC,
Evan Cheng95514ba2006-08-26 08:00:10 +0000539 CurDAG->getBasicBlock(Dest), Chain);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000540 }
541
542 case ISD::CALLSEQ_START:
543 case ISD::CALLSEQ_END: {
544 int64_t Amt = cast<ConstantSDNode>(N->getOperand(1))->getValue();
545 unsigned Opc = N->getOpcode() == ISD::CALLSEQ_START ?
546 IA64::ADJUSTCALLSTACKDOWN : IA64::ADJUSTCALLSTACKUP;
Evan Cheng6da2f322006-08-26 01:07:58 +0000547 SDOperand N0 = N->getOperand(0);
548 AddToISelQueue(N0);
Evan Cheng95514ba2006-08-26 08:00:10 +0000549 return CurDAG->SelectNodeTo(N, Opc, MVT::Other, getI64Imm(Amt), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000550 }
551
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000552 case ISD::BR:
553 // FIXME: we don't need long branches all the time!
Evan Cheng6da2f322006-08-26 01:07:58 +0000554 SDOperand N0 = N->getOperand(0);
555 AddToISelQueue(N0);
Evan Cheng23329f52006-08-16 07:30:09 +0000556 return CurDAG->SelectNodeTo(N, IA64::BRL_NOTCALL, MVT::Other,
Evan Cheng95514ba2006-08-26 08:00:10 +0000557 N->getOperand(1), N0);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000558 }
559
Evan Cheng9ade2182006-08-26 05:34:46 +0000560 return SelectCode(Op);
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000561}
562
563
564/// createIA64DAGToDAGInstructionSelector - This pass converts a legalized DAG
565/// into an IA64-specific DAG, ready for instruction scheduling.
566///
Evan Chengc4c62572006-03-13 23:20:37 +0000567FunctionPass
568*llvm::createIA64DAGToDAGInstructionSelector(IA64TargetMachine &TM) {
Duraid Madinaf2db9b82005-10-28 17:46:35 +0000569 return new IA64DAGToDAGISel(TM);
570}
571