blob: b00ca6475426dfb6fc4afb75d9297a095d8dba84 [file] [log] [blame]
Arnold Schwaighofer373e8652007-10-12 21:30:57 +00001//===- X86InstrInfo.td - Describe the X86 Instruction Set --*- tablegen -*-===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the X86 instruction set, defining the instructions, and
11// properties of the instructions which are needed for code generation, machine
12// code emission, and analysis.
13//
14//===----------------------------------------------------------------------===//
15
16//===----------------------------------------------------------------------===//
17// X86 specific DAG Nodes.
18//
19
20def SDTIntShiftDOp: SDTypeProfile<1, 3,
21 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
22 SDTCisInt<0>, SDTCisInt<3>]>;
23
24def SDTX86CmpTest : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
25
Evan Cheng621216e2007-09-29 00:00:36 +000026def SDTX86Cmov : SDTypeProfile<1, 4,
Evan Cheng950aac02007-09-25 01:57:46 +000027 [SDTCisSameAs<0, 1>, SDTCisSameAs<1, 2>,
28 SDTCisVT<3, i8>, SDTCisVT<4, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000029
Bill Wendlingf5399032008-12-12 21:15:41 +000030def SDTUnaryArithOvf : SDTypeProfile<1, 1,
31 [SDTCisInt<0>]>;
32def SDTBinaryArithOvf : SDTypeProfile<1, 2,
33 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
34 SDTCisInt<0>]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +000035
Evan Cheng621216e2007-09-29 00:00:36 +000036def SDTX86BrCond : SDTypeProfile<0, 3,
Evan Cheng950aac02007-09-25 01:57:46 +000037 [SDTCisVT<0, OtherVT>,
38 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000039
Evan Cheng621216e2007-09-29 00:00:36 +000040def SDTX86SetCC : SDTypeProfile<1, 2,
Evan Cheng950aac02007-09-25 01:57:46 +000041 [SDTCisVT<0, i8>,
42 SDTCisVT<1, i8>, SDTCisVT<2, i32>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000043
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000044def SDTX86cas : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisInt<1>,
45 SDTCisVT<2, i8>]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000046def SDTX86cas8 : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000047
Dale Johannesenf160d802008-10-02 18:53:47 +000048def SDTX86atomicBinary : SDTypeProfile<2, 3, [SDTCisInt<0>, SDTCisInt<1>,
49 SDTCisPtrTy<2>, SDTCisInt<3>,SDTCisInt<4>]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +000050def SDTX86Ret : SDTypeProfile<0, -1, [SDTCisVT<0, i16>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000051
Bill Wendling7173da52007-11-13 09:19:02 +000052def SDT_X86CallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
53def SDT_X86CallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>,
54 SDTCisVT<1, i32> ]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
Dan Gohman3329ffe2008-05-29 19:57:41 +000056def SDT_X86Call : SDTypeProfile<0, -1, [SDTCisVT<0, iPTR>]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000057
58def SDTX86RepStr : SDTypeProfile<0, 1, [SDTCisVT<0, OtherVT>]>;
59
60def SDTX86RdTsc : SDTypeProfile<0, 0, []>;
61
62def SDTX86Wrapper : SDTypeProfile<1, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<0>]>;
63
64def SDT_X86TLSADDR : SDTypeProfile<1, 1, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
65
66def SDT_X86TLSTP : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
67
68def SDT_X86EHRET : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
69
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +000070def SDT_X86TCRET : SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisVT<1, i32>]>;
71
Evan Cheng48679f42007-12-14 02:13:44 +000072def X86bsf : SDNode<"X86ISD::BSF", SDTIntUnaryOp>;
73def X86bsr : SDNode<"X86ISD::BSR", SDTIntUnaryOp>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074def X86shld : SDNode<"X86ISD::SHLD", SDTIntShiftDOp>;
75def X86shrd : SDNode<"X86ISD::SHRD", SDTIntShiftDOp>;
76
Evan Cheng621216e2007-09-29 00:00:36 +000077def X86cmp : SDNode<"X86ISD::CMP" , SDTX86CmpTest>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000078
Dan Gohman7fe9b7f2008-12-23 22:45:23 +000079def X86bt : SDNode<"X86ISD::BT", SDTX86CmpTest>;
80
Evan Cheng621216e2007-09-29 00:00:36 +000081def X86cmov : SDNode<"X86ISD::CMOV", SDTX86Cmov>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000082def X86brcond : SDNode<"X86ISD::BRCOND", SDTX86BrCond,
Evan Cheng950aac02007-09-25 01:57:46 +000083 [SDNPHasChain]>;
Evan Cheng621216e2007-09-29 00:00:36 +000084def X86setcc : SDNode<"X86ISD::SETCC", SDTX86SetCC>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000085
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +000086def X86cas : SDNode<"X86ISD::LCMPXCHG_DAG", SDTX86cas,
87 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
88 SDNPMayLoad]>;
Andrew Lenharth81580822008-03-05 01:15:49 +000089def X86cas8 : SDNode<"X86ISD::LCMPXCHG8_DAG", SDTX86cas8,
90 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
91 SDNPMayLoad]>;
Dale Johannesenf160d802008-10-02 18:53:47 +000092def X86AtomAdd64 : SDNode<"X86ISD::ATOMADD64_DAG", SDTX86atomicBinary,
93 [SDNPHasChain, SDNPMayStore,
94 SDNPMayLoad, SDNPMemOperand]>;
95def X86AtomSub64 : SDNode<"X86ISD::ATOMSUB64_DAG", SDTX86atomicBinary,
96 [SDNPHasChain, SDNPMayStore,
97 SDNPMayLoad, SDNPMemOperand]>;
98def X86AtomOr64 : SDNode<"X86ISD::ATOMOR64_DAG", SDTX86atomicBinary,
99 [SDNPHasChain, SDNPMayStore,
100 SDNPMayLoad, SDNPMemOperand]>;
101def X86AtomXor64 : SDNode<"X86ISD::ATOMXOR64_DAG", SDTX86atomicBinary,
102 [SDNPHasChain, SDNPMayStore,
103 SDNPMayLoad, SDNPMemOperand]>;
104def X86AtomAnd64 : SDNode<"X86ISD::ATOMAND64_DAG", SDTX86atomicBinary,
105 [SDNPHasChain, SDNPMayStore,
106 SDNPMayLoad, SDNPMemOperand]>;
107def X86AtomNand64 : SDNode<"X86ISD::ATOMNAND64_DAG", SDTX86atomicBinary,
108 [SDNPHasChain, SDNPMayStore,
109 SDNPMayLoad, SDNPMemOperand]>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +0000110def X86AtomSwap64 : SDNode<"X86ISD::ATOMSWAP64_DAG", SDTX86atomicBinary,
111 [SDNPHasChain, SDNPMayStore,
112 SDNPMayLoad, SDNPMemOperand]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000113def X86retflag : SDNode<"X86ISD::RET_FLAG", SDTX86Ret,
114 [SDNPHasChain, SDNPOptInFlag]>;
115
116def X86callseq_start :
117 SDNode<"ISD::CALLSEQ_START", SDT_X86CallSeqStart,
118 [SDNPHasChain, SDNPOutFlag]>;
119def X86callseq_end :
120 SDNode<"ISD::CALLSEQ_END", SDT_X86CallSeqEnd,
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000121 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122
123def X86call : SDNode<"X86ISD::CALL", SDT_X86Call,
124 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
125
126def X86tailcall: SDNode<"X86ISD::TAILCALL", SDT_X86Call,
127 [SDNPHasChain, SDNPOutFlag, SDNPOptInFlag]>;
128
129def X86rep_stos: SDNode<"X86ISD::REP_STOS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000130 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000131def X86rep_movs: SDNode<"X86ISD::REP_MOVS", SDTX86RepStr,
Chris Lattnerca4e0fe2008-01-10 05:12:37 +0000132 [SDNPHasChain, SDNPInFlag, SDNPOutFlag, SDNPMayStore,
133 SDNPMayLoad]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000134
135def X86rdtsc : SDNode<"X86ISD::RDTSC_DAG",SDTX86RdTsc,
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000136 [SDNPHasChain, SDNPOutFlag, SDNPSideEffect]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000137
138def X86Wrapper : SDNode<"X86ISD::Wrapper", SDTX86Wrapper>;
139def X86WrapperRIP : SDNode<"X86ISD::WrapperRIP", SDTX86Wrapper>;
140
141def X86tlsaddr : SDNode<"X86ISD::TLSADDR", SDT_X86TLSADDR,
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +0000142 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000143def X86TLStp : SDNode<"X86ISD::THREAD_POINTER", SDT_X86TLSTP, []>;
144
145def X86ehret : SDNode<"X86ISD::EH_RETURN", SDT_X86EHRET,
146 [SDNPHasChain]>;
147
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000148def X86tcret : SDNode<"X86ISD::TC_RETURN", SDT_X86TCRET,
149 [SDNPHasChain, SDNPOptInFlag]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000150
Bill Wendlingf5399032008-12-12 21:15:41 +0000151def X86add_ovf : SDNode<"X86ISD::ADD", SDTBinaryArithOvf>;
152def X86sub_ovf : SDNode<"X86ISD::SUB", SDTBinaryArithOvf>;
153def X86smul_ovf : SDNode<"X86ISD::SMUL", SDTBinaryArithOvf>;
154def X86umul_ovf : SDNode<"X86ISD::UMUL", SDTUnaryArithOvf>;
Bill Wendlingae034ed2008-12-12 00:56:36 +0000155
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000156//===----------------------------------------------------------------------===//
157// X86 Operand Definitions.
158//
159
160// *mem - Operand definitions for the funky X86 addressing mode operands.
161//
162class X86MemOperand<string printMethod> : Operand<iPTR> {
163 let PrintMethod = printMethod;
164 let MIOperandInfo = (ops ptr_rc, i8imm, ptr_rc, i32imm);
165}
166
167def i8mem : X86MemOperand<"printi8mem">;
168def i16mem : X86MemOperand<"printi16mem">;
169def i32mem : X86MemOperand<"printi32mem">;
170def i64mem : X86MemOperand<"printi64mem">;
171def i128mem : X86MemOperand<"printi128mem">;
172def f32mem : X86MemOperand<"printf32mem">;
173def f64mem : X86MemOperand<"printf64mem">;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000174def f80mem : X86MemOperand<"printf80mem">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000175def f128mem : X86MemOperand<"printf128mem">;
176
177def lea32mem : Operand<i32> {
178 let PrintMethod = "printi32mem";
179 let MIOperandInfo = (ops GR32, i8imm, GR32, i32imm);
180}
181
182def SSECC : Operand<i8> {
183 let PrintMethod = "printSSECC";
184}
185
186def piclabel: Operand<i32> {
187 let PrintMethod = "printPICLabel";
188}
189
190// A couple of more descriptive operand definitions.
191// 16-bits but only 8 bits are significant.
192def i16i8imm : Operand<i16>;
193// 32-bits but only 8 bits are significant.
194def i32i8imm : Operand<i32>;
195
196// Branch targets have OtherVT type.
197def brtarget : Operand<OtherVT>;
198
199//===----------------------------------------------------------------------===//
200// X86 Complex Pattern Definitions.
201//
202
203// Define X86 specific addressing mode.
204def addr : ComplexPattern<iPTR, 4, "SelectAddr", [], []>;
205def lea32addr : ComplexPattern<i32, 4, "SelectLEAAddr",
206 [add, mul, shl, or, frameindex], []>;
207
208//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000209// X86 Instruction Predicate Definitions.
210def HasMMX : Predicate<"Subtarget->hasMMX()">;
211def HasSSE1 : Predicate<"Subtarget->hasSSE1()">;
212def HasSSE2 : Predicate<"Subtarget->hasSSE2()">;
213def HasSSE3 : Predicate<"Subtarget->hasSSE3()">;
214def HasSSSE3 : Predicate<"Subtarget->hasSSSE3()">;
Nate Begemanb2975562008-02-03 07:18:54 +0000215def HasSSE41 : Predicate<"Subtarget->hasSSE41()">;
216def HasSSE42 : Predicate<"Subtarget->hasSSE42()">;
Dale Johannesene0e0fd02007-09-23 14:52:20 +0000217def FPStackf32 : Predicate<"!Subtarget->hasSSE1()">;
218def FPStackf64 : Predicate<"!Subtarget->hasSSE2()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000219def In32BitMode : Predicate<"!Subtarget->is64Bit()">;
220def In64BitMode : Predicate<"Subtarget->is64Bit()">;
221def SmallCode : Predicate<"TM.getCodeModel() == CodeModel::Small">;
222def NotSmallCode : Predicate<"TM.getCodeModel() != CodeModel::Small">;
223def IsStatic : Predicate<"TM.getRelocationModel() == Reloc::Static">;
Evan Cheng13559d62008-09-26 23:41:32 +0000224def OptForSpeed : Predicate<"!OptForSize">;
Evan Cheng95a77fd2009-01-02 05:35:45 +0000225def FastBTMem : Predicate<"!Subtarget->isBTMemSlow()">;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226
227//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +0000228// X86 Instruction Format Definitions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000229//
230
Evan Cheng86ab7d32007-07-31 08:04:03 +0000231include "X86InstrFormats.td"
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232
233//===----------------------------------------------------------------------===//
234// Pattern fragments...
235//
236
237// X86 specific condition code. These correspond to CondCode in
238// X86InstrInfo.h. They must be kept in synch.
239def X86_COND_A : PatLeaf<(i8 0)>;
240def X86_COND_AE : PatLeaf<(i8 1)>;
241def X86_COND_B : PatLeaf<(i8 2)>;
242def X86_COND_BE : PatLeaf<(i8 3)>;
243def X86_COND_E : PatLeaf<(i8 4)>;
244def X86_COND_G : PatLeaf<(i8 5)>;
245def X86_COND_GE : PatLeaf<(i8 6)>;
246def X86_COND_L : PatLeaf<(i8 7)>;
247def X86_COND_LE : PatLeaf<(i8 8)>;
248def X86_COND_NE : PatLeaf<(i8 9)>;
249def X86_COND_NO : PatLeaf<(i8 10)>;
250def X86_COND_NP : PatLeaf<(i8 11)>;
251def X86_COND_NS : PatLeaf<(i8 12)>;
Bill Wendlingd06b4202008-11-26 22:37:40 +0000252def X86_COND_NC : PatLeaf<(i8 13)>;
253def X86_COND_O : PatLeaf<(i8 14)>;
254def X86_COND_P : PatLeaf<(i8 15)>;
255def X86_COND_S : PatLeaf<(i8 16)>;
256def X86_COND_C : PatLeaf<(i8 17)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000257
258def i16immSExt8 : PatLeaf<(i16 imm), [{
259 // i16immSExt8 predicate - True if the 16-bit immediate fits in a 8-bit
260 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000261 return (int16_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000262}]>;
263
264def i32immSExt8 : PatLeaf<(i32 imm), [{
265 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
266 // sign extended field.
Dan Gohmanfaeb4a32008-09-12 16:56:44 +0000267 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000268}]>;
269
270// Helper fragments for loads.
Evan Chengb3e25ea2008-05-13 18:59:59 +0000271// It's always safe to treat a anyext i16 load as a i32 load if the i16 is
272// known to be 32-bit aligned or better. Ditto for i8 to i16.
Dan Gohman2a174122008-10-15 06:50:19 +0000273def loadi16 : PatFrag<(ops node:$ptr), (i16 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000274 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000275 ISD::LoadExtType ExtType = LD->getExtensionType();
276 if (ExtType == ISD::NON_EXTLOAD)
277 return true;
278 if (ExtType == ISD::EXTLOAD)
279 return LD->getAlignment() >= 2 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000280 return false;
281}]>;
282
Dan Gohman2a174122008-10-15 06:50:19 +0000283def loadi16_anyext : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng56ec77b2008-09-24 23:27:55 +0000284 LoadSDNode *LD = cast<LoadSDNode>(N);
Evan Cheng56ec77b2008-09-24 23:27:55 +0000285 ISD::LoadExtType ExtType = LD->getExtensionType();
286 if (ExtType == ISD::EXTLOAD)
287 return LD->getAlignment() >= 2 && !LD->isVolatile();
288 return false;
289}]>;
290
Dan Gohman2a174122008-10-15 06:50:19 +0000291def loadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Dan Gohman8335c412008-08-20 15:24:22 +0000292 LoadSDNode *LD = cast<LoadSDNode>(N);
Dan Gohman8335c412008-08-20 15:24:22 +0000293 ISD::LoadExtType ExtType = LD->getExtensionType();
294 if (ExtType == ISD::NON_EXTLOAD)
295 return true;
296 if (ExtType == ISD::EXTLOAD)
297 return LD->getAlignment() >= 4 && !LD->isVolatile();
Evan Cheng8b765e92008-05-13 00:54:02 +0000298 return false;
299}]>;
300
Dan Gohman2a174122008-10-15 06:50:19 +0000301def nvloadi32 : PatFrag<(ops node:$ptr), (i32 (unindexedload node:$ptr)), [{
Evan Cheng1e5e5452008-09-29 17:26:18 +0000302 LoadSDNode *LD = cast<LoadSDNode>(N);
303 if (LD->isVolatile())
304 return false;
Evan Cheng1e5e5452008-09-29 17:26:18 +0000305 ISD::LoadExtType ExtType = LD->getExtensionType();
306 if (ExtType == ISD::NON_EXTLOAD)
307 return true;
308 if (ExtType == ISD::EXTLOAD)
309 return LD->getAlignment() >= 4;
310 return false;
311}]>;
312
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000313def loadi8 : PatFrag<(ops node:$ptr), (i8 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000314def loadi64 : PatFrag<(ops node:$ptr), (i64 (load node:$ptr))>;
315
316def loadf32 : PatFrag<(ops node:$ptr), (f32 (load node:$ptr))>;
317def loadf64 : PatFrag<(ops node:$ptr), (f64 (load node:$ptr))>;
Dale Johannesen4ab00bd2007-08-05 18:49:15 +0000318def loadf80 : PatFrag<(ops node:$ptr), (f80 (load node:$ptr))>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000319
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000320def sextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (sextloadi8 node:$ptr))>;
321def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
322def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
323
324def zextloadi8i1 : PatFrag<(ops node:$ptr), (i8 (zextloadi1 node:$ptr))>;
325def zextloadi16i1 : PatFrag<(ops node:$ptr), (i16 (zextloadi1 node:$ptr))>;
326def zextloadi32i1 : PatFrag<(ops node:$ptr), (i32 (zextloadi1 node:$ptr))>;
327def zextloadi16i8 : PatFrag<(ops node:$ptr), (i16 (zextloadi8 node:$ptr))>;
328def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
329def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
330
331def extloadi8i1 : PatFrag<(ops node:$ptr), (i8 (extloadi1 node:$ptr))>;
332def extloadi16i1 : PatFrag<(ops node:$ptr), (i16 (extloadi1 node:$ptr))>;
333def extloadi32i1 : PatFrag<(ops node:$ptr), (i32 (extloadi1 node:$ptr))>;
334def extloadi16i8 : PatFrag<(ops node:$ptr), (i16 (extloadi8 node:$ptr))>;
335def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
336def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
337
Chris Lattner21da6382008-02-19 17:37:35 +0000338
339// An 'and' node with a single use.
340def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
Evan Cheng9123cfa2008-03-04 00:40:35 +0000341 return N->hasOneUse();
Chris Lattner21da6382008-02-19 17:37:35 +0000342}]>;
343
Dan Gohman921581d2008-10-17 01:23:35 +0000344// 'shld' and 'shrd' instruction patterns. Note that even though these have
345// the srl and shl in their patterns, the C++ code must still check for them,
346// because predicates are tested before children nodes are explored.
347
348def shrd : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
349 (or (srl node:$src1, node:$amt1),
350 (shl node:$src2, node:$amt2)), [{
351 assert(N->getOpcode() == ISD::OR);
352 return N->getOperand(0).getOpcode() == ISD::SRL &&
353 N->getOperand(1).getOpcode() == ISD::SHL &&
354 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
355 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
356 N->getOperand(0).getConstantOperandVal(1) ==
357 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
358}]>;
359
360def shld : PatFrag<(ops node:$src1, node:$amt1, node:$src2, node:$amt2),
361 (or (shl node:$src1, node:$amt1),
362 (srl node:$src2, node:$amt2)), [{
363 assert(N->getOpcode() == ISD::OR);
364 return N->getOperand(0).getOpcode() == ISD::SHL &&
365 N->getOperand(1).getOpcode() == ISD::SRL &&
366 isa<ConstantSDNode>(N->getOperand(0).getOperand(1)) &&
367 isa<ConstantSDNode>(N->getOperand(1).getOperand(1)) &&
368 N->getOperand(0).getConstantOperandVal(1) ==
369 N->getValueSizeInBits(0) - N->getOperand(1).getConstantOperandVal(1);
370}]>;
371
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000372//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000373// Instruction list...
374//
375
376// ADJCALLSTACKDOWN/UP implicitly use/def ESP because they may be expanded into
377// a stack adjustment and the codegen must know that they may modify the stack
378// pointer before prolog-epilog rewriting occurs.
Chris Lattnerb56cc342008-03-11 03:23:40 +0000379// Pessimistically assume ADJCALLSTACKDOWN / ADJCALLSTACKUP will become
380// sub / add which can clobber EFLAGS.
Evan Cheng037364a2007-09-28 01:19:48 +0000381let Defs = [ESP, EFLAGS], Uses = [ESP] in {
Dan Gohman01c9f772008-10-01 18:28:06 +0000382def ADJCALLSTACKDOWN32 : I<0, Pseudo, (outs), (ins i32imm:$amt),
383 "#ADJCALLSTACKDOWN",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000384 [(X86callseq_start timm:$amt)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000385 Requires<[In32BitMode]>;
386def ADJCALLSTACKUP32 : I<0, Pseudo, (outs), (ins i32imm:$amt1, i32imm:$amt2),
387 "#ADJCALLSTACKUP",
Chris Lattnerfe5d4022008-10-11 22:08:30 +0000388 [(X86callseq_end timm:$amt1, timm:$amt2)]>,
Dan Gohman01c9f772008-10-01 18:28:06 +0000389 Requires<[In32BitMode]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000390}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000391
392// Nop
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000393let neverHasSideEffects = 1 in
394 def NOOP : I<0x90, RawFrm, (outs), (ins), "nop", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000395
Evan Cheng0729ccf2008-01-05 00:41:47 +0000396// PIC base
Dan Gohman9499cfe2008-10-01 04:14:30 +0000397let neverHasSideEffects = 1, isNotDuplicable = 1, Uses = [ESP] in
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000398 def MOVPC32r : Ii32<0xE8, Pseudo, (outs GR32:$reg), (ins piclabel:$label),
399 "call\t$label\n\tpop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000400
401//===----------------------------------------------------------------------===//
402// Control Flow Instructions...
403//
404
405// Return instructions.
406let isTerminator = 1, isReturn = 1, isBarrier = 1,
Chris Lattnerb56cc342008-03-11 03:23:40 +0000407 hasCtrlDep = 1, FPForm = SpecialFP, FPFormBits = SpecialFP.Value in {
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000408 def RET : I <0xC3, RawFrm, (outs), (ins variable_ops),
Chris Lattnerb56cc342008-03-11 03:23:40 +0000409 "ret",
Dan Gohman2c4be2a2008-05-31 02:11:25 +0000410 [(X86retflag 0)]>;
Chris Lattnerb56cc342008-03-11 03:23:40 +0000411 def RETI : Ii16<0xC2, RawFrm, (outs), (ins i16imm:$amt, variable_ops),
412 "ret\t$amt",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000413 [(X86retflag imm:$amt)]>;
414}
415
416// All branches are RawFrm, Void, Branch, and Terminators
Evan Cheng37e7c752007-07-21 00:34:19 +0000417let isBranch = 1, isTerminator = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000418 class IBr<bits<8> opcode, dag ins, string asm, list<dag> pattern> :
419 I<opcode, RawFrm, (outs), ins, asm, pattern>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000420
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000421let isBranch = 1, isBarrier = 1 in
Dan Gohman91888f02007-07-31 20:11:57 +0000422 def JMP : IBr<0xE9, (ins brtarget:$dst), "jmp\t$dst", [(br bb:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000423
Owen Andersonf8053082007-11-12 07:39:39 +0000424// Indirect branches
425let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Dan Gohman91888f02007-07-31 20:11:57 +0000426 def JMP32r : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000427 [(brind GR32:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +0000428 def JMP32m : I<0xFF, MRM4m, (outs), (ins i32mem:$dst), "jmp{l}\t{*}$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000429 [(brind (loadi32 addr:$dst))]>;
430}
431
432// Conditional branches
Evan Cheng950aac02007-09-25 01:57:46 +0000433let Uses = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +0000434def JE : IBr<0x84, (ins brtarget:$dst), "je\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000435 [(X86brcond bb:$dst, X86_COND_E, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000436def JNE : IBr<0x85, (ins brtarget:$dst), "jne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000437 [(X86brcond bb:$dst, X86_COND_NE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000438def JL : IBr<0x8C, (ins brtarget:$dst), "jl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000439 [(X86brcond bb:$dst, X86_COND_L, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000440def JLE : IBr<0x8E, (ins brtarget:$dst), "jle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000441 [(X86brcond bb:$dst, X86_COND_LE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000442def JG : IBr<0x8F, (ins brtarget:$dst), "jg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000443 [(X86brcond bb:$dst, X86_COND_G, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000444def JGE : IBr<0x8D, (ins brtarget:$dst), "jge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000445 [(X86brcond bb:$dst, X86_COND_GE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000446
Dan Gohman91888f02007-07-31 20:11:57 +0000447def JB : IBr<0x82, (ins brtarget:$dst), "jb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000448 [(X86brcond bb:$dst, X86_COND_B, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000449def JBE : IBr<0x86, (ins brtarget:$dst), "jbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000450 [(X86brcond bb:$dst, X86_COND_BE, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000451def JA : IBr<0x87, (ins brtarget:$dst), "ja\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000452 [(X86brcond bb:$dst, X86_COND_A, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000453def JAE : IBr<0x83, (ins brtarget:$dst), "jae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000454 [(X86brcond bb:$dst, X86_COND_AE, EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000455
Dan Gohman91888f02007-07-31 20:11:57 +0000456def JS : IBr<0x88, (ins brtarget:$dst), "js\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000457 [(X86brcond bb:$dst, X86_COND_S, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000458def JNS : IBr<0x89, (ins brtarget:$dst), "jns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000459 [(X86brcond bb:$dst, X86_COND_NS, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000460def JP : IBr<0x8A, (ins brtarget:$dst), "jp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000461 [(X86brcond bb:$dst, X86_COND_P, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000462def JNP : IBr<0x8B, (ins brtarget:$dst), "jnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000463 [(X86brcond bb:$dst, X86_COND_NP, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000464def JO : IBr<0x80, (ins brtarget:$dst), "jo\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000465 [(X86brcond bb:$dst, X86_COND_O, EFLAGS)]>, TB;
Dan Gohman91888f02007-07-31 20:11:57 +0000466def JNO : IBr<0x81, (ins brtarget:$dst), "jno\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +0000467 [(X86brcond bb:$dst, X86_COND_NO, EFLAGS)]>, TB;
Bill Wendlingd06b4202008-11-26 22:37:40 +0000468def JC : IBr<0x82, (ins brtarget:$dst), "jc\t$dst",
469 [(X86brcond bb:$dst, X86_COND_C, EFLAGS)]>, TB;
470def JNC : IBr<0x83, (ins brtarget:$dst), "jnc\t$dst",
471 [(X86brcond bb:$dst, X86_COND_NC, EFLAGS)]>, TB;
Evan Cheng950aac02007-09-25 01:57:46 +0000472} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000473
474//===----------------------------------------------------------------------===//
475// Call Instructions...
476//
Evan Cheng37e7c752007-07-21 00:34:19 +0000477let isCall = 1 in
Dan Gohman01c9f772008-10-01 18:28:06 +0000478 // All calls clobber the non-callee saved registers. ESP is marked as
479 // a use to prevent stack-pointer assignments that appear immediately
480 // before calls from potentially appearing dead. Uses for argument
481 // registers are added manually.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000482 let Defs = [EAX, ECX, EDX, FP0, FP1, FP2, FP3, FP4, FP5, FP6, ST0,
483 MM0, MM1, MM2, MM3, MM4, MM5, MM6, MM7,
Evan Cheng2293b252008-10-17 21:02:22 +0000484 XMM0, XMM1, XMM2, XMM3, XMM4, XMM5, XMM6, XMM7,
485 XMM8, XMM9, XMM10, XMM11, XMM12, XMM13, XMM14, XMM15, EFLAGS],
Dan Gohman9499cfe2008-10-01 04:14:30 +0000486 Uses = [ESP] in {
Evan Cheng34f93712007-12-22 02:26:46 +0000487 def CALLpcrel32 : Ii32<0xE8, RawFrm, (outs), (ins i32imm:$dst,variable_ops),
488 "call\t${dst:call}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000489 def CALL32r : I<0xFF, MRM2r, (outs), (ins GR32:$dst, variable_ops),
Dan Gohman91888f02007-07-31 20:11:57 +0000490 "call\t{*}$dst", [(X86call GR32:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000491 def CALL32m : I<0xFF, MRM2m, (outs), (ins i32mem:$dst, variable_ops),
Dan Gohmanea4faba2008-05-29 21:50:34 +0000492 "call\t{*}$dst", [(X86call (loadi32 addr:$dst))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000493 }
494
495// Tail call stuff.
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000496
Chris Lattnerb56cc342008-03-11 03:23:40 +0000497def TAILCALL : I<0, Pseudo, (outs), (ins),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000498 "#TAILCALL",
499 []>;
500
Evan Cheng37e7c752007-07-21 00:34:19 +0000501let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000502def TCRETURNdi : I<0, Pseudo, (outs), (ins i32imm:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000503 "#TC_RETURN $dst $offset",
504 []>;
505
506let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofer6fd37ac2008-03-19 16:39:45 +0000507def TCRETURNri : I<0, Pseudo, (outs), (ins GR32:$dst, i32imm:$offset, variable_ops),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000508 "#TC_RETURN $dst $offset",
509 []>;
510
511let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofera0032722008-04-30 09:16:33 +0000512
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000513 def TAILJMPd : IBr<0xE9, (ins i32imm:$dst), "jmp\t${dst:call} # TAILCALL",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000514 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000515let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000516 def TAILJMPr : I<0xFF, MRM4r, (outs), (ins GR32:$dst), "jmp{l}\t{*}$dst # TAILCALL",
517 []>;
Evan Cheng37e7c752007-07-21 00:34:19 +0000518let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in
Evan Chengb783fa32007-07-19 01:14:50 +0000519 def TAILJMPm : I<0xFF, MRM4m, (outs), (ins i32mem:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +0000520 "jmp\t{*}$dst # TAILCALL", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000521
522//===----------------------------------------------------------------------===//
523// Miscellaneous Instructions...
524//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000525let Defs = [EBP, ESP], Uses = [EBP, ESP], mayLoad = 1, neverHasSideEffects=1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000526def LEAVE : I<0xC9, RawFrm,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000527 (outs), (ins), "leave", []>;
528
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000529let Defs = [ESP], Uses = [ESP], neverHasSideEffects=1 in {
530let mayLoad = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000531def POP32r : I<0x58, AddRegFrm, (outs GR32:$reg), (ins), "pop{l}\t$reg", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000532
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000533let mayStore = 1 in
Evan Chengd8434332007-09-26 01:29:06 +0000534def PUSH32r : I<0x50, AddRegFrm, (outs), (ins GR32:$reg), "push{l}\t$reg",[]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000535}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000536
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000537let Defs = [ESP, EFLAGS], Uses = [ESP], mayLoad = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000538def POPFD : I<0x9D, RawFrm, (outs), (ins), "popf", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000539let Defs = [ESP], Uses = [ESP, EFLAGS], mayStore = 1, neverHasSideEffects=1 in
Evan Chengf1341312007-09-26 21:28:00 +0000540def PUSHFD : I<0x9C, RawFrm, (outs), (ins), "pushf", []>;
Evan Chengd8434332007-09-26 01:29:06 +0000541
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000542let isTwoAddress = 1 in // GR32 = bswap GR32
543 def BSWAP32r : I<0xC8, AddRegFrm,
Evan Chengb783fa32007-07-19 01:14:50 +0000544 (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000545 "bswap{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000546 [(set GR32:$dst, (bswap GR32:$src))]>, TB;
547
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000548
Evan Cheng48679f42007-12-14 02:13:44 +0000549// Bit scan instructions.
550let Defs = [EFLAGS] in {
Evan Cheng4e33de92007-12-14 18:49:43 +0000551def BSF16rr : I<0xBC, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000552 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000553 [(set GR16:$dst, (X86bsf GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000554def BSF16rm : I<0xBC, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000555 "bsf{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000556 [(set GR16:$dst, (X86bsf (loadi16 addr:$src))),
557 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000558def BSF32rr : I<0xBC, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000559 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000560 [(set GR32:$dst, (X86bsf GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000561def BSF32rm : I<0xBC, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000562 "bsf{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000563 [(set GR32:$dst, (X86bsf (loadi32 addr:$src))),
564 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000565
Evan Cheng4e33de92007-12-14 18:49:43 +0000566def BSR16rr : I<0xBD, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000567 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000568 [(set GR16:$dst, (X86bsr GR16:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000569def BSR16rm : I<0xBD, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000570 "bsr{w}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000571 [(set GR16:$dst, (X86bsr (loadi16 addr:$src))),
572 (implicit EFLAGS)]>, TB;
Evan Cheng4e33de92007-12-14 18:49:43 +0000573def BSR32rr : I<0xBD, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000574 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000575 [(set GR32:$dst, (X86bsr GR32:$src)), (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000576def BSR32rm : I<0xBD, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohmancdb54c62007-12-14 15:10:00 +0000577 "bsr{l}\t{$src, $dst|$dst, $src}",
Evan Cheng7cfbfe32007-12-14 08:30:15 +0000578 [(set GR32:$dst, (X86bsr (loadi32 addr:$src))),
579 (implicit EFLAGS)]>, TB;
Evan Cheng48679f42007-12-14 02:13:44 +0000580} // Defs = [EFLAGS]
581
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000582let neverHasSideEffects = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000583def LEA16r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000584 (outs GR16:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000585 "lea{w}\t{$src|$dst}, {$dst|$src}", []>, OpSize;
Evan Cheng1ea8e6b2008-03-27 01:41:09 +0000586let isReMaterializable = 1 in
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000587def LEA32r : I<0x8D, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +0000588 (outs GR32:$dst), (ins lea32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000589 "lea{l}\t{$src|$dst}, {$dst|$src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000590 [(set GR32:$dst, lea32addr:$src)]>, Requires<[In32BitMode]>;
591
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000592let Defs = [ECX,EDI,ESI], Uses = [ECX,EDI,ESI] in {
Evan Chengb783fa32007-07-19 01:14:50 +0000593def REP_MOVSB : I<0xA4, RawFrm, (outs), (ins), "{rep;movsb|rep movsb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000594 [(X86rep_movs i8)]>, REP;
Evan Chengb783fa32007-07-19 01:14:50 +0000595def REP_MOVSW : I<0xA5, RawFrm, (outs), (ins), "{rep;movsw|rep movsw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000596 [(X86rep_movs i16)]>, REP, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000597def REP_MOVSD : I<0xA5, RawFrm, (outs), (ins), "{rep;movsl|rep movsd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000598 [(X86rep_movs i32)]>, REP;
599}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000600
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000601let Defs = [ECX,EDI], Uses = [AL,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000602def REP_STOSB : I<0xAA, RawFrm, (outs), (ins), "{rep;stosb|rep stosb}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000603 [(X86rep_stos i8)]>, REP;
604let Defs = [ECX,EDI], Uses = [AX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000605def REP_STOSW : I<0xAB, RawFrm, (outs), (ins), "{rep;stosw|rep stosw}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000606 [(X86rep_stos i16)]>, REP, OpSize;
607let Defs = [ECX,EDI], Uses = [EAX,ECX,EDI] in
Evan Chengb783fa32007-07-19 01:14:50 +0000608def REP_STOSD : I<0xAB, RawFrm, (outs), (ins), "{rep;stosl|rep stosd}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000609 [(X86rep_stos i32)]>, REP;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000610
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000611let Defs = [RAX, RDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000612def RDTSC : I<0x31, RawFrm, (outs), (ins), "rdtsc", [(X86rdtsc)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000613 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000614
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000615let isBarrier = 1, hasCtrlDep = 1 in {
Chris Lattner56b941f2008-01-15 21:58:22 +0000616def TRAP : I<0x0B, RawFrm, (outs), (ins), "ud2", [(trap)]>, TB;
Anton Korobeynikov39d40ba2008-01-15 07:02:33 +0000617}
618
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000619//===----------------------------------------------------------------------===//
620// Input/Output Instructions...
621//
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000622let Defs = [AL], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000623def IN8rr : I<0xEC, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000624 "in{b}\t{%dx, %al|%AL, %DX}", []>;
625let Defs = [AX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000626def IN16rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000627 "in{w}\t{%dx, %ax|%AX, %DX}", []>, OpSize;
628let Defs = [EAX], Uses = [DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000629def IN32rr : I<0xED, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000630 "in{l}\t{%dx, %eax|%EAX, %DX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000631
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000632let Defs = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000633def IN8ri : Ii8<0xE4, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000634 "in{b}\t{$port, %al|%AL, $port}", []>;
635let Defs = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000636def IN16ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000637 "in{w}\t{$port, %ax|%AX, $port}", []>, OpSize;
638let Defs = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000639def IN32ri : Ii8<0xE5, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000640 "in{l}\t{$port, %eax|%EAX, $port}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000641
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000642let Uses = [DX, AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000643def OUT8rr : I<0xEE, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000644 "out{b}\t{%al, %dx|%DX, %AL}", []>;
645let Uses = [DX, AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000646def OUT16rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000647 "out{w}\t{%ax, %dx|%DX, %AX}", []>, OpSize;
648let Uses = [DX, EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000649def OUT32rr : I<0xEF, RawFrm, (outs), (ins),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000650 "out{l}\t{%eax, %dx|%DX, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000651
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000652let Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000653def OUT8ir : Ii8<0xE6, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000654 "out{b}\t{%al, $port|$port, %AL}", []>;
655let Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000656def OUT16ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000657 "out{w}\t{%ax, $port|$port, %AX}", []>, OpSize;
658let Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000659def OUT32ir : Ii8<0xE7, RawFrm, (outs), (ins i16i8imm:$port),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000660 "out{l}\t{%eax, $port|$port, %EAX}", []>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000661
662//===----------------------------------------------------------------------===//
663// Move Instructions...
664//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000665let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000666def MOV8rr : I<0x88, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000667 "mov{b}\t{$src, $dst|$dst, $src}", []>;
Evan Chengb783fa32007-07-19 01:14:50 +0000668def MOV16rr : I<0x89, MRMDestReg, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000669 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000670def MOV32rr : I<0x89, MRMDestReg, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000671 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000672}
Evan Cheng6f26e8b2008-06-18 08:13:07 +0000673let isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000674def MOV8ri : Ii8 <0xB0, AddRegFrm, (outs GR8 :$dst), (ins i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000675 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000676 [(set GR8:$dst, imm:$src)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000677def MOV16ri : Ii16<0xB8, AddRegFrm, (outs GR16:$dst), (ins i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000678 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000679 [(set GR16:$dst, imm:$src)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000680def MOV32ri : Ii32<0xB8, AddRegFrm, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000681 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000682 [(set GR32:$dst, imm:$src)]>;
683}
Evan Chengb783fa32007-07-19 01:14:50 +0000684def MOV8mi : Ii8 <0xC6, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000685 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000686 [(store (i8 imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000687def MOV16mi : Ii16<0xC7, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000688 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000689 [(store (i16 imm:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000690def MOV32mi : Ii32<0xC7, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000691 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000692 [(store (i32 imm:$src), addr:$dst)]>;
693
Dan Gohman5574cc72008-12-03 18:15:48 +0000694let canFoldAsLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +0000695def MOV8rm : I<0x8A, MRMSrcMem, (outs GR8 :$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000696 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000697 [(set GR8:$dst, (load addr:$src))]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000698def MOV16rm : I<0x8B, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000699 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000700 [(set GR16:$dst, (load addr:$src))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000701def MOV32rm : I<0x8B, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000702 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000703 [(set GR32:$dst, (load addr:$src))]>;
Evan Cheng4e84e452007-08-30 05:49:43 +0000704}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000705
Evan Chengb783fa32007-07-19 01:14:50 +0000706def MOV8mr : I<0x88, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000707 "mov{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000708 [(store GR8:$src, addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +0000709def MOV16mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000710 "mov{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000711 [(store GR16:$src, addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +0000712def MOV32mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000713 "mov{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000714 [(store GR32:$src, addr:$dst)]>;
715
716//===----------------------------------------------------------------------===//
717// Fixed-Register Multiplication and Division Instructions...
718//
719
720// Extra precision multiplication
Evan Cheng55687072007-09-14 21:48:26 +0000721let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Dan Gohman91888f02007-07-31 20:11:57 +0000722def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000723 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
724 // This probably ought to be moved to a def : Pat<> if the
725 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000726 [(set AL, (mul AL, GR8:$src)),
727 (implicit EFLAGS)]>; // AL,AH = AL*GR8
728
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000729let Defs = [AX,DX,EFLAGS], Uses = [AX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000730def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src),
731 "mul{w}\t$src",
732 []>, OpSize; // AX,DX = AX*GR16
733
Chris Lattnerc7e96e72008-01-11 07:18:17 +0000734let Defs = [EAX,EDX,EFLAGS], Uses = [EAX], neverHasSideEffects = 1 in
Bill Wendlingf5399032008-12-12 21:15:41 +0000735def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src),
736 "mul{l}\t$src",
737 []>; // EAX,EDX = EAX*GR32
738
Evan Cheng55687072007-09-14 21:48:26 +0000739let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000740def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +0000741 "mul{b}\t$src",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000742 // FIXME: Used for 8-bit mul, ignore result upper 8 bits.
743 // This probably ought to be moved to a def : Pat<> if the
744 // syntax can be accepted.
Bill Wendlingf5399032008-12-12 21:15:41 +0000745 [(set AL, (mul AL, (loadi8 addr:$src))),
746 (implicit EFLAGS)]>; // AL,AH = AL*[mem8]
747
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000748let mayLoad = 1, neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000749let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000750def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000751 "mul{w}\t$src",
752 []>, OpSize; // AX,DX = AX*[mem16]
753
Evan Cheng55687072007-09-14 21:48:26 +0000754let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000755def MUL32m : I<0xF7, MRM4m, (outs), (ins i32mem:$src),
Bill Wendlingf5399032008-12-12 21:15:41 +0000756 "mul{l}\t$src",
757 []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000758}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000759
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000760let neverHasSideEffects = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000761let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000762def IMUL8r : I<0xF6, MRM5r, (outs), (ins GR8:$src), "imul{b}\t$src", []>;
763 // AL,AH = AL*GR8
Evan Cheng55687072007-09-14 21:48:26 +0000764let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Dan Gohman91888f02007-07-31 20:11:57 +0000765def IMUL16r : I<0xF7, MRM5r, (outs), (ins GR16:$src), "imul{w}\t$src", []>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000766 OpSize; // AX,DX = AX*GR16
Evan Cheng55687072007-09-14 21:48:26 +0000767let Defs = [EAX,EDX,EFLAGS], Uses = [EAX] in
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000768def IMUL32r : I<0xF7, MRM5r, (outs), (ins GR32:$src), "imul{l}\t$src", []>;
769 // EAX,EDX = EAX*GR32
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000770let mayLoad = 1 in {
Evan Cheng55687072007-09-14 21:48:26 +0000771let Defs = [AL,AH,EFLAGS], Uses = [AL] in
Evan Chengb783fa32007-07-19 01:14:50 +0000772def IMUL8m : I<0xF6, MRM5m, (outs), (ins i8mem :$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000773 "imul{b}\t$src", []>; // AL,AH = AL*[mem8]
Evan Cheng55687072007-09-14 21:48:26 +0000774let Defs = [AX,DX,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000775def IMUL16m : I<0xF7, MRM5m, (outs), (ins i16mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000776 "imul{w}\t$src", []>, OpSize; // AX,DX = AX*[mem16]
777let Defs = [EAX,EDX], Uses = [EAX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000778def IMUL32m : I<0xF7, MRM5m, (outs), (ins i32mem:$src),
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000779 "imul{l}\t$src", []>; // EAX,EDX = EAX*[mem32]
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000780}
Dan Gohmand44572d2008-11-18 21:29:14 +0000781} // neverHasSideEffects
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000782
783// unsigned division/remainder
Dale Johannesend8fd3562008-10-07 18:54:28 +0000784let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000785def DIV8r : I<0xF6, MRM6r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000786 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000787let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000788def DIV16r : I<0xF7, MRM6r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000789 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000790let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000791def DIV32r : I<0xF7, MRM6r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000792 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000793let mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000794let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000795def DIV8m : I<0xF6, MRM6m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000796 "div{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000797let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000798def DIV16m : I<0xF7, MRM6m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000799 "div{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000800let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000801def DIV32m : I<0xF7, MRM6m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000802 "div{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000803}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000804
805// Signed division/remainder.
Dale Johannesend8fd3562008-10-07 18:54:28 +0000806let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000807def IDIV8r : I<0xF6, MRM7r, (outs), (ins GR8:$src), // AX/r8 = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000808 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000809let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000810def IDIV16r: I<0xF7, MRM7r, (outs), (ins GR16:$src), // DX:AX/r16 = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000811 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000812let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000813def IDIV32r: I<0xF7, MRM7r, (outs), (ins GR32:$src), // EDX:EAX/r32 = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000814 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000815let mayLoad = 1, mayLoad = 1 in {
Dale Johannesend8fd3562008-10-07 18:54:28 +0000816let Defs = [AL,AH,EFLAGS], Uses = [AX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000817def IDIV8m : I<0xF6, MRM7m, (outs), (ins i8mem:$src), // AX/[mem8] = AL,AH
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000818 "idiv{b}\t$src", []>;
Evan Cheng55687072007-09-14 21:48:26 +0000819let Defs = [AX,DX,EFLAGS], Uses = [AX,DX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000820def IDIV16m: I<0xF7, MRM7m, (outs), (ins i16mem:$src), // DX:AX/[mem16] = AX,DX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000821 "idiv{w}\t$src", []>, OpSize;
Evan Cheng55687072007-09-14 21:48:26 +0000822let Defs = [EAX,EDX,EFLAGS], Uses = [EAX,EDX] in
Evan Chengb783fa32007-07-19 01:14:50 +0000823def IDIV32m: I<0xF7, MRM7m, (outs), (ins i32mem:$src), // EDX:EAX/[mem32] = EAX,EDX
Evan Cheng6e4d1d92007-09-11 19:55:27 +0000824 "idiv{l}\t$src", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000825}
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000826
827//===----------------------------------------------------------------------===//
Chris Lattnerc90ee9c2008-01-10 07:59:24 +0000828// Two address Instructions.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000829//
830let isTwoAddress = 1 in {
831
832// Conditional moves
Evan Cheng950aac02007-09-25 01:57:46 +0000833let Uses = [EFLAGS] in {
Evan Cheng926658c2007-10-05 23:13:21 +0000834let isCommutable = 1 in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000835def CMOVB16rr : I<0x42, MRMSrcReg, // if <u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000836 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000837 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000838 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000839 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000840 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000841def CMOVB32rr : I<0x42, MRMSrcReg, // if <u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000842 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000843 "cmovb\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000844 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000845 X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000846 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000847
848def CMOVAE16rr: I<0x43, MRMSrcReg, // if >=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000849 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000850 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000851 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000852 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000853 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000854def CMOVAE32rr: I<0x43, MRMSrcReg, // if >=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000855 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000856 "cmovae\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000857 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000858 X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000859 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000860def CMOVE16rr : I<0x44, MRMSrcReg, // if ==, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000861 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000862 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000863 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000864 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000865 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000866def CMOVE32rr : I<0x44, MRMSrcReg, // if ==, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000867 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000868 "cmove\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000869 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000870 X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000871 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000872def CMOVNE16rr: I<0x45, MRMSrcReg, // if !=, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000873 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000874 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000875 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000876 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000877 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000878def CMOVNE32rr: I<0x45, MRMSrcReg, // if !=, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000879 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000880 "cmovne\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000881 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000882 X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000883 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000884def CMOVBE16rr: I<0x46, MRMSrcReg, // if <=u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000885 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000886 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000887 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000888 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000889 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000890def CMOVBE32rr: I<0x46, MRMSrcReg, // if <=u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000891 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000892 "cmovbe\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000893 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000894 X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000895 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000896def CMOVA16rr : I<0x47, MRMSrcReg, // if >u, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000897 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000898 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000899 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000900 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000901 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000902def CMOVA32rr : I<0x47, MRMSrcReg, // if >u, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000903 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000904 "cmova\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000905 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000906 X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000907 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000908def CMOVL16rr : I<0x4C, MRMSrcReg, // if <s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000909 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000910 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000911 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000912 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000913 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000914def CMOVL32rr : I<0x4C, MRMSrcReg, // if <s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000915 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000916 "cmovl\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000917 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000918 X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000919 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000920def CMOVGE16rr: I<0x4D, MRMSrcReg, // if >=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000921 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000922 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000923 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000924 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000925 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000926def CMOVGE32rr: I<0x4D, MRMSrcReg, // if >=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000927 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000928 "cmovge\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000929 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000930 X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000931 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000932def CMOVLE16rr: I<0x4E, MRMSrcReg, // if <=s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000933 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000934 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000935 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000936 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000937 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000938def CMOVLE32rr: I<0x4E, MRMSrcReg, // if <=s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000939 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000940 "cmovle\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000941 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000942 X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000943 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000944def CMOVG16rr : I<0x4F, MRMSrcReg, // if >s, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000945 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000946 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000947 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000948 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000949 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000950def CMOVG32rr : I<0x4F, MRMSrcReg, // if >s, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000951 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000952 "cmovg\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000953 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000954 X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000955 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000956def CMOVS16rr : I<0x48, MRMSrcReg, // if signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000957 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000958 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000959 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000960 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000961 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000962def CMOVS32rr : I<0x48, MRMSrcReg, // if signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000963 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000964 "cmovs\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000965 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000966 X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000967 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000968def CMOVNS16rr: I<0x49, MRMSrcReg, // if !signed, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000969 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000970 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000971 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000972 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000973 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000974def CMOVNS32rr: I<0x49, MRMSrcReg, // if !signed, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000975 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000976 "cmovns\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000977 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000978 X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000979 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000980def CMOVP16rr : I<0x4A, MRMSrcReg, // if parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000981 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000982 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000983 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000984 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000985 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000986def CMOVP32rr : I<0x4A, MRMSrcReg, // if parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000987 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000988 "cmovp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000989 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000990 X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000991 TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000992def CMOVNP16rr : I<0x4B, MRMSrcReg, // if !parity, GR16 = GR16
Evan Chengb783fa32007-07-19 01:14:50 +0000993 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +0000994 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000995 [(set GR16:$dst, (X86cmov GR16:$src1, GR16:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +0000996 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000997 TB, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000998def CMOVNP32rr : I<0x4B, MRMSrcReg, // if !parity, GR32 = GR32
Evan Chengb783fa32007-07-19 01:14:50 +0000999 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001000 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001001 [(set GR32:$dst, (X86cmov GR32:$src1, GR32:$src2,
Evan Cheng621216e2007-09-29 00:00:36 +00001002 X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001003 TB;
Evan Cheng926658c2007-10-05 23:13:21 +00001004} // isCommutable = 1
1005
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001006def CMOVNP32rm : I<0x4B, MRMSrcMem, // if !parity, GR32 = [mem32]
Evan Chengb783fa32007-07-19 01:14:50 +00001007 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001008 "cmovnp\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001009 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00001010 X86_COND_NP, EFLAGS))]>,
1011 TB;
Evan Cheng926658c2007-10-05 23:13:21 +00001012
1013def CMOVB16rm : I<0x42, MRMSrcMem, // if <u, GR16 = [mem16]
1014 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1015 "cmovb\t{$src2, $dst|$dst, $src2}",
1016 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1017 X86_COND_B, EFLAGS))]>,
1018 TB, OpSize;
1019def CMOVB32rm : I<0x42, MRMSrcMem, // if <u, GR32 = [mem32]
1020 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1021 "cmovb\t{$src2, $dst|$dst, $src2}",
1022 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1023 X86_COND_B, EFLAGS))]>,
1024 TB;
1025def CMOVAE16rm: I<0x43, MRMSrcMem, // if >=u, GR16 = [mem16]
1026 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1027 "cmovae\t{$src2, $dst|$dst, $src2}",
1028 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1029 X86_COND_AE, EFLAGS))]>,
1030 TB, OpSize;
1031def CMOVAE32rm: I<0x43, MRMSrcMem, // if >=u, GR32 = [mem32]
1032 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1033 "cmovae\t{$src2, $dst|$dst, $src2}",
1034 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1035 X86_COND_AE, EFLAGS))]>,
1036 TB;
1037def CMOVE16rm : I<0x44, MRMSrcMem, // if ==, GR16 = [mem16]
1038 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1039 "cmove\t{$src2, $dst|$dst, $src2}",
1040 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1041 X86_COND_E, EFLAGS))]>,
1042 TB, OpSize;
1043def CMOVE32rm : I<0x44, MRMSrcMem, // if ==, GR32 = [mem32]
1044 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1045 "cmove\t{$src2, $dst|$dst, $src2}",
1046 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1047 X86_COND_E, EFLAGS))]>,
1048 TB;
1049def CMOVNE16rm: I<0x45, MRMSrcMem, // if !=, GR16 = [mem16]
1050 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1051 "cmovne\t{$src2, $dst|$dst, $src2}",
1052 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1053 X86_COND_NE, EFLAGS))]>,
1054 TB, OpSize;
1055def CMOVNE32rm: I<0x45, MRMSrcMem, // if !=, GR32 = [mem32]
1056 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1057 "cmovne\t{$src2, $dst|$dst, $src2}",
1058 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1059 X86_COND_NE, EFLAGS))]>,
1060 TB;
1061def CMOVBE16rm: I<0x46, MRMSrcMem, // if <=u, GR16 = [mem16]
1062 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1063 "cmovbe\t{$src2, $dst|$dst, $src2}",
1064 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1065 X86_COND_BE, EFLAGS))]>,
1066 TB, OpSize;
1067def CMOVBE32rm: I<0x46, MRMSrcMem, // if <=u, GR32 = [mem32]
1068 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1069 "cmovbe\t{$src2, $dst|$dst, $src2}",
1070 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1071 X86_COND_BE, EFLAGS))]>,
1072 TB;
1073def CMOVA16rm : I<0x47, MRMSrcMem, // if >u, GR16 = [mem16]
1074 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1075 "cmova\t{$src2, $dst|$dst, $src2}",
1076 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1077 X86_COND_A, EFLAGS))]>,
1078 TB, OpSize;
1079def CMOVA32rm : I<0x47, MRMSrcMem, // if >u, GR32 = [mem32]
1080 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1081 "cmova\t{$src2, $dst|$dst, $src2}",
1082 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1083 X86_COND_A, EFLAGS))]>,
1084 TB;
1085def CMOVL16rm : I<0x4C, MRMSrcMem, // if <s, GR16 = [mem16]
1086 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1087 "cmovl\t{$src2, $dst|$dst, $src2}",
1088 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1089 X86_COND_L, EFLAGS))]>,
1090 TB, OpSize;
1091def CMOVL32rm : I<0x4C, MRMSrcMem, // if <s, GR32 = [mem32]
1092 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1093 "cmovl\t{$src2, $dst|$dst, $src2}",
1094 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1095 X86_COND_L, EFLAGS))]>,
1096 TB;
1097def CMOVGE16rm: I<0x4D, MRMSrcMem, // if >=s, GR16 = [mem16]
1098 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1099 "cmovge\t{$src2, $dst|$dst, $src2}",
1100 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1101 X86_COND_GE, EFLAGS))]>,
1102 TB, OpSize;
1103def CMOVGE32rm: I<0x4D, MRMSrcMem, // if >=s, GR32 = [mem32]
1104 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1105 "cmovge\t{$src2, $dst|$dst, $src2}",
1106 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1107 X86_COND_GE, EFLAGS))]>,
1108 TB;
1109def CMOVLE16rm: I<0x4E, MRMSrcMem, // if <=s, GR16 = [mem16]
1110 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1111 "cmovle\t{$src2, $dst|$dst, $src2}",
1112 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1113 X86_COND_LE, EFLAGS))]>,
1114 TB, OpSize;
1115def CMOVLE32rm: I<0x4E, MRMSrcMem, // if <=s, GR32 = [mem32]
1116 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1117 "cmovle\t{$src2, $dst|$dst, $src2}",
1118 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1119 X86_COND_LE, EFLAGS))]>,
1120 TB;
1121def CMOVG16rm : I<0x4F, MRMSrcMem, // if >s, GR16 = [mem16]
1122 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1123 "cmovg\t{$src2, $dst|$dst, $src2}",
1124 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1125 X86_COND_G, EFLAGS))]>,
1126 TB, OpSize;
1127def CMOVG32rm : I<0x4F, MRMSrcMem, // if >s, GR32 = [mem32]
1128 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1129 "cmovg\t{$src2, $dst|$dst, $src2}",
1130 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1131 X86_COND_G, EFLAGS))]>,
1132 TB;
1133def CMOVS16rm : I<0x48, MRMSrcMem, // if signed, GR16 = [mem16]
1134 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1135 "cmovs\t{$src2, $dst|$dst, $src2}",
1136 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1137 X86_COND_S, EFLAGS))]>,
1138 TB, OpSize;
1139def CMOVS32rm : I<0x48, MRMSrcMem, // if signed, GR32 = [mem32]
1140 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1141 "cmovs\t{$src2, $dst|$dst, $src2}",
1142 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1143 X86_COND_S, EFLAGS))]>,
1144 TB;
1145def CMOVNS16rm: I<0x49, MRMSrcMem, // if !signed, GR16 = [mem16]
1146 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1147 "cmovns\t{$src2, $dst|$dst, $src2}",
1148 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1149 X86_COND_NS, EFLAGS))]>,
1150 TB, OpSize;
1151def CMOVNS32rm: I<0x49, MRMSrcMem, // if !signed, GR32 = [mem32]
1152 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1153 "cmovns\t{$src2, $dst|$dst, $src2}",
1154 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1155 X86_COND_NS, EFLAGS))]>,
1156 TB;
1157def CMOVP16rm : I<0x4A, MRMSrcMem, // if parity, GR16 = [mem16]
1158 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1159 "cmovp\t{$src2, $dst|$dst, $src2}",
1160 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1161 X86_COND_P, EFLAGS))]>,
1162 TB, OpSize;
1163def CMOVP32rm : I<0x4A, MRMSrcMem, // if parity, GR32 = [mem32]
1164 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
1165 "cmovp\t{$src2, $dst|$dst, $src2}",
1166 [(set GR32:$dst, (X86cmov GR32:$src1, (loadi32 addr:$src2),
1167 X86_COND_P, EFLAGS))]>,
1168 TB;
1169def CMOVNP16rm : I<0x4B, MRMSrcMem, // if !parity, GR16 = [mem16]
1170 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
1171 "cmovnp\t{$src2, $dst|$dst, $src2}",
1172 [(set GR16:$dst, (X86cmov GR16:$src1, (loadi16 addr:$src2),
1173 X86_COND_NP, EFLAGS))]>,
1174 TB, OpSize;
Evan Cheng950aac02007-09-25 01:57:46 +00001175} // Uses = [EFLAGS]
1176
1177
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001178// unary instructions
1179let CodeSize = 2 in {
Evan Cheng55687072007-09-14 21:48:26 +00001180let Defs = [EFLAGS] in {
Dan Gohman91888f02007-07-31 20:11:57 +00001181def NEG8r : I<0xF6, MRM3r, (outs GR8 :$dst), (ins GR8 :$src), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001182 [(set GR8:$dst, (ineg GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001183def NEG16r : I<0xF7, MRM3r, (outs GR16:$dst), (ins GR16:$src), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001184 [(set GR16:$dst, (ineg GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001185def NEG32r : I<0xF7, MRM3r, (outs GR32:$dst), (ins GR32:$src), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001186 [(set GR32:$dst, (ineg GR32:$src))]>;
1187let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001188 def NEG8m : I<0xF6, MRM3m, (outs), (ins i8mem :$dst), "neg{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001189 [(store (ineg (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001190 def NEG16m : I<0xF7, MRM3m, (outs), (ins i16mem:$dst), "neg{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001191 [(store (ineg (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001192 def NEG32m : I<0xF7, MRM3m, (outs), (ins i32mem:$dst), "neg{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001193 [(store (ineg (loadi32 addr:$dst)), addr:$dst)]>;
1194
1195}
Evan Cheng55687072007-09-14 21:48:26 +00001196} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001197
Dan Gohman91888f02007-07-31 20:11:57 +00001198def NOT8r : I<0xF6, MRM2r, (outs GR8 :$dst), (ins GR8 :$src), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001199 [(set GR8:$dst, (not GR8:$src))]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001200def NOT16r : I<0xF7, MRM2r, (outs GR16:$dst), (ins GR16:$src), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001201 [(set GR16:$dst, (not GR16:$src))]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001202def NOT32r : I<0xF7, MRM2r, (outs GR32:$dst), (ins GR32:$src), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001203 [(set GR32:$dst, (not GR32:$src))]>;
1204let isTwoAddress = 0 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001205 def NOT8m : I<0xF6, MRM2m, (outs), (ins i8mem :$dst), "not{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001206 [(store (not (loadi8 addr:$dst)), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001207 def NOT16m : I<0xF7, MRM2m, (outs), (ins i16mem:$dst), "not{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001208 [(store (not (loadi16 addr:$dst)), addr:$dst)]>, OpSize;
Dan Gohman91888f02007-07-31 20:11:57 +00001209 def NOT32m : I<0xF7, MRM2m, (outs), (ins i32mem:$dst), "not{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001210 [(store (not (loadi32 addr:$dst)), addr:$dst)]>;
1211}
1212} // CodeSize
1213
1214// TODO: inc/dec is slow for P4, but fast for Pentium-M.
Evan Cheng55687072007-09-14 21:48:26 +00001215let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001216let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001217def INC8r : I<0xFE, MRM0r, (outs GR8 :$dst), (ins GR8 :$src), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001218 [(set GR8:$dst, (add GR8:$src, 1))]>;
1219let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001220def INC16r : I<0x40, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "inc{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001221 [(set GR16:$dst, (add GR16:$src, 1))]>,
1222 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001223def INC32r : I<0x40, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "inc{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001224 [(set GR32:$dst, (add GR32:$src, 1))]>, Requires<[In32BitMode]>;
1225}
1226let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001227 def INC8m : I<0xFE, MRM0m, (outs), (ins i8mem :$dst), "inc{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001228 [(store (add (loadi8 addr:$dst), 1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001229 def INC16m : I<0xFF, MRM0m, (outs), (ins i16mem:$dst), "inc{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001230 [(store (add (loadi16 addr:$dst), 1), addr:$dst)]>,
1231 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001232 def INC32m : I<0xFF, MRM0m, (outs), (ins i32mem:$dst), "inc{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001233 [(store (add (loadi32 addr:$dst), 1), addr:$dst)]>,
1234 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001235}
1236
1237let CodeSize = 2 in
Dan Gohman91888f02007-07-31 20:11:57 +00001238def DEC8r : I<0xFE, MRM1r, (outs GR8 :$dst), (ins GR8 :$src), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001239 [(set GR8:$dst, (add GR8:$src, -1))]>;
1240let isConvertibleToThreeAddress = 1, CodeSize = 1 in { // Can xform into LEA.
Dan Gohman91888f02007-07-31 20:11:57 +00001241def DEC16r : I<0x48, AddRegFrm, (outs GR16:$dst), (ins GR16:$src), "dec{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001242 [(set GR16:$dst, (add GR16:$src, -1))]>,
1243 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001244def DEC32r : I<0x48, AddRegFrm, (outs GR32:$dst), (ins GR32:$src), "dec{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001245 [(set GR32:$dst, (add GR32:$src, -1))]>, Requires<[In32BitMode]>;
1246}
1247
1248let isTwoAddress = 0, CodeSize = 2 in {
Dan Gohman91888f02007-07-31 20:11:57 +00001249 def DEC8m : I<0xFE, MRM1m, (outs), (ins i8mem :$dst), "dec{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001250 [(store (add (loadi8 addr:$dst), -1), addr:$dst)]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001251 def DEC16m : I<0xFF, MRM1m, (outs), (ins i16mem:$dst), "dec{w}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001252 [(store (add (loadi16 addr:$dst), -1), addr:$dst)]>,
1253 OpSize, Requires<[In32BitMode]>;
Dan Gohman91888f02007-07-31 20:11:57 +00001254 def DEC32m : I<0xFF, MRM1m, (outs), (ins i32mem:$dst), "dec{l}\t$dst",
Evan Cheng4a7e72f2007-10-19 21:23:22 +00001255 [(store (add (loadi32 addr:$dst), -1), addr:$dst)]>,
1256 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001257}
Evan Cheng55687072007-09-14 21:48:26 +00001258} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001259
1260// Logical operators...
Evan Cheng55687072007-09-14 21:48:26 +00001261let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001262let isCommutable = 1 in { // X = AND Y, Z --> X = AND Z, Y
1263def AND8rr : I<0x20, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001264 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001265 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001266 [(set GR8:$dst, (and GR8:$src1, GR8:$src2))]>;
1267def AND16rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001268 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001269 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001270 [(set GR16:$dst, (and GR16:$src1, GR16:$src2))]>, OpSize;
1271def AND32rr : I<0x21, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001272 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001273 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001274 [(set GR32:$dst, (and GR32:$src1, GR32:$src2))]>;
1275}
1276
1277def AND8rm : I<0x22, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001278 (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001279 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001280 [(set GR8:$dst, (and GR8:$src1, (load addr:$src2)))]>;
1281def AND16rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001282 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001283 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001284 [(set GR16:$dst, (and GR16:$src1, (load addr:$src2)))]>, OpSize;
1285def AND32rm : I<0x23, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001286 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001287 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001288 [(set GR32:$dst, (and GR32:$src1, (load addr:$src2)))]>;
1289
1290def AND8ri : Ii8<0x80, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001291 (outs GR8 :$dst), (ins GR8 :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001292 "and{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001293 [(set GR8:$dst, (and GR8:$src1, imm:$src2))]>;
1294def AND16ri : Ii16<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001295 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001296 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001297 [(set GR16:$dst, (and GR16:$src1, imm:$src2))]>, OpSize;
1298def AND32ri : Ii32<0x81, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001299 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001300 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001301 [(set GR32:$dst, (and GR32:$src1, imm:$src2))]>;
1302def AND16ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001303 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001304 "and{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001305 [(set GR16:$dst, (and GR16:$src1, i16immSExt8:$src2))]>,
1306 OpSize;
1307def AND32ri8 : Ii8<0x83, MRM4r,
Evan Chengb783fa32007-07-19 01:14:50 +00001308 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001309 "and{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001310 [(set GR32:$dst, (and GR32:$src1, i32immSExt8:$src2))]>;
1311
1312let isTwoAddress = 0 in {
1313 def AND8mr : I<0x20, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001314 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001315 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001316 [(store (and (load addr:$dst), GR8:$src), addr:$dst)]>;
1317 def AND16mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001318 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001319 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001320 [(store (and (load addr:$dst), GR16:$src), addr:$dst)]>,
1321 OpSize;
1322 def AND32mr : I<0x21, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001323 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001324 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001325 [(store (and (load addr:$dst), GR32:$src), addr:$dst)]>;
1326 def AND8mi : Ii8<0x80, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001327 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001328 "and{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001329 [(store (and (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1330 def AND16mi : Ii16<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001331 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001332 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001333 [(store (and (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1334 OpSize;
1335 def AND32mi : Ii32<0x81, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001336 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001337 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001338 [(store (and (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1339 def AND16mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001340 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001341 "and{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001342 [(store (and (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1343 OpSize;
1344 def AND32mi8 : Ii8<0x83, MRM4m,
Evan Chengb783fa32007-07-19 01:14:50 +00001345 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001346 "and{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001347 [(store (and (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
1348}
1349
1350
1351let isCommutable = 1 in { // X = OR Y, Z --> X = OR Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00001352def OR8rr : I<0x08, MRMDestReg, (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001353 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001354 [(set GR8:$dst, (or GR8:$src1, GR8:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001355def OR16rr : I<0x09, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001356 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001357 [(set GR16:$dst, (or GR16:$src1, GR16:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001358def OR32rr : I<0x09, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001359 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001360 [(set GR32:$dst, (or GR32:$src1, GR32:$src2))]>;
1361}
Evan Chengb783fa32007-07-19 01:14:50 +00001362def OR8rm : I<0x0A, MRMSrcMem , (outs GR8 :$dst), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001363 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001364 [(set GR8:$dst, (or GR8:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001365def OR16rm : I<0x0B, MRMSrcMem , (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001366 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001367 [(set GR16:$dst, (or GR16:$src1, (load addr:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001368def OR32rm : I<0x0B, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001369 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001370 [(set GR32:$dst, (or GR32:$src1, (load addr:$src2)))]>;
1371
Evan Chengb783fa32007-07-19 01:14:50 +00001372def OR8ri : Ii8 <0x80, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001373 "or{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001374 [(set GR8:$dst, (or GR8:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001375def OR16ri : Ii16<0x81, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001376 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001377 [(set GR16:$dst, (or GR16:$src1, imm:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001378def OR32ri : Ii32<0x81, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001379 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001380 [(set GR32:$dst, (or GR32:$src1, imm:$src2))]>;
1381
Evan Chengb783fa32007-07-19 01:14:50 +00001382def OR16ri8 : Ii8<0x83, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001383 "or{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001384 [(set GR16:$dst, (or GR16:$src1, i16immSExt8:$src2))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001385def OR32ri8 : Ii8<0x83, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001386 "or{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001387 [(set GR32:$dst, (or GR32:$src1, i32immSExt8:$src2))]>;
1388let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00001389 def OR8mr : I<0x08, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001390 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001391 [(store (or (load addr:$dst), GR8:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001392 def OR16mr : I<0x09, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001393 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001394 [(store (or (load addr:$dst), GR16:$src), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001395 def OR32mr : I<0x09, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001396 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001397 [(store (or (load addr:$dst), GR32:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001398 def OR8mi : Ii8<0x80, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001399 "or{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001400 [(store (or (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001401 def OR16mi : Ii16<0x81, MRM1m, (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001402 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001403 [(store (or (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1404 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001405 def OR32mi : Ii32<0x81, MRM1m, (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001406 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001407 [(store (or (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001408 def OR16mi8 : Ii8<0x83, MRM1m, (outs), (ins i16mem:$dst, i16i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001409 "or{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001410 [(store (or (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1411 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001412 def OR32mi8 : Ii8<0x83, MRM1m, (outs), (ins i32mem:$dst, i32i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001413 "or{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001414 [(store (or (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001415} // isTwoAddress = 0
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001416
1417
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001418let isCommutable = 1 in { // X = XOR Y, Z --> X = XOR Z, Y
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001419 def XOR8rr : I<0x30, MRMDestReg,
1420 (outs GR8 :$dst), (ins GR8 :$src1, GR8 :$src2),
1421 "xor{b}\t{$src2, $dst|$dst, $src2}",
1422 [(set GR8:$dst, (xor GR8:$src1, GR8:$src2))]>;
1423 def XOR16rr : I<0x31, MRMDestReg,
1424 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
1425 "xor{w}\t{$src2, $dst|$dst, $src2}",
1426 [(set GR16:$dst, (xor GR16:$src1, GR16:$src2))]>, OpSize;
1427 def XOR32rr : I<0x31, MRMDestReg,
1428 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
1429 "xor{l}\t{$src2, $dst|$dst, $src2}",
1430 [(set GR32:$dst, (xor GR32:$src1, GR32:$src2))]>;
Evan Cheng6f26e8b2008-06-18 08:13:07 +00001431} // isCommutable = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001432
1433def XOR8rm : I<0x32, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001434 (outs GR8 :$dst), (ins GR8:$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001435 "xor{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001436 [(set GR8:$dst, (xor GR8:$src1, (load addr:$src2)))]>;
1437def XOR16rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001438 (outs GR16:$dst), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001439 "xor{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001440 [(set GR16:$dst, (xor GR16:$src1, (load addr:$src2)))]>,
1441 OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001442def XOR32rm : I<0x33, MRMSrcMem ,
Evan Chengb783fa32007-07-19 01:14:50 +00001443 (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001444 "xor{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001445 [(set GR32:$dst, (xor GR32:$src1, (load addr:$src2)))]>;
1446
Bill Wendlingbac38eb2008-05-29 03:46:36 +00001447def XOR8ri : Ii8<0x80, MRM6r,
1448 (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1449 "xor{b}\t{$src2, $dst|$dst, $src2}",
1450 [(set GR8:$dst, (xor GR8:$src1, imm:$src2))]>;
1451def XOR16ri : Ii16<0x81, MRM6r,
1452 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
1453 "xor{w}\t{$src2, $dst|$dst, $src2}",
1454 [(set GR16:$dst, (xor GR16:$src1, imm:$src2))]>, OpSize;
1455def XOR32ri : Ii32<0x81, MRM6r,
1456 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
1457 "xor{l}\t{$src2, $dst|$dst, $src2}",
1458 [(set GR32:$dst, (xor GR32:$src1, imm:$src2))]>;
1459def XOR16ri8 : Ii8<0x83, MRM6r,
1460 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
1461 "xor{w}\t{$src2, $dst|$dst, $src2}",
1462 [(set GR16:$dst, (xor GR16:$src1, i16immSExt8:$src2))]>,
1463 OpSize;
1464def XOR32ri8 : Ii8<0x83, MRM6r,
1465 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
1466 "xor{l}\t{$src2, $dst|$dst, $src2}",
1467 [(set GR32:$dst, (xor GR32:$src1, i32immSExt8:$src2))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001468
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001469let isTwoAddress = 0 in {
1470 def XOR8mr : I<0x30, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001471 (outs), (ins i8mem :$dst, GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001472 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001473 [(store (xor (load addr:$dst), GR8:$src), addr:$dst)]>;
1474 def XOR16mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001475 (outs), (ins i16mem:$dst, GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001476 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001477 [(store (xor (load addr:$dst), GR16:$src), addr:$dst)]>,
1478 OpSize;
1479 def XOR32mr : I<0x31, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001480 (outs), (ins i32mem:$dst, GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001481 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001482 [(store (xor (load addr:$dst), GR32:$src), addr:$dst)]>;
1483 def XOR8mi : Ii8<0x80, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001484 (outs), (ins i8mem :$dst, i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001485 "xor{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001486 [(store (xor (loadi8 addr:$dst), imm:$src), addr:$dst)]>;
1487 def XOR16mi : Ii16<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001488 (outs), (ins i16mem:$dst, i16imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001489 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001490 [(store (xor (loadi16 addr:$dst), imm:$src), addr:$dst)]>,
1491 OpSize;
1492 def XOR32mi : Ii32<0x81, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001493 (outs), (ins i32mem:$dst, i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001494 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001495 [(store (xor (loadi32 addr:$dst), imm:$src), addr:$dst)]>;
1496 def XOR16mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001497 (outs), (ins i16mem:$dst, i16i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001498 "xor{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001499 [(store (xor (load addr:$dst), i16immSExt8:$src), addr:$dst)]>,
1500 OpSize;
1501 def XOR32mi8 : Ii8<0x83, MRM6m,
Evan Chengb783fa32007-07-19 01:14:50 +00001502 (outs), (ins i32mem:$dst, i32i8imm :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001503 "xor{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001504 [(store (xor (load addr:$dst), i32immSExt8:$src), addr:$dst)]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001505} // isTwoAddress = 0
Evan Cheng55687072007-09-14 21:48:26 +00001506} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001507
1508// Shift instructions
Evan Cheng55687072007-09-14 21:48:26 +00001509let Defs = [EFLAGS] in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001510let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001511def SHL8rCL : I<0xD2, MRM4r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001512 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001513 [(set GR8:$dst, (shl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001514def SHL16rCL : I<0xD3, MRM4r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001515 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001516 [(set GR16:$dst, (shl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001517def SHL32rCL : I<0xD3, MRM4r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001518 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001519 [(set GR32:$dst, (shl GR32:$src, CL))]>;
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001520} // Uses = [CL]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001521
Evan Chengb783fa32007-07-19 01:14:50 +00001522def SHL8ri : Ii8<0xC0, MRM4r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001523 "shl{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001524 [(set GR8:$dst, (shl GR8:$src1, (i8 imm:$src2)))]>;
1525let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Evan Chengb783fa32007-07-19 01:14:50 +00001526def SHL16ri : Ii8<0xC1, MRM4r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001527 "shl{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001528 [(set GR16:$dst, (shl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001529def SHL32ri : Ii8<0xC1, MRM4r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001530 "shl{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001531 [(set GR32:$dst, (shl GR32:$src1, (i8 imm:$src2)))]>;
Chris Lattnerf4005a82008-01-11 18:00:50 +00001532// NOTE: We don't use shifts of a register by one, because 'add reg,reg' is
1533// cheaper.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00001534} // isConvertibleToThreeAddress = 1
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001535
1536let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001537 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001538 def SHL8mCL : I<0xD2, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001539 "shl{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001540 [(store (shl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001541 def SHL16mCL : I<0xD3, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001542 "shl{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001543 [(store (shl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001544 def SHL32mCL : I<0xD3, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001545 "shl{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001546 [(store (shl (loadi32 addr:$dst), CL), addr:$dst)]>;
1547 }
Evan Chengb783fa32007-07-19 01:14:50 +00001548 def SHL8mi : Ii8<0xC0, MRM4m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001549 "shl{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001550 [(store (shl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001551 def SHL16mi : Ii8<0xC1, MRM4m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001552 "shl{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001553 [(store (shl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1554 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001555 def SHL32mi : Ii8<0xC1, MRM4m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001556 "shl{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001557 [(store (shl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1558
1559 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001560 def SHL8m1 : I<0xD0, MRM4m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001561 "shl{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001562 [(store (shl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001563 def SHL16m1 : I<0xD1, MRM4m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001564 "shl{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001565 [(store (shl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1566 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001567 def SHL32m1 : I<0xD1, MRM4m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001568 "shl{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001569 [(store (shl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1570}
1571
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001572let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001573def SHR8rCL : I<0xD2, MRM5r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001574 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001575 [(set GR8:$dst, (srl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001576def SHR16rCL : I<0xD3, MRM5r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001577 "shr{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001578 [(set GR16:$dst, (srl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001579def SHR32rCL : I<0xD3, MRM5r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001580 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001581 [(set GR32:$dst, (srl GR32:$src, CL))]>;
1582}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001583
Evan Chengb783fa32007-07-19 01:14:50 +00001584def SHR8ri : Ii8<0xC0, MRM5r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001585 "shr{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001586 [(set GR8:$dst, (srl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001587def SHR16ri : Ii8<0xC1, MRM5r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001588 "shr{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001589 [(set GR16:$dst, (srl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001590def SHR32ri : Ii8<0xC1, MRM5r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001591 "shr{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001592 [(set GR32:$dst, (srl GR32:$src1, (i8 imm:$src2)))]>;
1593
1594// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001595def SHR8r1 : I<0xD0, MRM5r, (outs GR8:$dst), (ins GR8:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001596 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001597 [(set GR8:$dst, (srl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001598def SHR16r1 : I<0xD1, MRM5r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001599 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001600 [(set GR16:$dst, (srl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001601def SHR32r1 : I<0xD1, MRM5r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001602 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001603 [(set GR32:$dst, (srl GR32:$src1, (i8 1)))]>;
1604
1605let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001606 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001607 def SHR8mCL : I<0xD2, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001608 "shr{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001609 [(store (srl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001610 def SHR16mCL : I<0xD3, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001611 "shr{w}\t{%cl, $dst|$dst, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001612 [(store (srl (loadi16 addr:$dst), CL), addr:$dst)]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001613 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001614 def SHR32mCL : I<0xD3, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001615 "shr{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001616 [(store (srl (loadi32 addr:$dst), CL), addr:$dst)]>;
1617 }
Evan Chengb783fa32007-07-19 01:14:50 +00001618 def SHR8mi : Ii8<0xC0, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001619 "shr{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001620 [(store (srl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001621 def SHR16mi : Ii8<0xC1, MRM5m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001622 "shr{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001623 [(store (srl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1624 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001625 def SHR32mi : Ii8<0xC1, MRM5m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001626 "shr{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001627 [(store (srl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1628
1629 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001630 def SHR8m1 : I<0xD0, MRM5m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001631 "shr{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001632 [(store (srl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001633 def SHR16m1 : I<0xD1, MRM5m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001634 "shr{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001635 [(store (srl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001636 def SHR32m1 : I<0xD1, MRM5m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001637 "shr{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001638 [(store (srl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1639}
1640
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001641let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001642def SAR8rCL : I<0xD2, MRM7r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001643 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001644 [(set GR8:$dst, (sra GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001645def SAR16rCL : I<0xD3, MRM7r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001646 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001647 [(set GR16:$dst, (sra GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001648def SAR32rCL : I<0xD3, MRM7r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001649 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001650 [(set GR32:$dst, (sra GR32:$src, CL))]>;
1651}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001652
Evan Chengb783fa32007-07-19 01:14:50 +00001653def SAR8ri : Ii8<0xC0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001654 "sar{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001655 [(set GR8:$dst, (sra GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001656def SAR16ri : Ii8<0xC1, MRM7r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001657 "sar{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001658 [(set GR16:$dst, (sra GR16:$src1, (i8 imm:$src2)))]>,
1659 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001660def SAR32ri : Ii8<0xC1, MRM7r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001661 "sar{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001662 [(set GR32:$dst, (sra GR32:$src1, (i8 imm:$src2)))]>;
1663
1664// Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001665def SAR8r1 : I<0xD0, MRM7r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001666 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001667 [(set GR8:$dst, (sra GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001668def SAR16r1 : I<0xD1, MRM7r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001669 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001670 [(set GR16:$dst, (sra GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001671def SAR32r1 : I<0xD1, MRM7r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001672 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001673 [(set GR32:$dst, (sra GR32:$src1, (i8 1)))]>;
1674
1675let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001676 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001677 def SAR8mCL : I<0xD2, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001678 "sar{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001679 [(store (sra (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001680 def SAR16mCL : I<0xD3, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001681 "sar{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001682 [(store (sra (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001683 def SAR32mCL : I<0xD3, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001684 "sar{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001685 [(store (sra (loadi32 addr:$dst), CL), addr:$dst)]>;
1686 }
Evan Chengb783fa32007-07-19 01:14:50 +00001687 def SAR8mi : Ii8<0xC0, MRM7m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001688 "sar{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001689 [(store (sra (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001690 def SAR16mi : Ii8<0xC1, MRM7m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001691 "sar{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001692 [(store (sra (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1693 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001694 def SAR32mi : Ii8<0xC1, MRM7m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001695 "sar{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001696 [(store (sra (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1697
1698 // Shift by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001699 def SAR8m1 : I<0xD0, MRM7m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001700 "sar{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001701 [(store (sra (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001702 def SAR16m1 : I<0xD1, MRM7m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001703 "sar{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001704 [(store (sra (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1705 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001706 def SAR32m1 : I<0xD1, MRM7m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001707 "sar{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001708 [(store (sra (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1709}
1710
1711// Rotate instructions
1712// FIXME: provide shorter instructions when imm8 == 1
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001713let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001714def ROL8rCL : I<0xD2, MRM0r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001715 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001716 [(set GR8:$dst, (rotl GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001717def ROL16rCL : I<0xD3, MRM0r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001718 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001719 [(set GR16:$dst, (rotl GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001720def ROL32rCL : I<0xD3, MRM0r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001721 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001722 [(set GR32:$dst, (rotl GR32:$src, CL))]>;
1723}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001724
Evan Chengb783fa32007-07-19 01:14:50 +00001725def ROL8ri : Ii8<0xC0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001726 "rol{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001727 [(set GR8:$dst, (rotl GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001728def ROL16ri : Ii8<0xC1, MRM0r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001729 "rol{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001730 [(set GR16:$dst, (rotl GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001731def ROL32ri : Ii8<0xC1, MRM0r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001732 "rol{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001733 [(set GR32:$dst, (rotl GR32:$src1, (i8 imm:$src2)))]>;
1734
1735// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001736def ROL8r1 : I<0xD0, MRM0r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001737 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001738 [(set GR8:$dst, (rotl GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001739def ROL16r1 : I<0xD1, MRM0r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001740 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001741 [(set GR16:$dst, (rotl GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001742def ROL32r1 : I<0xD1, MRM0r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001743 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001744 [(set GR32:$dst, (rotl GR32:$src1, (i8 1)))]>;
1745
1746let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001747 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001748 def ROL8mCL : I<0xD2, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001749 "rol{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001750 [(store (rotl (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001751 def ROL16mCL : I<0xD3, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001752 "rol{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001753 [(store (rotl (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001754 def ROL32mCL : I<0xD3, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001755 "rol{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001756 [(store (rotl (loadi32 addr:$dst), CL), addr:$dst)]>;
1757 }
Evan Chengb783fa32007-07-19 01:14:50 +00001758 def ROL8mi : Ii8<0xC0, MRM0m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001759 "rol{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001760 [(store (rotl (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001761 def ROL16mi : Ii8<0xC1, MRM0m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001762 "rol{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001763 [(store (rotl (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1764 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001765 def ROL32mi : Ii8<0xC1, MRM0m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001766 "rol{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001767 [(store (rotl (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1768
1769 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001770 def ROL8m1 : I<0xD0, MRM0m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001771 "rol{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001772 [(store (rotl (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001773 def ROL16m1 : I<0xD1, MRM0m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001774 "rol{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001775 [(store (rotl (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1776 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001777 def ROL32m1 : I<0xD1, MRM0m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001778 "rol{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001779 [(store (rotl (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1780}
1781
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001782let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001783def ROR8rCL : I<0xD2, MRM1r, (outs GR8 :$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001784 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001785 [(set GR8:$dst, (rotr GR8:$src, CL))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001786def ROR16rCL : I<0xD3, MRM1r, (outs GR16:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001787 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001788 [(set GR16:$dst, (rotr GR16:$src, CL))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001789def ROR32rCL : I<0xD3, MRM1r, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001790 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001791 [(set GR32:$dst, (rotr GR32:$src, CL))]>;
1792}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001793
Evan Chengb783fa32007-07-19 01:14:50 +00001794def ROR8ri : Ii8<0xC0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001795 "ror{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001796 [(set GR8:$dst, (rotr GR8:$src1, (i8 imm:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001797def ROR16ri : Ii8<0xC1, MRM1r, (outs GR16:$dst), (ins GR16:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001798 "ror{w}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001799 [(set GR16:$dst, (rotr GR16:$src1, (i8 imm:$src2)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001800def ROR32ri : Ii8<0xC1, MRM1r, (outs GR32:$dst), (ins GR32:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001801 "ror{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001802 [(set GR32:$dst, (rotr GR32:$src1, (i8 imm:$src2)))]>;
1803
1804// Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001805def ROR8r1 : I<0xD0, MRM1r, (outs GR8 :$dst), (ins GR8 :$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001806 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001807 [(set GR8:$dst, (rotr GR8:$src1, (i8 1)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001808def ROR16r1 : I<0xD1, MRM1r, (outs GR16:$dst), (ins GR16:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001809 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001810 [(set GR16:$dst, (rotr GR16:$src1, (i8 1)))]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001811def ROR32r1 : I<0xD1, MRM1r, (outs GR32:$dst), (ins GR32:$src1),
Dan Gohman91888f02007-07-31 20:11:57 +00001812 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001813 [(set GR32:$dst, (rotr GR32:$src1, (i8 1)))]>;
1814
1815let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001816 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001817 def ROR8mCL : I<0xD2, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001818 "ror{b}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001819 [(store (rotr (loadi8 addr:$dst), CL), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001820 def ROR16mCL : I<0xD3, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001821 "ror{w}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001822 [(store (rotr (loadi16 addr:$dst), CL), addr:$dst)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001823 def ROR32mCL : I<0xD3, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001824 "ror{l}\t{%cl, $dst|$dst, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001825 [(store (rotr (loadi32 addr:$dst), CL), addr:$dst)]>;
1826 }
Evan Chengb783fa32007-07-19 01:14:50 +00001827 def ROR8mi : Ii8<0xC0, MRM1m, (outs), (ins i8mem :$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001828 "ror{b}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001829 [(store (rotr (loadi8 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001830 def ROR16mi : Ii8<0xC1, MRM1m, (outs), (ins i16mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001831 "ror{w}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001832 [(store (rotr (loadi16 addr:$dst), (i8 imm:$src)), addr:$dst)]>,
1833 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001834 def ROR32mi : Ii8<0xC1, MRM1m, (outs), (ins i32mem:$dst, i8imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00001835 "ror{l}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001836 [(store (rotr (loadi32 addr:$dst), (i8 imm:$src)), addr:$dst)]>;
1837
1838 // Rotate by 1
Evan Chengb783fa32007-07-19 01:14:50 +00001839 def ROR8m1 : I<0xD0, MRM1m, (outs), (ins i8mem :$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001840 "ror{b}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001841 [(store (rotr (loadi8 addr:$dst), (i8 1)), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00001842 def ROR16m1 : I<0xD1, MRM1m, (outs), (ins i16mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001843 "ror{w}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001844 [(store (rotr (loadi16 addr:$dst), (i8 1)), addr:$dst)]>,
1845 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001846 def ROR32m1 : I<0xD1, MRM1m, (outs), (ins i32mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00001847 "ror{l}\t$dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001848 [(store (rotr (loadi32 addr:$dst), (i8 1)), addr:$dst)]>;
1849}
1850
1851
1852
1853// Double shift instructions (generalizations of rotate)
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001854let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001855def SHLD32rrCL : I<0xA5, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001856 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001857 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001858def SHRD32rrCL : I<0xAD, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001859 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001860 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2, CL))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001861def SHLD16rrCL : I<0xA5, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001862 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001863 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001864 TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001865def SHRD16rrCL : I<0xAD, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001866 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001867 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2, CL))]>,
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001868 TB, OpSize;
1869}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001870
1871let isCommutable = 1 in { // These instructions commute to each other.
1872def SHLD32rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001873 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001874 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001875 [(set GR32:$dst, (X86shld GR32:$src1, GR32:$src2,
1876 (i8 imm:$src3)))]>,
1877 TB;
1878def SHRD32rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001879 (outs GR32:$dst), (ins GR32:$src1, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001880 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001881 [(set GR32:$dst, (X86shrd GR32:$src1, GR32:$src2,
1882 (i8 imm:$src3)))]>,
1883 TB;
1884def SHLD16rri8 : Ii8<0xA4, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001885 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001886 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001887 [(set GR16:$dst, (X86shld GR16:$src1, GR16:$src2,
1888 (i8 imm:$src3)))]>,
1889 TB, OpSize;
1890def SHRD16rri8 : Ii8<0xAC, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00001891 (outs GR16:$dst), (ins GR16:$src1, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001892 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001893 [(set GR16:$dst, (X86shrd GR16:$src1, GR16:$src2,
1894 (i8 imm:$src3)))]>,
1895 TB, OpSize;
1896}
1897
1898let isTwoAddress = 0 in {
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001899 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001900 def SHLD32mrCL : I<0xA5, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001901 "shld{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001902 [(store (X86shld (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001903 addr:$dst)]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00001904 def SHRD32mrCL : I<0xAD, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001905 "shrd{l}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001906 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001907 addr:$dst)]>, TB;
1908 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001909 def SHLD32mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001910 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001911 "shld{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001912 [(store (X86shld (loadi32 addr:$dst), GR32:$src2,
1913 (i8 imm:$src3)), addr:$dst)]>,
1914 TB;
1915 def SHRD32mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001916 (outs), (ins i32mem:$dst, GR32:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001917 "shrd{l}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001918 [(store (X86shrd (loadi32 addr:$dst), GR32:$src2,
1919 (i8 imm:$src3)), addr:$dst)]>,
1920 TB;
1921
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001922 let Uses = [CL] in {
Evan Chengb783fa32007-07-19 01:14:50 +00001923 def SHLD16mrCL : I<0xA5, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001924 "shld{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001925 [(store (X86shld (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001926 addr:$dst)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00001927 def SHRD16mrCL : I<0xAD, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001928 "shrd{w}\t{%cl, $src2, $dst|$dst, $src2, %CL}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001929 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2, CL),
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001930 addr:$dst)]>, TB, OpSize;
1931 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001932 def SHLD16mri8 : Ii8<0xA4, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001933 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001934 "shld{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001935 [(store (X86shld (loadi16 addr:$dst), GR16:$src2,
1936 (i8 imm:$src3)), addr:$dst)]>,
1937 TB, OpSize;
1938 def SHRD16mri8 : Ii8<0xAC, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00001939 (outs), (ins i16mem:$dst, GR16:$src2, i8imm:$src3),
Dan Gohman91888f02007-07-31 20:11:57 +00001940 "shrd{w}\t{$src3, $src2, $dst|$dst, $src2, $src3}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001941 [(store (X86shrd (loadi16 addr:$dst), GR16:$src2,
1942 (i8 imm:$src3)), addr:$dst)]>,
1943 TB, OpSize;
1944}
Evan Cheng55687072007-09-14 21:48:26 +00001945} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001946
1947
1948// Arithmetic.
Evan Cheng55687072007-09-14 21:48:26 +00001949let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001950let isCommutable = 1 in { // X = ADD Y, Z --> X = ADD Z, Y
Bill Wendlingae034ed2008-12-12 00:56:36 +00001951// Register-Register Addition
1952def ADD8rr : I<0x00, MRMDestReg, (outs GR8 :$dst),
1953 (ins GR8 :$src1, GR8 :$src2),
1954 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001955 [(set GR8:$dst, (add GR8:$src1, GR8:$src2)),
Bill Wendlingae034ed2008-12-12 00:56:36 +00001956 (implicit EFLAGS)]>;
1957
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001958let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00001959// Register-Register Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001960def ADD16rr : I<0x01, MRMDestReg, (outs GR16:$dst),
1961 (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001962 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001963 [(set GR16:$dst, (add GR16:$src1, GR16:$src2)),
1964 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001965def ADD32rr : I<0x01, MRMDestReg, (outs GR32:$dst),
1966 (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001967 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001968 [(set GR32:$dst, (add GR32:$src1, GR32:$src2)),
1969 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001970} // end isConvertibleToThreeAddress
1971} // end isCommutable
Bill Wendlingae034ed2008-12-12 00:56:36 +00001972
1973// Register-Memory Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001974def ADD8rm : I<0x02, MRMSrcMem, (outs GR8 :$dst),
1975 (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001976 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001977 [(set GR8:$dst, (add GR8:$src1, (load addr:$src2))),
1978 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001979def ADD16rm : I<0x03, MRMSrcMem, (outs GR16:$dst),
1980 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001981 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001982 [(set GR16:$dst, (add GR16:$src1, (load addr:$src2))),
1983 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001984def ADD32rm : I<0x03, MRMSrcMem, (outs GR32:$dst),
1985 (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00001986 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001987 [(set GR32:$dst, (add GR32:$src1, (load addr:$src2))),
1988 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001989
Bill Wendlingae034ed2008-12-12 00:56:36 +00001990// Register-Integer Addition
1991def ADD8ri : Ii8<0x80, MRM0r, (outs GR8:$dst), (ins GR8:$src1, i8imm:$src2),
1992 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00001993 [(set GR8:$dst, (add GR8:$src1, imm:$src2)),
1994 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00001995
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001996let isConvertibleToThreeAddress = 1 in { // Can transform into LEA.
Bill Wendlingae034ed2008-12-12 00:56:36 +00001997// Register-Integer Addition
Evan Cheng6e4d1d92007-09-11 19:55:27 +00001998def ADD16ri : Ii16<0x81, MRM0r, (outs GR16:$dst),
1999 (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002000 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002001 [(set GR16:$dst, (add GR16:$src1, imm:$src2)),
2002 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002003def ADD32ri : Ii32<0x81, MRM0r, (outs GR32:$dst),
2004 (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002005 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002006 [(set GR32:$dst, (add GR32:$src1, imm:$src2)),
2007 (implicit EFLAGS)]>;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002008def ADD16ri8 : Ii8<0x83, MRM0r, (outs GR16:$dst),
2009 (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002010 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002011 [(set GR16:$dst, (add GR16:$src1, i16immSExt8:$src2)),
2012 (implicit EFLAGS)]>, OpSize;
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002013def ADD32ri8 : Ii8<0x83, MRM0r, (outs GR32:$dst),
2014 (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002015 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002016 [(set GR32:$dst, (add GR32:$src1, i32immSExt8:$src2)),
2017 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002018}
2019
2020let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002021 // Memory-Register Addition
Bill Wendlingf5399032008-12-12 21:15:41 +00002022 def ADD8mr : I<0x00, MRMDestMem, (outs), (ins i8mem:$dst, GR8:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002023 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002024 [(store (add (load addr:$dst), GR8:$src2), addr:$dst),
2025 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002026 def ADD16mr : I<0x01, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002027 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002028 [(store (add (load addr:$dst), GR16:$src2), addr:$dst),
2029 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002030 def ADD32mr : I<0x01, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002031 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002032 [(store (add (load addr:$dst), GR32:$src2), addr:$dst),
2033 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002034 def ADD8mi : Ii8<0x80, MRM0m, (outs), (ins i8mem :$dst, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002035 "add{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002036 [(store (add (loadi8 addr:$dst), imm:$src2), addr:$dst),
2037 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002038 def ADD16mi : Ii16<0x81, MRM0m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002039 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002040 [(store (add (loadi16 addr:$dst), imm:$src2), addr:$dst),
2041 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002042 def ADD32mi : Ii32<0x81, MRM0m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002043 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002044 [(store (add (loadi32 addr:$dst), imm:$src2), addr:$dst),
2045 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002046 def ADD16mi8 : Ii8<0x83, MRM0m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002047 "add{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002048 [(store (add (load addr:$dst), i16immSExt8:$src2),
2049 addr:$dst),
2050 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002051 def ADD32mi8 : Ii8<0x83, MRM0m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002052 "add{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002053 [(store (add (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002054 addr:$dst),
2055 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002056}
2057
Evan Cheng259471d2007-10-05 17:59:57 +00002058let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002059let isCommutable = 1 in { // X = ADC Y, Z --> X = ADC Z, Y
Evan Chengb783fa32007-07-19 01:14:50 +00002060def ADC32rr : I<0x11, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002061 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002062 [(set GR32:$dst, (adde GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002063}
Evan Chengb783fa32007-07-19 01:14:50 +00002064def ADC32rm : I<0x13, MRMSrcMem , (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002065 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002066 [(set GR32:$dst, (adde GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002067def ADC32ri : Ii32<0x81, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002068 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002069 [(set GR32:$dst, (adde GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002070def ADC32ri8 : Ii8<0x83, MRM2r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002071 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002072 [(set GR32:$dst, (adde GR32:$src1, i32immSExt8:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002073
2074let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002075 def ADC32mr : I<0x11, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002076 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002077 [(store (adde (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002078 def ADC32mi : Ii32<0x81, MRM2m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002079 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingc0ca7f32008-12-01 23:44:08 +00002080 [(store (adde (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002081 def ADC32mi8 : Ii8<0x83, MRM2m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002082 "adc{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002083 [(store (adde (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002084}
Evan Cheng259471d2007-10-05 17:59:57 +00002085} // Uses = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002086
Bill Wendlingae034ed2008-12-12 00:56:36 +00002087// Register-Register Subtraction
2088def SUB8rr : I<0x28, MRMDestReg, (outs GR8:$dst), (ins GR8:$src1, GR8:$src2),
2089 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002090 [(set GR8:$dst, (sub GR8:$src1, GR8:$src2)),
2091 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002092def SUB16rr : I<0x29, MRMDestReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
2093 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002094 [(set GR16:$dst, (sub GR16:$src1, GR16:$src2)),
2095 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002096def SUB32rr : I<0x29, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
2097 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002098 [(set GR32:$dst, (sub GR32:$src1, GR32:$src2)),
2099 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002100
2101// Register-Memory Subtraction
2102def SUB8rm : I<0x2A, MRMSrcMem, (outs GR8 :$dst),
2103 (ins GR8 :$src1, i8mem :$src2),
2104 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002105 [(set GR8:$dst, (sub GR8:$src1, (load addr:$src2))),
2106 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002107def SUB16rm : I<0x2B, MRMSrcMem, (outs GR16:$dst),
2108 (ins GR16:$src1, i16mem:$src2),
2109 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002110 [(set GR16:$dst, (sub GR16:$src1, (load addr:$src2))),
2111 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002112def SUB32rm : I<0x2B, MRMSrcMem, (outs GR32:$dst),
2113 (ins GR32:$src1, i32mem:$src2),
2114 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002115 [(set GR32:$dst, (sub GR32:$src1, (load addr:$src2))),
2116 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002117
2118// Register-Integer Subtraction
2119def SUB8ri : Ii8 <0x80, MRM5r, (outs GR8:$dst),
2120 (ins GR8:$src1, i8imm:$src2),
2121 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002122 [(set GR8:$dst, (sub GR8:$src1, imm:$src2)),
2123 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002124def SUB16ri : Ii16<0x81, MRM5r, (outs GR16:$dst),
2125 (ins GR16:$src1, i16imm:$src2),
2126 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002127 [(set GR16:$dst, (sub GR16:$src1, imm:$src2)),
2128 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002129def SUB32ri : Ii32<0x81, MRM5r, (outs GR32:$dst),
2130 (ins GR32:$src1, i32imm:$src2),
2131 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002132 [(set GR32:$dst, (sub GR32:$src1, imm:$src2)),
2133 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002134def SUB16ri8 : Ii8<0x83, MRM5r, (outs GR16:$dst),
2135 (ins GR16:$src1, i16i8imm:$src2),
2136 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002137 [(set GR16:$dst, (sub GR16:$src1, i16immSExt8:$src2)),
2138 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002139def SUB32ri8 : Ii8<0x83, MRM5r, (outs GR32:$dst),
2140 (ins GR32:$src1, i32i8imm:$src2),
2141 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002142 [(set GR32:$dst, (sub GR32:$src1, i32immSExt8:$src2)),
2143 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002144
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002145let isTwoAddress = 0 in {
Bill Wendlingae034ed2008-12-12 00:56:36 +00002146 // Memory-Register Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002147 def SUB8mr : I<0x28, MRMDestMem, (outs), (ins i8mem :$dst, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002148 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002149 [(store (sub (load addr:$dst), GR8:$src2), addr:$dst),
2150 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002151 def SUB16mr : I<0x29, MRMDestMem, (outs), (ins i16mem:$dst, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002152 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002153 [(store (sub (load addr:$dst), GR16:$src2), addr:$dst),
2154 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002155 def SUB32mr : I<0x29, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002156 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002157 [(store (sub (load addr:$dst), GR32:$src2), addr:$dst),
2158 (implicit EFLAGS)]>;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002159
2160 // Memory-Integer Subtraction
Evan Chengb783fa32007-07-19 01:14:50 +00002161 def SUB8mi : Ii8<0x80, MRM5m, (outs), (ins i8mem :$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002162 "sub{b}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002163 [(store (sub (loadi8 addr:$dst), imm:$src2), addr:$dst),
2164 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002165 def SUB16mi : Ii16<0x81, MRM5m, (outs), (ins i16mem:$dst, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002166 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002167 [(store (sub (loadi16 addr:$dst), imm:$src2),addr:$dst),
2168 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002169 def SUB32mi : Ii32<0x81, MRM5m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002170 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002171 [(store (sub (loadi32 addr:$dst), imm:$src2),addr:$dst),
2172 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002173 def SUB16mi8 : Ii8<0x83, MRM5m, (outs), (ins i16mem:$dst, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002174 "sub{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002175 [(store (sub (load addr:$dst), i16immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002176 addr:$dst),
2177 (implicit EFLAGS)]>, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002178 def SUB32mi8 : Ii8<0x83, MRM5m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002179 "sub{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002180 [(store (sub (load addr:$dst), i32immSExt8:$src2),
Bill Wendlingf5399032008-12-12 21:15:41 +00002181 addr:$dst),
2182 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002183}
2184
Evan Cheng259471d2007-10-05 17:59:57 +00002185let Uses = [EFLAGS] in {
Evan Chengb783fa32007-07-19 01:14:50 +00002186def SBB32rr : I<0x19, MRMDestReg, (outs GR32:$dst), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002187 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002188 [(set GR32:$dst, (sube GR32:$src1, GR32:$src2))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002189
2190let isTwoAddress = 0 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002191 def SBB32mr : I<0x19, MRMDestMem, (outs), (ins i32mem:$dst, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002192 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002193 [(store (sube (load addr:$dst), GR32:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002194 def SBB8mi : Ii32<0x80, MRM3m, (outs), (ins i8mem:$dst, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002195 "sbb{b}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002196 [(store (sube (loadi8 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002197 def SBB32mi : Ii32<0x81, MRM3m, (outs), (ins i32mem:$dst, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002198 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002199 [(store (sube (loadi32 addr:$dst), imm:$src2), addr:$dst)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002200 def SBB32mi8 : Ii8<0x83, MRM3m, (outs), (ins i32mem:$dst, i32i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002201 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Evan Cheng55687072007-09-14 21:48:26 +00002202 [(store (sube (load addr:$dst), i32immSExt8:$src2), addr:$dst)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002203}
Evan Chengb783fa32007-07-19 01:14:50 +00002204def SBB32rm : I<0x1B, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002205 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002206 [(set GR32:$dst, (sube GR32:$src1, (load addr:$src2)))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002207def SBB32ri : Ii32<0x81, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002208 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002209 [(set GR32:$dst, (sube GR32:$src1, imm:$src2))]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002210def SBB32ri8 : Ii8<0x83, MRM3r, (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002211 "sbb{l}\t{$src2, $dst|$dst, $src2}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002212 [(set GR32:$dst, (sube GR32:$src1, i32immSExt8:$src2))]>;
Evan Cheng259471d2007-10-05 17:59:57 +00002213} // Uses = [EFLAGS]
Evan Cheng55687072007-09-14 21:48:26 +00002214} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002215
Evan Cheng55687072007-09-14 21:48:26 +00002216let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002217let isCommutable = 1 in { // X = IMUL Y, Z --> X = IMUL Z, Y
Bill Wendlingf5399032008-12-12 21:15:41 +00002218// Register-Register Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002219def IMUL16rr : I<0xAF, MRMSrcReg, (outs GR16:$dst), (ins GR16:$src1,GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002220 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002221 [(set GR16:$dst, (mul GR16:$src1, GR16:$src2)),
2222 (implicit EFLAGS)]>, TB, OpSize;
Bill Wendlingae034ed2008-12-12 00:56:36 +00002223def IMUL32rr : I<0xAF, MRMSrcReg, (outs GR32:$dst), (ins GR32:$src1,GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002224 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002225 [(set GR32:$dst, (mul GR32:$src1, GR32:$src2)),
2226 (implicit EFLAGS)]>, TB;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002227}
Bill Wendlingae034ed2008-12-12 00:56:36 +00002228
Bill Wendlingf5399032008-12-12 21:15:41 +00002229// Register-Memory Signed Integer Multiply
Bill Wendlingae034ed2008-12-12 00:56:36 +00002230def IMUL16rm : I<0xAF, MRMSrcMem, (outs GR16:$dst),
2231 (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002232 "imul{w}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002233 [(set GR16:$dst, (mul GR16:$src1, (load addr:$src2))),
2234 (implicit EFLAGS)]>, TB, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002235def IMUL32rm : I<0xAF, MRMSrcMem, (outs GR32:$dst), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002236 "imul{l}\t{$src2, $dst|$dst, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002237 [(set GR32:$dst, (mul GR32:$src1, (load addr:$src2))),
2238 (implicit EFLAGS)]>, TB;
Evan Cheng55687072007-09-14 21:48:26 +00002239} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002240} // end Two Address instructions
2241
2242// Suprisingly enough, these are not two address instructions!
Evan Cheng55687072007-09-14 21:48:26 +00002243let Defs = [EFLAGS] in {
Bill Wendlingf5399032008-12-12 21:15:41 +00002244// Register-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002245def IMUL16rri : Ii16<0x69, MRMSrcReg, // GR16 = GR16*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002246 (outs GR16:$dst), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002247 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002248 [(set GR16:$dst, (mul GR16:$src1, imm:$src2)),
2249 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002250def IMUL32rri : Ii32<0x69, MRMSrcReg, // GR32 = GR32*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002251 (outs GR32:$dst), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002252 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002253 [(set GR32:$dst, (mul GR32:$src1, imm:$src2)),
2254 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002255def IMUL16rri8 : Ii8<0x6B, MRMSrcReg, // GR16 = GR16*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002256 (outs GR16:$dst), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002257 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002258 [(set GR16:$dst, (mul GR16:$src1, i16immSExt8:$src2)),
2259 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002260def IMUL32rri8 : Ii8<0x6B, MRMSrcReg, // GR32 = GR32*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002261 (outs GR32:$dst), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002262 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002263 [(set GR32:$dst, (mul GR32:$src1, i32immSExt8:$src2)),
2264 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002265
Bill Wendlingf5399032008-12-12 21:15:41 +00002266// Memory-Integer Signed Integer Multiply
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002267def IMUL16rmi : Ii16<0x69, MRMSrcMem, // GR16 = [mem16]*I16
Evan Chengb783fa32007-07-19 01:14:50 +00002268 (outs GR16:$dst), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002269 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002270 [(set GR16:$dst, (mul (load addr:$src1), imm:$src2)),
2271 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002272def IMUL32rmi : Ii32<0x69, MRMSrcMem, // GR32 = [mem32]*I32
Evan Chengb783fa32007-07-19 01:14:50 +00002273 (outs GR32:$dst), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002274 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingf5399032008-12-12 21:15:41 +00002275 [(set GR32:$dst, (mul (load addr:$src1), imm:$src2)),
2276 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002277def IMUL16rmi8 : Ii8<0x6B, MRMSrcMem, // GR16 = [mem16]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002278 (outs GR16:$dst), (ins i16mem:$src1, i16i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002279 "imul{w}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002280 [(set GR16:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002281 i16immSExt8:$src2)),
2282 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002283def IMUL32rmi8 : Ii8<0x6B, MRMSrcMem, // GR32 = [mem32]*I8
Evan Chengb783fa32007-07-19 01:14:50 +00002284 (outs GR32:$dst), (ins i32mem:$src1, i32i8imm: $src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002285 "imul{l}\t{$src2, $src1, $dst|$dst, $src1, $src2}",
Bill Wendlingae034ed2008-12-12 00:56:36 +00002286 [(set GR32:$dst, (mul (load addr:$src1),
Bill Wendlingf5399032008-12-12 21:15:41 +00002287 i32immSExt8:$src2)),
2288 (implicit EFLAGS)]>;
Evan Cheng55687072007-09-14 21:48:26 +00002289} // Defs = [EFLAGS]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002290
2291//===----------------------------------------------------------------------===//
2292// Test instructions are just like AND, except they don't generate a result.
2293//
Evan Cheng950aac02007-09-25 01:57:46 +00002294let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002295let isCommutable = 1 in { // TEST X, Y --> TEST Y, X
Evan Chengb783fa32007-07-19 01:14:50 +00002296def TEST8rr : I<0x84, MRMDestReg, (outs), (ins GR8:$src1, GR8:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002297 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002298 [(X86cmp (and_su GR8:$src1, GR8:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002299 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002300def TEST16rr : I<0x85, MRMDestReg, (outs), (ins GR16:$src1, GR16:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002301 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002302 [(X86cmp (and_su GR16:$src1, GR16:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002303 (implicit EFLAGS)]>,
2304 OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002305def TEST32rr : I<0x85, MRMDestReg, (outs), (ins GR32:$src1, GR32:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002306 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002307 [(X86cmp (and_su GR32:$src1, GR32:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002308 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002309}
2310
Evan Chengb783fa32007-07-19 01:14:50 +00002311def TEST8rm : I<0x84, MRMSrcMem, (outs), (ins GR8 :$src1, i8mem :$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002312 "test{b}\t{$src2, $src1|$src1, $src2}",
2313 [(X86cmp (and GR8:$src1, (loadi8 addr:$src2)), 0),
2314 (implicit EFLAGS)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002315def TEST16rm : I<0x85, MRMSrcMem, (outs), (ins GR16:$src1, i16mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002316 "test{w}\t{$src2, $src1|$src1, $src2}",
2317 [(X86cmp (and GR16:$src1, (loadi16 addr:$src2)), 0),
2318 (implicit EFLAGS)]>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002319def TEST32rm : I<0x85, MRMSrcMem, (outs), (ins GR32:$src1, i32mem:$src2),
Evan Cheng621216e2007-09-29 00:00:36 +00002320 "test{l}\t{$src2, $src1|$src1, $src2}",
2321 [(X86cmp (and GR32:$src1, (loadi32 addr:$src2)), 0),
2322 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002323
2324def TEST8ri : Ii8 <0xF6, MRM0r, // flags = GR8 & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002325 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002326 "test{b}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002327 [(X86cmp (and_su GR8:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002328 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002329def TEST16ri : Ii16<0xF7, MRM0r, // flags = GR16 & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002330 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002331 "test{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002332 [(X86cmp (and_su GR16:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002333 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002334def TEST32ri : Ii32<0xF7, MRM0r, // flags = GR32 & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002335 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002336 "test{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattner21da6382008-02-19 17:37:35 +00002337 [(X86cmp (and_su GR32:$src1, imm:$src2), 0),
Evan Cheng621216e2007-09-29 00:00:36 +00002338 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002339
Evan Cheng621216e2007-09-29 00:00:36 +00002340def TEST8mi : Ii8 <0xF6, MRM0m, // flags = [mem8] & imm8
Evan Chengb783fa32007-07-19 01:14:50 +00002341 (outs), (ins i8mem:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002342 "test{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002343 [(X86cmp (and (loadi8 addr:$src1), imm:$src2), 0),
2344 (implicit EFLAGS)]>;
2345def TEST16mi : Ii16<0xF7, MRM0m, // flags = [mem16] & imm16
Evan Chengb783fa32007-07-19 01:14:50 +00002346 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002347 "test{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002348 [(X86cmp (and (loadi16 addr:$src1), imm:$src2), 0),
2349 (implicit EFLAGS)]>, OpSize;
2350def TEST32mi : Ii32<0xF7, MRM0m, // flags = [mem32] & imm32
Evan Chengb783fa32007-07-19 01:14:50 +00002351 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002352 "test{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002353 [(X86cmp (and (loadi32 addr:$src1), imm:$src2), 0),
Evan Cheng950aac02007-09-25 01:57:46 +00002354 (implicit EFLAGS)]>;
2355} // Defs = [EFLAGS]
2356
2357
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002358// Condition code ops, incl. set if equal/not equal/...
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002359let Defs = [EFLAGS], Uses = [AH], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002360def SAHF : I<0x9E, RawFrm, (outs), (ins), "sahf", []>; // flags = AH
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002361let Defs = [AH], Uses = [EFLAGS], neverHasSideEffects = 1 in
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002362def LAHF : I<0x9F, RawFrm, (outs), (ins), "lahf", []>; // AH = flags
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002363
Evan Cheng950aac02007-09-25 01:57:46 +00002364let Uses = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002365def SETEr : I<0x94, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002366 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002367 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002368 [(set GR8:$dst, (X86setcc X86_COND_E, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002369 TB; // GR8 = ==
2370def SETEm : I<0x94, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002371 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002372 "sete\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002373 [(store (X86setcc X86_COND_E, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002374 TB; // [mem8] = ==
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002375
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002376def SETNEr : I<0x95, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002377 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002378 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002379 [(set GR8:$dst, (X86setcc X86_COND_NE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002380 TB; // GR8 = !=
2381def SETNEm : I<0x95, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002382 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002383 "setne\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002384 [(store (X86setcc X86_COND_NE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002385 TB; // [mem8] = !=
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002386
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002387def SETLr : I<0x9C, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002388 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002389 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002390 [(set GR8:$dst, (X86setcc X86_COND_L, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002391 TB; // GR8 = < signed
2392def SETLm : I<0x9C, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002393 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002394 "setl\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002395 [(store (X86setcc X86_COND_L, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002396 TB; // [mem8] = < signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002397
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002398def SETGEr : I<0x9D, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002399 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002400 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002401 [(set GR8:$dst, (X86setcc X86_COND_GE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002402 TB; // GR8 = >= signed
2403def SETGEm : I<0x9D, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002404 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002405 "setge\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002406 [(store (X86setcc X86_COND_GE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002407 TB; // [mem8] = >= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002408
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002409def SETLEr : I<0x9E, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002410 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002411 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002412 [(set GR8:$dst, (X86setcc X86_COND_LE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002413 TB; // GR8 = <= signed
2414def SETLEm : I<0x9E, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002415 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002416 "setle\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002417 [(store (X86setcc X86_COND_LE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002418 TB; // [mem8] = <= signed
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002419
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002420def SETGr : I<0x9F, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002421 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002422 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002423 [(set GR8:$dst, (X86setcc X86_COND_G, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002424 TB; // GR8 = > signed
2425def SETGm : I<0x9F, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002426 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002427 "setg\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002428 [(store (X86setcc X86_COND_G, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002429 TB; // [mem8] = > signed
2430
2431def SETBr : I<0x92, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002432 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002433 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002434 [(set GR8:$dst, (X86setcc X86_COND_B, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002435 TB; // GR8 = < unsign
2436def SETBm : I<0x92, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002437 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002438 "setb\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002439 [(store (X86setcc X86_COND_B, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002440 TB; // [mem8] = < unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002441
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002442def SETAEr : I<0x93, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002443 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002444 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002445 [(set GR8:$dst, (X86setcc X86_COND_AE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002446 TB; // GR8 = >= unsign
2447def SETAEm : I<0x93, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002448 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002449 "setae\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002450 [(store (X86setcc X86_COND_AE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002451 TB; // [mem8] = >= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002452
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002453def SETBEr : I<0x96, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002454 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002455 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002456 [(set GR8:$dst, (X86setcc X86_COND_BE, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002457 TB; // GR8 = <= unsign
2458def SETBEm : I<0x96, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002459 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002460 "setbe\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002461 [(store (X86setcc X86_COND_BE, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002462 TB; // [mem8] = <= unsign
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002463
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002464def SETAr : I<0x97, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002465 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002466 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002467 [(set GR8:$dst, (X86setcc X86_COND_A, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002468 TB; // GR8 = > signed
2469def SETAm : I<0x97, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002470 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002471 "seta\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002472 [(store (X86setcc X86_COND_A, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002473 TB; // [mem8] = > signed
2474
2475def SETSr : I<0x98, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002476 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002477 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002478 [(set GR8:$dst, (X86setcc X86_COND_S, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002479 TB; // GR8 = <sign bit>
2480def SETSm : I<0x98, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002481 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002482 "sets\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002483 [(store (X86setcc X86_COND_S, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002484 TB; // [mem8] = <sign bit>
2485def SETNSr : I<0x99, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002486 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002487 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002488 [(set GR8:$dst, (X86setcc X86_COND_NS, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002489 TB; // GR8 = !<sign bit>
2490def SETNSm : I<0x99, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002491 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002492 "setns\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002493 [(store (X86setcc X86_COND_NS, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002494 TB; // [mem8] = !<sign bit>
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002495
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002496def SETPr : I<0x9A, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002497 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002498 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002499 [(set GR8:$dst, (X86setcc X86_COND_P, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002500 TB; // GR8 = parity
2501def SETPm : I<0x9A, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002502 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002503 "setp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002504 [(store (X86setcc X86_COND_P, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002505 TB; // [mem8] = parity
2506def SETNPr : I<0x9B, MRM0r,
Evan Chengb783fa32007-07-19 01:14:50 +00002507 (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002508 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002509 [(set GR8:$dst, (X86setcc X86_COND_NP, EFLAGS))]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002510 TB; // GR8 = not parity
2511def SETNPm : I<0x9B, MRM0m,
Evan Chengb783fa32007-07-19 01:14:50 +00002512 (outs), (ins i8mem:$dst),
Dan Gohman91888f02007-07-31 20:11:57 +00002513 "setnp\t$dst",
Evan Cheng621216e2007-09-29 00:00:36 +00002514 [(store (X86setcc X86_COND_NP, EFLAGS), addr:$dst)]>,
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002515 TB; // [mem8] = not parity
Bill Wendling0c52d0a2008-12-02 00:07:05 +00002516
2517def SETOr : I<0x90, MRM0r,
2518 (outs GR8 :$dst), (ins),
2519 "seto\t$dst",
2520 [(set GR8:$dst, (X86setcc X86_COND_O, EFLAGS))]>,
2521 TB; // GR8 = overflow
2522def SETOm : I<0x90, MRM0m,
2523 (outs), (ins i8mem:$dst),
2524 "seto\t$dst",
2525 [(store (X86setcc X86_COND_O, EFLAGS), addr:$dst)]>,
2526 TB; // [mem8] = overflow
2527def SETNOr : I<0x91, MRM0r,
2528 (outs GR8 :$dst), (ins),
2529 "setno\t$dst",
2530 [(set GR8:$dst, (X86setcc X86_COND_NO, EFLAGS))]>,
2531 TB; // GR8 = not overflow
2532def SETNOm : I<0x91, MRM0m,
2533 (outs), (ins i8mem:$dst),
2534 "setno\t$dst",
2535 [(store (X86setcc X86_COND_NO, EFLAGS), addr:$dst)]>,
2536 TB; // [mem8] = not overflow
2537
2538def SETCr : I<0x92, MRM0r,
2539 (outs GR8 :$dst), (ins),
2540 "setc\t$dst",
2541 [(set GR8:$dst, (X86setcc X86_COND_C, EFLAGS))]>,
2542 TB; // GR8 = carry
2543def SETCm : I<0x92, MRM0m,
2544 (outs), (ins i8mem:$dst),
2545 "setc\t$dst",
2546 [(store (X86setcc X86_COND_C, EFLAGS), addr:$dst)]>,
2547 TB; // [mem8] = carry
2548def SETNCr : I<0x93, MRM0r,
2549 (outs GR8 :$dst), (ins),
2550 "setnc\t$dst",
2551 [(set GR8:$dst, (X86setcc X86_COND_NC, EFLAGS))]>,
2552 TB; // GR8 = not carry
2553def SETNCm : I<0x93, MRM0m,
2554 (outs), (ins i8mem:$dst),
2555 "setnc\t$dst",
2556 [(store (X86setcc X86_COND_NC, EFLAGS), addr:$dst)]>,
2557 TB; // [mem8] = not carry
Evan Cheng950aac02007-09-25 01:57:46 +00002558} // Uses = [EFLAGS]
2559
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002560
2561// Integer comparisons
Evan Cheng55687072007-09-14 21:48:26 +00002562let Defs = [EFLAGS] in {
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002563def CMP8rr : I<0x38, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002564 (outs), (ins GR8 :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002565 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002566 [(X86cmp GR8:$src1, GR8:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002567def CMP16rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002568 (outs), (ins GR16:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002569 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002570 [(X86cmp GR16:$src1, GR16:$src2), (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002571def CMP32rr : I<0x39, MRMDestReg,
Evan Chengb783fa32007-07-19 01:14:50 +00002572 (outs), (ins GR32:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002573 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002574 [(X86cmp GR32:$src1, GR32:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002575def CMP8mr : I<0x38, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002576 (outs), (ins i8mem :$src1, GR8 :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002577 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002578 [(X86cmp (loadi8 addr:$src1), GR8:$src2),
2579 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002580def CMP16mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002581 (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002582 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002583 [(X86cmp (loadi16 addr:$src1), GR16:$src2),
2584 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002585def CMP32mr : I<0x39, MRMDestMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002586 (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002587 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002588 [(X86cmp (loadi32 addr:$src1), GR32:$src2),
2589 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002590def CMP8rm : I<0x3A, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002591 (outs), (ins GR8 :$src1, i8mem :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002592 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002593 [(X86cmp GR8:$src1, (loadi8 addr:$src2)),
2594 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002595def CMP16rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002596 (outs), (ins GR16:$src1, i16mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002597 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002598 [(X86cmp GR16:$src1, (loadi16 addr:$src2)),
2599 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002600def CMP32rm : I<0x3B, MRMSrcMem,
Evan Chengb783fa32007-07-19 01:14:50 +00002601 (outs), (ins GR32:$src1, i32mem:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002602 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002603 [(X86cmp GR32:$src1, (loadi32 addr:$src2)),
2604 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002605def CMP8ri : Ii8<0x80, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002606 (outs), (ins GR8:$src1, i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002607 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002608 [(X86cmp GR8:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002609def CMP16ri : Ii16<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002610 (outs), (ins GR16:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002611 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002612 [(X86cmp GR16:$src1, imm:$src2),
2613 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002614def CMP32ri : Ii32<0x81, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002615 (outs), (ins GR32:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002616 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002617 [(X86cmp GR32:$src1, imm:$src2), (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002618def CMP8mi : Ii8 <0x80, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002619 (outs), (ins i8mem :$src1, i8imm :$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002620 "cmp{b}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002621 [(X86cmp (loadi8 addr:$src1), imm:$src2),
2622 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002623def CMP16mi : Ii16<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002624 (outs), (ins i16mem:$src1, i16imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002625 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002626 [(X86cmp (loadi16 addr:$src1), imm:$src2),
2627 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002628def CMP32mi : Ii32<0x81, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002629 (outs), (ins i32mem:$src1, i32imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002630 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002631 [(X86cmp (loadi32 addr:$src1), imm:$src2),
2632 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002633def CMP16ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002634 (outs), (ins GR16:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002635 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002636 [(X86cmp GR16:$src1, i16immSExt8:$src2),
2637 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002638def CMP16mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002639 (outs), (ins i16mem:$src1, i16i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002640 "cmp{w}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002641 [(X86cmp (loadi16 addr:$src1), i16immSExt8:$src2),
2642 (implicit EFLAGS)]>, OpSize;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002643def CMP32mi8 : Ii8<0x83, MRM7m,
Evan Chengb783fa32007-07-19 01:14:50 +00002644 (outs), (ins i32mem:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002645 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002646 [(X86cmp (loadi32 addr:$src1), i32immSExt8:$src2),
2647 (implicit EFLAGS)]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002648def CMP32ri8 : Ii8<0x83, MRM7r,
Evan Chengb783fa32007-07-19 01:14:50 +00002649 (outs), (ins GR32:$src1, i32i8imm:$src2),
Dan Gohman91888f02007-07-31 20:11:57 +00002650 "cmp{l}\t{$src2, $src1|$src1, $src2}",
Evan Cheng621216e2007-09-29 00:00:36 +00002651 [(X86cmp GR32:$src1, i32immSExt8:$src2),
Evan Cheng950aac02007-09-25 01:57:46 +00002652 (implicit EFLAGS)]>;
2653} // Defs = [EFLAGS]
2654
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002655// Bit tests.
2656// TODO: BT with immediate operands
2657// TODO: BTC, BTR, and BTS
2658let Defs = [EFLAGS] in {
2659def BT16rr : I<0xA3, MRMSrcReg, (outs), (ins GR16:$src1, GR16:$src2),
2660 "bt{w}\t{$src2, $src1|$src1, $src2}",
2661 [(X86bt GR16:$src1, GR16:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002662 (implicit EFLAGS)]>, OpSize, TB;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002663def BT32rr : I<0xA3, MRMSrcReg, (outs), (ins GR32:$src1, GR32:$src2),
2664 "bt{l}\t{$src2, $src1|$src1, $src2}",
2665 [(X86bt GR32:$src1, GR32:$src2),
Chris Lattner5a95cde2008-12-25 01:32:49 +00002666 (implicit EFLAGS)]>, TB;
2667def BT16mr : I<0xA3, MRMDestMem, (outs), (ins i16mem:$src1, GR16:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002668 "bt{w}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerf8048c32008-12-25 01:27:10 +00002669 [(X86bt (loadi16 addr:$src1), GR16:$src2),
Evan Cheng95a77fd2009-01-02 05:35:45 +00002670 (implicit EFLAGS)]>, OpSize, TB, Requires<[FastBTMem]>;
Chris Lattner5a95cde2008-12-25 01:32:49 +00002671def BT32mr : I<0xA3, MRMDestMem, (outs), (ins i32mem:$src1, GR32:$src2),
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002672 "bt{l}\t{$src2, $src1|$src1, $src2}",
Chris Lattnerf8048c32008-12-25 01:27:10 +00002673 [(X86bt (loadi32 addr:$src1), GR32:$src2),
Evan Cheng95a77fd2009-01-02 05:35:45 +00002674 (implicit EFLAGS)]>, TB, Requires<[FastBTMem]>;
Dan Gohman7fe9b7f2008-12-23 22:45:23 +00002675} // Defs = [EFLAGS]
2676
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002677// Sign/Zero extenders
Dan Gohman9203ab42008-07-30 18:09:17 +00002678// Use movsbl intead of movsbw; we don't care about the high 16 bits
2679// of the register here. This has a smaller encoding and avoids a
2680// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002681def MOVSX16rr8 : I<0xBE, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002682 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2683 [(set GR16:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002684def MOVSX16rm8 : I<0xBE, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002685 "movs{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2686 [(set GR16:$dst, (sextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002687def MOVSX32rr8 : I<0xBE, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002688 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002689 [(set GR32:$dst, (sext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002690def MOVSX32rm8 : I<0xBE, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002691 "movs{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002692 [(set GR32:$dst, (sextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002693def MOVSX32rr16: I<0xBF, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002694 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002695 [(set GR32:$dst, (sext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002696def MOVSX32rm16: I<0xBF, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002697 "movs{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002698 [(set GR32:$dst, (sextloadi32i16 addr:$src))]>, TB;
2699
Dan Gohman9203ab42008-07-30 18:09:17 +00002700// Use movzbl intead of movzbw; we don't care about the high 16 bits
2701// of the register here. This has a smaller encoding and avoids a
2702// partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002703def MOVZX16rr8 : I<0xB6, MRMSrcReg, (outs GR16:$dst), (ins GR8 :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002704 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2705 [(set GR16:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002706def MOVZX16rm8 : I<0xB6, MRMSrcMem, (outs GR16:$dst), (ins i8mem :$src),
Dan Gohman9203ab42008-07-30 18:09:17 +00002707 "movz{bl|x}\t{$src, ${dst:subreg32}|${dst:subreg32}, $src}",
2708 [(set GR16:$dst, (zextloadi16i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002709def MOVZX32rr8 : I<0xB6, MRMSrcReg, (outs GR32:$dst), (ins GR8 :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002710 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002711 [(set GR32:$dst, (zext GR8:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002712def MOVZX32rm8 : I<0xB6, MRMSrcMem, (outs GR32:$dst), (ins i8mem :$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002713 "movz{bl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002714 [(set GR32:$dst, (zextloadi32i8 addr:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002715def MOVZX32rr16: I<0xB7, MRMSrcReg, (outs GR32:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002716 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002717 [(set GR32:$dst, (zext GR16:$src))]>, TB;
Evan Chengb783fa32007-07-19 01:14:50 +00002718def MOVZX32rm16: I<0xB7, MRMSrcMem, (outs GR32:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002719 "movz{wl|x}\t{$src, $dst|$dst, $src}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002720 [(set GR32:$dst, (zextloadi32i16 addr:$src))]>, TB;
2721
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002722let neverHasSideEffects = 1 in {
2723 let Defs = [AX], Uses = [AL] in
2724 def CBW : I<0x98, RawFrm, (outs), (ins),
2725 "{cbtw|cbw}", []>, OpSize; // AX = signext(AL)
2726 let Defs = [EAX], Uses = [AX] in
2727 def CWDE : I<0x98, RawFrm, (outs), (ins),
2728 "{cwtl|cwde}", []>; // EAX = signext(AX)
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002729
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002730 let Defs = [AX,DX], Uses = [AX] in
2731 def CWD : I<0x99, RawFrm, (outs), (ins),
2732 "{cwtd|cwd}", []>, OpSize; // DX:AX = signext(AX)
2733 let Defs = [EAX,EDX], Uses = [EAX] in
2734 def CDQ : I<0x99, RawFrm, (outs), (ins),
2735 "{cltd|cdq}", []>; // EDX:EAX = signext(EAX)
2736}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002737
2738//===----------------------------------------------------------------------===//
2739// Alias Instructions
2740//===----------------------------------------------------------------------===//
2741
2742// Alias instructions that map movr0 to xor.
2743// FIXME: remove when we can teach regalloc that xor reg, reg is ok.
Bill Wendlingba5d5b02008-05-29 01:02:09 +00002744let Defs = [EFLAGS], isReMaterializable = 1, isAsCheapAsAMove = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002745def MOV8r0 : I<0x30, MRMInitReg, (outs GR8 :$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002746 "xor{b}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002747 [(set GR8:$dst, 0)]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00002748// Use xorl instead of xorw since we don't care about the high 16 bits,
2749// it's smaller, and it avoids a partial-register update.
Evan Chengb783fa32007-07-19 01:14:50 +00002750def MOV16r0 : I<0x31, MRMInitReg, (outs GR16:$dst), (ins),
Dan Gohman9203ab42008-07-30 18:09:17 +00002751 "xor{l}\t${dst:subreg32}, ${dst:subreg32}",
2752 [(set GR16:$dst, 0)]>;
Evan Chengb783fa32007-07-19 01:14:50 +00002753def MOV32r0 : I<0x31, MRMInitReg, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002754 "xor{l}\t$dst, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002755 [(set GR32:$dst, 0)]>;
Dan Gohman8aef09b2007-09-07 21:32:51 +00002756}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002757
2758// Basic operations on GR16 / GR32 subclasses GR16_ and GR32_ which contains only
2759// those registers that have GR8 sub-registers (i.e. AX - DX, EAX - EDX).
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002760let neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002761def MOV16to16_ : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002762 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002763def MOV32to32_ : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002764 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002765
Evan Chengb783fa32007-07-19 01:14:50 +00002766def MOV16_rr : I<0x89, MRMDestReg, (outs GR16_:$dst), (ins GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002767 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002768def MOV32_rr : I<0x89, MRMDestReg, (outs GR32_:$dst), (ins GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002769 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002770} // neverHasSideEffects
2771
Dan Gohman5574cc72008-12-03 18:15:48 +00002772let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1, mayHaveSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002773def MOV16_rm : I<0x8B, MRMSrcMem, (outs GR16_:$dst), (ins i16mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002774 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002775def MOV32_rm : I<0x8B, MRMSrcMem, (outs GR32_:$dst), (ins i32mem:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002776 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Evan Cheng4e84e452007-08-30 05:49:43 +00002777}
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002778let mayStore = 1, neverHasSideEffects = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002779def MOV16_mr : I<0x89, MRMDestMem, (outs), (ins i16mem:$dst, GR16_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002780 "mov{w}\t{$src, $dst|$dst, $src}", []>, OpSize;
Evan Chengb783fa32007-07-19 01:14:50 +00002781def MOV32_mr : I<0x89, MRMDestMem, (outs), (ins i32mem:$dst, GR32_:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002782 "mov{l}\t{$src, $dst|$dst, $src}", []>;
Chris Lattnerc90ee9c2008-01-10 07:59:24 +00002783}
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002784
2785//===----------------------------------------------------------------------===//
2786// Thread Local Storage Instructions
2787//
2788
Evan Cheng6e4d1d92007-09-11 19:55:27 +00002789let Uses = [EBX] in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002790def TLS_addr32 : I<0, Pseudo, (outs GR32:$dst), (ins i32imm:$sym),
2791 "leal\t${sym:mem}(,%ebx,1), $dst",
2792 [(set GR32:$dst, (X86tlsaddr tglobaltlsaddr:$sym))]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002793
2794let AddedComplexity = 10 in
Anton Korobeynikov4fbf00b2008-05-04 21:36:32 +00002795def TLS_gs_rr : I<0, Pseudo, (outs GR32:$dst), (ins GR32:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002796 "movl\t%gs:($src), $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002797 [(set GR32:$dst, (load (add X86TLStp, GR32:$src)))]>;
2798
2799let AddedComplexity = 15 in
Nicolas Geoffray81580792008-10-25 15:22:06 +00002800def TLS_gs_ri : I<0x8B, Pseudo, (outs GR32:$dst), (ins i32imm:$src),
Dan Gohman91888f02007-07-31 20:11:57 +00002801 "movl\t%gs:${src:mem}, $dst",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002802 [(set GR32:$dst,
Nicolas Geoffray81580792008-10-25 15:22:06 +00002803 (load (add X86TLStp, (X86Wrapper tglobaltlsaddr:$src))))]>,
2804 SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002805
Nicolas Geoffray81580792008-10-25 15:22:06 +00002806def TLS_tp : I<0x8B, Pseudo, (outs GR32:$dst), (ins),
Dan Gohman91888f02007-07-31 20:11:57 +00002807 "movl\t%gs:0, $dst",
Nicolas Geoffray81580792008-10-25 15:22:06 +00002808 [(set GR32:$dst, X86TLStp)]>, SegGS;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002809
2810//===----------------------------------------------------------------------===//
2811// DWARF Pseudo Instructions
2812//
2813
Evan Chengb783fa32007-07-19 01:14:50 +00002814def DWARF_LOC : I<0, Pseudo, (outs),
2815 (ins i32imm:$line, i32imm:$col, i32imm:$file),
Dan Gohman77af4a82007-09-24 19:25:06 +00002816 ".loc\t${file:debug} ${line:debug} ${col:debug}",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002817 [(dwarf_loc (i32 imm:$line), (i32 imm:$col),
2818 (i32 imm:$file))]>;
2819
2820//===----------------------------------------------------------------------===//
2821// EH Pseudo Instructions
2822//
2823let isTerminator = 1, isReturn = 1, isBarrier = 1,
Evan Cheng37e7c752007-07-21 00:34:19 +00002824 hasCtrlDep = 1 in {
Evan Chengb783fa32007-07-19 01:14:50 +00002825def EH_RETURN : I<0xC3, RawFrm, (outs), (ins GR32:$addr),
Dan Gohman91888f02007-07-31 20:11:57 +00002826 "ret\t#eh_return, addr: $addr",
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002827 [(X86ehret GR32:$addr)]>;
2828
2829}
2830
2831//===----------------------------------------------------------------------===//
Andrew Lenharthe44f3902008-02-21 06:45:13 +00002832// Atomic support
2833//
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002834
Evan Cheng3e171562008-04-19 01:20:30 +00002835// Atomic swap. These are just normal xchg instructions. But since a memory
2836// operand is referenced, the atomicity is ensured.
Dan Gohmana41a1c092008-08-06 15:52:50 +00002837let Constraints = "$val = $dst" in {
Evan Cheng3e171562008-04-19 01:20:30 +00002838def XCHG32rm : I<0x87, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
2839 "xchg{l}\t{$val, $ptr|$ptr, $val}",
2840 [(set GR32:$dst, (atomic_swap_32 addr:$ptr, GR32:$val))]>;
2841def XCHG16rm : I<0x87, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
2842 "xchg{w}\t{$val, $ptr|$ptr, $val}",
2843 [(set GR16:$dst, (atomic_swap_16 addr:$ptr, GR16:$val))]>,
2844 OpSize;
2845def XCHG8rm : I<0x86, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
2846 "xchg{b}\t{$val, $ptr|$ptr, $val}",
2847 [(set GR8:$dst, (atomic_swap_8 addr:$ptr, GR8:$val))]>;
2848}
2849
Evan Chengd49dbb82008-04-18 20:55:36 +00002850// Atomic compare and swap.
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002851let Defs = [EAX, EFLAGS], Uses = [EAX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002852def LCMPXCHG32 : I<0xB1, MRMDestMem, (outs), (ins i32mem:$ptr, GR32:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002853 "lock\n\tcmpxchg{l}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002854 [(X86cas addr:$ptr, GR32:$swap, 4)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002855}
Dale Johannesenf160d802008-10-02 18:53:47 +00002856let Defs = [EAX, EDX, EFLAGS], Uses = [EAX, EBX, ECX, EDX] in {
Anton Korobeynikovc4067392008-07-22 16:22:48 +00002857def LCMPXCHG8B : I<0xC7, MRM1m, (outs), (ins i32mem:$ptr),
Dale Johannesend20e4452008-08-19 18:47:28 +00002858 "lock\n\tcmpxchg8b\t$ptr",
Andrew Lenharth81580822008-03-05 01:15:49 +00002859 [(X86cas8 addr:$ptr)]>, TB, LOCK;
2860}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002861
2862let Defs = [AX, EFLAGS], Uses = [AX] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002863def LCMPXCHG16 : I<0xB1, MRMDestMem, (outs), (ins i16mem:$ptr, GR16:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002864 "lock\n\tcmpxchg{w}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002865 [(X86cas addr:$ptr, GR16:$swap, 2)]>, TB, OpSize, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002866}
Andrew Lenharth7dfe23f2008-03-01 21:52:34 +00002867let Defs = [AL, EFLAGS], Uses = [AL] in {
Evan Chengd49dbb82008-04-18 20:55:36 +00002868def LCMPXCHG8 : I<0xB0, MRMDestMem, (outs), (ins i8mem:$ptr, GR8:$swap),
Dale Johannesend20e4452008-08-19 18:47:28 +00002869 "lock\n\tcmpxchg{b}\t{$swap, $ptr|$ptr, $swap}",
Evan Cheng09fbdee2008-03-04 03:20:06 +00002870 [(X86cas addr:$ptr, GR8:$swap, 1)]>, TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002871}
2872
Evan Chengd49dbb82008-04-18 20:55:36 +00002873// Atomic exchange and add
2874let Constraints = "$val = $dst", Defs = [EFLAGS] in {
2875def LXADD32 : I<0xC1, MRMSrcMem, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002876 "lock\n\txadd{l}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002877 [(set GR32:$dst, (atomic_load_add_32 addr:$ptr, GR32:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002878 TB, LOCK;
2879def LXADD16 : I<0xC1, MRMSrcMem, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002880 "lock\n\txadd{w}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002881 [(set GR16:$dst, (atomic_load_add_16 addr:$ptr, GR16:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002882 TB, OpSize, LOCK;
2883def LXADD8 : I<0xC0, MRMSrcMem, (outs GR8:$dst), (ins i8mem:$ptr, GR8:$val),
Dale Johannesend20e4452008-08-19 18:47:28 +00002884 "lock\n\txadd{b}\t{$val, $ptr|$ptr, $val}",
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002885 [(set GR8:$dst, (atomic_load_add_8 addr:$ptr, GR8:$val))]>,
Evan Chengd49dbb82008-04-18 20:55:36 +00002886 TB, LOCK;
Andrew Lenharth7a5a4b22008-03-01 13:37:02 +00002887}
2888
Mon P Wang6bde9ec2008-06-25 08:15:39 +00002889// Atomic exchange, and, or, xor
Mon P Wang078a62d2008-05-05 19:05:59 +00002890let Constraints = "$val = $dst", Defs = [EFLAGS],
2891 usesCustomDAGSchedInserter = 1 in {
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002892def ATOMAND32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002893 "#ATOMAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002894 [(set GR32:$dst, (atomic_load_and_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002895def ATOMOR32 : I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002896 "#ATOMOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002897 [(set GR32:$dst, (atomic_load_or_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002898def ATOMXOR32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002899 "#ATOMXOR32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002900 [(set GR32:$dst, (atomic_load_xor_32 addr:$ptr, GR32:$val))]>;
Andrew Lenharthaf02d592008-06-14 05:48:15 +00002901def ATOMNAND32 : I<0, Pseudo,(outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002902 "#ATOMNAND32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002903 [(set GR32:$dst, (atomic_load_nand_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002904def ATOMMIN32: I<0, Pseudo, (outs GR32:$dst), (ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002905 "#ATOMMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002906 [(set GR32:$dst, (atomic_load_min_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002907def ATOMMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002908 "#ATOMMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002909 [(set GR32:$dst, (atomic_load_max_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002910def ATOMUMIN32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002911 "#ATOMUMIN32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002912 [(set GR32:$dst, (atomic_load_umin_32 addr:$ptr, GR32:$val))]>;
Dan Gohman8aeb61f2008-05-12 20:22:45 +00002913def ATOMUMAX32: I<0, Pseudo, (outs GR32:$dst),(ins i32mem:$ptr, GR32:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002914 "#ATOMUMAX32 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002915 [(set GR32:$dst, (atomic_load_umax_32 addr:$ptr, GR32:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002916
2917def ATOMAND16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002918 "#ATOMAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002919 [(set GR16:$dst, (atomic_load_and_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002920def ATOMOR16 : I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002921 "#ATOMOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002922 [(set GR16:$dst, (atomic_load_or_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002923def ATOMXOR16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002924 "#ATOMXOR16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002925 [(set GR16:$dst, (atomic_load_xor_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002926def ATOMNAND16 : I<0, Pseudo,(outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002927 "#ATOMNAND16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002928 [(set GR16:$dst, (atomic_load_nand_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002929def ATOMMIN16: I<0, Pseudo, (outs GR16:$dst), (ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002930 "#ATOMMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002931 [(set GR16:$dst, (atomic_load_min_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002932def ATOMMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002933 "#ATOMMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002934 [(set GR16:$dst, (atomic_load_max_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002935def ATOMUMIN16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002936 "#ATOMUMIN16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002937 [(set GR16:$dst, (atomic_load_umin_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002938def ATOMUMAX16: I<0, Pseudo, (outs GR16:$dst),(ins i16mem:$ptr, GR16:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002939 "#ATOMUMAX16 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002940 [(set GR16:$dst, (atomic_load_umax_16 addr:$ptr, GR16:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002941
2942def ATOMAND8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002943 "#ATOMAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002944 [(set GR8:$dst, (atomic_load_and_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002945def ATOMOR8 : I<0, Pseudo, (outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002946 "#ATOMOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002947 [(set GR8:$dst, (atomic_load_or_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002948def ATOMXOR8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002949 "#ATOMXOR8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002950 [(set GR8:$dst, (atomic_load_xor_8 addr:$ptr, GR8:$val))]>;
Dale Johannesend20e4452008-08-19 18:47:28 +00002951def ATOMNAND8 : I<0, Pseudo,(outs GR8:$dst),(ins i8mem:$ptr, GR8:$val),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002952 "#ATOMNAND8 PSEUDO!",
Dale Johannesenbc187662008-08-28 02:44:49 +00002953 [(set GR8:$dst, (atomic_load_nand_8 addr:$ptr, GR8:$val))]>;
Mon P Wang078a62d2008-05-05 19:05:59 +00002954}
2955
Dale Johannesenf160d802008-10-02 18:53:47 +00002956let Constraints = "$val1 = $dst1, $val2 = $dst2",
2957 Defs = [EFLAGS, EAX, EBX, ECX, EDX],
2958 Uses = [EAX, EBX, ECX, EDX],
Dale Johannesen44eb5372008-10-03 19:41:08 +00002959 mayLoad = 1, mayStore = 1,
Dale Johannesenf160d802008-10-02 18:53:47 +00002960 usesCustomDAGSchedInserter = 1 in {
2961def ATOMAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2962 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002963 "#ATOMAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002964def ATOMOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2965 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002966 "#ATOMOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002967def ATOMXOR6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2968 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002969 "#ATOMXOR6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002970def ATOMNAND6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2971 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002972 "#ATOMNAND6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002973def ATOMADD6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2974 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002975 "#ATOMADD6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002976def ATOMSUB6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2977 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002978 "#ATOMSUB6432 PSEUDO!", []>;
Dale Johannesen51c58ee2008-10-03 22:25:52 +00002979def ATOMSWAP6432 : I<0, Pseudo, (outs GR32:$dst1, GR32:$dst2),
2980 (ins i64mem:$ptr, GR32:$val1, GR32:$val2),
Nick Lewyckybfb9fd22008-12-07 03:49:52 +00002981 "#ATOMSWAP6432 PSEUDO!", []>;
Dale Johannesenf160d802008-10-02 18:53:47 +00002982}
2983
Andrew Lenharthe44f3902008-02-21 06:45:13 +00002984//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002985// Non-Instruction Patterns
2986//===----------------------------------------------------------------------===//
2987
Bill Wendlingfef06052008-09-16 21:48:12 +00002988// ConstantPool GlobalAddress, ExternalSymbol, and JumpTable
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002989def : Pat<(i32 (X86Wrapper tconstpool :$dst)), (MOV32ri tconstpool :$dst)>;
2990def : Pat<(i32 (X86Wrapper tjumptable :$dst)), (MOV32ri tjumptable :$dst)>;
Nate Begemanb52948972008-04-12 00:47:57 +00002991def : Pat<(i32 (X86Wrapper tglobaltlsaddr:$dst)),(MOV32ri tglobaltlsaddr:$dst)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00002992def : Pat<(i32 (X86Wrapper tglobaladdr :$dst)), (MOV32ri tglobaladdr :$dst)>;
2993def : Pat<(i32 (X86Wrapper texternalsym:$dst)), (MOV32ri texternalsym:$dst)>;
2994
2995def : Pat<(add GR32:$src1, (X86Wrapper tconstpool:$src2)),
2996 (ADD32ri GR32:$src1, tconstpool:$src2)>;
2997def : Pat<(add GR32:$src1, (X86Wrapper tjumptable:$src2)),
2998 (ADD32ri GR32:$src1, tjumptable:$src2)>;
2999def : Pat<(add GR32:$src1, (X86Wrapper tglobaladdr :$src2)),
3000 (ADD32ri GR32:$src1, tglobaladdr:$src2)>;
3001def : Pat<(add GR32:$src1, (X86Wrapper texternalsym:$src2)),
3002 (ADD32ri GR32:$src1, texternalsym:$src2)>;
3003
3004def : Pat<(store (i32 (X86Wrapper tglobaladdr:$src)), addr:$dst),
3005 (MOV32mi addr:$dst, tglobaladdr:$src)>;
3006def : Pat<(store (i32 (X86Wrapper texternalsym:$src)), addr:$dst),
3007 (MOV32mi addr:$dst, texternalsym:$src)>;
3008
3009// Calls
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003010// tailcall stuff
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003011def : Pat<(X86tailcall GR32:$dst),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003012 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003013
3014def : Pat<(X86tailcall (i32 tglobaladdr:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003015 (TAILCALL)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003016def : Pat<(X86tailcall (i32 texternalsym:$dst)),
Arnold Schwaighofere2d6bbb2007-10-11 19:40:01 +00003017 (TAILCALL)>;
3018
3019def : Pat<(X86tcret GR32:$dst, imm:$off),
3020 (TCRETURNri GR32:$dst, imm:$off)>;
3021
3022def : Pat<(X86tcret (i32 tglobaladdr:$dst), imm:$off),
3023 (TCRETURNdi texternalsym:$dst, imm:$off)>;
3024
3025def : Pat<(X86tcret (i32 texternalsym:$dst), imm:$off),
3026 (TCRETURNdi texternalsym:$dst, imm:$off)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003027
3028def : Pat<(X86call (i32 tglobaladdr:$dst)),
3029 (CALLpcrel32 tglobaladdr:$dst)>;
3030def : Pat<(X86call (i32 texternalsym:$dst)),
3031 (CALLpcrel32 texternalsym:$dst)>;
3032
3033// X86 specific add which produces a flag.
3034def : Pat<(addc GR32:$src1, GR32:$src2),
3035 (ADD32rr GR32:$src1, GR32:$src2)>;
3036def : Pat<(addc GR32:$src1, (load addr:$src2)),
3037 (ADD32rm GR32:$src1, addr:$src2)>;
3038def : Pat<(addc GR32:$src1, imm:$src2),
3039 (ADD32ri GR32:$src1, imm:$src2)>;
3040def : Pat<(addc GR32:$src1, i32immSExt8:$src2),
3041 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3042
3043def : Pat<(subc GR32:$src1, GR32:$src2),
3044 (SUB32rr GR32:$src1, GR32:$src2)>;
3045def : Pat<(subc GR32:$src1, (load addr:$src2)),
3046 (SUB32rm GR32:$src1, addr:$src2)>;
3047def : Pat<(subc GR32:$src1, imm:$src2),
3048 (SUB32ri GR32:$src1, imm:$src2)>;
3049def : Pat<(subc GR32:$src1, i32immSExt8:$src2),
3050 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3051
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003052// Comparisons.
3053
3054// TEST R,R is smaller than CMP R,0
Evan Cheng621216e2007-09-29 00:00:36 +00003055def : Pat<(parallel (X86cmp GR8:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003056 (TEST8rr GR8:$src1, GR8:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003057def : Pat<(parallel (X86cmp GR16:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003058 (TEST16rr GR16:$src1, GR16:$src1)>;
Evan Cheng621216e2007-09-29 00:00:36 +00003059def : Pat<(parallel (X86cmp GR32:$src1, 0), (implicit EFLAGS)),
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003060 (TEST32rr GR32:$src1, GR32:$src1)>;
3061
Duncan Sands082524c2008-01-23 20:39:46 +00003062// zextload bool -> zextload byte
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003063def : Pat<(zextloadi8i1 addr:$src), (MOV8rm addr:$src)>;
3064def : Pat<(zextloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>;
3065def : Pat<(zextloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
3066
3067// extload bool -> extload byte
3068def : Pat<(extloadi8i1 addr:$src), (MOV8rm addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003069def : Pat<(extloadi16i1 addr:$src), (MOVZX16rm8 addr:$src)>,
3070 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003071def : Pat<(extloadi32i1 addr:$src), (MOVZX32rm8 addr:$src)>;
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003072def : Pat<(extloadi16i8 addr:$src), (MOVZX16rm8 addr:$src)>,
3073 Requires<[In32BitMode]>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003074def : Pat<(extloadi32i8 addr:$src), (MOVZX32rm8 addr:$src)>;
3075def : Pat<(extloadi32i16 addr:$src), (MOVZX32rm16 addr:$src)>;
3076
Dan Gohmandd612bb2008-08-20 21:27:32 +00003077// anyext
Bill Wendlingce1c5c12008-08-22 20:51:05 +00003078def : Pat<(i16 (anyext GR8 :$src)), (MOVZX16rr8 GR8 :$src)>,
3079 Requires<[In32BitMode]>;
3080def : Pat<(i32 (anyext GR8 :$src)), (MOVZX32rr8 GR8 :$src)>,
3081 Requires<[In32BitMode]>;
Dan Gohmandd612bb2008-08-20 21:27:32 +00003082def : Pat<(i32 (anyext GR16:$src)),
3083 (INSERT_SUBREG (i32 (IMPLICIT_DEF)), GR16:$src, x86_subreg_16bit)>;
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003084
Evan Chengf2abee72007-12-13 00:43:27 +00003085// (and (i32 load), 255) -> (zextload i8)
Evan Cheng1e5e5452008-09-29 17:26:18 +00003086def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 255))),
3087 (MOVZX32rm8 addr:$src)>;
3088def : Pat<(i32 (and (nvloadi32 addr:$src), (i32 65535))),
3089 (MOVZX32rm16 addr:$src)>;
Evan Chengf2abee72007-12-13 00:43:27 +00003090
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003091//===----------------------------------------------------------------------===//
3092// Some peepholes
3093//===----------------------------------------------------------------------===//
3094
Dan Gohman5a5e6e92008-10-17 01:33:43 +00003095// Odd encoding trick: -128 fits into an 8-bit immediate field while
3096// +128 doesn't, so in this special case use a sub instead of an add.
3097def : Pat<(add GR16:$src1, 128),
3098 (SUB16ri8 GR16:$src1, -128)>;
3099def : Pat<(store (add (loadi16 addr:$dst), 128), addr:$dst),
3100 (SUB16mi8 addr:$dst, -128)>;
3101def : Pat<(add GR32:$src1, 128),
3102 (SUB32ri8 GR32:$src1, -128)>;
3103def : Pat<(store (add (loadi32 addr:$dst), 128), addr:$dst),
3104 (SUB32mi8 addr:$dst, -128)>;
3105
Dan Gohman9203ab42008-07-30 18:09:17 +00003106// r & (2^16-1) ==> movz
3107def : Pat<(and GR32:$src1, 0xffff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003108 (MOVZX32rr16 (i16 (EXTRACT_SUBREG GR32:$src1, x86_subreg_16bit)))>;
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003109// r & (2^8-1) ==> movz
3110def : Pat<(and GR32:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003111 (MOVZX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src1),
3112 x86_subreg_8bit)))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003113 Requires<[In32BitMode]>;
3114// r & (2^8-1) ==> movz
3115def : Pat<(and GR16:$src1, 0xff),
Dan Gohmandd612bb2008-08-20 21:27:32 +00003116 (MOVZX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src1),
3117 x86_subreg_8bit)))>,
3118 Requires<[In32BitMode]>;
3119
3120// sext_inreg patterns
3121def : Pat<(sext_inreg GR32:$src, i16),
3122 (MOVSX32rr16 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit)))>;
3123def : Pat<(sext_inreg GR32:$src, i8),
3124 (MOVSX32rr8 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src),
3125 x86_subreg_8bit)))>,
3126 Requires<[In32BitMode]>;
3127def : Pat<(sext_inreg GR16:$src, i8),
3128 (MOVSX16rr8 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src),
3129 x86_subreg_8bit)))>,
3130 Requires<[In32BitMode]>;
3131
3132// trunc patterns
3133def : Pat<(i16 (trunc GR32:$src)),
3134 (i16 (EXTRACT_SUBREG GR32:$src, x86_subreg_16bit))>;
3135def : Pat<(i8 (trunc GR32:$src)),
3136 (i8 (EXTRACT_SUBREG (MOV32to32_ GR32:$src), x86_subreg_8bit))>,
3137 Requires<[In32BitMode]>;
3138def : Pat<(i8 (trunc GR16:$src)),
3139 (i8 (EXTRACT_SUBREG (MOV16to16_ GR16:$src), x86_subreg_8bit))>,
Dan Gohman5beb1ff2008-08-06 18:27:21 +00003140 Requires<[In32BitMode]>;
Dan Gohman9203ab42008-07-30 18:09:17 +00003141
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003142// (shl x, 1) ==> (add x, x)
3143def : Pat<(shl GR8 :$src1, (i8 1)), (ADD8rr GR8 :$src1, GR8 :$src1)>;
3144def : Pat<(shl GR16:$src1, (i8 1)), (ADD16rr GR16:$src1, GR16:$src1)>;
3145def : Pat<(shl GR32:$src1, (i8 1)), (ADD32rr GR32:$src1, GR32:$src1)>;
3146
Evan Cheng76a64c72008-08-30 02:03:58 +00003147// (shl x (and y, 31)) ==> (shl x, y)
3148def : Pat<(shl GR8:$src1, (and CL:$amt, 31)),
3149 (SHL8rCL GR8:$src1)>;
3150def : Pat<(shl GR16:$src1, (and CL:$amt, 31)),
3151 (SHL16rCL GR16:$src1)>;
3152def : Pat<(shl GR32:$src1, (and CL:$amt, 31)),
3153 (SHL32rCL GR32:$src1)>;
3154def : Pat<(store (shl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3155 (SHL8mCL addr:$dst)>;
3156def : Pat<(store (shl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3157 (SHL16mCL addr:$dst)>;
3158def : Pat<(store (shl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3159 (SHL32mCL addr:$dst)>;
3160
3161def : Pat<(srl GR8:$src1, (and CL:$amt, 31)),
3162 (SHR8rCL GR8:$src1)>;
3163def : Pat<(srl GR16:$src1, (and CL:$amt, 31)),
3164 (SHR16rCL GR16:$src1)>;
3165def : Pat<(srl GR32:$src1, (and CL:$amt, 31)),
3166 (SHR32rCL GR32:$src1)>;
3167def : Pat<(store (srl (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3168 (SHR8mCL addr:$dst)>;
3169def : Pat<(store (srl (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3170 (SHR16mCL addr:$dst)>;
3171def : Pat<(store (srl (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3172 (SHR32mCL addr:$dst)>;
3173
3174def : Pat<(sra GR8:$src1, (and CL:$amt, 31)),
3175 (SAR8rCL GR8:$src1)>;
3176def : Pat<(sra GR16:$src1, (and CL:$amt, 31)),
3177 (SAR16rCL GR16:$src1)>;
3178def : Pat<(sra GR32:$src1, (and CL:$amt, 31)),
3179 (SAR32rCL GR32:$src1)>;
3180def : Pat<(store (sra (loadi8 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3181 (SAR8mCL addr:$dst)>;
3182def : Pat<(store (sra (loadi16 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3183 (SAR16mCL addr:$dst)>;
3184def : Pat<(store (sra (loadi32 addr:$dst), (and CL:$amt, 31)), addr:$dst),
3185 (SAR32mCL addr:$dst)>;
3186
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003187// (or (x >> c) | (y << (32 - c))) ==> (shrd32 x, y, c)
3188def : Pat<(or (srl GR32:$src1, CL:$amt),
3189 (shl GR32:$src2, (sub 32, CL:$amt))),
3190 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3191
3192def : Pat<(store (or (srl (loadi32 addr:$dst), CL:$amt),
3193 (shl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3194 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3195
Dan Gohman921581d2008-10-17 01:23:35 +00003196def : Pat<(or (srl GR32:$src1, (i8 (trunc ECX:$amt))),
3197 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3198 (SHRD32rrCL GR32:$src1, GR32:$src2)>;
3199
3200def : Pat<(store (or (srl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3201 (shl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3202 addr:$dst),
3203 (SHRD32mrCL addr:$dst, GR32:$src2)>;
3204
3205def : Pat<(shrd GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3206 (SHRD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3207
3208def : Pat<(store (shrd (loadi32 addr:$dst), (i8 imm:$amt1),
3209 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3210 (SHRD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3211
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003212// (or (x << c) | (y >> (32 - c))) ==> (shld32 x, y, c)
3213def : Pat<(or (shl GR32:$src1, CL:$amt),
3214 (srl GR32:$src2, (sub 32, CL:$amt))),
3215 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3216
3217def : Pat<(store (or (shl (loadi32 addr:$dst), CL:$amt),
3218 (srl GR32:$src2, (sub 32, CL:$amt))), addr:$dst),
3219 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3220
Dan Gohman921581d2008-10-17 01:23:35 +00003221def : Pat<(or (shl GR32:$src1, (i8 (trunc ECX:$amt))),
3222 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3223 (SHLD32rrCL GR32:$src1, GR32:$src2)>;
3224
3225def : Pat<(store (or (shl (loadi32 addr:$dst), (i8 (trunc ECX:$amt))),
3226 (srl GR32:$src2, (i8 (trunc (sub 32, ECX:$amt))))),
3227 addr:$dst),
3228 (SHLD32mrCL addr:$dst, GR32:$src2)>;
3229
3230def : Pat<(shld GR32:$src1, (i8 imm:$amt1), GR32:$src2, (i8 imm:$amt2)),
3231 (SHLD32rri8 GR32:$src1, GR32:$src2, (i8 imm:$amt1))>;
3232
3233def : Pat<(store (shld (loadi32 addr:$dst), (i8 imm:$amt1),
3234 GR32:$src2, (i8 imm:$amt2)), addr:$dst),
3235 (SHLD32mri8 addr:$dst, GR32:$src2, (i8 imm:$amt1))>;
3236
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003237// (or (x >> c) | (y << (16 - c))) ==> (shrd16 x, y, c)
3238def : Pat<(or (srl GR16:$src1, CL:$amt),
3239 (shl GR16:$src2, (sub 16, CL:$amt))),
3240 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3241
3242def : Pat<(store (or (srl (loadi16 addr:$dst), CL:$amt),
3243 (shl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3244 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3245
Dan Gohman921581d2008-10-17 01:23:35 +00003246def : Pat<(or (srl GR16:$src1, (i8 (trunc CX:$amt))),
3247 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3248 (SHRD16rrCL GR16:$src1, GR16:$src2)>;
3249
3250def : Pat<(store (or (srl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3251 (shl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3252 addr:$dst),
3253 (SHRD16mrCL addr:$dst, GR16:$src2)>;
3254
3255def : Pat<(shrd GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3256 (SHRD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3257
3258def : Pat<(store (shrd (loadi16 addr:$dst), (i8 imm:$amt1),
3259 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3260 (SHRD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3261
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003262// (or (x << c) | (y >> (16 - c))) ==> (shld16 x, y, c)
3263def : Pat<(or (shl GR16:$src1, CL:$amt),
3264 (srl GR16:$src2, (sub 16, CL:$amt))),
3265 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3266
3267def : Pat<(store (or (shl (loadi16 addr:$dst), CL:$amt),
3268 (srl GR16:$src2, (sub 16, CL:$amt))), addr:$dst),
3269 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3270
Dan Gohman921581d2008-10-17 01:23:35 +00003271def : Pat<(or (shl GR16:$src1, (i8 (trunc CX:$amt))),
3272 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3273 (SHLD16rrCL GR16:$src1, GR16:$src2)>;
3274
3275def : Pat<(store (or (shl (loadi16 addr:$dst), (i8 (trunc CX:$amt))),
3276 (srl GR16:$src2, (i8 (trunc (sub 16, CX:$amt))))),
3277 addr:$dst),
3278 (SHLD16mrCL addr:$dst, GR16:$src2)>;
3279
3280def : Pat<(shld GR16:$src1, (i8 imm:$amt1), GR16:$src2, (i8 imm:$amt2)),
3281 (SHLD16rri8 GR16:$src1, GR16:$src2, (i8 imm:$amt1))>;
3282
3283def : Pat<(store (shld (loadi16 addr:$dst), (i8 imm:$amt1),
3284 GR16:$src2, (i8 imm:$amt2)), addr:$dst),
3285 (SHLD16mri8 addr:$dst, GR16:$src2, (i8 imm:$amt1))>;
3286
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003287//===----------------------------------------------------------------------===//
Bill Wendlingf5399032008-12-12 21:15:41 +00003288// Overflow Patterns
3289//===----------------------------------------------------------------------===//
3290
3291// Register-Register Addition with Overflow
3292def : Pat<(parallel (X86add_ovf GR8:$src1, GR8:$src2),
3293 (implicit EFLAGS)),
3294 (ADD8rr GR8:$src1, GR8:$src2)>;
3295
3296// Register-Register Addition with Overflow
3297def : Pat<(parallel (X86add_ovf GR16:$src1, GR16:$src2),
3298 (implicit EFLAGS)),
3299 (ADD16rr GR16:$src1, GR16:$src2)>;
3300def : Pat<(parallel (X86add_ovf GR32:$src1, GR32:$src2),
3301 (implicit EFLAGS)),
3302 (ADD32rr GR32:$src1, GR32:$src2)>;
3303
3304// Register-Memory Addition with Overflow
3305def : Pat<(parallel (X86add_ovf GR8:$src1, (load addr:$src2)),
3306 (implicit EFLAGS)),
3307 (ADD8rm GR8:$src1, addr:$src2)>;
3308def : Pat<(parallel (X86add_ovf GR16:$src1, (load addr:$src2)),
3309 (implicit EFLAGS)),
3310 (ADD16rm GR16:$src1, addr:$src2)>;
3311def : Pat<(parallel (X86add_ovf GR32:$src1, (load addr:$src2)),
3312 (implicit EFLAGS)),
3313 (ADD32rm GR32:$src1, addr:$src2)>;
3314
3315// Register-Integer Addition with Overflow
3316def : Pat<(parallel (X86add_ovf GR8:$src1, imm:$src2),
3317 (implicit EFLAGS)),
3318 (ADD8ri GR8:$src1, imm:$src2)>;
3319
3320// Register-Integer Addition with Overflow
3321def : Pat<(parallel (X86add_ovf GR16:$src1, imm:$src2),
3322 (implicit EFLAGS)),
3323 (ADD16ri GR16:$src1, imm:$src2)>;
3324def : Pat<(parallel (X86add_ovf GR32:$src1, imm:$src2),
3325 (implicit EFLAGS)),
3326 (ADD32ri GR32:$src1, imm:$src2)>;
3327def : Pat<(parallel (X86add_ovf GR16:$src1, i16immSExt8:$src2),
3328 (implicit EFLAGS)),
3329 (ADD16ri8 GR16:$src1, i16immSExt8:$src2)>;
3330def : Pat<(parallel (X86add_ovf GR32:$src1, i32immSExt8:$src2),
3331 (implicit EFLAGS)),
3332 (ADD32ri8 GR32:$src1, i32immSExt8:$src2)>;
3333
3334// Memory-Register Addition with Overflow
3335def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR8:$src2),
3336 addr:$dst),
3337 (implicit EFLAGS)),
3338 (ADD8mr addr:$dst, GR8:$src2)>;
3339def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR16:$src2),
3340 addr:$dst),
3341 (implicit EFLAGS)),
3342 (ADD16mr addr:$dst, GR16:$src2)>;
3343def : Pat<(parallel (store (X86add_ovf (load addr:$dst), GR32:$src2),
3344 addr:$dst),
3345 (implicit EFLAGS)),
3346 (ADD32mr addr:$dst, GR32:$src2)>;
3347def : Pat<(parallel (store (X86add_ovf (loadi8 addr:$dst), imm:$src2),
3348 addr:$dst),
3349 (implicit EFLAGS)),
3350 (ADD8mi addr:$dst, imm:$src2)>;
3351def : Pat<(parallel (store (X86add_ovf (loadi16 addr:$dst), imm:$src2),
3352 addr:$dst),
3353 (implicit EFLAGS)),
3354 (ADD16mi addr:$dst, imm:$src2)>;
3355def : Pat<(parallel (store (X86add_ovf (loadi32 addr:$dst), imm:$src2),
3356 addr:$dst),
3357 (implicit EFLAGS)),
3358 (ADD32mi addr:$dst, imm:$src2)>;
3359def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i16immSExt8:$src2),
3360 addr:$dst),
3361 (implicit EFLAGS)),
3362 (ADD16mi8 addr:$dst, i16immSExt8:$src2)>;
3363def : Pat<(parallel (store (X86add_ovf (load addr:$dst), i32immSExt8:$src2),
3364 addr:$dst),
3365 (implicit EFLAGS)),
3366 (ADD32mi8 addr:$dst, i32immSExt8:$src2)>;
3367
3368// Register-Register Subtraction with Overflow
3369def : Pat<(parallel (X86sub_ovf GR8:$src1, GR8:$src2),
3370 (implicit EFLAGS)),
3371 (SUB8rr GR8:$src1, GR8:$src2)>;
3372def : Pat<(parallel (X86sub_ovf GR16:$src1, GR16:$src2),
3373 (implicit EFLAGS)),
3374 (SUB16rr GR16:$src1, GR16:$src2)>;
3375def : Pat<(parallel (X86sub_ovf GR32:$src1, GR32:$src2),
3376 (implicit EFLAGS)),
3377 (SUB32rr GR32:$src1, GR32:$src2)>;
3378
3379// Register-Memory Subtraction with Overflow
3380def : Pat<(parallel (X86sub_ovf GR8:$src1, (load addr:$src2)),
3381 (implicit EFLAGS)),
3382 (SUB8rm GR8:$src1, addr:$src2)>;
3383def : Pat<(parallel (X86sub_ovf GR16:$src1, (load addr:$src2)),
3384 (implicit EFLAGS)),
3385 (SUB16rm GR16:$src1, addr:$src2)>;
3386def : Pat<(parallel (X86sub_ovf GR32:$src1, (load addr:$src2)),
3387 (implicit EFLAGS)),
3388 (SUB32rm GR32:$src1, addr:$src2)>;
3389
3390// Register-Integer Subtraction with Overflow
3391def : Pat<(parallel (X86sub_ovf GR8:$src1, imm:$src2),
3392 (implicit EFLAGS)),
3393 (SUB8ri GR8:$src1, imm:$src2)>;
3394def : Pat<(parallel (X86sub_ovf GR16:$src1, imm:$src2),
3395 (implicit EFLAGS)),
3396 (SUB16ri GR16:$src1, imm:$src2)>;
3397def : Pat<(parallel (X86sub_ovf GR32:$src1, imm:$src2),
3398 (implicit EFLAGS)),
3399 (SUB32ri GR32:$src1, imm:$src2)>;
3400def : Pat<(parallel (X86sub_ovf GR16:$src1, i16immSExt8:$src2),
3401 (implicit EFLAGS)),
3402 (SUB16ri8 GR16:$src1, i16immSExt8:$src2)>;
3403def : Pat<(parallel (X86sub_ovf GR32:$src1, i32immSExt8:$src2),
3404 (implicit EFLAGS)),
3405 (SUB32ri8 GR32:$src1, i32immSExt8:$src2)>;
3406
3407// Memory-Register Subtraction with Overflow
3408def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR8:$src2),
3409 addr:$dst),
3410 (implicit EFLAGS)),
3411 (SUB8mr addr:$dst, GR8:$src2)>;
3412def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR16:$src2),
3413 addr:$dst),
3414 (implicit EFLAGS)),
3415 (SUB16mr addr:$dst, GR16:$src2)>;
3416def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), GR32:$src2),
3417 addr:$dst),
3418 (implicit EFLAGS)),
3419 (SUB32mr addr:$dst, GR32:$src2)>;
3420
3421// Memory-Integer Subtraction with Overflow
3422def : Pat<(parallel (store (X86sub_ovf (loadi8 addr:$dst), imm:$src2),
3423 addr:$dst),
3424 (implicit EFLAGS)),
3425 (SUB8mi addr:$dst, imm:$src2)>;
3426def : Pat<(parallel (store (X86sub_ovf (loadi16 addr:$dst), imm:$src2),
3427 addr:$dst),
3428 (implicit EFLAGS)),
3429 (SUB16mi addr:$dst, imm:$src2)>;
3430def : Pat<(parallel (store (X86sub_ovf (loadi32 addr:$dst), imm:$src2),
3431 addr:$dst),
3432 (implicit EFLAGS)),
3433 (SUB32mi addr:$dst, imm:$src2)>;
3434def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i16immSExt8:$src2),
3435 addr:$dst),
3436 (implicit EFLAGS)),
3437 (SUB16mi8 addr:$dst, i16immSExt8:$src2)>;
3438def : Pat<(parallel (store (X86sub_ovf (load addr:$dst), i32immSExt8:$src2),
3439 addr:$dst),
3440 (implicit EFLAGS)),
3441 (SUB32mi8 addr:$dst, i32immSExt8:$src2)>;
3442
3443
3444// Register-Register Signed Integer Multiply with Overflow
3445def : Pat<(parallel (X86smul_ovf GR16:$src1, GR16:$src2),
3446 (implicit EFLAGS)),
3447 (IMUL16rr GR16:$src1, GR16:$src2)>;
3448def : Pat<(parallel (X86smul_ovf GR32:$src1, GR32:$src2),
3449 (implicit EFLAGS)),
3450 (IMUL32rr GR32:$src1, GR32:$src2)>;
3451
3452// Register-Memory Signed Integer Multiply with Overflow
3453def : Pat<(parallel (X86smul_ovf GR16:$src1, (load addr:$src2)),
3454 (implicit EFLAGS)),
3455 (IMUL16rm GR16:$src1, addr:$src2)>;
3456def : Pat<(parallel (X86smul_ovf GR32:$src1, (load addr:$src2)),
3457 (implicit EFLAGS)),
3458 (IMUL32rm GR32:$src1, addr:$src2)>;
3459
3460// Register-Integer Signed Integer Multiply with Overflow
3461def : Pat<(parallel (X86smul_ovf GR16:$src1, imm:$src2),
3462 (implicit EFLAGS)),
3463 (IMUL16rri GR16:$src1, imm:$src2)>;
3464def : Pat<(parallel (X86smul_ovf GR32:$src1, imm:$src2),
3465 (implicit EFLAGS)),
3466 (IMUL32rri GR32:$src1, imm:$src2)>;
3467def : Pat<(parallel (X86smul_ovf GR16:$src1, i16immSExt8:$src2),
3468 (implicit EFLAGS)),
3469 (IMUL16rri8 GR16:$src1, i16immSExt8:$src2)>;
3470def : Pat<(parallel (X86smul_ovf GR32:$src1, i32immSExt8:$src2),
3471 (implicit EFLAGS)),
3472 (IMUL32rri8 GR32:$src1, i32immSExt8:$src2)>;
3473
3474// Memory-Integer Signed Integer Multiply with Overflow
3475def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3476 (implicit EFLAGS)),
3477 (IMUL16rmi addr:$src1, imm:$src2)>;
3478def : Pat<(parallel (X86smul_ovf (load addr:$src1), imm:$src2),
3479 (implicit EFLAGS)),
3480 (IMUL32rmi addr:$src1, imm:$src2)>;
3481def : Pat<(parallel (X86smul_ovf (load addr:$src1), i16immSExt8:$src2),
3482 (implicit EFLAGS)),
3483 (IMUL16rmi8 addr:$src1, i16immSExt8:$src2)>;
3484def : Pat<(parallel (X86smul_ovf (load addr:$src1), i32immSExt8:$src2),
3485 (implicit EFLAGS)),
3486 (IMUL32rmi8 addr:$src1, i32immSExt8:$src2)>;
3487
3488//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003489// Floating Point Stack Support
3490//===----------------------------------------------------------------------===//
3491
3492include "X86InstrFPStack.td"
3493
3494//===----------------------------------------------------------------------===//
Evan Cheng86ab7d32007-07-31 08:04:03 +00003495// X86-64 Support
3496//===----------------------------------------------------------------------===//
3497
Chris Lattner2de8d2b2008-01-10 05:50:42 +00003498include "X86Instr64bit.td"
Evan Cheng86ab7d32007-07-31 08:04:03 +00003499
3500//===----------------------------------------------------------------------===//
Dan Gohmanf17a25c2007-07-18 16:29:46 +00003501// XMM Floating point support (requires SSE / SSE2)
3502//===----------------------------------------------------------------------===//
3503
3504include "X86InstrSSE.td"
Evan Cheng5e4d1e72008-04-25 18:19:54 +00003505
3506//===----------------------------------------------------------------------===//
3507// MMX and XMM Packed Integer support (requires MMX, SSE, and SSE2)
3508//===----------------------------------------------------------------------===//
3509
3510include "X86InstrMMX.td"