blob: c1b93bf422dfa586fd256caf92d12938c6c5afe8 [file] [log] [blame]
Dan Gohmanb75dead2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohmanff1ab062008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner61d84a02008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohmanff1ab062008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner61d84a02008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohmanff1ab062008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner61d84a02008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohmanff1ab062008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner61d84a02008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohmanff1ab062008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner61d84a02008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohmanff1ab062008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb75dead2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman78ae76d2008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman0193cd42008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman78ae76d2008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb75dead2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman78ae76d2008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb75dead2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patelfcf1c752009-01-13 00:35:13 +000050#include "llvm/CodeGen/DwarfWriter.h"
51#include "llvm/Analysis/DebugInfo.h"
Evan Chengd486a9d2008-08-20 22:45:34 +000052#include "llvm/Target/TargetData.h"
Dan Gohmanb75dead2008-08-13 20:19:35 +000053#include "llvm/Target/TargetInstrInfo.h"
Evan Chengd486a9d2008-08-20 22:45:34 +000054#include "llvm/Target/TargetLowering.h"
Dan Gohman7bc5a3d2008-08-20 21:05:57 +000055#include "llvm/Target/TargetMachine.h"
Dan Gohman9dd43582008-10-14 23:54:11 +000056#include "SelectionDAGBuild.h"
Dan Gohmanb75dead2008-08-13 20:19:35 +000057using namespace llvm;
58
Dan Gohmanca4857a2008-09-03 23:12:08 +000059unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman009a81f2008-12-08 07:57:47 +000060 MVT::SimpleValueType VT = TLI.getValueType(V->getType()).getSimpleVT();
61
62 // Ignore illegal types. We must do this before looking up the value
63 // in ValueMap because Arguments are given virtual registers regardless
64 // of whether FastISel can handle them.
65 if (!TLI.isTypeLegal(VT)) {
66 // Promote MVT::i1 to a legal type though, because it's common and easy.
67 if (VT == MVT::i1)
68 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
69 else
70 return 0;
71 }
72
Dan Gohman5ac35422008-09-03 23:32:19 +000073 // Look up the value to see if we already have a register for it. We
74 // cache values defined by Instructions across blocks, and other values
75 // only locally. This is because Instructions already have the SSA
76 // def-dominatess-use requirement enforced.
Owen Anderson95a87fd2008-09-03 17:37:03 +000077 if (ValueMap.count(V))
78 return ValueMap[V];
Dan Gohman5ac35422008-09-03 23:32:19 +000079 unsigned Reg = LocalValueMap[V];
80 if (Reg != 0)
81 return Reg;
Dan Gohman1e0ff772008-08-27 18:10:19 +000082
Dan Gohman1e0ff772008-08-27 18:10:19 +000083 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman0dd5fd92008-09-19 22:16:54 +000084 if (CI->getValue().getActiveBits() <= 64)
85 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohmand6211a72008-09-10 20:11:02 +000086 } else if (isa<AllocaInst>(V)) {
Dan Gohman0dd5fd92008-09-19 22:16:54 +000087 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman41e4a502008-08-28 21:19:07 +000088 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman3a49d0e2008-10-07 22:03:27 +000089 // Translate this as an integer zero so that it can be
90 // local-CSE'd with actual integer zeros.
91 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohman1e0ff772008-08-27 18:10:19 +000092 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman5ac35422008-09-03 23:32:19 +000093 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohman1e0ff772008-08-27 18:10:19 +000094
95 if (!Reg) {
96 const APFloat &Flt = CF->getValueAPF();
97 MVT IntVT = TLI.getPointerTy();
98
99 uint64_t x[2];
100 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen6e547b42008-10-09 23:00:39 +0000101 bool isExact;
102 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
103 APFloat::rmTowardZero, &isExact);
104 if (isExact) {
Dan Gohman0dd5fd92008-09-19 22:16:54 +0000105 APInt IntVal(IntBitWidth, 2, x);
Dan Gohman1e0ff772008-08-27 18:10:19 +0000106
Dan Gohman3a49d0e2008-10-07 22:03:27 +0000107 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman0dd5fd92008-09-19 22:16:54 +0000108 if (IntegerReg != 0)
109 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
110 }
Dan Gohman1e0ff772008-08-27 18:10:19 +0000111 }
Dan Gohman336a1932008-09-05 18:18:20 +0000112 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
113 if (!SelectOperator(CE, CE->getOpcode())) return 0;
114 Reg = LocalValueMap[CE];
Dan Gohman41e4a502008-08-28 21:19:07 +0000115 } else if (isa<UndefValue>(V)) {
Dan Gohman5ac35422008-09-03 23:32:19 +0000116 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000117 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohman1e0ff772008-08-27 18:10:19 +0000118 }
Owen Anderson9ecc0c72008-09-03 17:51:57 +0000119
Dan Gohman1c395702008-09-25 01:28:51 +0000120 // If target-independent code couldn't handle the value, give target-specific
121 // code a try.
Owen Anderson134f6e52008-09-05 23:36:01 +0000122 if (!Reg && isa<Constant>(V))
Dan Gohman0dd5fd92008-09-19 22:16:54 +0000123 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson134f6e52008-09-05 23:36:01 +0000124
Dan Gohman0dd5fd92008-09-19 22:16:54 +0000125 // Don't cache constant materializations in the general ValueMap.
126 // To do so would require tracking what uses they dominate.
Dan Gohman1c395702008-09-25 01:28:51 +0000127 if (Reg != 0)
128 LocalValueMap[V] = Reg;
Dan Gohman5ac35422008-09-03 23:32:19 +0000129 return Reg;
Dan Gohman1e0ff772008-08-27 18:10:19 +0000130}
131
Evan Cheng483f0db2008-09-09 01:26:59 +0000132unsigned FastISel::lookUpRegForValue(Value *V) {
133 // Look up the value to see if we already have a register for it. We
134 // cache values defined by Instructions across blocks, and other values
135 // only locally. This is because Instructions already have the SSA
136 // def-dominatess-use requirement enforced.
137 if (ValueMap.count(V))
138 return ValueMap[V];
139 return LocalValueMap[V];
140}
141
Owen Anderson64205032008-08-30 00:38:46 +0000142/// UpdateValueMap - Update the value map to include the new mapping for this
143/// instruction, or insert an extra copy to get the result in a previous
144/// determined register.
145/// NOTE: This is only necessary because we might select a block that uses
146/// a value before we select the block that defines the value. It might be
147/// possible to fix this by selecting blocks in reverse postorder.
Owen Anderson51f958e2008-09-05 00:06:23 +0000148void FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman336a1932008-09-05 18:18:20 +0000149 if (!isa<Instruction>(I)) {
150 LocalValueMap[I] = Reg;
151 return;
152 }
Owen Anderson64205032008-08-30 00:38:46 +0000153 if (!ValueMap.count(I))
154 ValueMap[I] = Reg;
155 else
Evan Cheng5bbf59a2008-09-07 09:04:52 +0000156 TII.copyRegToReg(*MBB, MBB->end(), ValueMap[I],
157 Reg, MRI.getRegClass(Reg), MRI.getRegClass(Reg));
Owen Anderson64205032008-08-30 00:38:46 +0000158}
159
Dan Gohman009a81f2008-12-08 07:57:47 +0000160unsigned FastISel::getRegForGEPIndex(Value *Idx) {
161 unsigned IdxN = getRegForValue(Idx);
162 if (IdxN == 0)
163 // Unhandled operand. Halt "fast" selection and bail.
164 return 0;
165
166 // If the index is smaller or larger than intptr_t, truncate or extend it.
167 MVT PtrVT = TLI.getPointerTy();
168 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
169 if (IdxVT.bitsLT(PtrVT))
170 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
171 ISD::SIGN_EXTEND, IdxN);
172 else if (IdxVT.bitsGT(PtrVT))
173 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
174 ISD::TRUNCATE, IdxN);
175 return IdxN;
176}
177
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000178/// SelectBinaryOp - Select and emit code for a binary operator instruction,
179/// which has an opcode which directly corresponds to the given ISD opcode.
180///
Dan Gohman336a1932008-09-05 18:18:20 +0000181bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000182 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
183 if (VT == MVT::Other || !VT.isSimple())
184 // Unhandled type. Halt "fast" selection and bail.
185 return false;
Dan Gohman8a8980e2008-09-05 18:44:22 +0000186
Dan Gohman0254ba12008-08-26 20:52:40 +0000187 // We only handle legal types. For example, on x86-32 the instruction
188 // selector contains all of the 64-bit instructions from x86-64,
189 // under the assumption that i64 won't be used if the target doesn't
190 // support it.
Dan Gohman8a8980e2008-09-05 18:44:22 +0000191 if (!TLI.isTypeLegal(VT)) {
Dan Gohman55c60ad2008-09-25 17:22:52 +0000192 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman8a8980e2008-09-05 18:44:22 +0000193 // don't require additional zeroing, which makes them easy.
194 if (VT == MVT::i1 &&
Dan Gohman55c60ad2008-09-25 17:22:52 +0000195 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
196 ISDOpcode == ISD::XOR))
Dan Gohman8a8980e2008-09-05 18:44:22 +0000197 VT = TLI.getTypeToTransformTo(VT);
198 else
199 return false;
200 }
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000201
Dan Gohmanca4857a2008-09-03 23:12:08 +0000202 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohman895213e2008-08-21 01:41:07 +0000203 if (Op0 == 0)
204 // Unhandled operand. Halt "fast" selection and bail.
205 return false;
206
207 // Check if the second operand is a constant and handle it appropriately.
208 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohman1e0ff772008-08-27 18:10:19 +0000209 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
210 ISDOpcode, Op0, CI->getZExtValue());
211 if (ResultReg != 0) {
212 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000213 UpdateValueMap(I, ResultReg);
Dan Gohman1e0ff772008-08-27 18:10:19 +0000214 return true;
215 }
Dan Gohman895213e2008-08-21 01:41:07 +0000216 }
217
Dan Gohman9f28bc52008-08-27 01:09:54 +0000218 // Check if the second operand is a constant float.
219 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohman1e0ff772008-08-27 18:10:19 +0000220 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
221 ISDOpcode, Op0, CF);
222 if (ResultReg != 0) {
223 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000224 UpdateValueMap(I, ResultReg);
Dan Gohman1e0ff772008-08-27 18:10:19 +0000225 return true;
226 }
Dan Gohman9f28bc52008-08-27 01:09:54 +0000227 }
228
Dan Gohmanca4857a2008-09-03 23:12:08 +0000229 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohman895213e2008-08-21 01:41:07 +0000230 if (Op1 == 0)
231 // Unhandled operand. Halt "fast" selection and bail.
232 return false;
233
Dan Gohman1e0ff772008-08-27 18:10:19 +0000234 // Now we have both operands in registers. Emit the instruction.
Owen Anderson3ac15da2008-08-25 23:58:18 +0000235 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
236 ISDOpcode, Op0, Op1);
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000237 if (ResultReg == 0)
238 // Target-specific code wasn't able to find a machine opcode for
239 // the given ISD opcode and type. Halt "fast" selection and bail.
240 return false;
241
Dan Gohmanc712e8f2008-08-20 00:23:20 +0000242 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000243 UpdateValueMap(I, ResultReg);
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000244 return true;
245}
246
Dan Gohman336a1932008-09-05 18:18:20 +0000247bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000248 unsigned N = getRegForValue(I->getOperand(0));
Evan Chengd486a9d2008-08-20 22:45:34 +0000249 if (N == 0)
250 // Unhandled operand. Halt "fast" selection and bail.
251 return false;
252
253 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman32db9642008-08-21 17:25:26 +0000254 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Chengd486a9d2008-08-20 22:45:34 +0000255 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
256 OI != E; ++OI) {
257 Value *Idx = *OI;
258 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
259 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
260 if (Field) {
261 // N = N + Offset
262 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
263 // FIXME: This can be optimized by combining the add with a
264 // subsequent one.
Dan Gohman32db9642008-08-21 17:25:26 +0000265 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Chengd486a9d2008-08-20 22:45:34 +0000266 if (N == 0)
267 // Unhandled operand. Halt "fast" selection and bail.
268 return false;
269 }
270 Ty = StTy->getElementType(Field);
271 } else {
272 Ty = cast<SequentialType>(Ty)->getElementType();
273
274 // If this is a constant subscript, handle it quickly.
275 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
276 if (CI->getZExtValue() == 0) continue;
277 uint64_t Offs =
Duncan Sandsd68f13b2009-01-12 20:38:59 +0000278 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman32db9642008-08-21 17:25:26 +0000279 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Chengd486a9d2008-08-20 22:45:34 +0000280 if (N == 0)
281 // Unhandled operand. Halt "fast" selection and bail.
282 return false;
283 continue;
284 }
285
286 // N = N + Idx * ElementSize;
Duncan Sandsd68f13b2009-01-12 20:38:59 +0000287 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohman009a81f2008-12-08 07:57:47 +0000288 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Chengd486a9d2008-08-20 22:45:34 +0000289 if (IdxN == 0)
290 // Unhandled operand. Halt "fast" selection and bail.
291 return false;
292
Dan Gohman8d6f1b22008-08-26 20:57:08 +0000293 if (ElementSize != 1) {
Dan Gohman747675c2008-08-21 17:37:05 +0000294 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman8d6f1b22008-08-26 20:57:08 +0000295 if (IdxN == 0)
296 // Unhandled operand. Halt "fast" selection and bail.
297 return false;
298 }
Owen Anderson3ac15da2008-08-25 23:58:18 +0000299 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Chengd486a9d2008-08-20 22:45:34 +0000300 if (N == 0)
301 // Unhandled operand. Halt "fast" selection and bail.
302 return false;
303 }
304 }
305
306 // We successfully emitted code for the given LLVM Instruction.
Dan Gohmanca4857a2008-09-03 23:12:08 +0000307 UpdateValueMap(I, N);
Evan Chengd486a9d2008-08-20 22:45:34 +0000308 return true;
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000309}
310
Dan Gohman78ae76d2008-09-25 17:05:24 +0000311bool FastISel::SelectCall(User *I) {
312 Function *F = cast<CallInst>(I)->getCalledFunction();
313 if (!F) return false;
314
315 unsigned IID = F->getIntrinsicID();
316 switch (IID) {
317 default: break;
318 case Intrinsic::dbg_stoppoint: {
319 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel208098b2009-01-19 23:21:49 +0000320 if (DW && DW->ValidDebugInfo(SPI->getContext())) {
Devang Patelfcf1c752009-01-13 00:35:13 +0000321 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
322 unsigned SrcFile = DW->RecordSource(CU.getDirectory(),
323 CU.getFilename());
Dan Gohman78ae76d2008-09-25 17:05:24 +0000324 unsigned Line = SPI->getLine();
325 unsigned Col = SPI->getColumn();
Bill Wendlingb0940162009-02-13 02:16:35 +0000326 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000327 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
328 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendlingb0940162009-02-13 02:16:35 +0000329 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
330 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman78ae76d2008-09-25 17:05:24 +0000331 }
332 return true;
333 }
334 case Intrinsic::dbg_region_start: {
335 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Bill Wendlingb0940162009-02-13 02:16:35 +0000336 if (DW && DW->ValidDebugInfo(RSI->getContext())) {
337 unsigned ID =
338 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
339 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
340 BuildMI(MBB, DL, II).addImm(ID);
341 }
Dan Gohman78ae76d2008-09-25 17:05:24 +0000342 return true;
343 }
344 case Intrinsic::dbg_region_end: {
345 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Bill Wendlingb0940162009-02-13 02:16:35 +0000346 if (DW && DW->ValidDebugInfo(REI->getContext())) {
347 unsigned ID =
348 DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
349 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
350 BuildMI(MBB, DL, II).addImm(ID);
351 }
Dan Gohman78ae76d2008-09-25 17:05:24 +0000352 return true;
353 }
354 case Intrinsic::dbg_func_start: {
Devang Patelfcf1c752009-01-13 00:35:13 +0000355 if (!DW) return true;
Dan Gohman78ae76d2008-09-25 17:05:24 +0000356 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
357 Value *SP = FSI->getSubprogram();
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000358
Devang Patel208098b2009-01-19 23:21:49 +0000359 if (DW->ValidDebugInfo(SP)) {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000360 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
361 // (most?) gdb expects.
Devang Patelfcf1c752009-01-13 00:35:13 +0000362 DISubprogram Subprogram(cast<GlobalVariable>(SP));
363 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
364 unsigned SrcFile = DW->RecordSource(CompileUnit.getDirectory(),
365 CompileUnit.getFilename());
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000366
Devang Pateled00d012008-11-06 21:28:20 +0000367 // Record the source line but does not create a label for the normal
368 // function start. It will be emitted at asm emission time. However,
369 // create a label if this is a beginning of inlined function.
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000370 unsigned Line = Subprogram.getLineNumber();
Bill Wendlingb0940162009-02-13 02:16:35 +0000371 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000372 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Bill Wendling123374a2009-02-24 02:35:30 +0000373 DW->setFastCodeGen(true);
Bill Wendlingb0940162009-02-13 02:16:35 +0000374
375 if (DW->getRecordSourceLineCount() != 1) {
376 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
377 BuildMI(MBB, DL, II).addImm(LabelID);
378 }
Dan Gohman78ae76d2008-09-25 17:05:24 +0000379 }
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000380
Dan Gohman78ae76d2008-09-25 17:05:24 +0000381 return true;
382 }
Bill Wendlingb0940162009-02-13 02:16:35 +0000383 case Intrinsic::dbg_declare: {
384 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
385 Value *Variable = DI->getVariable();
386 if (DW && DW->ValidDebugInfo(Variable)) {
387 // Determine the address of the declared object.
388 Value *Address = DI->getAddress();
389 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
390 Address = BCI->getOperand(0);
391 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
392 // Don't handle byval struct arguments or VLAs, for example.
393 if (!AI) break;
394 DenseMap<const AllocaInst*, int>::iterator SI =
395 StaticAllocaMap.find(AI);
396 if (SI == StaticAllocaMap.end()) break; // VLAs.
397 int FI = SI->second;
398
399 // Determine the debug globalvariable.
400 GlobalValue *GV = cast<GlobalVariable>(Variable);
401
402 // Build the DECLARE instruction.
403 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
404 BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
405 }
Dan Gohman78ae76d2008-09-25 17:05:24 +0000406 return true;
Bill Wendlingb0940162009-02-13 02:16:35 +0000407 }
Dan Gohman9dd43582008-10-14 23:54:11 +0000408 case Intrinsic::eh_exception: {
409 MVT VT = TLI.getValueType(I->getType());
410 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
411 default: break;
412 case TargetLowering::Expand: {
413 if (!MBB->isLandingPad()) {
414 // FIXME: Mark exception register as live in. Hack for PR1508.
415 unsigned Reg = TLI.getExceptionAddressRegister();
416 if (Reg) MBB->addLiveIn(Reg);
417 }
418 unsigned Reg = TLI.getExceptionAddressRegister();
419 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
420 unsigned ResultReg = createResultReg(RC);
421 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
422 Reg, RC, RC);
423 assert(InsertedCopy && "Can't copy address registers!");
Evan Chengcf576fd2008-11-24 07:09:49 +0000424 InsertedCopy = InsertedCopy;
Dan Gohman9dd43582008-10-14 23:54:11 +0000425 UpdateValueMap(I, ResultReg);
426 return true;
427 }
428 }
429 break;
430 }
431 case Intrinsic::eh_selector_i32:
432 case Intrinsic::eh_selector_i64: {
433 MVT VT = TLI.getValueType(I->getType());
434 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
435 default: break;
436 case TargetLowering::Expand: {
437 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
438 MVT::i32 : MVT::i64);
439
440 if (MMI) {
441 if (MBB->isLandingPad())
442 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
443 else {
444#ifndef NDEBUG
445 CatchInfoLost.insert(cast<CallInst>(I));
446#endif
447 // FIXME: Mark exception selector register as live in. Hack for PR1508.
448 unsigned Reg = TLI.getExceptionSelectorRegister();
449 if (Reg) MBB->addLiveIn(Reg);
450 }
451
452 unsigned Reg = TLI.getExceptionSelectorRegister();
453 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
454 unsigned ResultReg = createResultReg(RC);
455 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
456 Reg, RC, RC);
457 assert(InsertedCopy && "Can't copy address registers!");
Evan Chengcf576fd2008-11-24 07:09:49 +0000458 InsertedCopy = InsertedCopy;
Dan Gohman9dd43582008-10-14 23:54:11 +0000459 UpdateValueMap(I, ResultReg);
460 } else {
461 unsigned ResultReg =
462 getRegForValue(Constant::getNullValue(I->getType()));
463 UpdateValueMap(I, ResultReg);
464 }
465 return true;
466 }
467 }
468 break;
469 }
Dan Gohman78ae76d2008-09-25 17:05:24 +0000470 }
471 return false;
472}
473
Dan Gohman336a1932008-09-05 18:18:20 +0000474bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson1dd5b852008-08-27 18:58:30 +0000475 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
476 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersonc619ed22008-08-26 23:46:32 +0000477
478 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
479 DstVT == MVT::Other || !DstVT.isSimple() ||
Dan Gohmand7629082008-10-03 01:28:47 +0000480 !TLI.isTypeLegal(DstVT))
Owen Andersonc619ed22008-08-26 23:46:32 +0000481 // Unhandled type. Halt "fast" selection and bail.
482 return false;
483
Dan Gohmand7629082008-10-03 01:28:47 +0000484 // Check if the source operand is legal. Or as a special case,
485 // it may be i1 if we're doing zero-extension because that's
486 // trivially easy and somewhat common.
487 if (!TLI.isTypeLegal(SrcVT)) {
488 if (SrcVT == MVT::i1 && Opcode == ISD::ZERO_EXTEND)
489 SrcVT = TLI.getTypeToTransformTo(SrcVT);
490 else
491 // Unhandled type. Halt "fast" selection and bail.
492 return false;
493 }
494
Dan Gohmanca4857a2008-09-03 23:12:08 +0000495 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersonc619ed22008-08-26 23:46:32 +0000496 if (!InputReg)
497 // Unhandled operand. Halt "fast" selection and bail.
498 return false;
499
500 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
501 DstVT.getSimpleVT(),
502 Opcode,
503 InputReg);
504 if (!ResultReg)
505 return false;
506
Dan Gohmanca4857a2008-09-03 23:12:08 +0000507 UpdateValueMap(I, ResultReg);
Owen Andersonc619ed22008-08-26 23:46:32 +0000508 return true;
509}
510
Dan Gohman336a1932008-09-05 18:18:20 +0000511bool FastISel::SelectBitCast(User *I) {
Dan Gohman1e0ff772008-08-27 18:10:19 +0000512 // If the bitcast doesn't change the type, just use the operand value.
513 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000514 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmanf2075e02008-08-27 20:41:38 +0000515 if (Reg == 0)
516 return false;
Dan Gohmanca4857a2008-09-03 23:12:08 +0000517 UpdateValueMap(I, Reg);
Dan Gohman1e0ff772008-08-27 18:10:19 +0000518 return true;
519 }
520
521 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson1dd5b852008-08-27 18:58:30 +0000522 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
523 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersonc619ed22008-08-26 23:46:32 +0000524
525 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
526 DstVT == MVT::Other || !DstVT.isSimple() ||
527 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
528 // Unhandled type. Halt "fast" selection and bail.
529 return false;
530
Dan Gohmanca4857a2008-09-03 23:12:08 +0000531 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohman1e0ff772008-08-27 18:10:19 +0000532 if (Op0 == 0)
533 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersonc619ed22008-08-26 23:46:32 +0000534 return false;
535
Dan Gohman1e0ff772008-08-27 18:10:19 +0000536 // First, try to perform the bitcast by inserting a reg-reg copy.
537 unsigned ResultReg = 0;
538 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
539 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
540 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
541 ResultReg = createResultReg(DstClass);
542
543 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
544 Op0, DstClass, SrcClass);
545 if (!InsertedCopy)
546 ResultReg = 0;
547 }
548
549 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
550 if (!ResultReg)
551 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
552 ISD::BIT_CONVERT, Op0);
553
554 if (!ResultReg)
Owen Andersonc619ed22008-08-26 23:46:32 +0000555 return false;
556
Dan Gohmanca4857a2008-09-03 23:12:08 +0000557 UpdateValueMap(I, ResultReg);
Owen Andersonc619ed22008-08-26 23:46:32 +0000558 return true;
559}
560
Dan Gohmanca4857a2008-09-03 23:12:08 +0000561bool
562FastISel::SelectInstruction(Instruction *I) {
Dan Gohman336a1932008-09-05 18:18:20 +0000563 return SelectOperator(I, I->getOpcode());
564}
565
Dan Gohman8766d8e2008-10-02 22:15:21 +0000566/// FastEmitBranch - Emit an unconditional branch to the given block,
567/// unless it is the immediate (fall-through) successor, and update
568/// the CFG.
569void
570FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
571 MachineFunction::iterator NextMBB =
572 next(MachineFunction::iterator(MBB));
573
574 if (MBB->isLayoutSuccessor(MSucc)) {
575 // The unconditional fall-through case, which needs no instructions.
576 } else {
577 // The unconditional branch case.
578 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
579 }
580 MBB->addSuccessor(MSucc);
581}
582
Dan Gohman336a1932008-09-05 18:18:20 +0000583bool
584FastISel::SelectOperator(User *I, unsigned Opcode) {
585 switch (Opcode) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000586 case Instruction::Add: {
587 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
588 return SelectBinaryOp(I, Opc);
589 }
590 case Instruction::Sub: {
591 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
592 return SelectBinaryOp(I, Opc);
593 }
594 case Instruction::Mul: {
595 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
596 return SelectBinaryOp(I, Opc);
597 }
598 case Instruction::SDiv:
599 return SelectBinaryOp(I, ISD::SDIV);
600 case Instruction::UDiv:
601 return SelectBinaryOp(I, ISD::UDIV);
602 case Instruction::FDiv:
603 return SelectBinaryOp(I, ISD::FDIV);
604 case Instruction::SRem:
605 return SelectBinaryOp(I, ISD::SREM);
606 case Instruction::URem:
607 return SelectBinaryOp(I, ISD::UREM);
608 case Instruction::FRem:
609 return SelectBinaryOp(I, ISD::FREM);
610 case Instruction::Shl:
611 return SelectBinaryOp(I, ISD::SHL);
612 case Instruction::LShr:
613 return SelectBinaryOp(I, ISD::SRL);
614 case Instruction::AShr:
615 return SelectBinaryOp(I, ISD::SRA);
616 case Instruction::And:
617 return SelectBinaryOp(I, ISD::AND);
618 case Instruction::Or:
619 return SelectBinaryOp(I, ISD::OR);
620 case Instruction::Xor:
621 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb75dead2008-08-13 20:19:35 +0000622
Dan Gohmanca4857a2008-09-03 23:12:08 +0000623 case Instruction::GetElementPtr:
624 return SelectGetElementPtr(I);
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000625
Dan Gohmanca4857a2008-09-03 23:12:08 +0000626 case Instruction::Br: {
627 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmane9ab71e2008-08-20 00:11:48 +0000628
Dan Gohmanca4857a2008-09-03 23:12:08 +0000629 if (BI->isUnconditional()) {
Dan Gohmanca4857a2008-09-03 23:12:08 +0000630 BasicBlock *LLVMSucc = BI->getSuccessor(0);
631 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohman8766d8e2008-10-02 22:15:21 +0000632 FastEmitBranch(MSucc);
Dan Gohmanca4857a2008-09-03 23:12:08 +0000633 return true;
Owen Andersond5d9a902008-08-27 00:31:01 +0000634 }
Dan Gohmanca4857a2008-09-03 23:12:08 +0000635
636 // Conditional branches are not handed yet.
637 // Halt "fast" selection and bail.
638 return false;
Dan Gohmanb75dead2008-08-13 20:19:35 +0000639 }
640
Dan Gohman36c296e2008-09-05 01:08:41 +0000641 case Instruction::Unreachable:
642 // Nothing to emit.
643 return true;
644
Dan Gohmanca4857a2008-09-03 23:12:08 +0000645 case Instruction::PHI:
646 // PHI nodes are already emitted.
647 return true;
Dan Gohmand6211a72008-09-10 20:11:02 +0000648
649 case Instruction::Alloca:
650 // FunctionLowering has the static-sized case covered.
651 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
652 return true;
653
654 // Dynamic-sized alloca is not handled yet.
655 return false;
Dan Gohmanca4857a2008-09-03 23:12:08 +0000656
Dan Gohman78ae76d2008-09-25 17:05:24 +0000657 case Instruction::Call:
658 return SelectCall(I);
659
Dan Gohmanca4857a2008-09-03 23:12:08 +0000660 case Instruction::BitCast:
661 return SelectBitCast(I);
662
663 case Instruction::FPToSI:
664 return SelectCast(I, ISD::FP_TO_SINT);
665 case Instruction::ZExt:
666 return SelectCast(I, ISD::ZERO_EXTEND);
667 case Instruction::SExt:
668 return SelectCast(I, ISD::SIGN_EXTEND);
669 case Instruction::Trunc:
670 return SelectCast(I, ISD::TRUNCATE);
671 case Instruction::SIToFP:
672 return SelectCast(I, ISD::SINT_TO_FP);
673
674 case Instruction::IntToPtr: // Deliberate fall-through.
675 case Instruction::PtrToInt: {
676 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
677 MVT DstVT = TLI.getValueType(I->getType());
678 if (DstVT.bitsGT(SrcVT))
679 return SelectCast(I, ISD::ZERO_EXTEND);
680 if (DstVT.bitsLT(SrcVT))
681 return SelectCast(I, ISD::TRUNCATE);
682 unsigned Reg = getRegForValue(I->getOperand(0));
683 if (Reg == 0) return false;
684 UpdateValueMap(I, Reg);
685 return true;
686 }
Dan Gohman76dd96e2008-09-23 21:53:34 +0000687
Dan Gohmanca4857a2008-09-03 23:12:08 +0000688 default:
689 // Unhandled instruction. Halt "fast" selection and bail.
690 return false;
691 }
Dan Gohmanb75dead2008-08-13 20:19:35 +0000692}
693
Dan Gohmanca4857a2008-09-03 23:12:08 +0000694FastISel::FastISel(MachineFunction &mf,
Dan Gohman76dd96e2008-09-23 21:53:34 +0000695 MachineModuleInfo *mmi,
Devang Patelfcf1c752009-01-13 00:35:13 +0000696 DwarfWriter *dw,
Dan Gohmanca4857a2008-09-03 23:12:08 +0000697 DenseMap<const Value *, unsigned> &vm,
Dan Gohmand6211a72008-09-10 20:11:02 +0000698 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohman9dd43582008-10-14 23:54:11 +0000699 DenseMap<const AllocaInst *, int> &am
700#ifndef NDEBUG
701 , SmallSet<Instruction*, 8> &cil
702#endif
703 )
Dan Gohmanca4857a2008-09-03 23:12:08 +0000704 : MBB(0),
705 ValueMap(vm),
706 MBBMap(bm),
Dan Gohmand6211a72008-09-10 20:11:02 +0000707 StaticAllocaMap(am),
Dan Gohman9dd43582008-10-14 23:54:11 +0000708#ifndef NDEBUG
709 CatchInfoLost(cil),
710#endif
Dan Gohmanca4857a2008-09-03 23:12:08 +0000711 MF(mf),
Dan Gohman76dd96e2008-09-23 21:53:34 +0000712 MMI(mmi),
Devang Patelfcf1c752009-01-13 00:35:13 +0000713 DW(dw),
Dan Gohmanca4857a2008-09-03 23:12:08 +0000714 MRI(MF.getRegInfo()),
Dan Gohmand6211a72008-09-10 20:11:02 +0000715 MFI(*MF.getFrameInfo()),
716 MCP(*MF.getConstantPool()),
Dan Gohmanca4857a2008-09-03 23:12:08 +0000717 TM(MF.getTarget()),
Dan Gohmane97f1a32008-08-22 00:20:26 +0000718 TD(*TM.getTargetData()),
719 TII(*TM.getInstrInfo()),
720 TLI(*TM.getTargetLowering()) {
Dan Gohman7bc5a3d2008-08-20 21:05:57 +0000721}
722
Dan Gohmaneeb6e302008-08-14 21:51:29 +0000723FastISel::~FastISel() {}
724
Evan Chengd00ed042008-09-02 21:59:13 +0000725unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
726 ISD::NodeType) {
Dan Gohmanb75dead2008-08-13 20:19:35 +0000727 return 0;
728}
729
Owen Anderson3ac15da2008-08-25 23:58:18 +0000730unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
731 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb75dead2008-08-13 20:19:35 +0000732 return 0;
733}
734
Owen Anderson3ac15da2008-08-25 23:58:18 +0000735unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
736 ISD::NodeType, unsigned /*Op0*/,
737 unsigned /*Op0*/) {
Dan Gohmanb75dead2008-08-13 20:19:35 +0000738 return 0;
739}
740
Owen Anderson3ac15da2008-08-25 23:58:18 +0000741unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
742 ISD::NodeType, uint64_t /*Imm*/) {
Evan Chengd486a9d2008-08-20 22:45:34 +0000743 return 0;
744}
745
Dan Gohman9f28bc52008-08-27 01:09:54 +0000746unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
747 ISD::NodeType, ConstantFP * /*FPImm*/) {
748 return 0;
749}
750
Owen Anderson3ac15da2008-08-25 23:58:18 +0000751unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
752 ISD::NodeType, unsigned /*Op0*/,
753 uint64_t /*Imm*/) {
Dan Gohman895213e2008-08-21 01:41:07 +0000754 return 0;
755}
756
Dan Gohman9f28bc52008-08-27 01:09:54 +0000757unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
758 ISD::NodeType, unsigned /*Op0*/,
759 ConstantFP * /*FPImm*/) {
760 return 0;
761}
762
Owen Anderson3ac15da2008-08-25 23:58:18 +0000763unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
764 ISD::NodeType,
Dan Gohman895213e2008-08-21 01:41:07 +0000765 unsigned /*Op0*/, unsigned /*Op1*/,
766 uint64_t /*Imm*/) {
Evan Chengd486a9d2008-08-20 22:45:34 +0000767 return 0;
768}
769
770/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
771/// to emit an instruction with an immediate operand using FastEmit_ri.
772/// If that fails, it materializes the immediate into a register and try
773/// FastEmit_rr instead.
774unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohman895213e2008-08-21 01:41:07 +0000775 unsigned Op0, uint64_t Imm,
776 MVT::SimpleValueType ImmType) {
Evan Chengd486a9d2008-08-20 22:45:34 +0000777 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman5396e7b2008-08-27 18:15:05 +0000778 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Chengd486a9d2008-08-20 22:45:34 +0000779 if (ResultReg != 0)
780 return ResultReg;
Owen Anderson3ac15da2008-08-25 23:58:18 +0000781 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohman895213e2008-08-21 01:41:07 +0000782 if (MaterialReg == 0)
783 return 0;
Owen Anderson3ac15da2008-08-25 23:58:18 +0000784 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohman895213e2008-08-21 01:41:07 +0000785}
786
Dan Gohman9f28bc52008-08-27 01:09:54 +0000787/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
788/// to emit an instruction with a floating-point immediate operand using
789/// FastEmit_rf. If that fails, it materializes the immediate into a register
790/// and try FastEmit_rr instead.
791unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
792 unsigned Op0, ConstantFP *FPImm,
793 MVT::SimpleValueType ImmType) {
Dan Gohman9f28bc52008-08-27 01:09:54 +0000794 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman5396e7b2008-08-27 18:15:05 +0000795 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman9f28bc52008-08-27 01:09:54 +0000796 if (ResultReg != 0)
797 return ResultReg;
798
799 // Materialize the constant in a register.
800 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
801 if (MaterialReg == 0) {
Dan Gohman30872402008-08-27 18:01:42 +0000802 // If the target doesn't have a way to directly enter a floating-point
803 // value into a register, use an alternate approach.
804 // TODO: The current approach only supports floating-point constants
805 // that can be constructed by conversion from integer values. This should
806 // be replaced by code that creates a load from a constant-pool entry,
807 // which will require some target-specific work.
Dan Gohman9f28bc52008-08-27 01:09:54 +0000808 const APFloat &Flt = FPImm->getValueAPF();
809 MVT IntVT = TLI.getPointerTy();
810
811 uint64_t x[2];
812 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen6e547b42008-10-09 23:00:39 +0000813 bool isExact;
814 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
815 APFloat::rmTowardZero, &isExact);
816 if (!isExact)
Dan Gohman9f28bc52008-08-27 01:09:54 +0000817 return 0;
818 APInt IntVal(IntBitWidth, 2, x);
819
820 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
821 ISD::Constant, IntVal.getZExtValue());
822 if (IntegerReg == 0)
823 return 0;
824 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
825 ISD::SINT_TO_FP, IntegerReg);
826 if (MaterialReg == 0)
827 return 0;
828 }
829 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
830}
831
Dan Gohman895213e2008-08-21 01:41:07 +0000832unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
833 return MRI.createVirtualRegister(RC);
Evan Chengd486a9d2008-08-20 22:45:34 +0000834}
835
Dan Gohmanb75dead2008-08-13 20:19:35 +0000836unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohmana4c482f2008-08-20 18:09:38 +0000837 const TargetRegisterClass* RC) {
Dan Gohman895213e2008-08-21 01:41:07 +0000838 unsigned ResultReg = createResultReg(RC);
Dan Gohman7bc5a3d2008-08-20 21:05:57 +0000839 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb75dead2008-08-13 20:19:35 +0000840
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000841 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb75dead2008-08-13 20:19:35 +0000842 return ResultReg;
843}
844
845unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
846 const TargetRegisterClass *RC,
847 unsigned Op0) {
Dan Gohman895213e2008-08-21 01:41:07 +0000848 unsigned ResultReg = createResultReg(RC);
Dan Gohman7bc5a3d2008-08-20 21:05:57 +0000849 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb75dead2008-08-13 20:19:35 +0000850
Evan Cheng82bfc842008-09-08 08:38:20 +0000851 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000852 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng82bfc842008-09-08 08:38:20 +0000853 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000854 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng82bfc842008-09-08 08:38:20 +0000855 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
856 II.ImplicitDefs[0], RC, RC);
857 if (!InsertedCopy)
858 ResultReg = 0;
859 }
860
Dan Gohmanb75dead2008-08-13 20:19:35 +0000861 return ResultReg;
862}
863
864unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
865 const TargetRegisterClass *RC,
866 unsigned Op0, unsigned Op1) {
Dan Gohman895213e2008-08-21 01:41:07 +0000867 unsigned ResultReg = createResultReg(RC);
Dan Gohman7bc5a3d2008-08-20 21:05:57 +0000868 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb75dead2008-08-13 20:19:35 +0000869
Evan Cheng82bfc842008-09-08 08:38:20 +0000870 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000871 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng82bfc842008-09-08 08:38:20 +0000872 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000873 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng82bfc842008-09-08 08:38:20 +0000874 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
875 II.ImplicitDefs[0], RC, RC);
876 if (!InsertedCopy)
877 ResultReg = 0;
878 }
Dan Gohmanb75dead2008-08-13 20:19:35 +0000879 return ResultReg;
880}
Dan Gohman895213e2008-08-21 01:41:07 +0000881
882unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
883 const TargetRegisterClass *RC,
884 unsigned Op0, uint64_t Imm) {
885 unsigned ResultReg = createResultReg(RC);
886 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
887
Evan Cheng82bfc842008-09-08 08:38:20 +0000888 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000889 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000890 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000891 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000892 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
893 II.ImplicitDefs[0], RC, RC);
894 if (!InsertedCopy)
895 ResultReg = 0;
896 }
Dan Gohman895213e2008-08-21 01:41:07 +0000897 return ResultReg;
898}
899
Dan Gohman9f28bc52008-08-27 01:09:54 +0000900unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
901 const TargetRegisterClass *RC,
902 unsigned Op0, ConstantFP *FPImm) {
903 unsigned ResultReg = createResultReg(RC);
904 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
905
Evan Cheng82bfc842008-09-08 08:38:20 +0000906 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000907 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000908 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000909 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000910 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
911 II.ImplicitDefs[0], RC, RC);
912 if (!InsertedCopy)
913 ResultReg = 0;
914 }
Dan Gohman9f28bc52008-08-27 01:09:54 +0000915 return ResultReg;
916}
917
Dan Gohman895213e2008-08-21 01:41:07 +0000918unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
919 const TargetRegisterClass *RC,
920 unsigned Op0, unsigned Op1, uint64_t Imm) {
921 unsigned ResultReg = createResultReg(RC);
922 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
923
Evan Cheng82bfc842008-09-08 08:38:20 +0000924 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000925 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000926 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000927 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000928 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
929 II.ImplicitDefs[0], RC, RC);
930 if (!InsertedCopy)
931 ResultReg = 0;
932 }
Dan Gohman895213e2008-08-21 01:41:07 +0000933 return ResultReg;
934}
Owen Anderson43337272008-08-25 20:20:32 +0000935
936unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
937 const TargetRegisterClass *RC,
938 uint64_t Imm) {
939 unsigned ResultReg = createResultReg(RC);
940 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
941
Evan Cheng82bfc842008-09-08 08:38:20 +0000942 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000943 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000944 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000945 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng82bfc842008-09-08 08:38:20 +0000946 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
947 II.ImplicitDefs[0], RC, RC);
948 if (!InsertedCopy)
949 ResultReg = 0;
950 }
Owen Anderson43337272008-08-25 20:20:32 +0000951 return ResultReg;
Evan Cheng993d0062008-08-25 22:20:39 +0000952}
Owen Anderson44e9a2f2008-08-27 22:30:02 +0000953
Evan Chengbfda7272009-01-22 09:10:11 +0000954unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
955 unsigned Op0, uint32_t Idx) {
Owen Anderson8b6bf042008-08-28 17:47:37 +0000956 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson44e9a2f2008-08-27 22:30:02 +0000957
Evan Chengbfda7272009-01-22 09:10:11 +0000958 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson44e9a2f2008-08-27 22:30:02 +0000959 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
960
Evan Cheng82bfc842008-09-08 08:38:20 +0000961 if (II.getNumDefs() >= 1)
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000962 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng82bfc842008-09-08 08:38:20 +0000963 else {
Bill Wendling5aa0ddb2009-02-03 00:55:04 +0000964 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng82bfc842008-09-08 08:38:20 +0000965 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
966 II.ImplicitDefs[0], RC, RC);
967 if (!InsertedCopy)
968 ResultReg = 0;
969 }
Owen Anderson44e9a2f2008-08-27 22:30:02 +0000970 return ResultReg;
971}